1 /* SPDX-License-Identifier: GPL-2.0 */ 2 // Copyright (C) 2025 Arm Ltd. 3 4 #ifndef MPAM_INTERNAL_H 5 #define MPAM_INTERNAL_H 6 7 #include <linux/arm_mpam.h> 8 #include <linux/atomic.h> 9 #include <linux/bitmap.h> 10 #include <linux/cpumask.h> 11 #include <linux/io.h> 12 #include <linux/jump_label.h> 13 #include <linux/llist.h> 14 #include <linux/mutex.h> 15 #include <linux/srcu.h> 16 #include <linux/spinlock.h> 17 #include <linux/srcu.h> 18 #include <linux/types.h> 19 20 #define MPAM_MSC_MAX_NUM_RIS 16 21 22 struct platform_device; 23 24 DECLARE_STATIC_KEY_FALSE(mpam_enabled); 25 26 static inline bool mpam_is_enabled(void) 27 { 28 return static_branch_likely(&mpam_enabled); 29 } 30 31 /* 32 * Structures protected by SRCU may not be freed for a surprising amount of 33 * time (especially if perf is running). To ensure the MPAM error interrupt can 34 * tear down all the structures, build a list of objects that can be garbage 35 * collected once synchronize_srcu() has returned. 36 * If pdev is non-NULL, use devm_kfree(). 37 */ 38 struct mpam_garbage { 39 /* member of mpam_garbage */ 40 struct llist_node llist; 41 42 void *to_free; 43 struct platform_device *pdev; 44 }; 45 46 struct mpam_msc { 47 /* member of mpam_all_msc */ 48 struct list_head all_msc_list; 49 50 int id; 51 struct platform_device *pdev; 52 53 /* Not modified after mpam_is_enabled() becomes true */ 54 enum mpam_msc_iface iface; 55 u32 nrdy_usec; 56 cpumask_t accessibility; 57 bool has_extd_esr; 58 59 int reenable_error_ppi; 60 struct mpam_msc * __percpu *error_dev_id; 61 62 atomic_t online_refs; 63 64 /* 65 * probe_lock is only taken during discovery. After discovery these 66 * properties become read-only and the lists are protected by SRCU. 67 */ 68 struct mutex probe_lock; 69 bool probed; 70 u16 partid_max; 71 u8 pmg_max; 72 unsigned long ris_idxs; 73 u32 ris_max; 74 75 /* 76 * error_irq_lock is taken when registering/unregistering the error 77 * interrupt and maniupulating the below flags. 78 */ 79 struct mutex error_irq_lock; 80 bool error_irq_req; 81 bool error_irq_hw_enabled; 82 83 /* mpam_msc_ris of this component */ 84 struct list_head ris; 85 86 /* 87 * part_sel_lock protects access to the MSC hardware registers that are 88 * affected by MPAMCFG_PART_SEL. (including the ID registers that vary 89 * by RIS). 90 * If needed, take msc->probe_lock first. 91 */ 92 struct mutex part_sel_lock; 93 94 /* cfg_lock protects the msc configuration. */ 95 struct mutex cfg_lock; 96 97 /* 98 * mon_sel_lock protects access to the MSC hardware registers that are 99 * affected by MPAMCFG_MON_SEL, and the mbwu_state. 100 * Access to mon_sel is needed from both process and interrupt contexts, 101 * but is complicated by firmware-backed platforms that can't make any 102 * access unless they can sleep. 103 * Always use the mpam_mon_sel_lock() helpers. 104 * Accesses to mon_sel need to be able to fail if they occur in the wrong 105 * context. 106 * If needed, take msc->probe_lock first. 107 */ 108 raw_spinlock_t _mon_sel_lock; 109 unsigned long _mon_sel_flags; 110 111 void __iomem *mapped_hwpage; 112 size_t mapped_hwpage_sz; 113 114 struct mpam_garbage garbage; 115 }; 116 117 /* Returning false here means accesses to mon_sel must fail and report an error. */ 118 static inline bool __must_check mpam_mon_sel_lock(struct mpam_msc *msc) 119 { 120 /* Locking will require updating to support a firmware backed interface */ 121 if (WARN_ON_ONCE(msc->iface != MPAM_IFACE_MMIO)) 122 return false; 123 124 raw_spin_lock_irqsave(&msc->_mon_sel_lock, msc->_mon_sel_flags); 125 return true; 126 } 127 128 static inline void mpam_mon_sel_unlock(struct mpam_msc *msc) 129 { 130 raw_spin_unlock_irqrestore(&msc->_mon_sel_lock, msc->_mon_sel_flags); 131 } 132 133 static inline void mpam_mon_sel_lock_held(struct mpam_msc *msc) 134 { 135 lockdep_assert_held_once(&msc->_mon_sel_lock); 136 } 137 138 static inline void mpam_mon_sel_lock_init(struct mpam_msc *msc) 139 { 140 raw_spin_lock_init(&msc->_mon_sel_lock); 141 } 142 143 /* Bits for mpam features bitmaps */ 144 enum mpam_device_features { 145 mpam_feat_cpor_part, 146 mpam_feat_mbw_part, 147 mpam_feat_mbw_min, 148 mpam_feat_mbw_max, 149 mpam_feat_msmon, 150 mpam_feat_msmon_csu, 151 mpam_feat_msmon_csu_hw_nrdy, 152 mpam_feat_msmon_mbwu, 153 mpam_feat_msmon_mbwu_hw_nrdy, 154 MPAM_FEATURE_LAST 155 }; 156 157 struct mpam_props { 158 DECLARE_BITMAP(features, MPAM_FEATURE_LAST); 159 160 u16 cpbm_wd; 161 u16 mbw_pbm_bits; 162 u16 bwa_wd; 163 u16 num_csu_mon; 164 u16 num_mbwu_mon; 165 }; 166 167 #define mpam_has_feature(_feat, x) test_bit(_feat, (x)->features) 168 #define mpam_set_feature(_feat, x) set_bit(_feat, (x)->features) 169 #define mpam_clear_feature(_feat, x) clear_bit(_feat, (x)->features) 170 171 struct mpam_class { 172 /* mpam_components in this class */ 173 struct list_head components; 174 175 cpumask_t affinity; 176 177 struct mpam_props props; 178 u32 nrdy_usec; 179 u8 level; 180 enum mpam_class_types type; 181 182 /* member of mpam_classes */ 183 struct list_head classes_list; 184 185 struct mpam_garbage garbage; 186 }; 187 188 struct mpam_config { 189 /* Which configuration values are valid. */ 190 DECLARE_BITMAP(features, MPAM_FEATURE_LAST); 191 192 u32 cpbm; 193 u32 mbw_pbm; 194 u16 mbw_max; 195 196 bool reset_cpbm; 197 bool reset_mbw_pbm; 198 bool reset_mbw_max; 199 200 struct mpam_garbage garbage; 201 }; 202 203 struct mpam_component { 204 u32 comp_id; 205 206 /* mpam_vmsc in this component */ 207 struct list_head vmsc; 208 209 cpumask_t affinity; 210 211 /* 212 * Array of configuration values, indexed by partid. 213 * Read from cpuhp callbacks, hold the cpuhp lock when writing. 214 */ 215 struct mpam_config *cfg; 216 217 /* member of mpam_class:components */ 218 struct list_head class_list; 219 220 /* parent: */ 221 struct mpam_class *class; 222 223 struct mpam_garbage garbage; 224 }; 225 226 struct mpam_vmsc { 227 /* member of mpam_component:vmsc_list */ 228 struct list_head comp_list; 229 230 /* mpam_msc_ris in this vmsc */ 231 struct list_head ris; 232 233 struct mpam_props props; 234 235 /* All RIS in this vMSC are members of this MSC */ 236 struct mpam_msc *msc; 237 238 /* parent: */ 239 struct mpam_component *comp; 240 241 struct mpam_garbage garbage; 242 }; 243 244 struct mpam_msc_ris { 245 u8 ris_idx; 246 u64 idr; 247 struct mpam_props props; 248 bool in_reset_state; 249 250 cpumask_t affinity; 251 252 /* member of mpam_vmsc:ris */ 253 struct list_head vmsc_list; 254 255 /* member of mpam_msc:ris */ 256 struct list_head msc_list; 257 258 /* parent: */ 259 struct mpam_vmsc *vmsc; 260 261 struct mpam_garbage garbage; 262 }; 263 264 /* List of all classes - protected by srcu*/ 265 extern struct srcu_struct mpam_srcu; 266 extern struct list_head mpam_classes; 267 268 /* System wide partid/pmg values */ 269 extern u16 mpam_partid_max; 270 extern u8 mpam_pmg_max; 271 272 /* Scheduled work callback to enable mpam once all MSC have been probed */ 273 void mpam_enable(struct work_struct *work); 274 void mpam_disable(struct work_struct *work); 275 276 int mpam_apply_config(struct mpam_component *comp, u16 partid, 277 struct mpam_config *cfg); 278 279 int mpam_get_cpumask_from_cache_id(unsigned long cache_id, u32 cache_level, 280 cpumask_t *affinity); 281 282 /* 283 * MPAM MSCs have the following register layout. See: 284 * Arm Memory System Resource Partitioning and Monitoring (MPAM) System 285 * Component Specification. 286 * https://developer.arm.com/documentation/ihi0099/aa/ 287 */ 288 #define MPAM_ARCHITECTURE_V1 0x10 289 290 /* Memory mapped control pages */ 291 /* ID Register offsets in the memory mapped page */ 292 #define MPAMF_IDR 0x0000 /* features id register */ 293 #define MPAMF_IIDR 0x0018 /* implementer id register */ 294 #define MPAMF_AIDR 0x0020 /* architectural id register */ 295 #define MPAMF_IMPL_IDR 0x0028 /* imp-def partitioning */ 296 #define MPAMF_CPOR_IDR 0x0030 /* cache-portion partitioning */ 297 #define MPAMF_CCAP_IDR 0x0038 /* cache-capacity partitioning */ 298 #define MPAMF_MBW_IDR 0x0040 /* mem-bw partitioning */ 299 #define MPAMF_PRI_IDR 0x0048 /* priority partitioning */ 300 #define MPAMF_MSMON_IDR 0x0080 /* performance monitoring features */ 301 #define MPAMF_CSUMON_IDR 0x0088 /* cache-usage monitor */ 302 #define MPAMF_MBWUMON_IDR 0x0090 /* mem-bw usage monitor */ 303 #define MPAMF_PARTID_NRW_IDR 0x0050 /* partid-narrowing */ 304 305 /* Configuration and Status Register offsets in the memory mapped page */ 306 #define MPAMCFG_PART_SEL 0x0100 /* partid to configure */ 307 #define MPAMCFG_CPBM 0x1000 /* cache-portion config */ 308 #define MPAMCFG_CMAX 0x0108 /* cache-capacity config */ 309 #define MPAMCFG_CMIN 0x0110 /* cache-capacity config */ 310 #define MPAMCFG_CASSOC 0x0118 /* cache-associativity config */ 311 #define MPAMCFG_MBW_MIN 0x0200 /* min mem-bw config */ 312 #define MPAMCFG_MBW_MAX 0x0208 /* max mem-bw config */ 313 #define MPAMCFG_MBW_WINWD 0x0220 /* mem-bw accounting window config */ 314 #define MPAMCFG_MBW_PBM 0x2000 /* mem-bw portion bitmap config */ 315 #define MPAMCFG_PRI 0x0400 /* priority partitioning config */ 316 #define MPAMCFG_MBW_PROP 0x0500 /* mem-bw stride config */ 317 #define MPAMCFG_INTPARTID 0x0600 /* partid-narrowing config */ 318 319 #define MSMON_CFG_MON_SEL 0x0800 /* monitor selector */ 320 #define MSMON_CFG_CSU_FLT 0x0810 /* cache-usage monitor filter */ 321 #define MSMON_CFG_CSU_CTL 0x0818 /* cache-usage monitor config */ 322 #define MSMON_CFG_MBWU_FLT 0x0820 /* mem-bw monitor filter */ 323 #define MSMON_CFG_MBWU_CTL 0x0828 /* mem-bw monitor config */ 324 #define MSMON_CSU 0x0840 /* current cache-usage */ 325 #define MSMON_CSU_CAPTURE 0x0848 /* last cache-usage value captured */ 326 #define MSMON_MBWU 0x0860 /* current mem-bw usage value */ 327 #define MSMON_MBWU_CAPTURE 0x0868 /* last mem-bw value captured */ 328 #define MSMON_MBWU_L 0x0880 /* current long mem-bw usage value */ 329 #define MSMON_MBWU_L_CAPTURE 0x0890 /* last long mem-bw value captured */ 330 #define MSMON_CAPT_EVNT 0x0808 /* signal a capture event */ 331 #define MPAMF_ESR 0x00F8 /* error status register */ 332 #define MPAMF_ECR 0x00F0 /* error control register */ 333 334 /* MPAMF_IDR - MPAM features ID register */ 335 #define MPAMF_IDR_PARTID_MAX GENMASK(15, 0) 336 #define MPAMF_IDR_PMG_MAX GENMASK(23, 16) 337 #define MPAMF_IDR_HAS_CCAP_PART BIT(24) 338 #define MPAMF_IDR_HAS_CPOR_PART BIT(25) 339 #define MPAMF_IDR_HAS_MBW_PART BIT(26) 340 #define MPAMF_IDR_HAS_PRI_PART BIT(27) 341 #define MPAMF_IDR_EXT BIT(28) 342 #define MPAMF_IDR_HAS_IMPL_IDR BIT(29) 343 #define MPAMF_IDR_HAS_MSMON BIT(30) 344 #define MPAMF_IDR_HAS_PARTID_NRW BIT(31) 345 #define MPAMF_IDR_HAS_RIS BIT(32) 346 #define MPAMF_IDR_HAS_EXTD_ESR BIT(38) 347 #define MPAMF_IDR_HAS_ESR BIT(39) 348 #define MPAMF_IDR_RIS_MAX GENMASK(59, 56) 349 350 /* MPAMF_MSMON_IDR - MPAM performance monitoring ID register */ 351 #define MPAMF_MSMON_IDR_MSMON_CSU BIT(16) 352 #define MPAMF_MSMON_IDR_MSMON_MBWU BIT(17) 353 #define MPAMF_MSMON_IDR_HAS_LOCAL_CAPT_EVNT BIT(31) 354 355 /* MPAMF_CPOR_IDR - MPAM features cache portion partitioning ID register */ 356 #define MPAMF_CPOR_IDR_CPBM_WD GENMASK(15, 0) 357 358 /* MPAMF_CCAP_IDR - MPAM features cache capacity partitioning ID register */ 359 #define MPAMF_CCAP_IDR_CMAX_WD GENMASK(5, 0) 360 #define MPAMF_CCAP_IDR_CASSOC_WD GENMASK(12, 8) 361 #define MPAMF_CCAP_IDR_HAS_CASSOC BIT(28) 362 #define MPAMF_CCAP_IDR_HAS_CMIN BIT(29) 363 #define MPAMF_CCAP_IDR_NO_CMAX BIT(30) 364 #define MPAMF_CCAP_IDR_HAS_CMAX_SOFTLIM BIT(31) 365 366 /* MPAMF_MBW_IDR - MPAM features memory bandwidth partitioning ID register */ 367 #define MPAMF_MBW_IDR_BWA_WD GENMASK(5, 0) 368 #define MPAMF_MBW_IDR_HAS_MIN BIT(10) 369 #define MPAMF_MBW_IDR_HAS_MAX BIT(11) 370 #define MPAMF_MBW_IDR_HAS_PBM BIT(12) 371 #define MPAMF_MBW_IDR_HAS_PROP BIT(13) 372 #define MPAMF_MBW_IDR_WINDWR BIT(14) 373 #define MPAMF_MBW_IDR_BWPBM_WD GENMASK(28, 16) 374 375 /* MPAMF_PRI_IDR - MPAM features priority partitioning ID register */ 376 #define MPAMF_PRI_IDR_HAS_INTPRI BIT(0) 377 #define MPAMF_PRI_IDR_INTPRI_0_IS_LOW BIT(1) 378 #define MPAMF_PRI_IDR_INTPRI_WD GENMASK(9, 4) 379 #define MPAMF_PRI_IDR_HAS_DSPRI BIT(16) 380 #define MPAMF_PRI_IDR_DSPRI_0_IS_LOW BIT(17) 381 #define MPAMF_PRI_IDR_DSPRI_WD GENMASK(25, 20) 382 383 /* MPAMF_CSUMON_IDR - MPAM cache storage usage monitor ID register */ 384 #define MPAMF_CSUMON_IDR_NUM_MON GENMASK(15, 0) 385 #define MPAMF_CSUMON_IDR_HAS_OFLOW_CAPT BIT(24) 386 #define MPAMF_CSUMON_IDR_HAS_CEVNT_OFLW BIT(25) 387 #define MPAMF_CSUMON_IDR_HAS_OFSR BIT(26) 388 #define MPAMF_CSUMON_IDR_HAS_OFLOW_LNKG BIT(27) 389 #define MPAMF_CSUMON_IDR_HAS_XCL BIT(29) 390 #define MPAMF_CSUMON_IDR_CSU_RO BIT(30) 391 #define MPAMF_CSUMON_IDR_HAS_CAPTURE BIT(31) 392 393 /* MPAMF_MBWUMON_IDR - MPAM memory bandwidth usage monitor ID register */ 394 #define MPAMF_MBWUMON_IDR_NUM_MON GENMASK(15, 0) 395 #define MPAMF_MBWUMON_IDR_HAS_RWBW BIT(28) 396 #define MPAMF_MBWUMON_IDR_LWD BIT(29) 397 #define MPAMF_MBWUMON_IDR_HAS_LONG BIT(30) 398 #define MPAMF_MBWUMON_IDR_HAS_CAPTURE BIT(31) 399 400 /* MPAMF_PARTID_NRW_IDR - MPAM PARTID narrowing ID register */ 401 #define MPAMF_PARTID_NRW_IDR_INTPARTID_MAX GENMASK(15, 0) 402 403 /* MPAMF_IIDR - MPAM implementation ID register */ 404 #define MPAMF_IIDR_IMPLEMENTER GENMASK(11, 0) 405 #define MPAMF_IIDR_REVISION GENMASK(15, 12) 406 #define MPAMF_IIDR_VARIANT GENMASK(19, 16) 407 #define MPAMF_IIDR_PRODUCTID GENMASK(31, 20) 408 409 /* MPAMF_AIDR - MPAM architecture ID register */ 410 #define MPAMF_AIDR_ARCH_MINOR_REV GENMASK(3, 0) 411 #define MPAMF_AIDR_ARCH_MAJOR_REV GENMASK(7, 4) 412 413 /* MPAMCFG_PART_SEL - MPAM partition configuration selection register */ 414 #define MPAMCFG_PART_SEL_PARTID_SEL GENMASK(15, 0) 415 #define MPAMCFG_PART_SEL_INTERNAL BIT(16) 416 #define MPAMCFG_PART_SEL_RIS GENMASK(27, 24) 417 418 /* MPAMCFG_CASSOC - MPAM cache maximum associativity partition configuration register */ 419 #define MPAMCFG_CASSOC_CASSOC GENMASK(15, 0) 420 421 /* MPAMCFG_CMAX - MPAM cache capacity configuration register */ 422 #define MPAMCFG_CMAX_SOFTLIM BIT(31) 423 #define MPAMCFG_CMAX_CMAX GENMASK(15, 0) 424 425 /* MPAMCFG_CMIN - MPAM cache capacity configuration register */ 426 #define MPAMCFG_CMIN_CMIN GENMASK(15, 0) 427 428 /* 429 * MPAMCFG_MBW_MIN - MPAM memory minimum bandwidth partitioning configuration 430 * register 431 */ 432 #define MPAMCFG_MBW_MIN_MIN GENMASK(15, 0) 433 434 /* 435 * MPAMCFG_MBW_MAX - MPAM memory maximum bandwidth partitioning configuration 436 * register 437 */ 438 #define MPAMCFG_MBW_MAX_MAX GENMASK(15, 0) 439 #define MPAMCFG_MBW_MAX_HARDLIM BIT(31) 440 441 /* 442 * MPAMCFG_MBW_WINWD - MPAM memory bandwidth partitioning window width 443 * register 444 */ 445 #define MPAMCFG_MBW_WINWD_US_FRAC GENMASK(7, 0) 446 #define MPAMCFG_MBW_WINWD_US_INT GENMASK(23, 8) 447 448 /* MPAMCFG_PRI - MPAM priority partitioning configuration register */ 449 #define MPAMCFG_PRI_INTPRI GENMASK(15, 0) 450 #define MPAMCFG_PRI_DSPRI GENMASK(31, 16) 451 452 /* 453 * MPAMCFG_MBW_PROP - Memory bandwidth proportional stride partitioning 454 * configuration register 455 */ 456 #define MPAMCFG_MBW_PROP_STRIDEM1 GENMASK(15, 0) 457 #define MPAMCFG_MBW_PROP_EN BIT(31) 458 459 /* 460 * MPAMCFG_INTPARTID - MPAM internal partition narrowing configuration register 461 */ 462 #define MPAMCFG_INTPARTID_INTPARTID GENMASK(15, 0) 463 #define MPAMCFG_INTPARTID_INTERNAL BIT(16) 464 465 /* MSMON_CFG_MON_SEL - Memory system performance monitor selection register */ 466 #define MSMON_CFG_MON_SEL_MON_SEL GENMASK(15, 0) 467 #define MSMON_CFG_MON_SEL_RIS GENMASK(27, 24) 468 469 /* MPAMF_ESR - MPAM Error Status Register */ 470 #define MPAMF_ESR_PARTID_MON GENMASK(15, 0) 471 #define MPAMF_ESR_PMG GENMASK(23, 16) 472 #define MPAMF_ESR_ERRCODE GENMASK(27, 24) 473 #define MPAMF_ESR_OVRWR BIT(31) 474 #define MPAMF_ESR_RIS GENMASK(35, 32) 475 476 /* MPAMF_ECR - MPAM Error Control Register */ 477 #define MPAMF_ECR_INTEN BIT(0) 478 479 /* Error conditions in accessing memory mapped registers */ 480 #define MPAM_ERRCODE_NONE 0 481 #define MPAM_ERRCODE_PARTID_SEL_RANGE 1 482 #define MPAM_ERRCODE_REQ_PARTID_RANGE 2 483 #define MPAM_ERRCODE_MSMONCFG_ID_RANGE 3 484 #define MPAM_ERRCODE_REQ_PMG_RANGE 4 485 #define MPAM_ERRCODE_MONITOR_RANGE 5 486 #define MPAM_ERRCODE_INTPARTID_RANGE 6 487 #define MPAM_ERRCODE_UNEXPECTED_INTERNAL 7 488 #define MPAM_ERRCODE_UNDEFINED_RIS_PART_SEL 8 489 #define MPAM_ERRCODE_RIS_NO_CONTROL 9 490 #define MPAM_ERRCODE_UNDEFINED_RIS_MON_SEL 10 491 #define MPAM_ERRCODE_RIS_NO_MONITOR 11 492 493 /* 494 * MSMON_CFG_CSU_CTL - Memory system performance monitor configure cache storage 495 * usage monitor control register 496 * MSMON_CFG_MBWU_CTL - Memory system performance monitor configure memory 497 * bandwidth usage monitor control register 498 */ 499 #define MSMON_CFG_x_CTL_TYPE GENMASK(7, 0) 500 #define MSMON_CFG_MBWU_CTL_OFLOW_STATUS_L BIT(15) 501 #define MSMON_CFG_x_CTL_MATCH_PARTID BIT(16) 502 #define MSMON_CFG_x_CTL_MATCH_PMG BIT(17) 503 #define MSMON_CFG_MBWU_CTL_SCLEN BIT(19) 504 #define MSMON_CFG_x_CTL_SUBTYPE GENMASK(22, 20) 505 #define MSMON_CFG_x_CTL_OFLOW_FRZ BIT(24) 506 #define MSMON_CFG_x_CTL_OFLOW_INTR BIT(25) 507 #define MSMON_CFG_x_CTL_OFLOW_STATUS BIT(26) 508 #define MSMON_CFG_x_CTL_CAPT_RESET BIT(27) 509 #define MSMON_CFG_x_CTL_CAPT_EVNT GENMASK(30, 28) 510 #define MSMON_CFG_x_CTL_EN BIT(31) 511 512 #define MSMON_CFG_MBWU_CTL_TYPE_MBWU 0x42 513 #define MSMON_CFG_CSU_CTL_TYPE_CSU 0x43 514 515 /* 516 * MSMON_CFG_CSU_FLT - Memory system performance monitor configure cache storage 517 * usage monitor filter register 518 * MSMON_CFG_MBWU_FLT - Memory system performance monitor configure memory 519 * bandwidth usage monitor filter register 520 */ 521 #define MSMON_CFG_x_FLT_PARTID GENMASK(15, 0) 522 #define MSMON_CFG_x_FLT_PMG GENMASK(23, 16) 523 524 #define MSMON_CFG_MBWU_FLT_RWBW GENMASK(31, 30) 525 #define MSMON_CFG_CSU_FLT_XCL BIT(31) 526 527 /* 528 * MSMON_CSU - Memory system performance monitor cache storage usage monitor 529 * register 530 * MSMON_CSU_CAPTURE - Memory system performance monitor cache storage usage 531 * capture register 532 * MSMON_MBWU - Memory system performance monitor memory bandwidth usage 533 * monitor register 534 * MSMON_MBWU_CAPTURE - Memory system performance monitor memory bandwidth usage 535 * capture register 536 */ 537 #define MSMON___VALUE GENMASK(30, 0) 538 #define MSMON___NRDY BIT(31) 539 #define MSMON___L_NRDY BIT(63) 540 #define MSMON___L_VALUE GENMASK(43, 0) 541 #define MSMON___LWD_VALUE GENMASK(62, 0) 542 543 /* 544 * MSMON_CAPT_EVNT - Memory system performance monitoring capture event 545 * generation register 546 */ 547 #define MSMON_CAPT_EVNT_NOW BIT(0) 548 549 #endif /* MPAM_INTERNAL_H */ 550