1*e2ad626fSUlf Hansson /* SPDX-License-Identifier: GPL-2.0-only */ 2*e2ad626fSUlf Hansson 3*e2ad626fSUlf Hansson #ifndef __SOC_MEDIATEK_MTK_PM_DOMAINS_H 4*e2ad626fSUlf Hansson #define __SOC_MEDIATEK_MTK_PM_DOMAINS_H 5*e2ad626fSUlf Hansson 6*e2ad626fSUlf Hansson #define MTK_SCPD_ACTIVE_WAKEUP BIT(0) 7*e2ad626fSUlf Hansson #define MTK_SCPD_FWAIT_SRAM BIT(1) 8*e2ad626fSUlf Hansson #define MTK_SCPD_SRAM_ISO BIT(2) 9*e2ad626fSUlf Hansson #define MTK_SCPD_KEEP_DEFAULT_OFF BIT(3) 10*e2ad626fSUlf Hansson #define MTK_SCPD_DOMAIN_SUPPLY BIT(4) 11*e2ad626fSUlf Hansson /* can't set MTK_SCPD_KEEP_DEFAULT_OFF at the same time */ 12*e2ad626fSUlf Hansson #define MTK_SCPD_ALWAYS_ON BIT(5) 13*e2ad626fSUlf Hansson #define MTK_SCPD_EXT_BUCK_ISO BIT(6) 14*e2ad626fSUlf Hansson #define MTK_SCPD_CAPS(_scpd, _x) ((_scpd)->data->caps & (_x)) 15*e2ad626fSUlf Hansson 16*e2ad626fSUlf Hansson #define SPM_VDE_PWR_CON 0x0210 17*e2ad626fSUlf Hansson #define SPM_MFG_PWR_CON 0x0214 18*e2ad626fSUlf Hansson #define SPM_VEN_PWR_CON 0x0230 19*e2ad626fSUlf Hansson #define SPM_ISP_PWR_CON 0x0238 20*e2ad626fSUlf Hansson #define SPM_DIS_PWR_CON 0x023c 21*e2ad626fSUlf Hansson #define SPM_CONN_PWR_CON 0x0280 22*e2ad626fSUlf Hansson #define SPM_VEN2_PWR_CON 0x0298 23*e2ad626fSUlf Hansson #define SPM_AUDIO_PWR_CON 0x029c 24*e2ad626fSUlf Hansson #define SPM_MFG_2D_PWR_CON 0x02c0 25*e2ad626fSUlf Hansson #define SPM_MFG_ASYNC_PWR_CON 0x02c4 26*e2ad626fSUlf Hansson #define SPM_USB_PWR_CON 0x02cc 27*e2ad626fSUlf Hansson 28*e2ad626fSUlf Hansson #define SPM_PWR_STATUS 0x060c 29*e2ad626fSUlf Hansson #define SPM_PWR_STATUS_2ND 0x0610 30*e2ad626fSUlf Hansson 31*e2ad626fSUlf Hansson #define PWR_STATUS_CONN BIT(1) 32*e2ad626fSUlf Hansson #define PWR_STATUS_DISP BIT(3) 33*e2ad626fSUlf Hansson #define PWR_STATUS_MFG BIT(4) 34*e2ad626fSUlf Hansson #define PWR_STATUS_ISP BIT(5) 35*e2ad626fSUlf Hansson #define PWR_STATUS_VDEC BIT(7) 36*e2ad626fSUlf Hansson #define PWR_STATUS_VENC_LT BIT(20) 37*e2ad626fSUlf Hansson #define PWR_STATUS_VENC BIT(21) 38*e2ad626fSUlf Hansson #define PWR_STATUS_MFG_2D BIT(22) 39*e2ad626fSUlf Hansson #define PWR_STATUS_MFG_ASYNC BIT(23) 40*e2ad626fSUlf Hansson #define PWR_STATUS_AUDIO BIT(24) 41*e2ad626fSUlf Hansson #define PWR_STATUS_USB BIT(25) 42*e2ad626fSUlf Hansson 43*e2ad626fSUlf Hansson #define SPM_MAX_BUS_PROT_DATA 6 44*e2ad626fSUlf Hansson 45*e2ad626fSUlf Hansson #define _BUS_PROT(_mask, _set, _clr, _sta, _update, _ignore) { \ 46*e2ad626fSUlf Hansson .bus_prot_mask = (_mask), \ 47*e2ad626fSUlf Hansson .bus_prot_set = _set, \ 48*e2ad626fSUlf Hansson .bus_prot_clr = _clr, \ 49*e2ad626fSUlf Hansson .bus_prot_sta = _sta, \ 50*e2ad626fSUlf Hansson .bus_prot_reg_update = _update, \ 51*e2ad626fSUlf Hansson .ignore_clr_ack = _ignore, \ 52*e2ad626fSUlf Hansson } 53*e2ad626fSUlf Hansson 54*e2ad626fSUlf Hansson #define BUS_PROT_WR(_mask, _set, _clr, _sta) \ 55*e2ad626fSUlf Hansson _BUS_PROT(_mask, _set, _clr, _sta, false, false) 56*e2ad626fSUlf Hansson 57*e2ad626fSUlf Hansson #define BUS_PROT_WR_IGN(_mask, _set, _clr, _sta) \ 58*e2ad626fSUlf Hansson _BUS_PROT(_mask, _set, _clr, _sta, false, true) 59*e2ad626fSUlf Hansson 60*e2ad626fSUlf Hansson #define BUS_PROT_UPDATE(_mask, _set, _clr, _sta) \ 61*e2ad626fSUlf Hansson _BUS_PROT(_mask, _set, _clr, _sta, true, false) 62*e2ad626fSUlf Hansson 63*e2ad626fSUlf Hansson #define BUS_PROT_UPDATE_TOPAXI(_mask) \ 64*e2ad626fSUlf Hansson BUS_PROT_UPDATE(_mask, \ 65*e2ad626fSUlf Hansson INFRA_TOPAXI_PROTECTEN, \ 66*e2ad626fSUlf Hansson INFRA_TOPAXI_PROTECTEN, \ 67*e2ad626fSUlf Hansson INFRA_TOPAXI_PROTECTSTA1) 68*e2ad626fSUlf Hansson 69*e2ad626fSUlf Hansson struct scpsys_bus_prot_data { 70*e2ad626fSUlf Hansson u32 bus_prot_mask; 71*e2ad626fSUlf Hansson u32 bus_prot_set; 72*e2ad626fSUlf Hansson u32 bus_prot_clr; 73*e2ad626fSUlf Hansson u32 bus_prot_sta; 74*e2ad626fSUlf Hansson bool bus_prot_reg_update; 75*e2ad626fSUlf Hansson bool ignore_clr_ack; 76*e2ad626fSUlf Hansson }; 77*e2ad626fSUlf Hansson 78*e2ad626fSUlf Hansson /** 79*e2ad626fSUlf Hansson * struct scpsys_domain_data - scp domain data for power on/off flow 80*e2ad626fSUlf Hansson * @name: The name of the power domain. 81*e2ad626fSUlf Hansson * @sta_mask: The mask for power on/off status bit. 82*e2ad626fSUlf Hansson * @ctl_offs: The offset for main power control register. 83*e2ad626fSUlf Hansson * @sram_pdn_bits: The mask for sram power control bits. 84*e2ad626fSUlf Hansson * @sram_pdn_ack_bits: The mask for sram power control acked bits. 85*e2ad626fSUlf Hansson * @ext_buck_iso_offs: The offset for external buck isolation 86*e2ad626fSUlf Hansson * @ext_buck_iso_mask: The mask for external buck isolation 87*e2ad626fSUlf Hansson * @caps: The flag for active wake-up action. 88*e2ad626fSUlf Hansson * @bp_infracfg: bus protection for infracfg subsystem 89*e2ad626fSUlf Hansson * @bp_smi: bus protection for smi subsystem 90*e2ad626fSUlf Hansson */ 91*e2ad626fSUlf Hansson struct scpsys_domain_data { 92*e2ad626fSUlf Hansson const char *name; 93*e2ad626fSUlf Hansson u32 sta_mask; 94*e2ad626fSUlf Hansson int ctl_offs; 95*e2ad626fSUlf Hansson u32 sram_pdn_bits; 96*e2ad626fSUlf Hansson u32 sram_pdn_ack_bits; 97*e2ad626fSUlf Hansson int ext_buck_iso_offs; 98*e2ad626fSUlf Hansson u32 ext_buck_iso_mask; 99*e2ad626fSUlf Hansson u8 caps; 100*e2ad626fSUlf Hansson const struct scpsys_bus_prot_data bp_infracfg[SPM_MAX_BUS_PROT_DATA]; 101*e2ad626fSUlf Hansson const struct scpsys_bus_prot_data bp_smi[SPM_MAX_BUS_PROT_DATA]; 102*e2ad626fSUlf Hansson int pwr_sta_offs; 103*e2ad626fSUlf Hansson int pwr_sta2nd_offs; 104*e2ad626fSUlf Hansson }; 105*e2ad626fSUlf Hansson 106*e2ad626fSUlf Hansson struct scpsys_soc_data { 107*e2ad626fSUlf Hansson const struct scpsys_domain_data *domains_data; 108*e2ad626fSUlf Hansson int num_domains; 109*e2ad626fSUlf Hansson }; 110*e2ad626fSUlf Hansson 111*e2ad626fSUlf Hansson #endif /* __SOC_MEDIATEK_MTK_PM_DOMAINS_H */ 112