1e2ad626fSUlf Hansson /* SPDX-License-Identifier: GPL-2.0-only */ 2e2ad626fSUlf Hansson 3e2ad626fSUlf Hansson #ifndef __SOC_MEDIATEK_MTK_PM_DOMAINS_H 4e2ad626fSUlf Hansson #define __SOC_MEDIATEK_MTK_PM_DOMAINS_H 5e2ad626fSUlf Hansson 6e2ad626fSUlf Hansson #define MTK_SCPD_ACTIVE_WAKEUP BIT(0) 7e2ad626fSUlf Hansson #define MTK_SCPD_FWAIT_SRAM BIT(1) 8e2ad626fSUlf Hansson #define MTK_SCPD_SRAM_ISO BIT(2) 9e2ad626fSUlf Hansson #define MTK_SCPD_KEEP_DEFAULT_OFF BIT(3) 10e2ad626fSUlf Hansson #define MTK_SCPD_DOMAIN_SUPPLY BIT(4) 11e2ad626fSUlf Hansson /* can't set MTK_SCPD_KEEP_DEFAULT_OFF at the same time */ 12e2ad626fSUlf Hansson #define MTK_SCPD_ALWAYS_ON BIT(5) 13e2ad626fSUlf Hansson #define MTK_SCPD_EXT_BUCK_ISO BIT(6) 14e2ad626fSUlf Hansson #define MTK_SCPD_CAPS(_scpd, _x) ((_scpd)->data->caps & (_x)) 15e2ad626fSUlf Hansson 16e2ad626fSUlf Hansson #define SPM_VDE_PWR_CON 0x0210 17e2ad626fSUlf Hansson #define SPM_MFG_PWR_CON 0x0214 18e2ad626fSUlf Hansson #define SPM_VEN_PWR_CON 0x0230 19e2ad626fSUlf Hansson #define SPM_ISP_PWR_CON 0x0238 20e2ad626fSUlf Hansson #define SPM_DIS_PWR_CON 0x023c 21e2ad626fSUlf Hansson #define SPM_CONN_PWR_CON 0x0280 22e2ad626fSUlf Hansson #define SPM_VEN2_PWR_CON 0x0298 23e2ad626fSUlf Hansson #define SPM_AUDIO_PWR_CON 0x029c 24e2ad626fSUlf Hansson #define SPM_MFG_2D_PWR_CON 0x02c0 25e2ad626fSUlf Hansson #define SPM_MFG_ASYNC_PWR_CON 0x02c4 26e2ad626fSUlf Hansson #define SPM_USB_PWR_CON 0x02cc 27e2ad626fSUlf Hansson 28e2ad626fSUlf Hansson #define SPM_PWR_STATUS 0x060c 29e2ad626fSUlf Hansson #define SPM_PWR_STATUS_2ND 0x0610 30e2ad626fSUlf Hansson 31e2ad626fSUlf Hansson #define PWR_STATUS_CONN BIT(1) 32e2ad626fSUlf Hansson #define PWR_STATUS_DISP BIT(3) 33e2ad626fSUlf Hansson #define PWR_STATUS_MFG BIT(4) 34e2ad626fSUlf Hansson #define PWR_STATUS_ISP BIT(5) 35e2ad626fSUlf Hansson #define PWR_STATUS_VDEC BIT(7) 36e2ad626fSUlf Hansson #define PWR_STATUS_VENC_LT BIT(20) 37e2ad626fSUlf Hansson #define PWR_STATUS_VENC BIT(21) 38e2ad626fSUlf Hansson #define PWR_STATUS_MFG_2D BIT(22) 39e2ad626fSUlf Hansson #define PWR_STATUS_MFG_ASYNC BIT(23) 40e2ad626fSUlf Hansson #define PWR_STATUS_AUDIO BIT(24) 41e2ad626fSUlf Hansson #define PWR_STATUS_USB BIT(25) 42e2ad626fSUlf Hansson 43e2ad626fSUlf Hansson #define SPM_MAX_BUS_PROT_DATA 6 44e2ad626fSUlf Hansson 45*c6bee732SMarkus Schneider-Pargmann enum scpsys_bus_prot_flags { 46*c6bee732SMarkus Schneider-Pargmann BUS_PROT_REG_UPDATE = BIT(1), 47*c6bee732SMarkus Schneider-Pargmann BUS_PROT_IGNORE_CLR_ACK = BIT(2), 48*c6bee732SMarkus Schneider-Pargmann }; 49*c6bee732SMarkus Schneider-Pargmann 50*c6bee732SMarkus Schneider-Pargmann #define _BUS_PROT(_mask, _set, _clr, _sta, _flags) { \ 51e2ad626fSUlf Hansson .bus_prot_mask = (_mask), \ 52e2ad626fSUlf Hansson .bus_prot_set = _set, \ 53e2ad626fSUlf Hansson .bus_prot_clr = _clr, \ 54e2ad626fSUlf Hansson .bus_prot_sta = _sta, \ 55*c6bee732SMarkus Schneider-Pargmann .flags = _flags \ 56e2ad626fSUlf Hansson } 57e2ad626fSUlf Hansson 58e2ad626fSUlf Hansson #define BUS_PROT_WR(_mask, _set, _clr, _sta) \ 59*c6bee732SMarkus Schneider-Pargmann _BUS_PROT(_mask, _set, _clr, _sta, 0) 60e2ad626fSUlf Hansson 61e2ad626fSUlf Hansson #define BUS_PROT_WR_IGN(_mask, _set, _clr, _sta) \ 62*c6bee732SMarkus Schneider-Pargmann _BUS_PROT(_mask, _set, _clr, _sta, BUS_PROT_IGNORE_CLR_ACK) 63e2ad626fSUlf Hansson 64e2ad626fSUlf Hansson #define BUS_PROT_UPDATE(_mask, _set, _clr, _sta) \ 65*c6bee732SMarkus Schneider-Pargmann _BUS_PROT(_mask, _set, _clr, _sta, BUS_PROT_REG_UPDATE) 66e2ad626fSUlf Hansson 67e2ad626fSUlf Hansson #define BUS_PROT_UPDATE_TOPAXI(_mask) \ 68e2ad626fSUlf Hansson BUS_PROT_UPDATE(_mask, \ 69e2ad626fSUlf Hansson INFRA_TOPAXI_PROTECTEN, \ 70e2ad626fSUlf Hansson INFRA_TOPAXI_PROTECTEN, \ 71e2ad626fSUlf Hansson INFRA_TOPAXI_PROTECTSTA1) 72e2ad626fSUlf Hansson 73e2ad626fSUlf Hansson struct scpsys_bus_prot_data { 74e2ad626fSUlf Hansson u32 bus_prot_mask; 75e2ad626fSUlf Hansson u32 bus_prot_set; 76e2ad626fSUlf Hansson u32 bus_prot_clr; 77e2ad626fSUlf Hansson u32 bus_prot_sta; 78*c6bee732SMarkus Schneider-Pargmann u8 flags; 79e2ad626fSUlf Hansson }; 80e2ad626fSUlf Hansson 81e2ad626fSUlf Hansson /** 82e2ad626fSUlf Hansson * struct scpsys_domain_data - scp domain data for power on/off flow 83e2ad626fSUlf Hansson * @name: The name of the power domain. 84e2ad626fSUlf Hansson * @sta_mask: The mask for power on/off status bit. 85e2ad626fSUlf Hansson * @ctl_offs: The offset for main power control register. 86e2ad626fSUlf Hansson * @sram_pdn_bits: The mask for sram power control bits. 87e2ad626fSUlf Hansson * @sram_pdn_ack_bits: The mask for sram power control acked bits. 88e2ad626fSUlf Hansson * @ext_buck_iso_offs: The offset for external buck isolation 89e2ad626fSUlf Hansson * @ext_buck_iso_mask: The mask for external buck isolation 90e2ad626fSUlf Hansson * @caps: The flag for active wake-up action. 91e2ad626fSUlf Hansson * @bp_infracfg: bus protection for infracfg subsystem 92e2ad626fSUlf Hansson * @bp_smi: bus protection for smi subsystem 93e2ad626fSUlf Hansson */ 94e2ad626fSUlf Hansson struct scpsys_domain_data { 95e2ad626fSUlf Hansson const char *name; 96e2ad626fSUlf Hansson u32 sta_mask; 97e2ad626fSUlf Hansson int ctl_offs; 98e2ad626fSUlf Hansson u32 sram_pdn_bits; 99e2ad626fSUlf Hansson u32 sram_pdn_ack_bits; 100e2ad626fSUlf Hansson int ext_buck_iso_offs; 101e2ad626fSUlf Hansson u32 ext_buck_iso_mask; 102e2ad626fSUlf Hansson u8 caps; 103e2ad626fSUlf Hansson const struct scpsys_bus_prot_data bp_infracfg[SPM_MAX_BUS_PROT_DATA]; 104e2ad626fSUlf Hansson const struct scpsys_bus_prot_data bp_smi[SPM_MAX_BUS_PROT_DATA]; 105e2ad626fSUlf Hansson int pwr_sta_offs; 106e2ad626fSUlf Hansson int pwr_sta2nd_offs; 107e2ad626fSUlf Hansson }; 108e2ad626fSUlf Hansson 109e2ad626fSUlf Hansson struct scpsys_soc_data { 110e2ad626fSUlf Hansson const struct scpsys_domain_data *domains_data; 111e2ad626fSUlf Hansson int num_domains; 112e2ad626fSUlf Hansson }; 113e2ad626fSUlf Hansson 114e2ad626fSUlf Hansson #endif /* __SOC_MEDIATEK_MTK_PM_DOMAINS_H */ 115