16ac73095SBeniamino Galvani /* 26ac73095SBeniamino Galvani * Pin controller and GPIO driver for Amlogic Meson SoCs 36ac73095SBeniamino Galvani * 46ac73095SBeniamino Galvani * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com> 56ac73095SBeniamino Galvani * 66ac73095SBeniamino Galvani * This program is free software; you can redistribute it and/or 76ac73095SBeniamino Galvani * modify it under the terms of the GNU General Public License 86ac73095SBeniamino Galvani * version 2 as published by the Free Software Foundation. 96ac73095SBeniamino Galvani * 106ac73095SBeniamino Galvani * You should have received a copy of the GNU General Public License 116ac73095SBeniamino Galvani * along with this program. If not, see <http://www.gnu.org/licenses/>. 126ac73095SBeniamino Galvani */ 136ac73095SBeniamino Galvani 146ac73095SBeniamino Galvani /* 156ac73095SBeniamino Galvani * The available pins are organized in banks (A,B,C,D,E,X,Y,Z,AO, 16faa246deSCarlo Caione * BOOT,CARD for meson6, X,Y,DV,H,Z,AO,BOOT,CARD for meson8 and 17faa246deSCarlo Caione * X,Y,DV,H,AO,BOOT,CARD,DIF for meson8b) and each bank has a 18faa246deSCarlo Caione * variable number of pins. 196ac73095SBeniamino Galvani * 206ac73095SBeniamino Galvani * The AO bank is special because it belongs to the Always-On power 216ac73095SBeniamino Galvani * domain which can't be powered off; the bank also uses a set of 226ac73095SBeniamino Galvani * registers different from the other banks. 236ac73095SBeniamino Galvani * 24db80f0e1SBeniamino Galvani * For each pin controller there are 4 different register ranges that 25db80f0e1SBeniamino Galvani * control the following properties of the pins: 266ac73095SBeniamino Galvani * 1) pin muxing 276ac73095SBeniamino Galvani * 2) pull enable/disable 286ac73095SBeniamino Galvani * 3) pull up/down 296ac73095SBeniamino Galvani * 4) GPIO direction, output value, input value 306ac73095SBeniamino Galvani * 316ac73095SBeniamino Galvani * In some cases the register ranges for pull enable and pull 326ac73095SBeniamino Galvani * direction are the same and thus there are only 3 register ranges. 336ac73095SBeniamino Galvani * 34*e66dd48eSXingyu Chen * Since Meson G12A SoC, the ao register ranges for gpio, pull enable 35*e66dd48eSXingyu Chen * and pull direction are the same, so there are only 2 register ranges. 36*e66dd48eSXingyu Chen * 376ac73095SBeniamino Galvani * For the pull and GPIO configuration every bank uses a contiguous 386ac73095SBeniamino Galvani * set of bits in the register sets described above; the same register 396ac73095SBeniamino Galvani * can be shared by more banks with different offsets. 406ac73095SBeniamino Galvani * 416ac73095SBeniamino Galvani * In addition to this there are some registers shared between all 426ac73095SBeniamino Galvani * banks that control the IRQ functionality. This feature is not 436ac73095SBeniamino Galvani * supported at the moment by the driver. 446ac73095SBeniamino Galvani */ 456ac73095SBeniamino Galvani 466ac73095SBeniamino Galvani #include <linux/device.h> 471c5fb66aSLinus Walleij #include <linux/gpio/driver.h> 486ac73095SBeniamino Galvani #include <linux/init.h> 496ac73095SBeniamino Galvani #include <linux/io.h> 506ac73095SBeniamino Galvani #include <linux/of.h> 516ac73095SBeniamino Galvani #include <linux/of_address.h> 52277d14ebSJerome Brunet #include <linux/of_device.h> 536ac73095SBeniamino Galvani #include <linux/pinctrl/pinconf-generic.h> 546ac73095SBeniamino Galvani #include <linux/pinctrl/pinconf.h> 556ac73095SBeniamino Galvani #include <linux/pinctrl/pinctrl.h> 566ac73095SBeniamino Galvani #include <linux/pinctrl/pinmux.h> 576ac73095SBeniamino Galvani #include <linux/platform_device.h> 586ac73095SBeniamino Galvani #include <linux/regmap.h> 596ac73095SBeniamino Galvani #include <linux/seq_file.h> 606ac73095SBeniamino Galvani 616ac73095SBeniamino Galvani #include "../core.h" 626ac73095SBeniamino Galvani #include "../pinctrl-utils.h" 636ac73095SBeniamino Galvani #include "pinctrl-meson.h" 646ac73095SBeniamino Galvani 656ac73095SBeniamino Galvani /** 666ac73095SBeniamino Galvani * meson_get_bank() - find the bank containing a given pin 676ac73095SBeniamino Galvani * 68db80f0e1SBeniamino Galvani * @pc: the pinctrl instance 696ac73095SBeniamino Galvani * @pin: the pin number 706ac73095SBeniamino Galvani * @bank: the found bank 716ac73095SBeniamino Galvani * 726ac73095SBeniamino Galvani * Return: 0 on success, a negative value on error 736ac73095SBeniamino Galvani */ 74db80f0e1SBeniamino Galvani static int meson_get_bank(struct meson_pinctrl *pc, unsigned int pin, 756ac73095SBeniamino Galvani struct meson_bank **bank) 766ac73095SBeniamino Galvani { 776ac73095SBeniamino Galvani int i; 786ac73095SBeniamino Galvani 79db80f0e1SBeniamino Galvani for (i = 0; i < pc->data->num_banks; i++) { 80db80f0e1SBeniamino Galvani if (pin >= pc->data->banks[i].first && 81db80f0e1SBeniamino Galvani pin <= pc->data->banks[i].last) { 82db80f0e1SBeniamino Galvani *bank = &pc->data->banks[i]; 836ac73095SBeniamino Galvani return 0; 846ac73095SBeniamino Galvani } 856ac73095SBeniamino Galvani } 866ac73095SBeniamino Galvani 876ac73095SBeniamino Galvani return -EINVAL; 886ac73095SBeniamino Galvani } 896ac73095SBeniamino Galvani 906ac73095SBeniamino Galvani /** 916ac73095SBeniamino Galvani * meson_calc_reg_and_bit() - calculate register and bit for a pin 926ac73095SBeniamino Galvani * 936ac73095SBeniamino Galvani * @bank: the bank containing the pin 946ac73095SBeniamino Galvani * @pin: the pin number 956ac73095SBeniamino Galvani * @reg_type: the type of register needed (pull-enable, pull, etc...) 966ac73095SBeniamino Galvani * @reg: the computed register offset 976ac73095SBeniamino Galvani * @bit: the computed bit 986ac73095SBeniamino Galvani */ 996ac73095SBeniamino Galvani static void meson_calc_reg_and_bit(struct meson_bank *bank, unsigned int pin, 1006ac73095SBeniamino Galvani enum meson_reg_type reg_type, 1016ac73095SBeniamino Galvani unsigned int *reg, unsigned int *bit) 1026ac73095SBeniamino Galvani { 1036ac73095SBeniamino Galvani struct meson_reg_desc *desc = &bank->regs[reg_type]; 1046ac73095SBeniamino Galvani 1056ac73095SBeniamino Galvani *reg = desc->reg * 4; 1066ac73095SBeniamino Galvani *bit = desc->bit + pin - bank->first; 1076ac73095SBeniamino Galvani } 1086ac73095SBeniamino Galvani 1096ac73095SBeniamino Galvani static int meson_get_groups_count(struct pinctrl_dev *pcdev) 1106ac73095SBeniamino Galvani { 1116ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 1126ac73095SBeniamino Galvani 1136ac73095SBeniamino Galvani return pc->data->num_groups; 1146ac73095SBeniamino Galvani } 1156ac73095SBeniamino Galvani 1166ac73095SBeniamino Galvani static const char *meson_get_group_name(struct pinctrl_dev *pcdev, 1176ac73095SBeniamino Galvani unsigned selector) 1186ac73095SBeniamino Galvani { 1196ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 1206ac73095SBeniamino Galvani 1216ac73095SBeniamino Galvani return pc->data->groups[selector].name; 1226ac73095SBeniamino Galvani } 1236ac73095SBeniamino Galvani 1246ac73095SBeniamino Galvani static int meson_get_group_pins(struct pinctrl_dev *pcdev, unsigned selector, 1256ac73095SBeniamino Galvani const unsigned **pins, unsigned *num_pins) 1266ac73095SBeniamino Galvani { 1276ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 1286ac73095SBeniamino Galvani 1296ac73095SBeniamino Galvani *pins = pc->data->groups[selector].pins; 1306ac73095SBeniamino Galvani *num_pins = pc->data->groups[selector].num_pins; 1316ac73095SBeniamino Galvani 1326ac73095SBeniamino Galvani return 0; 1336ac73095SBeniamino Galvani } 1346ac73095SBeniamino Galvani 1356ac73095SBeniamino Galvani static void meson_pin_dbg_show(struct pinctrl_dev *pcdev, struct seq_file *s, 1366ac73095SBeniamino Galvani unsigned offset) 1376ac73095SBeniamino Galvani { 1386ac73095SBeniamino Galvani seq_printf(s, " %s", dev_name(pcdev->dev)); 1396ac73095SBeniamino Galvani } 1406ac73095SBeniamino Galvani 1416ac73095SBeniamino Galvani static const struct pinctrl_ops meson_pctrl_ops = { 1426ac73095SBeniamino Galvani .get_groups_count = meson_get_groups_count, 1436ac73095SBeniamino Galvani .get_group_name = meson_get_group_name, 1446ac73095SBeniamino Galvani .get_group_pins = meson_get_group_pins, 1456ac73095SBeniamino Galvani .dt_node_to_map = pinconf_generic_dt_node_to_map_all, 146d32f7fd3SIrina Tirdea .dt_free_map = pinctrl_utils_free_map, 1476ac73095SBeniamino Galvani .pin_dbg_show = meson_pin_dbg_show, 1486ac73095SBeniamino Galvani }; 1496ac73095SBeniamino Galvani 150ce385aa2SJerome Brunet int meson_pmx_get_funcs_count(struct pinctrl_dev *pcdev) 1516ac73095SBeniamino Galvani { 1526ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 1536ac73095SBeniamino Galvani 1546ac73095SBeniamino Galvani return pc->data->num_funcs; 1556ac73095SBeniamino Galvani } 1566ac73095SBeniamino Galvani 157ce385aa2SJerome Brunet const char *meson_pmx_get_func_name(struct pinctrl_dev *pcdev, 1586ac73095SBeniamino Galvani unsigned selector) 1596ac73095SBeniamino Galvani { 1606ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 1616ac73095SBeniamino Galvani 1626ac73095SBeniamino Galvani return pc->data->funcs[selector].name; 1636ac73095SBeniamino Galvani } 1646ac73095SBeniamino Galvani 165ce385aa2SJerome Brunet int meson_pmx_get_groups(struct pinctrl_dev *pcdev, unsigned selector, 1666ac73095SBeniamino Galvani const char * const **groups, 1676ac73095SBeniamino Galvani unsigned * const num_groups) 1686ac73095SBeniamino Galvani { 1696ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 1706ac73095SBeniamino Galvani 1716ac73095SBeniamino Galvani *groups = pc->data->funcs[selector].groups; 1726ac73095SBeniamino Galvani *num_groups = pc->data->funcs[selector].num_groups; 1736ac73095SBeniamino Galvani 1746ac73095SBeniamino Galvani return 0; 1756ac73095SBeniamino Galvani } 1766ac73095SBeniamino Galvani 1776ac73095SBeniamino Galvani static int meson_pinconf_set(struct pinctrl_dev *pcdev, unsigned int pin, 1786ac73095SBeniamino Galvani unsigned long *configs, unsigned num_configs) 1796ac73095SBeniamino Galvani { 1806ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 1816ac73095SBeniamino Galvani struct meson_bank *bank; 1826ac73095SBeniamino Galvani enum pin_config_param param; 1836ac73095SBeniamino Galvani unsigned int reg, bit; 1846ac73095SBeniamino Galvani int i, ret; 1856ac73095SBeniamino Galvani 186db80f0e1SBeniamino Galvani ret = meson_get_bank(pc, pin, &bank); 1876ac73095SBeniamino Galvani if (ret) 1886ac73095SBeniamino Galvani return ret; 1896ac73095SBeniamino Galvani 1906ac73095SBeniamino Galvani for (i = 0; i < num_configs; i++) { 1916ac73095SBeniamino Galvani param = pinconf_to_config_param(configs[i]); 1926ac73095SBeniamino Galvani 1936ac73095SBeniamino Galvani switch (param) { 1946ac73095SBeniamino Galvani case PIN_CONFIG_BIAS_DISABLE: 1956ac73095SBeniamino Galvani dev_dbg(pc->dev, "pin %u: disable bias\n", pin); 1966ac73095SBeniamino Galvani 197614b1868SJerome Brunet meson_calc_reg_and_bit(bank, pin, REG_PULLEN, ®, 198614b1868SJerome Brunet &bit); 199e39f9dd8SJerome Brunet ret = regmap_update_bits(pc->reg_pullen, reg, 2006ac73095SBeniamino Galvani BIT(bit), 0); 2016ac73095SBeniamino Galvani if (ret) 2026ac73095SBeniamino Galvani return ret; 2036ac73095SBeniamino Galvani break; 2046ac73095SBeniamino Galvani case PIN_CONFIG_BIAS_PULL_UP: 2056ac73095SBeniamino Galvani dev_dbg(pc->dev, "pin %u: enable pull-up\n", pin); 2066ac73095SBeniamino Galvani 2076ac73095SBeniamino Galvani meson_calc_reg_and_bit(bank, pin, REG_PULLEN, 2086ac73095SBeniamino Galvani ®, &bit); 209db80f0e1SBeniamino Galvani ret = regmap_update_bits(pc->reg_pullen, reg, 2106ac73095SBeniamino Galvani BIT(bit), BIT(bit)); 2116ac73095SBeniamino Galvani if (ret) 2126ac73095SBeniamino Galvani return ret; 2136ac73095SBeniamino Galvani 2146ac73095SBeniamino Galvani meson_calc_reg_and_bit(bank, pin, REG_PULL, ®, &bit); 215db80f0e1SBeniamino Galvani ret = regmap_update_bits(pc->reg_pull, reg, 2166ac73095SBeniamino Galvani BIT(bit), BIT(bit)); 2176ac73095SBeniamino Galvani if (ret) 2186ac73095SBeniamino Galvani return ret; 2196ac73095SBeniamino Galvani break; 2206ac73095SBeniamino Galvani case PIN_CONFIG_BIAS_PULL_DOWN: 2216ac73095SBeniamino Galvani dev_dbg(pc->dev, "pin %u: enable pull-down\n", pin); 2226ac73095SBeniamino Galvani 2236ac73095SBeniamino Galvani meson_calc_reg_and_bit(bank, pin, REG_PULLEN, 2246ac73095SBeniamino Galvani ®, &bit); 225db80f0e1SBeniamino Galvani ret = regmap_update_bits(pc->reg_pullen, reg, 2266ac73095SBeniamino Galvani BIT(bit), BIT(bit)); 2276ac73095SBeniamino Galvani if (ret) 2286ac73095SBeniamino Galvani return ret; 2296ac73095SBeniamino Galvani 2306ac73095SBeniamino Galvani meson_calc_reg_and_bit(bank, pin, REG_PULL, ®, &bit); 231db80f0e1SBeniamino Galvani ret = regmap_update_bits(pc->reg_pull, reg, 2326ac73095SBeniamino Galvani BIT(bit), 0); 2336ac73095SBeniamino Galvani if (ret) 2346ac73095SBeniamino Galvani return ret; 2356ac73095SBeniamino Galvani break; 2366ac73095SBeniamino Galvani default: 2376ac73095SBeniamino Galvani return -ENOTSUPP; 2386ac73095SBeniamino Galvani } 2396ac73095SBeniamino Galvani } 2406ac73095SBeniamino Galvani 2416ac73095SBeniamino Galvani return 0; 2426ac73095SBeniamino Galvani } 2436ac73095SBeniamino Galvani 2446ac73095SBeniamino Galvani static int meson_pinconf_get_pull(struct meson_pinctrl *pc, unsigned int pin) 2456ac73095SBeniamino Galvani { 2466ac73095SBeniamino Galvani struct meson_bank *bank; 2476ac73095SBeniamino Galvani unsigned int reg, bit, val; 2486ac73095SBeniamino Galvani int ret, conf; 2496ac73095SBeniamino Galvani 250db80f0e1SBeniamino Galvani ret = meson_get_bank(pc, pin, &bank); 2516ac73095SBeniamino Galvani if (ret) 2526ac73095SBeniamino Galvani return ret; 2536ac73095SBeniamino Galvani 2546ac73095SBeniamino Galvani meson_calc_reg_and_bit(bank, pin, REG_PULLEN, ®, &bit); 2556ac73095SBeniamino Galvani 256db80f0e1SBeniamino Galvani ret = regmap_read(pc->reg_pullen, reg, &val); 2576ac73095SBeniamino Galvani if (ret) 2586ac73095SBeniamino Galvani return ret; 2596ac73095SBeniamino Galvani 2606ac73095SBeniamino Galvani if (!(val & BIT(bit))) { 2616ac73095SBeniamino Galvani conf = PIN_CONFIG_BIAS_DISABLE; 2626ac73095SBeniamino Galvani } else { 2636ac73095SBeniamino Galvani meson_calc_reg_and_bit(bank, pin, REG_PULL, ®, &bit); 2646ac73095SBeniamino Galvani 265db80f0e1SBeniamino Galvani ret = regmap_read(pc->reg_pull, reg, &val); 2666ac73095SBeniamino Galvani if (ret) 2676ac73095SBeniamino Galvani return ret; 2686ac73095SBeniamino Galvani 2696ac73095SBeniamino Galvani if (val & BIT(bit)) 2706ac73095SBeniamino Galvani conf = PIN_CONFIG_BIAS_PULL_UP; 2716ac73095SBeniamino Galvani else 2726ac73095SBeniamino Galvani conf = PIN_CONFIG_BIAS_PULL_DOWN; 2736ac73095SBeniamino Galvani } 2746ac73095SBeniamino Galvani 2756ac73095SBeniamino Galvani return conf; 2766ac73095SBeniamino Galvani } 2776ac73095SBeniamino Galvani 2786ac73095SBeniamino Galvani static int meson_pinconf_get(struct pinctrl_dev *pcdev, unsigned int pin, 2796ac73095SBeniamino Galvani unsigned long *config) 2806ac73095SBeniamino Galvani { 2816ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 2826ac73095SBeniamino Galvani enum pin_config_param param = pinconf_to_config_param(*config); 2836ac73095SBeniamino Galvani u16 arg; 2846ac73095SBeniamino Galvani 2856ac73095SBeniamino Galvani switch (param) { 2866ac73095SBeniamino Galvani case PIN_CONFIG_BIAS_DISABLE: 2876ac73095SBeniamino Galvani case PIN_CONFIG_BIAS_PULL_DOWN: 2886ac73095SBeniamino Galvani case PIN_CONFIG_BIAS_PULL_UP: 2896ac73095SBeniamino Galvani if (meson_pinconf_get_pull(pc, pin) == param) 2906ac73095SBeniamino Galvani arg = 1; 2916ac73095SBeniamino Galvani else 2926ac73095SBeniamino Galvani return -EINVAL; 2936ac73095SBeniamino Galvani break; 2946ac73095SBeniamino Galvani default: 2956ac73095SBeniamino Galvani return -ENOTSUPP; 2966ac73095SBeniamino Galvani } 2976ac73095SBeniamino Galvani 2986ac73095SBeniamino Galvani *config = pinconf_to_config_packed(param, arg); 2996ac73095SBeniamino Galvani dev_dbg(pc->dev, "pinconf for pin %u is %lu\n", pin, *config); 3006ac73095SBeniamino Galvani 3016ac73095SBeniamino Galvani return 0; 3026ac73095SBeniamino Galvani } 3036ac73095SBeniamino Galvani 3046ac73095SBeniamino Galvani static int meson_pinconf_group_set(struct pinctrl_dev *pcdev, 3056ac73095SBeniamino Galvani unsigned int num_group, 3066ac73095SBeniamino Galvani unsigned long *configs, unsigned num_configs) 3076ac73095SBeniamino Galvani { 3086ac73095SBeniamino Galvani struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev); 3096ac73095SBeniamino Galvani struct meson_pmx_group *group = &pc->data->groups[num_group]; 3106ac73095SBeniamino Galvani int i; 3116ac73095SBeniamino Galvani 3126ac73095SBeniamino Galvani dev_dbg(pc->dev, "set pinconf for group %s\n", group->name); 3136ac73095SBeniamino Galvani 3146ac73095SBeniamino Galvani for (i = 0; i < group->num_pins; i++) { 3156ac73095SBeniamino Galvani meson_pinconf_set(pcdev, group->pins[i], configs, 3166ac73095SBeniamino Galvani num_configs); 3176ac73095SBeniamino Galvani } 3186ac73095SBeniamino Galvani 3196ac73095SBeniamino Galvani return 0; 3206ac73095SBeniamino Galvani } 3216ac73095SBeniamino Galvani 3226ac73095SBeniamino Galvani static int meson_pinconf_group_get(struct pinctrl_dev *pcdev, 3236ac73095SBeniamino Galvani unsigned int group, unsigned long *config) 3246ac73095SBeniamino Galvani { 3251ffbf50bSJerome Brunet return -ENOTSUPP; 3266ac73095SBeniamino Galvani } 3276ac73095SBeniamino Galvani 3286ac73095SBeniamino Galvani static const struct pinconf_ops meson_pinconf_ops = { 3296ac73095SBeniamino Galvani .pin_config_get = meson_pinconf_get, 3306ac73095SBeniamino Galvani .pin_config_set = meson_pinconf_set, 3316ac73095SBeniamino Galvani .pin_config_group_get = meson_pinconf_group_get, 3326ac73095SBeniamino Galvani .pin_config_group_set = meson_pinconf_group_set, 3336ac73095SBeniamino Galvani .is_generic = true, 3346ac73095SBeniamino Galvani }; 3356ac73095SBeniamino Galvani 3366ac73095SBeniamino Galvani static int meson_gpio_direction_input(struct gpio_chip *chip, unsigned gpio) 3376ac73095SBeniamino Galvani { 338db80f0e1SBeniamino Galvani struct meson_pinctrl *pc = gpiochip_get_data(chip); 33970e5ecb1SJerome Brunet unsigned int reg, bit; 3406ac73095SBeniamino Galvani struct meson_bank *bank; 3416ac73095SBeniamino Galvani int ret; 3426ac73095SBeniamino Galvani 34370e5ecb1SJerome Brunet ret = meson_get_bank(pc, gpio, &bank); 3446ac73095SBeniamino Galvani if (ret) 3456ac73095SBeniamino Galvani return ret; 3466ac73095SBeniamino Galvani 34770e5ecb1SJerome Brunet meson_calc_reg_and_bit(bank, gpio, REG_DIR, ®, &bit); 3486ac73095SBeniamino Galvani 349db80f0e1SBeniamino Galvani return regmap_update_bits(pc->reg_gpio, reg, BIT(bit), BIT(bit)); 3506ac73095SBeniamino Galvani } 3516ac73095SBeniamino Galvani 3526ac73095SBeniamino Galvani static int meson_gpio_direction_output(struct gpio_chip *chip, unsigned gpio, 3536ac73095SBeniamino Galvani int value) 3546ac73095SBeniamino Galvani { 355db80f0e1SBeniamino Galvani struct meson_pinctrl *pc = gpiochip_get_data(chip); 35670e5ecb1SJerome Brunet unsigned int reg, bit; 3576ac73095SBeniamino Galvani struct meson_bank *bank; 3586ac73095SBeniamino Galvani int ret; 3596ac73095SBeniamino Galvani 36070e5ecb1SJerome Brunet ret = meson_get_bank(pc, gpio, &bank); 3616ac73095SBeniamino Galvani if (ret) 3626ac73095SBeniamino Galvani return ret; 3636ac73095SBeniamino Galvani 36470e5ecb1SJerome Brunet meson_calc_reg_and_bit(bank, gpio, REG_DIR, ®, &bit); 365db80f0e1SBeniamino Galvani ret = regmap_update_bits(pc->reg_gpio, reg, BIT(bit), 0); 3666ac73095SBeniamino Galvani if (ret) 3676ac73095SBeniamino Galvani return ret; 3686ac73095SBeniamino Galvani 36970e5ecb1SJerome Brunet meson_calc_reg_and_bit(bank, gpio, REG_OUT, ®, &bit); 370db80f0e1SBeniamino Galvani return regmap_update_bits(pc->reg_gpio, reg, BIT(bit), 3716ac73095SBeniamino Galvani value ? BIT(bit) : 0); 3726ac73095SBeniamino Galvani } 3736ac73095SBeniamino Galvani 3746ac73095SBeniamino Galvani static void meson_gpio_set(struct gpio_chip *chip, unsigned gpio, int value) 3756ac73095SBeniamino Galvani { 376db80f0e1SBeniamino Galvani struct meson_pinctrl *pc = gpiochip_get_data(chip); 37770e5ecb1SJerome Brunet unsigned int reg, bit; 3786ac73095SBeniamino Galvani struct meson_bank *bank; 3796ac73095SBeniamino Galvani int ret; 3806ac73095SBeniamino Galvani 38170e5ecb1SJerome Brunet ret = meson_get_bank(pc, gpio, &bank); 3826ac73095SBeniamino Galvani if (ret) 3836ac73095SBeniamino Galvani return; 3846ac73095SBeniamino Galvani 38570e5ecb1SJerome Brunet meson_calc_reg_and_bit(bank, gpio, REG_OUT, ®, &bit); 386db80f0e1SBeniamino Galvani regmap_update_bits(pc->reg_gpio, reg, BIT(bit), 3876ac73095SBeniamino Galvani value ? BIT(bit) : 0); 3886ac73095SBeniamino Galvani } 3896ac73095SBeniamino Galvani 3906ac73095SBeniamino Galvani static int meson_gpio_get(struct gpio_chip *chip, unsigned gpio) 3916ac73095SBeniamino Galvani { 392db80f0e1SBeniamino Galvani struct meson_pinctrl *pc = gpiochip_get_data(chip); 39370e5ecb1SJerome Brunet unsigned int reg, bit, val; 3946ac73095SBeniamino Galvani struct meson_bank *bank; 3956ac73095SBeniamino Galvani int ret; 3966ac73095SBeniamino Galvani 39770e5ecb1SJerome Brunet ret = meson_get_bank(pc, gpio, &bank); 3986ac73095SBeniamino Galvani if (ret) 3996ac73095SBeniamino Galvani return ret; 4006ac73095SBeniamino Galvani 40170e5ecb1SJerome Brunet meson_calc_reg_and_bit(bank, gpio, REG_IN, ®, &bit); 402db80f0e1SBeniamino Galvani regmap_read(pc->reg_gpio, reg, &val); 4036ac73095SBeniamino Galvani 4046ac73095SBeniamino Galvani return !!(val & BIT(bit)); 4056ac73095SBeniamino Galvani } 4066ac73095SBeniamino Galvani 4076ac73095SBeniamino Galvani static int meson_gpiolib_register(struct meson_pinctrl *pc) 4086ac73095SBeniamino Galvani { 4099dab1868SCarlo Caione int ret; 4106ac73095SBeniamino Galvani 411db80f0e1SBeniamino Galvani pc->chip.label = pc->data->name; 412db80f0e1SBeniamino Galvani pc->chip.parent = pc->dev; 413634e40b0SJerome Brunet pc->chip.request = gpiochip_generic_request; 414634e40b0SJerome Brunet pc->chip.free = gpiochip_generic_free; 415db80f0e1SBeniamino Galvani pc->chip.direction_input = meson_gpio_direction_input; 416db80f0e1SBeniamino Galvani pc->chip.direction_output = meson_gpio_direction_output; 417db80f0e1SBeniamino Galvani pc->chip.get = meson_gpio_get; 418db80f0e1SBeniamino Galvani pc->chip.set = meson_gpio_set; 419634e40b0SJerome Brunet pc->chip.base = -1; 420db80f0e1SBeniamino Galvani pc->chip.ngpio = pc->data->num_pins; 421db80f0e1SBeniamino Galvani pc->chip.can_sleep = false; 422db80f0e1SBeniamino Galvani pc->chip.of_node = pc->of_node; 423db80f0e1SBeniamino Galvani pc->chip.of_gpio_n_cells = 2; 4246ac73095SBeniamino Galvani 425db80f0e1SBeniamino Galvani ret = gpiochip_add_data(&pc->chip, pc); 4266ac73095SBeniamino Galvani if (ret) { 4276ac73095SBeniamino Galvani dev_err(pc->dev, "can't add gpio chip %s\n", 428db80f0e1SBeniamino Galvani pc->data->name); 429c7fc5fbaSNeil Armstrong return ret; 4306ac73095SBeniamino Galvani } 4316ac73095SBeniamino Galvani 4326ac73095SBeniamino Galvani return 0; 4336ac73095SBeniamino Galvani } 4346ac73095SBeniamino Galvani 4356ac73095SBeniamino Galvani static struct regmap_config meson_regmap_config = { 4366ac73095SBeniamino Galvani .reg_bits = 32, 4376ac73095SBeniamino Galvani .val_bits = 32, 4386ac73095SBeniamino Galvani .reg_stride = 4, 4396ac73095SBeniamino Galvani }; 4406ac73095SBeniamino Galvani 4416ac73095SBeniamino Galvani static struct regmap *meson_map_resource(struct meson_pinctrl *pc, 4426ac73095SBeniamino Galvani struct device_node *node, char *name) 4436ac73095SBeniamino Galvani { 4446ac73095SBeniamino Galvani struct resource res; 4456ac73095SBeniamino Galvani void __iomem *base; 4466ac73095SBeniamino Galvani int i; 4476ac73095SBeniamino Galvani 4486ac73095SBeniamino Galvani i = of_property_match_string(node, "reg-names", name); 4496ac73095SBeniamino Galvani if (of_address_to_resource(node, i, &res)) 4506ac73095SBeniamino Galvani return ERR_PTR(-ENOENT); 4516ac73095SBeniamino Galvani 4526ac73095SBeniamino Galvani base = devm_ioremap_resource(pc->dev, &res); 4536ac73095SBeniamino Galvani if (IS_ERR(base)) 4546ac73095SBeniamino Galvani return ERR_CAST(base); 4556ac73095SBeniamino Galvani 4566ac73095SBeniamino Galvani meson_regmap_config.max_register = resource_size(&res) - 4; 4576ac73095SBeniamino Galvani meson_regmap_config.name = devm_kasprintf(pc->dev, GFP_KERNEL, 45894f4e54cSRob Herring "%pOFn-%s", node, 4596ac73095SBeniamino Galvani name); 4606ac73095SBeniamino Galvani if (!meson_regmap_config.name) 4616ac73095SBeniamino Galvani return ERR_PTR(-ENOMEM); 4626ac73095SBeniamino Galvani 4636ac73095SBeniamino Galvani return devm_regmap_init_mmio(pc->dev, base, &meson_regmap_config); 4646ac73095SBeniamino Galvani } 4656ac73095SBeniamino Galvani 4666ac73095SBeniamino Galvani static int meson_pinctrl_parse_dt(struct meson_pinctrl *pc, 4676ac73095SBeniamino Galvani struct device_node *node) 4686ac73095SBeniamino Galvani { 469db80f0e1SBeniamino Galvani struct device_node *np, *gpio_np = NULL; 4706ac73095SBeniamino Galvani 4716ac73095SBeniamino Galvani for_each_child_of_node(node, np) { 4726ac73095SBeniamino Galvani if (!of_find_property(np, "gpio-controller", NULL)) 4736ac73095SBeniamino Galvani continue; 474db80f0e1SBeniamino Galvani if (gpio_np) { 475db80f0e1SBeniamino Galvani dev_err(pc->dev, "multiple gpio nodes\n"); 476db80f0e1SBeniamino Galvani return -EINVAL; 477db80f0e1SBeniamino Galvani } 478db80f0e1SBeniamino Galvani gpio_np = np; 4796ac73095SBeniamino Galvani } 4806ac73095SBeniamino Galvani 481db80f0e1SBeniamino Galvani if (!gpio_np) { 482db80f0e1SBeniamino Galvani dev_err(pc->dev, "no gpio node found\n"); 4836ac73095SBeniamino Galvani return -EINVAL; 4846ac73095SBeniamino Galvani } 4856ac73095SBeniamino Galvani 486db80f0e1SBeniamino Galvani pc->of_node = gpio_np; 4876ac73095SBeniamino Galvani 488db80f0e1SBeniamino Galvani pc->reg_mux = meson_map_resource(pc, gpio_np, "mux"); 489db80f0e1SBeniamino Galvani if (IS_ERR(pc->reg_mux)) { 4906ac73095SBeniamino Galvani dev_err(pc->dev, "mux registers not found\n"); 491db80f0e1SBeniamino Galvani return PTR_ERR(pc->reg_mux); 4926ac73095SBeniamino Galvani } 4936ac73095SBeniamino Galvani 494db80f0e1SBeniamino Galvani pc->reg_gpio = meson_map_resource(pc, gpio_np, "gpio"); 495db80f0e1SBeniamino Galvani if (IS_ERR(pc->reg_gpio)) { 4966ac73095SBeniamino Galvani dev_err(pc->dev, "gpio registers not found\n"); 497db80f0e1SBeniamino Galvani return PTR_ERR(pc->reg_gpio); 4986ac73095SBeniamino Galvani } 4996ac73095SBeniamino Galvani 500*e66dd48eSXingyu Chen pc->reg_pull = meson_map_resource(pc, gpio_np, "pull"); 501*e66dd48eSXingyu Chen /* Use gpio region if pull one is not present */ 502*e66dd48eSXingyu Chen if (IS_ERR(pc->reg_pull)) 503*e66dd48eSXingyu Chen pc->reg_pull = pc->reg_gpio; 504*e66dd48eSXingyu Chen 505*e66dd48eSXingyu Chen pc->reg_pullen = meson_map_resource(pc, gpio_np, "pull-enable"); 506*e66dd48eSXingyu Chen /* Use pull region if pull-enable one is not present */ 507*e66dd48eSXingyu Chen if (IS_ERR(pc->reg_pullen)) 508*e66dd48eSXingyu Chen pc->reg_pullen = pc->reg_pull; 509*e66dd48eSXingyu Chen 5106ac73095SBeniamino Galvani return 0; 5116ac73095SBeniamino Galvani } 5126ac73095SBeniamino Galvani 513277d14ebSJerome Brunet int meson_pinctrl_probe(struct platform_device *pdev) 5146ac73095SBeniamino Galvani { 5156ac73095SBeniamino Galvani struct device *dev = &pdev->dev; 5166ac73095SBeniamino Galvani struct meson_pinctrl *pc; 5176ac73095SBeniamino Galvani int ret; 5186ac73095SBeniamino Galvani 5196ac73095SBeniamino Galvani pc = devm_kzalloc(dev, sizeof(struct meson_pinctrl), GFP_KERNEL); 5206ac73095SBeniamino Galvani if (!pc) 5216ac73095SBeniamino Galvani return -ENOMEM; 5226ac73095SBeniamino Galvani 5236ac73095SBeniamino Galvani pc->dev = dev; 524277d14ebSJerome Brunet pc->data = (struct meson_pinctrl_data *) of_device_get_match_data(dev); 5256ac73095SBeniamino Galvani 526277d14ebSJerome Brunet ret = meson_pinctrl_parse_dt(pc, dev->of_node); 5276ac73095SBeniamino Galvani if (ret) 5286ac73095SBeniamino Galvani return ret; 5296ac73095SBeniamino Galvani 5306ac73095SBeniamino Galvani pc->desc.name = "pinctrl-meson"; 5316ac73095SBeniamino Galvani pc->desc.owner = THIS_MODULE; 5326ac73095SBeniamino Galvani pc->desc.pctlops = &meson_pctrl_ops; 533ce385aa2SJerome Brunet pc->desc.pmxops = pc->data->pmx_ops; 5346ac73095SBeniamino Galvani pc->desc.confops = &meson_pinconf_ops; 5356ac73095SBeniamino Galvani pc->desc.pins = pc->data->pins; 5366ac73095SBeniamino Galvani pc->desc.npins = pc->data->num_pins; 5376ac73095SBeniamino Galvani 538e649f7ecSLaxman Dewangan pc->pcdev = devm_pinctrl_register(pc->dev, &pc->desc, pc); 539323de9efSMasahiro Yamada if (IS_ERR(pc->pcdev)) { 5406ac73095SBeniamino Galvani dev_err(pc->dev, "can't register pinctrl device"); 541323de9efSMasahiro Yamada return PTR_ERR(pc->pcdev); 5426ac73095SBeniamino Galvani } 5436ac73095SBeniamino Galvani 5445b236d0fSWei Yongjun return meson_gpiolib_register(pc); 5456ac73095SBeniamino Galvani } 546