xref: /linux/drivers/pinctrl/meson/pinctrl-meson.c (revision 1ffbf50b745b63f8eba6153b4fe04c59e718a14b)
16ac73095SBeniamino Galvani /*
26ac73095SBeniamino Galvani  * Pin controller and GPIO driver for Amlogic Meson SoCs
36ac73095SBeniamino Galvani  *
46ac73095SBeniamino Galvani  * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
56ac73095SBeniamino Galvani  *
66ac73095SBeniamino Galvani  * This program is free software; you can redistribute it and/or
76ac73095SBeniamino Galvani  * modify it under the terms of the GNU General Public License
86ac73095SBeniamino Galvani  * version 2 as published by the Free Software Foundation.
96ac73095SBeniamino Galvani  *
106ac73095SBeniamino Galvani  * You should have received a copy of the GNU General Public License
116ac73095SBeniamino Galvani  * along with this program. If not, see <http://www.gnu.org/licenses/>.
126ac73095SBeniamino Galvani  */
136ac73095SBeniamino Galvani 
146ac73095SBeniamino Galvani /*
156ac73095SBeniamino Galvani  * The available pins are organized in banks (A,B,C,D,E,X,Y,Z,AO,
16faa246deSCarlo Caione  * BOOT,CARD for meson6, X,Y,DV,H,Z,AO,BOOT,CARD for meson8 and
17faa246deSCarlo Caione  * X,Y,DV,H,AO,BOOT,CARD,DIF for meson8b) and each bank has a
18faa246deSCarlo Caione  * variable number of pins.
196ac73095SBeniamino Galvani  *
206ac73095SBeniamino Galvani  * The AO bank is special because it belongs to the Always-On power
216ac73095SBeniamino Galvani  * domain which can't be powered off; the bank also uses a set of
226ac73095SBeniamino Galvani  * registers different from the other banks.
236ac73095SBeniamino Galvani  *
24db80f0e1SBeniamino Galvani  * For each pin controller there are 4 different register ranges that
25db80f0e1SBeniamino Galvani  * control the following properties of the pins:
266ac73095SBeniamino Galvani  *  1) pin muxing
276ac73095SBeniamino Galvani  *  2) pull enable/disable
286ac73095SBeniamino Galvani  *  3) pull up/down
296ac73095SBeniamino Galvani  *  4) GPIO direction, output value, input value
306ac73095SBeniamino Galvani  *
316ac73095SBeniamino Galvani  * In some cases the register ranges for pull enable and pull
326ac73095SBeniamino Galvani  * direction are the same and thus there are only 3 register ranges.
336ac73095SBeniamino Galvani  *
346ac73095SBeniamino Galvani  * Every pinmux group can be enabled by a specific bit in the first
35db80f0e1SBeniamino Galvani  * register range; when all groups for a given pin are disabled the
36db80f0e1SBeniamino Galvani  * pin acts as a GPIO.
376ac73095SBeniamino Galvani  *
386ac73095SBeniamino Galvani  * For the pull and GPIO configuration every bank uses a contiguous
396ac73095SBeniamino Galvani  * set of bits in the register sets described above; the same register
406ac73095SBeniamino Galvani  * can be shared by more banks with different offsets.
416ac73095SBeniamino Galvani  *
426ac73095SBeniamino Galvani  * In addition to this there are some registers shared between all
436ac73095SBeniamino Galvani  * banks that control the IRQ functionality. This feature is not
446ac73095SBeniamino Galvani  * supported at the moment by the driver.
456ac73095SBeniamino Galvani  */
466ac73095SBeniamino Galvani 
476ac73095SBeniamino Galvani #include <linux/device.h>
486ac73095SBeniamino Galvani #include <linux/gpio.h>
496ac73095SBeniamino Galvani #include <linux/init.h>
506ac73095SBeniamino Galvani #include <linux/io.h>
516ac73095SBeniamino Galvani #include <linux/of.h>
526ac73095SBeniamino Galvani #include <linux/of_address.h>
536ac73095SBeniamino Galvani #include <linux/pinctrl/pinconf-generic.h>
546ac73095SBeniamino Galvani #include <linux/pinctrl/pinconf.h>
556ac73095SBeniamino Galvani #include <linux/pinctrl/pinctrl.h>
566ac73095SBeniamino Galvani #include <linux/pinctrl/pinmux.h>
576ac73095SBeniamino Galvani #include <linux/platform_device.h>
586ac73095SBeniamino Galvani #include <linux/regmap.h>
596ac73095SBeniamino Galvani #include <linux/seq_file.h>
606ac73095SBeniamino Galvani 
616ac73095SBeniamino Galvani #include "../core.h"
626ac73095SBeniamino Galvani #include "../pinctrl-utils.h"
636ac73095SBeniamino Galvani #include "pinctrl-meson.h"
646ac73095SBeniamino Galvani 
656ac73095SBeniamino Galvani /**
666ac73095SBeniamino Galvani  * meson_get_bank() - find the bank containing a given pin
676ac73095SBeniamino Galvani  *
68db80f0e1SBeniamino Galvani  * @pc:		the pinctrl instance
696ac73095SBeniamino Galvani  * @pin:	the pin number
706ac73095SBeniamino Galvani  * @bank:	the found bank
716ac73095SBeniamino Galvani  *
726ac73095SBeniamino Galvani  * Return:	0 on success, a negative value on error
736ac73095SBeniamino Galvani  */
74db80f0e1SBeniamino Galvani static int meson_get_bank(struct meson_pinctrl *pc, unsigned int pin,
756ac73095SBeniamino Galvani 			  struct meson_bank **bank)
766ac73095SBeniamino Galvani {
776ac73095SBeniamino Galvani 	int i;
786ac73095SBeniamino Galvani 
79db80f0e1SBeniamino Galvani 	for (i = 0; i < pc->data->num_banks; i++) {
80db80f0e1SBeniamino Galvani 		if (pin >= pc->data->banks[i].first &&
81db80f0e1SBeniamino Galvani 		    pin <= pc->data->banks[i].last) {
82db80f0e1SBeniamino Galvani 			*bank = &pc->data->banks[i];
836ac73095SBeniamino Galvani 			return 0;
846ac73095SBeniamino Galvani 		}
856ac73095SBeniamino Galvani 	}
866ac73095SBeniamino Galvani 
876ac73095SBeniamino Galvani 	return -EINVAL;
886ac73095SBeniamino Galvani }
896ac73095SBeniamino Galvani 
906ac73095SBeniamino Galvani /**
916ac73095SBeniamino Galvani  * meson_calc_reg_and_bit() - calculate register and bit for a pin
926ac73095SBeniamino Galvani  *
936ac73095SBeniamino Galvani  * @bank:	the bank containing the pin
946ac73095SBeniamino Galvani  * @pin:	the pin number
956ac73095SBeniamino Galvani  * @reg_type:	the type of register needed (pull-enable, pull, etc...)
966ac73095SBeniamino Galvani  * @reg:	the computed register offset
976ac73095SBeniamino Galvani  * @bit:	the computed bit
986ac73095SBeniamino Galvani  */
996ac73095SBeniamino Galvani static void meson_calc_reg_and_bit(struct meson_bank *bank, unsigned int pin,
1006ac73095SBeniamino Galvani 				   enum meson_reg_type reg_type,
1016ac73095SBeniamino Galvani 				   unsigned int *reg, unsigned int *bit)
1026ac73095SBeniamino Galvani {
1036ac73095SBeniamino Galvani 	struct meson_reg_desc *desc = &bank->regs[reg_type];
1046ac73095SBeniamino Galvani 
1056ac73095SBeniamino Galvani 	*reg = desc->reg * 4;
1066ac73095SBeniamino Galvani 	*bit = desc->bit + pin - bank->first;
1076ac73095SBeniamino Galvani }
1086ac73095SBeniamino Galvani 
1096ac73095SBeniamino Galvani static int meson_get_groups_count(struct pinctrl_dev *pcdev)
1106ac73095SBeniamino Galvani {
1116ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
1126ac73095SBeniamino Galvani 
1136ac73095SBeniamino Galvani 	return pc->data->num_groups;
1146ac73095SBeniamino Galvani }
1156ac73095SBeniamino Galvani 
1166ac73095SBeniamino Galvani static const char *meson_get_group_name(struct pinctrl_dev *pcdev,
1176ac73095SBeniamino Galvani 					unsigned selector)
1186ac73095SBeniamino Galvani {
1196ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
1206ac73095SBeniamino Galvani 
1216ac73095SBeniamino Galvani 	return pc->data->groups[selector].name;
1226ac73095SBeniamino Galvani }
1236ac73095SBeniamino Galvani 
1246ac73095SBeniamino Galvani static int meson_get_group_pins(struct pinctrl_dev *pcdev, unsigned selector,
1256ac73095SBeniamino Galvani 				const unsigned **pins, unsigned *num_pins)
1266ac73095SBeniamino Galvani {
1276ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
1286ac73095SBeniamino Galvani 
1296ac73095SBeniamino Galvani 	*pins = pc->data->groups[selector].pins;
1306ac73095SBeniamino Galvani 	*num_pins = pc->data->groups[selector].num_pins;
1316ac73095SBeniamino Galvani 
1326ac73095SBeniamino Galvani 	return 0;
1336ac73095SBeniamino Galvani }
1346ac73095SBeniamino Galvani 
1356ac73095SBeniamino Galvani static void meson_pin_dbg_show(struct pinctrl_dev *pcdev, struct seq_file *s,
1366ac73095SBeniamino Galvani 			       unsigned offset)
1376ac73095SBeniamino Galvani {
1386ac73095SBeniamino Galvani 	seq_printf(s, " %s", dev_name(pcdev->dev));
1396ac73095SBeniamino Galvani }
1406ac73095SBeniamino Galvani 
1416ac73095SBeniamino Galvani static const struct pinctrl_ops meson_pctrl_ops = {
1426ac73095SBeniamino Galvani 	.get_groups_count	= meson_get_groups_count,
1436ac73095SBeniamino Galvani 	.get_group_name		= meson_get_group_name,
1446ac73095SBeniamino Galvani 	.get_group_pins		= meson_get_group_pins,
1456ac73095SBeniamino Galvani 	.dt_node_to_map		= pinconf_generic_dt_node_to_map_all,
146d32f7fd3SIrina Tirdea 	.dt_free_map		= pinctrl_utils_free_map,
1476ac73095SBeniamino Galvani 	.pin_dbg_show		= meson_pin_dbg_show,
1486ac73095SBeniamino Galvani };
1496ac73095SBeniamino Galvani 
1506ac73095SBeniamino Galvani /**
1516ac73095SBeniamino Galvani  * meson_pmx_disable_other_groups() - disable other groups using a given pin
1526ac73095SBeniamino Galvani  *
1536ac73095SBeniamino Galvani  * @pc:		meson pin controller device
1546ac73095SBeniamino Galvani  * @pin:	number of the pin
1556ac73095SBeniamino Galvani  * @sel_group:	index of the selected group, or -1 if none
1566ac73095SBeniamino Galvani  *
1576ac73095SBeniamino Galvani  * The function disables all pinmux groups using a pin except the
1586ac73095SBeniamino Galvani  * selected one. If @sel_group is -1 all groups are disabled, leaving
1596ac73095SBeniamino Galvani  * the pin in GPIO mode.
1606ac73095SBeniamino Galvani  */
1616ac73095SBeniamino Galvani static void meson_pmx_disable_other_groups(struct meson_pinctrl *pc,
1626ac73095SBeniamino Galvani 					   unsigned int pin, int sel_group)
1636ac73095SBeniamino Galvani {
1646ac73095SBeniamino Galvani 	struct meson_pmx_group *group;
1656ac73095SBeniamino Galvani 	int i, j;
1666ac73095SBeniamino Galvani 
1676ac73095SBeniamino Galvani 	for (i = 0; i < pc->data->num_groups; i++) {
1686ac73095SBeniamino Galvani 		group = &pc->data->groups[i];
1696ac73095SBeniamino Galvani 		if (group->is_gpio || i == sel_group)
1706ac73095SBeniamino Galvani 			continue;
1716ac73095SBeniamino Galvani 
1726ac73095SBeniamino Galvani 		for (j = 0; j < group->num_pins; j++) {
1736ac73095SBeniamino Galvani 			if (group->pins[j] == pin) {
1746ac73095SBeniamino Galvani 				/* We have found a group using the pin */
175db80f0e1SBeniamino Galvani 				regmap_update_bits(pc->reg_mux,
1766ac73095SBeniamino Galvani 						   group->reg * 4,
1776ac73095SBeniamino Galvani 						   BIT(group->bit), 0);
1786ac73095SBeniamino Galvani 			}
1796ac73095SBeniamino Galvani 		}
1806ac73095SBeniamino Galvani 	}
1816ac73095SBeniamino Galvani }
1826ac73095SBeniamino Galvani 
1836ac73095SBeniamino Galvani static int meson_pmx_set_mux(struct pinctrl_dev *pcdev, unsigned func_num,
1846ac73095SBeniamino Galvani 			     unsigned group_num)
1856ac73095SBeniamino Galvani {
1866ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
1876ac73095SBeniamino Galvani 	struct meson_pmx_func *func = &pc->data->funcs[func_num];
1886ac73095SBeniamino Galvani 	struct meson_pmx_group *group = &pc->data->groups[group_num];
1896ac73095SBeniamino Galvani 	int i, ret = 0;
1906ac73095SBeniamino Galvani 
1916ac73095SBeniamino Galvani 	dev_dbg(pc->dev, "enable function %s, group %s\n", func->name,
1926ac73095SBeniamino Galvani 		group->name);
1936ac73095SBeniamino Galvani 
1946ac73095SBeniamino Galvani 	/*
1956ac73095SBeniamino Galvani 	 * Disable groups using the same pin.
1966ac73095SBeniamino Galvani 	 * The selected group is not disabled to avoid glitches.
1976ac73095SBeniamino Galvani 	 */
1986ac73095SBeniamino Galvani 	for (i = 0; i < group->num_pins; i++)
1996ac73095SBeniamino Galvani 		meson_pmx_disable_other_groups(pc, group->pins[i], group_num);
2006ac73095SBeniamino Galvani 
2016ac73095SBeniamino Galvani 	/* Function 0 (GPIO) doesn't need any additional setting */
2026ac73095SBeniamino Galvani 	if (func_num)
203db80f0e1SBeniamino Galvani 		ret = regmap_update_bits(pc->reg_mux, group->reg * 4,
2046ac73095SBeniamino Galvani 					 BIT(group->bit), BIT(group->bit));
2056ac73095SBeniamino Galvani 
2066ac73095SBeniamino Galvani 	return ret;
2076ac73095SBeniamino Galvani }
2086ac73095SBeniamino Galvani 
2096ac73095SBeniamino Galvani static int meson_pmx_request_gpio(struct pinctrl_dev *pcdev,
2106ac73095SBeniamino Galvani 				  struct pinctrl_gpio_range *range,
2116ac73095SBeniamino Galvani 				  unsigned offset)
2126ac73095SBeniamino Galvani {
2136ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
2146ac73095SBeniamino Galvani 
215f24d311fSNeil Armstrong 	meson_pmx_disable_other_groups(pc, offset, -1);
2166ac73095SBeniamino Galvani 
2176ac73095SBeniamino Galvani 	return 0;
2186ac73095SBeniamino Galvani }
2196ac73095SBeniamino Galvani 
2206ac73095SBeniamino Galvani static int meson_pmx_get_funcs_count(struct pinctrl_dev *pcdev)
2216ac73095SBeniamino Galvani {
2226ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
2236ac73095SBeniamino Galvani 
2246ac73095SBeniamino Galvani 	return pc->data->num_funcs;
2256ac73095SBeniamino Galvani }
2266ac73095SBeniamino Galvani 
2276ac73095SBeniamino Galvani static const char *meson_pmx_get_func_name(struct pinctrl_dev *pcdev,
2286ac73095SBeniamino Galvani 					   unsigned selector)
2296ac73095SBeniamino Galvani {
2306ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
2316ac73095SBeniamino Galvani 
2326ac73095SBeniamino Galvani 	return pc->data->funcs[selector].name;
2336ac73095SBeniamino Galvani }
2346ac73095SBeniamino Galvani 
2356ac73095SBeniamino Galvani static int meson_pmx_get_groups(struct pinctrl_dev *pcdev, unsigned selector,
2366ac73095SBeniamino Galvani 				const char * const **groups,
2376ac73095SBeniamino Galvani 				unsigned * const num_groups)
2386ac73095SBeniamino Galvani {
2396ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
2406ac73095SBeniamino Galvani 
2416ac73095SBeniamino Galvani 	*groups = pc->data->funcs[selector].groups;
2426ac73095SBeniamino Galvani 	*num_groups = pc->data->funcs[selector].num_groups;
2436ac73095SBeniamino Galvani 
2446ac73095SBeniamino Galvani 	return 0;
2456ac73095SBeniamino Galvani }
2466ac73095SBeniamino Galvani 
2476ac73095SBeniamino Galvani static const struct pinmux_ops meson_pmx_ops = {
2486ac73095SBeniamino Galvani 	.set_mux = meson_pmx_set_mux,
2496ac73095SBeniamino Galvani 	.get_functions_count = meson_pmx_get_funcs_count,
2506ac73095SBeniamino Galvani 	.get_function_name = meson_pmx_get_func_name,
2516ac73095SBeniamino Galvani 	.get_function_groups = meson_pmx_get_groups,
2526ac73095SBeniamino Galvani 	.gpio_request_enable = meson_pmx_request_gpio,
2536ac73095SBeniamino Galvani };
2546ac73095SBeniamino Galvani 
2556ac73095SBeniamino Galvani static int meson_pinconf_set(struct pinctrl_dev *pcdev, unsigned int pin,
2566ac73095SBeniamino Galvani 			     unsigned long *configs, unsigned num_configs)
2576ac73095SBeniamino Galvani {
2586ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
2596ac73095SBeniamino Galvani 	struct meson_bank *bank;
2606ac73095SBeniamino Galvani 	enum pin_config_param param;
2616ac73095SBeniamino Galvani 	unsigned int reg, bit;
2626ac73095SBeniamino Galvani 	int i, ret;
2636ac73095SBeniamino Galvani 
264db80f0e1SBeniamino Galvani 	ret = meson_get_bank(pc, pin, &bank);
2656ac73095SBeniamino Galvani 	if (ret)
2666ac73095SBeniamino Galvani 		return ret;
2676ac73095SBeniamino Galvani 
2686ac73095SBeniamino Galvani 	for (i = 0; i < num_configs; i++) {
2696ac73095SBeniamino Galvani 		param = pinconf_to_config_param(configs[i]);
2706ac73095SBeniamino Galvani 
2716ac73095SBeniamino Galvani 		switch (param) {
2726ac73095SBeniamino Galvani 		case PIN_CONFIG_BIAS_DISABLE:
2736ac73095SBeniamino Galvani 			dev_dbg(pc->dev, "pin %u: disable bias\n", pin);
2746ac73095SBeniamino Galvani 
2756ac73095SBeniamino Galvani 			meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
276db80f0e1SBeniamino Galvani 			ret = regmap_update_bits(pc->reg_pull, reg,
2776ac73095SBeniamino Galvani 						 BIT(bit), 0);
2786ac73095SBeniamino Galvani 			if (ret)
2796ac73095SBeniamino Galvani 				return ret;
2806ac73095SBeniamino Galvani 			break;
2816ac73095SBeniamino Galvani 		case PIN_CONFIG_BIAS_PULL_UP:
2826ac73095SBeniamino Galvani 			dev_dbg(pc->dev, "pin %u: enable pull-up\n", pin);
2836ac73095SBeniamino Galvani 
2846ac73095SBeniamino Galvani 			meson_calc_reg_and_bit(bank, pin, REG_PULLEN,
2856ac73095SBeniamino Galvani 					       &reg, &bit);
286db80f0e1SBeniamino Galvani 			ret = regmap_update_bits(pc->reg_pullen, reg,
2876ac73095SBeniamino Galvani 						 BIT(bit), BIT(bit));
2886ac73095SBeniamino Galvani 			if (ret)
2896ac73095SBeniamino Galvani 				return ret;
2906ac73095SBeniamino Galvani 
2916ac73095SBeniamino Galvani 			meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
292db80f0e1SBeniamino Galvani 			ret = regmap_update_bits(pc->reg_pull, reg,
2936ac73095SBeniamino Galvani 						 BIT(bit), BIT(bit));
2946ac73095SBeniamino Galvani 			if (ret)
2956ac73095SBeniamino Galvani 				return ret;
2966ac73095SBeniamino Galvani 			break;
2976ac73095SBeniamino Galvani 		case PIN_CONFIG_BIAS_PULL_DOWN:
2986ac73095SBeniamino Galvani 			dev_dbg(pc->dev, "pin %u: enable pull-down\n", pin);
2996ac73095SBeniamino Galvani 
3006ac73095SBeniamino Galvani 			meson_calc_reg_and_bit(bank, pin, REG_PULLEN,
3016ac73095SBeniamino Galvani 					       &reg, &bit);
302db80f0e1SBeniamino Galvani 			ret = regmap_update_bits(pc->reg_pullen, reg,
3036ac73095SBeniamino Galvani 						 BIT(bit), BIT(bit));
3046ac73095SBeniamino Galvani 			if (ret)
3056ac73095SBeniamino Galvani 				return ret;
3066ac73095SBeniamino Galvani 
3076ac73095SBeniamino Galvani 			meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
308db80f0e1SBeniamino Galvani 			ret = regmap_update_bits(pc->reg_pull, reg,
3096ac73095SBeniamino Galvani 						 BIT(bit), 0);
3106ac73095SBeniamino Galvani 			if (ret)
3116ac73095SBeniamino Galvani 				return ret;
3126ac73095SBeniamino Galvani 			break;
3136ac73095SBeniamino Galvani 		default:
3146ac73095SBeniamino Galvani 			return -ENOTSUPP;
3156ac73095SBeniamino Galvani 		}
3166ac73095SBeniamino Galvani 	}
3176ac73095SBeniamino Galvani 
3186ac73095SBeniamino Galvani 	return 0;
3196ac73095SBeniamino Galvani }
3206ac73095SBeniamino Galvani 
3216ac73095SBeniamino Galvani static int meson_pinconf_get_pull(struct meson_pinctrl *pc, unsigned int pin)
3226ac73095SBeniamino Galvani {
3236ac73095SBeniamino Galvani 	struct meson_bank *bank;
3246ac73095SBeniamino Galvani 	unsigned int reg, bit, val;
3256ac73095SBeniamino Galvani 	int ret, conf;
3266ac73095SBeniamino Galvani 
327db80f0e1SBeniamino Galvani 	ret = meson_get_bank(pc, pin, &bank);
3286ac73095SBeniamino Galvani 	if (ret)
3296ac73095SBeniamino Galvani 		return ret;
3306ac73095SBeniamino Galvani 
3316ac73095SBeniamino Galvani 	meson_calc_reg_and_bit(bank, pin, REG_PULLEN, &reg, &bit);
3326ac73095SBeniamino Galvani 
333db80f0e1SBeniamino Galvani 	ret = regmap_read(pc->reg_pullen, reg, &val);
3346ac73095SBeniamino Galvani 	if (ret)
3356ac73095SBeniamino Galvani 		return ret;
3366ac73095SBeniamino Galvani 
3376ac73095SBeniamino Galvani 	if (!(val & BIT(bit))) {
3386ac73095SBeniamino Galvani 		conf = PIN_CONFIG_BIAS_DISABLE;
3396ac73095SBeniamino Galvani 	} else {
3406ac73095SBeniamino Galvani 		meson_calc_reg_and_bit(bank, pin, REG_PULL, &reg, &bit);
3416ac73095SBeniamino Galvani 
342db80f0e1SBeniamino Galvani 		ret = regmap_read(pc->reg_pull, reg, &val);
3436ac73095SBeniamino Galvani 		if (ret)
3446ac73095SBeniamino Galvani 			return ret;
3456ac73095SBeniamino Galvani 
3466ac73095SBeniamino Galvani 		if (val & BIT(bit))
3476ac73095SBeniamino Galvani 			conf = PIN_CONFIG_BIAS_PULL_UP;
3486ac73095SBeniamino Galvani 		else
3496ac73095SBeniamino Galvani 			conf = PIN_CONFIG_BIAS_PULL_DOWN;
3506ac73095SBeniamino Galvani 	}
3516ac73095SBeniamino Galvani 
3526ac73095SBeniamino Galvani 	return conf;
3536ac73095SBeniamino Galvani }
3546ac73095SBeniamino Galvani 
3556ac73095SBeniamino Galvani static int meson_pinconf_get(struct pinctrl_dev *pcdev, unsigned int pin,
3566ac73095SBeniamino Galvani 			     unsigned long *config)
3576ac73095SBeniamino Galvani {
3586ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
3596ac73095SBeniamino Galvani 	enum pin_config_param param = pinconf_to_config_param(*config);
3606ac73095SBeniamino Galvani 	u16 arg;
3616ac73095SBeniamino Galvani 
3626ac73095SBeniamino Galvani 	switch (param) {
3636ac73095SBeniamino Galvani 	case PIN_CONFIG_BIAS_DISABLE:
3646ac73095SBeniamino Galvani 	case PIN_CONFIG_BIAS_PULL_DOWN:
3656ac73095SBeniamino Galvani 	case PIN_CONFIG_BIAS_PULL_UP:
3666ac73095SBeniamino Galvani 		if (meson_pinconf_get_pull(pc, pin) == param)
3676ac73095SBeniamino Galvani 			arg = 1;
3686ac73095SBeniamino Galvani 		else
3696ac73095SBeniamino Galvani 			return -EINVAL;
3706ac73095SBeniamino Galvani 		break;
3716ac73095SBeniamino Galvani 	default:
3726ac73095SBeniamino Galvani 		return -ENOTSUPP;
3736ac73095SBeniamino Galvani 	}
3746ac73095SBeniamino Galvani 
3756ac73095SBeniamino Galvani 	*config = pinconf_to_config_packed(param, arg);
3766ac73095SBeniamino Galvani 	dev_dbg(pc->dev, "pinconf for pin %u is %lu\n", pin, *config);
3776ac73095SBeniamino Galvani 
3786ac73095SBeniamino Galvani 	return 0;
3796ac73095SBeniamino Galvani }
3806ac73095SBeniamino Galvani 
3816ac73095SBeniamino Galvani static int meson_pinconf_group_set(struct pinctrl_dev *pcdev,
3826ac73095SBeniamino Galvani 				   unsigned int num_group,
3836ac73095SBeniamino Galvani 				   unsigned long *configs, unsigned num_configs)
3846ac73095SBeniamino Galvani {
3856ac73095SBeniamino Galvani 	struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
3866ac73095SBeniamino Galvani 	struct meson_pmx_group *group = &pc->data->groups[num_group];
3876ac73095SBeniamino Galvani 	int i;
3886ac73095SBeniamino Galvani 
3896ac73095SBeniamino Galvani 	dev_dbg(pc->dev, "set pinconf for group %s\n", group->name);
3906ac73095SBeniamino Galvani 
3916ac73095SBeniamino Galvani 	for (i = 0; i < group->num_pins; i++) {
3926ac73095SBeniamino Galvani 		meson_pinconf_set(pcdev, group->pins[i], configs,
3936ac73095SBeniamino Galvani 				  num_configs);
3946ac73095SBeniamino Galvani 	}
3956ac73095SBeniamino Galvani 
3966ac73095SBeniamino Galvani 	return 0;
3976ac73095SBeniamino Galvani }
3986ac73095SBeniamino Galvani 
3996ac73095SBeniamino Galvani static int meson_pinconf_group_get(struct pinctrl_dev *pcdev,
4006ac73095SBeniamino Galvani 				   unsigned int group, unsigned long *config)
4016ac73095SBeniamino Galvani {
402*1ffbf50bSJerome Brunet 	return -ENOTSUPP;
4036ac73095SBeniamino Galvani }
4046ac73095SBeniamino Galvani 
4056ac73095SBeniamino Galvani static const struct pinconf_ops meson_pinconf_ops = {
4066ac73095SBeniamino Galvani 	.pin_config_get		= meson_pinconf_get,
4076ac73095SBeniamino Galvani 	.pin_config_set		= meson_pinconf_set,
4086ac73095SBeniamino Galvani 	.pin_config_group_get	= meson_pinconf_group_get,
4096ac73095SBeniamino Galvani 	.pin_config_group_set	= meson_pinconf_group_set,
4106ac73095SBeniamino Galvani 	.is_generic		= true,
4116ac73095SBeniamino Galvani };
4126ac73095SBeniamino Galvani 
4136ac73095SBeniamino Galvani static int meson_gpio_request(struct gpio_chip *chip, unsigned gpio)
4146ac73095SBeniamino Galvani {
4156ac73095SBeniamino Galvani 	return pinctrl_request_gpio(chip->base + gpio);
4166ac73095SBeniamino Galvani }
4176ac73095SBeniamino Galvani 
4186ac73095SBeniamino Galvani static void meson_gpio_free(struct gpio_chip *chip, unsigned gpio)
4196ac73095SBeniamino Galvani {
420db80f0e1SBeniamino Galvani 	struct meson_pinctrl *pc = gpiochip_get_data(chip);
4216ac73095SBeniamino Galvani 
422db80f0e1SBeniamino Galvani 	pinctrl_free_gpio(pc->data->pin_base + gpio);
4236ac73095SBeniamino Galvani }
4246ac73095SBeniamino Galvani 
4256ac73095SBeniamino Galvani static int meson_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
4266ac73095SBeniamino Galvani {
427db80f0e1SBeniamino Galvani 	struct meson_pinctrl *pc = gpiochip_get_data(chip);
4286ac73095SBeniamino Galvani 	unsigned int reg, bit, pin;
4296ac73095SBeniamino Galvani 	struct meson_bank *bank;
4306ac73095SBeniamino Galvani 	int ret;
4316ac73095SBeniamino Galvani 
432db80f0e1SBeniamino Galvani 	pin = pc->data->pin_base + gpio;
433db80f0e1SBeniamino Galvani 	ret = meson_get_bank(pc, pin, &bank);
4346ac73095SBeniamino Galvani 	if (ret)
4356ac73095SBeniamino Galvani 		return ret;
4366ac73095SBeniamino Galvani 
4376ac73095SBeniamino Galvani 	meson_calc_reg_and_bit(bank, pin, REG_DIR, &reg, &bit);
4386ac73095SBeniamino Galvani 
439db80f0e1SBeniamino Galvani 	return regmap_update_bits(pc->reg_gpio, reg, BIT(bit), BIT(bit));
4406ac73095SBeniamino Galvani }
4416ac73095SBeniamino Galvani 
4426ac73095SBeniamino Galvani static int meson_gpio_direction_output(struct gpio_chip *chip, unsigned gpio,
4436ac73095SBeniamino Galvani 				       int value)
4446ac73095SBeniamino Galvani {
445db80f0e1SBeniamino Galvani 	struct meson_pinctrl *pc = gpiochip_get_data(chip);
4466ac73095SBeniamino Galvani 	unsigned int reg, bit, pin;
4476ac73095SBeniamino Galvani 	struct meson_bank *bank;
4486ac73095SBeniamino Galvani 	int ret;
4496ac73095SBeniamino Galvani 
450db80f0e1SBeniamino Galvani 	pin = pc->data->pin_base + gpio;
451db80f0e1SBeniamino Galvani 	ret = meson_get_bank(pc, pin, &bank);
4526ac73095SBeniamino Galvani 	if (ret)
4536ac73095SBeniamino Galvani 		return ret;
4546ac73095SBeniamino Galvani 
4556ac73095SBeniamino Galvani 	meson_calc_reg_and_bit(bank, pin, REG_DIR, &reg, &bit);
456db80f0e1SBeniamino Galvani 	ret = regmap_update_bits(pc->reg_gpio, reg, BIT(bit), 0);
4576ac73095SBeniamino Galvani 	if (ret)
4586ac73095SBeniamino Galvani 		return ret;
4596ac73095SBeniamino Galvani 
4606ac73095SBeniamino Galvani 	meson_calc_reg_and_bit(bank, pin, REG_OUT, &reg, &bit);
461db80f0e1SBeniamino Galvani 	return regmap_update_bits(pc->reg_gpio, reg, BIT(bit),
4626ac73095SBeniamino Galvani 				  value ? BIT(bit) : 0);
4636ac73095SBeniamino Galvani }
4646ac73095SBeniamino Galvani 
4656ac73095SBeniamino Galvani static void meson_gpio_set(struct gpio_chip *chip, unsigned gpio, int value)
4666ac73095SBeniamino Galvani {
467db80f0e1SBeniamino Galvani 	struct meson_pinctrl *pc = gpiochip_get_data(chip);
4686ac73095SBeniamino Galvani 	unsigned int reg, bit, pin;
4696ac73095SBeniamino Galvani 	struct meson_bank *bank;
4706ac73095SBeniamino Galvani 	int ret;
4716ac73095SBeniamino Galvani 
472db80f0e1SBeniamino Galvani 	pin = pc->data->pin_base + gpio;
473db80f0e1SBeniamino Galvani 	ret = meson_get_bank(pc, pin, &bank);
4746ac73095SBeniamino Galvani 	if (ret)
4756ac73095SBeniamino Galvani 		return;
4766ac73095SBeniamino Galvani 
4776ac73095SBeniamino Galvani 	meson_calc_reg_and_bit(bank, pin, REG_OUT, &reg, &bit);
478db80f0e1SBeniamino Galvani 	regmap_update_bits(pc->reg_gpio, reg, BIT(bit),
4796ac73095SBeniamino Galvani 			   value ? BIT(bit) : 0);
4806ac73095SBeniamino Galvani }
4816ac73095SBeniamino Galvani 
4826ac73095SBeniamino Galvani static int meson_gpio_get(struct gpio_chip *chip, unsigned gpio)
4836ac73095SBeniamino Galvani {
484db80f0e1SBeniamino Galvani 	struct meson_pinctrl *pc = gpiochip_get_data(chip);
4856ac73095SBeniamino Galvani 	unsigned int reg, bit, val, pin;
4866ac73095SBeniamino Galvani 	struct meson_bank *bank;
4876ac73095SBeniamino Galvani 	int ret;
4886ac73095SBeniamino Galvani 
489db80f0e1SBeniamino Galvani 	pin = pc->data->pin_base + gpio;
490db80f0e1SBeniamino Galvani 	ret = meson_get_bank(pc, pin, &bank);
4916ac73095SBeniamino Galvani 	if (ret)
4926ac73095SBeniamino Galvani 		return ret;
4936ac73095SBeniamino Galvani 
4946ac73095SBeniamino Galvani 	meson_calc_reg_and_bit(bank, pin, REG_IN, &reg, &bit);
495db80f0e1SBeniamino Galvani 	regmap_read(pc->reg_gpio, reg, &val);
4966ac73095SBeniamino Galvani 
4976ac73095SBeniamino Galvani 	return !!(val & BIT(bit));
4986ac73095SBeniamino Galvani }
4996ac73095SBeniamino Galvani 
5006ac73095SBeniamino Galvani static const struct of_device_id meson_pinctrl_dt_match[] = {
5016ac73095SBeniamino Galvani 	{
5029dab1868SCarlo Caione 		.compatible = "amlogic,meson8-cbus-pinctrl",
5039dab1868SCarlo Caione 		.data = &meson8_cbus_pinctrl_data,
5046ac73095SBeniamino Galvani 	},
5050fefcb68SCarlo Caione 	{
5069dab1868SCarlo Caione 		.compatible = "amlogic,meson8b-cbus-pinctrl",
5079dab1868SCarlo Caione 		.data = &meson8b_cbus_pinctrl_data,
5089dab1868SCarlo Caione 	},
5099dab1868SCarlo Caione 	{
5109dab1868SCarlo Caione 		.compatible = "amlogic,meson8-aobus-pinctrl",
5119dab1868SCarlo Caione 		.data = &meson8_aobus_pinctrl_data,
5129dab1868SCarlo Caione 	},
5139dab1868SCarlo Caione 	{
5149dab1868SCarlo Caione 		.compatible = "amlogic,meson8b-aobus-pinctrl",
5159dab1868SCarlo Caione 		.data = &meson8b_aobus_pinctrl_data,
5160fefcb68SCarlo Caione 	},
517468c234fSCarlo Caione 	{
518468c234fSCarlo Caione 		.compatible = "amlogic,meson-gxbb-periphs-pinctrl",
519468c234fSCarlo Caione 		.data = &meson_gxbb_periphs_pinctrl_data,
520468c234fSCarlo Caione 	},
521468c234fSCarlo Caione 	{
522468c234fSCarlo Caione 		.compatible = "amlogic,meson-gxbb-aobus-pinctrl",
523468c234fSCarlo Caione 		.data = &meson_gxbb_aobus_pinctrl_data,
524468c234fSCarlo Caione 	},
5250f15f500SNeil Armstrong 	{
5260f15f500SNeil Armstrong 		.compatible = "amlogic,meson-gxl-periphs-pinctrl",
5270f15f500SNeil Armstrong 		.data = &meson_gxl_periphs_pinctrl_data,
5280f15f500SNeil Armstrong 	},
5290f15f500SNeil Armstrong 	{
5300f15f500SNeil Armstrong 		.compatible = "amlogic,meson-gxl-aobus-pinctrl",
5310f15f500SNeil Armstrong 		.data = &meson_gxl_aobus_pinctrl_data,
5320f15f500SNeil Armstrong 	},
5336ac73095SBeniamino Galvani 	{ },
5346ac73095SBeniamino Galvani };
5356ac73095SBeniamino Galvani 
5366ac73095SBeniamino Galvani static int meson_gpiolib_register(struct meson_pinctrl *pc)
5376ac73095SBeniamino Galvani {
5389dab1868SCarlo Caione 	int ret;
5396ac73095SBeniamino Galvani 
540db80f0e1SBeniamino Galvani 	pc->chip.label = pc->data->name;
541db80f0e1SBeniamino Galvani 	pc->chip.parent = pc->dev;
542db80f0e1SBeniamino Galvani 	pc->chip.request = meson_gpio_request;
543db80f0e1SBeniamino Galvani 	pc->chip.free = meson_gpio_free;
544db80f0e1SBeniamino Galvani 	pc->chip.direction_input = meson_gpio_direction_input;
545db80f0e1SBeniamino Galvani 	pc->chip.direction_output = meson_gpio_direction_output;
546db80f0e1SBeniamino Galvani 	pc->chip.get = meson_gpio_get;
547db80f0e1SBeniamino Galvani 	pc->chip.set = meson_gpio_set;
548db80f0e1SBeniamino Galvani 	pc->chip.base = pc->data->pin_base;
549db80f0e1SBeniamino Galvani 	pc->chip.ngpio = pc->data->num_pins;
550db80f0e1SBeniamino Galvani 	pc->chip.can_sleep = false;
551db80f0e1SBeniamino Galvani 	pc->chip.of_node = pc->of_node;
552db80f0e1SBeniamino Galvani 	pc->chip.of_gpio_n_cells = 2;
5536ac73095SBeniamino Galvani 
554db80f0e1SBeniamino Galvani 	ret = gpiochip_add_data(&pc->chip, pc);
5556ac73095SBeniamino Galvani 	if (ret) {
5566ac73095SBeniamino Galvani 		dev_err(pc->dev, "can't add gpio chip %s\n",
557db80f0e1SBeniamino Galvani 			pc->data->name);
558c7fc5fbaSNeil Armstrong 		return ret;
5596ac73095SBeniamino Galvani 	}
5606ac73095SBeniamino Galvani 
5616ac73095SBeniamino Galvani 	return 0;
5626ac73095SBeniamino Galvani }
5636ac73095SBeniamino Galvani 
5646ac73095SBeniamino Galvani static struct regmap_config meson_regmap_config = {
5656ac73095SBeniamino Galvani 	.reg_bits = 32,
5666ac73095SBeniamino Galvani 	.val_bits = 32,
5676ac73095SBeniamino Galvani 	.reg_stride = 4,
5686ac73095SBeniamino Galvani };
5696ac73095SBeniamino Galvani 
5706ac73095SBeniamino Galvani static struct regmap *meson_map_resource(struct meson_pinctrl *pc,
5716ac73095SBeniamino Galvani 					 struct device_node *node, char *name)
5726ac73095SBeniamino Galvani {
5736ac73095SBeniamino Galvani 	struct resource res;
5746ac73095SBeniamino Galvani 	void __iomem *base;
5756ac73095SBeniamino Galvani 	int i;
5766ac73095SBeniamino Galvani 
5776ac73095SBeniamino Galvani 	i = of_property_match_string(node, "reg-names", name);
5786ac73095SBeniamino Galvani 	if (of_address_to_resource(node, i, &res))
5796ac73095SBeniamino Galvani 		return ERR_PTR(-ENOENT);
5806ac73095SBeniamino Galvani 
5816ac73095SBeniamino Galvani 	base = devm_ioremap_resource(pc->dev, &res);
5826ac73095SBeniamino Galvani 	if (IS_ERR(base))
5836ac73095SBeniamino Galvani 		return ERR_CAST(base);
5846ac73095SBeniamino Galvani 
5856ac73095SBeniamino Galvani 	meson_regmap_config.max_register = resource_size(&res) - 4;
5866ac73095SBeniamino Galvani 	meson_regmap_config.name = devm_kasprintf(pc->dev, GFP_KERNEL,
5876ac73095SBeniamino Galvani 						  "%s-%s", node->name,
5886ac73095SBeniamino Galvani 						  name);
5896ac73095SBeniamino Galvani 	if (!meson_regmap_config.name)
5906ac73095SBeniamino Galvani 		return ERR_PTR(-ENOMEM);
5916ac73095SBeniamino Galvani 
5926ac73095SBeniamino Galvani 	return devm_regmap_init_mmio(pc->dev, base, &meson_regmap_config);
5936ac73095SBeniamino Galvani }
5946ac73095SBeniamino Galvani 
5956ac73095SBeniamino Galvani static int meson_pinctrl_parse_dt(struct meson_pinctrl *pc,
5966ac73095SBeniamino Galvani 				  struct device_node *node)
5976ac73095SBeniamino Galvani {
598db80f0e1SBeniamino Galvani 	struct device_node *np, *gpio_np = NULL;
5996ac73095SBeniamino Galvani 
6006ac73095SBeniamino Galvani 	for_each_child_of_node(node, np) {
6016ac73095SBeniamino Galvani 		if (!of_find_property(np, "gpio-controller", NULL))
6026ac73095SBeniamino Galvani 			continue;
603db80f0e1SBeniamino Galvani 		if (gpio_np) {
604db80f0e1SBeniamino Galvani 			dev_err(pc->dev, "multiple gpio nodes\n");
605db80f0e1SBeniamino Galvani 			return -EINVAL;
606db80f0e1SBeniamino Galvani 		}
607db80f0e1SBeniamino Galvani 		gpio_np = np;
6086ac73095SBeniamino Galvani 	}
6096ac73095SBeniamino Galvani 
610db80f0e1SBeniamino Galvani 	if (!gpio_np) {
611db80f0e1SBeniamino Galvani 		dev_err(pc->dev, "no gpio node found\n");
6126ac73095SBeniamino Galvani 		return -EINVAL;
6136ac73095SBeniamino Galvani 	}
6146ac73095SBeniamino Galvani 
615db80f0e1SBeniamino Galvani 	pc->of_node = gpio_np;
6166ac73095SBeniamino Galvani 
617db80f0e1SBeniamino Galvani 	pc->reg_mux = meson_map_resource(pc, gpio_np, "mux");
618db80f0e1SBeniamino Galvani 	if (IS_ERR(pc->reg_mux)) {
6196ac73095SBeniamino Galvani 		dev_err(pc->dev, "mux registers not found\n");
620db80f0e1SBeniamino Galvani 		return PTR_ERR(pc->reg_mux);
6216ac73095SBeniamino Galvani 	}
6226ac73095SBeniamino Galvani 
623db80f0e1SBeniamino Galvani 	pc->reg_pull = meson_map_resource(pc, gpio_np, "pull");
624db80f0e1SBeniamino Galvani 	if (IS_ERR(pc->reg_pull)) {
6256ac73095SBeniamino Galvani 		dev_err(pc->dev, "pull registers not found\n");
626db80f0e1SBeniamino Galvani 		return PTR_ERR(pc->reg_pull);
6276ac73095SBeniamino Galvani 	}
6286ac73095SBeniamino Galvani 
629db80f0e1SBeniamino Galvani 	pc->reg_pullen = meson_map_resource(pc, gpio_np, "pull-enable");
6306ac73095SBeniamino Galvani 	/* Use pull region if pull-enable one is not present */
631db80f0e1SBeniamino Galvani 	if (IS_ERR(pc->reg_pullen))
632db80f0e1SBeniamino Galvani 		pc->reg_pullen = pc->reg_pull;
6336ac73095SBeniamino Galvani 
634db80f0e1SBeniamino Galvani 	pc->reg_gpio = meson_map_resource(pc, gpio_np, "gpio");
635db80f0e1SBeniamino Galvani 	if (IS_ERR(pc->reg_gpio)) {
6366ac73095SBeniamino Galvani 		dev_err(pc->dev, "gpio registers not found\n");
637db80f0e1SBeniamino Galvani 		return PTR_ERR(pc->reg_gpio);
6386ac73095SBeniamino Galvani 	}
6396ac73095SBeniamino Galvani 
6406ac73095SBeniamino Galvani 	return 0;
6416ac73095SBeniamino Galvani }
6426ac73095SBeniamino Galvani 
6436ac73095SBeniamino Galvani static int meson_pinctrl_probe(struct platform_device *pdev)
6446ac73095SBeniamino Galvani {
6456ac73095SBeniamino Galvani 	const struct of_device_id *match;
6466ac73095SBeniamino Galvani 	struct device *dev = &pdev->dev;
6476ac73095SBeniamino Galvani 	struct meson_pinctrl *pc;
6486ac73095SBeniamino Galvani 	int ret;
6496ac73095SBeniamino Galvani 
6506ac73095SBeniamino Galvani 	pc = devm_kzalloc(dev, sizeof(struct meson_pinctrl), GFP_KERNEL);
6516ac73095SBeniamino Galvani 	if (!pc)
6526ac73095SBeniamino Galvani 		return -ENOMEM;
6536ac73095SBeniamino Galvani 
6546ac73095SBeniamino Galvani 	pc->dev = dev;
6556ac73095SBeniamino Galvani 	match = of_match_node(meson_pinctrl_dt_match, pdev->dev.of_node);
6566ac73095SBeniamino Galvani 	pc->data = (struct meson_pinctrl_data *) match->data;
6576ac73095SBeniamino Galvani 
6586ac73095SBeniamino Galvani 	ret = meson_pinctrl_parse_dt(pc, pdev->dev.of_node);
6596ac73095SBeniamino Galvani 	if (ret)
6606ac73095SBeniamino Galvani 		return ret;
6616ac73095SBeniamino Galvani 
6626ac73095SBeniamino Galvani 	pc->desc.name		= "pinctrl-meson";
6636ac73095SBeniamino Galvani 	pc->desc.owner		= THIS_MODULE;
6646ac73095SBeniamino Galvani 	pc->desc.pctlops	= &meson_pctrl_ops;
6656ac73095SBeniamino Galvani 	pc->desc.pmxops		= &meson_pmx_ops;
6666ac73095SBeniamino Galvani 	pc->desc.confops	= &meson_pinconf_ops;
6676ac73095SBeniamino Galvani 	pc->desc.pins		= pc->data->pins;
6686ac73095SBeniamino Galvani 	pc->desc.npins		= pc->data->num_pins;
6696ac73095SBeniamino Galvani 
670e649f7ecSLaxman Dewangan 	pc->pcdev = devm_pinctrl_register(pc->dev, &pc->desc, pc);
671323de9efSMasahiro Yamada 	if (IS_ERR(pc->pcdev)) {
6726ac73095SBeniamino Galvani 		dev_err(pc->dev, "can't register pinctrl device");
673323de9efSMasahiro Yamada 		return PTR_ERR(pc->pcdev);
6746ac73095SBeniamino Galvani 	}
6756ac73095SBeniamino Galvani 
6765b236d0fSWei Yongjun 	return meson_gpiolib_register(pc);
6776ac73095SBeniamino Galvani }
6786ac73095SBeniamino Galvani 
6796ac73095SBeniamino Galvani static struct platform_driver meson_pinctrl_driver = {
6806ac73095SBeniamino Galvani 	.probe		= meson_pinctrl_probe,
6816ac73095SBeniamino Galvani 	.driver = {
6826ac73095SBeniamino Galvani 		.name	= "meson-pinctrl",
6836ac73095SBeniamino Galvani 		.of_match_table = meson_pinctrl_dt_match,
6846ac73095SBeniamino Galvani 	},
6856ac73095SBeniamino Galvani };
6862496eb32SPaul Gortmaker builtin_platform_driver(meson_pinctrl_driver);
687