xref: /linux/drivers/pinctrl/intel/pinctrl-sunrisepoint.c (revision 4b660dbd9ee2059850fd30e0df420ca7a38a1856)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Intel Sunrisepoint PCH pinctrl/GPIO driver
4  *
5  * Copyright (C) 2015, Intel Corporation
6  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
7  *          Mika Westerberg <mika.westerberg@linux.intel.com>
8  */
9 
10 #include <linux/mod_devicetable.h>
11 #include <linux/module.h>
12 #include <linux/platform_device.h>
13 #include <linux/pm.h>
14 
15 #include <linux/pinctrl/pinctrl.h>
16 
17 #include "pinctrl-intel.h"
18 
19 #define SPT_H_PAD_OWN		0x020
20 #define SPT_H_PADCFGLOCK	0x090
21 #define SPT_H_HOSTSW_OWN	0x0d0
22 #define SPT_H_GPI_IS		0x100
23 #define SPT_H_GPI_IE		0x120
24 
25 #define SPT_LP_PAD_OWN		0x020
26 #define SPT_LP_PADCFGLOCK	0x0a0
27 #define SPT_LP_HOSTSW_OWN	0x0d0
28 #define SPT_LP_GPI_IS		0x100
29 #define SPT_LP_GPI_IE		0x120
30 
31 #define SPT_H_GPP(r, s, e, g)				\
32 	{						\
33 		.reg_num = (r),				\
34 		.base = (s),				\
35 		.size = ((e) - (s) + 1),		\
36 		.gpio_base = (g),			\
37 	}
38 
39 #define SPT_H_COMMUNITY(b, s, e, g)			\
40 	INTEL_COMMUNITY_GPPS(b, s, e, g, SPT_H)
41 
42 #define SPT_LP_COMMUNITY(b, s, e)			\
43 	INTEL_COMMUNITY_SIZE(b, s, e, 24, 4, SPT_LP)
44 
45 /* Sunrisepoint-LP */
46 static const struct pinctrl_pin_desc sptlp_pins[] = {
47 	/* GPP_A */
48 	PINCTRL_PIN(0, "RCINB"),
49 	PINCTRL_PIN(1, "LAD_0"),
50 	PINCTRL_PIN(2, "LAD_1"),
51 	PINCTRL_PIN(3, "LAD_2"),
52 	PINCTRL_PIN(4, "LAD_3"),
53 	PINCTRL_PIN(5, "LFRAMEB"),
54 	PINCTRL_PIN(6, "SERIQ"),
55 	PINCTRL_PIN(7, "PIRQAB"),
56 	PINCTRL_PIN(8, "CLKRUNB"),
57 	PINCTRL_PIN(9, "CLKOUT_LPC_0"),
58 	PINCTRL_PIN(10, "CLKOUT_LPC_1"),
59 	PINCTRL_PIN(11, "PMEB"),
60 	PINCTRL_PIN(12, "BM_BUSYB"),
61 	PINCTRL_PIN(13, "SUSWARNB_SUS_PWRDNACK"),
62 	PINCTRL_PIN(14, "SUS_STATB"),
63 	PINCTRL_PIN(15, "SUSACKB"),
64 	PINCTRL_PIN(16, "SD_1P8_SEL"),
65 	PINCTRL_PIN(17, "SD_PWR_EN_B"),
66 	PINCTRL_PIN(18, "ISH_GP_0"),
67 	PINCTRL_PIN(19, "ISH_GP_1"),
68 	PINCTRL_PIN(20, "ISH_GP_2"),
69 	PINCTRL_PIN(21, "ISH_GP_3"),
70 	PINCTRL_PIN(22, "ISH_GP_4"),
71 	PINCTRL_PIN(23, "ISH_GP_5"),
72 	/* GPP_B */
73 	PINCTRL_PIN(24, "CORE_VID_0"),
74 	PINCTRL_PIN(25, "CORE_VID_1"),
75 	PINCTRL_PIN(26, "VRALERTB"),
76 	PINCTRL_PIN(27, "CPU_GP_2"),
77 	PINCTRL_PIN(28, "CPU_GP_3"),
78 	PINCTRL_PIN(29, "SRCCLKREQB_0"),
79 	PINCTRL_PIN(30, "SRCCLKREQB_1"),
80 	PINCTRL_PIN(31, "SRCCLKREQB_2"),
81 	PINCTRL_PIN(32, "SRCCLKREQB_3"),
82 	PINCTRL_PIN(33, "SRCCLKREQB_4"),
83 	PINCTRL_PIN(34, "SRCCLKREQB_5"),
84 	PINCTRL_PIN(35, "EXT_PWR_GATEB"),
85 	PINCTRL_PIN(36, "SLP_S0B"),
86 	PINCTRL_PIN(37, "PLTRSTB"),
87 	PINCTRL_PIN(38, "SPKR"),
88 	PINCTRL_PIN(39, "GSPI0_CSB"),
89 	PINCTRL_PIN(40, "GSPI0_CLK"),
90 	PINCTRL_PIN(41, "GSPI0_MISO"),
91 	PINCTRL_PIN(42, "GSPI0_MOSI"),
92 	PINCTRL_PIN(43, "GSPI1_CSB"),
93 	PINCTRL_PIN(44, "GSPI1_CLK"),
94 	PINCTRL_PIN(45, "GSPI1_MISO"),
95 	PINCTRL_PIN(46, "GSPI1_MOSI"),
96 	PINCTRL_PIN(47, "SML1ALERTB"),
97 	/* GPP_C */
98 	PINCTRL_PIN(48, "SMBCLK"),
99 	PINCTRL_PIN(49, "SMBDATA"),
100 	PINCTRL_PIN(50, "SMBALERTB"),
101 	PINCTRL_PIN(51, "SML0CLK"),
102 	PINCTRL_PIN(52, "SML0DATA"),
103 	PINCTRL_PIN(53, "SML0ALERTB"),
104 	PINCTRL_PIN(54, "SML1CLK"),
105 	PINCTRL_PIN(55, "SML1DATA"),
106 	PINCTRL_PIN(56, "UART0_RXD"),
107 	PINCTRL_PIN(57, "UART0_TXD"),
108 	PINCTRL_PIN(58, "UART0_RTSB"),
109 	PINCTRL_PIN(59, "UART0_CTSB"),
110 	PINCTRL_PIN(60, "UART1_RXD"),
111 	PINCTRL_PIN(61, "UART1_TXD"),
112 	PINCTRL_PIN(62, "UART1_RTSB"),
113 	PINCTRL_PIN(63, "UART1_CTSB"),
114 	PINCTRL_PIN(64, "I2C0_SDA"),
115 	PINCTRL_PIN(65, "I2C0_SCL"),
116 	PINCTRL_PIN(66, "I2C1_SDA"),
117 	PINCTRL_PIN(67, "I2C1_SCL"),
118 	PINCTRL_PIN(68, "UART2_RXD"),
119 	PINCTRL_PIN(69, "UART2_TXD"),
120 	PINCTRL_PIN(70, "UART2_RTSB"),
121 	PINCTRL_PIN(71, "UART2_CTSB"),
122 	/* GPP_D */
123 	PINCTRL_PIN(72, "SPI1_CSB"),
124 	PINCTRL_PIN(73, "SPI1_CLK"),
125 	PINCTRL_PIN(74, "SPI1_MISO_IO_1"),
126 	PINCTRL_PIN(75, "SPI1_MOSI_IO_0"),
127 	PINCTRL_PIN(76, "FLASHTRIG"),
128 	PINCTRL_PIN(77, "ISH_I2C0_SDA"),
129 	PINCTRL_PIN(78, "ISH_I2C0_SCL"),
130 	PINCTRL_PIN(79, "ISH_I2C1_SDA"),
131 	PINCTRL_PIN(80, "ISH_I2C1_SCL"),
132 	PINCTRL_PIN(81, "ISH_SPI_CSB"),
133 	PINCTRL_PIN(82, "ISH_SPI_CLK"),
134 	PINCTRL_PIN(83, "ISH_SPI_MISO"),
135 	PINCTRL_PIN(84, "ISH_SPI_MOSI"),
136 	PINCTRL_PIN(85, "ISH_UART0_RXD"),
137 	PINCTRL_PIN(86, "ISH_UART0_TXD"),
138 	PINCTRL_PIN(87, "ISH_UART0_RTSB"),
139 	PINCTRL_PIN(88, "ISH_UART0_CTSB"),
140 	PINCTRL_PIN(89, "DMIC_CLK_1"),
141 	PINCTRL_PIN(90, "DMIC_DATA_1"),
142 	PINCTRL_PIN(91, "DMIC_CLK_0"),
143 	PINCTRL_PIN(92, "DMIC_DATA_0"),
144 	PINCTRL_PIN(93, "SPI1_IO_2"),
145 	PINCTRL_PIN(94, "SPI1_IO_3"),
146 	PINCTRL_PIN(95, "SSP_MCLK"),
147 	/* GPP_E */
148 	PINCTRL_PIN(96, "SATAXPCIE_0"),
149 	PINCTRL_PIN(97, "SATAXPCIE_1"),
150 	PINCTRL_PIN(98, "SATAXPCIE_2"),
151 	PINCTRL_PIN(99, "CPU_GP_0"),
152 	PINCTRL_PIN(100, "SATA_DEVSLP_0"),
153 	PINCTRL_PIN(101, "SATA_DEVSLP_1"),
154 	PINCTRL_PIN(102, "SATA_DEVSLP_2"),
155 	PINCTRL_PIN(103, "CPU_GP_1"),
156 	PINCTRL_PIN(104, "SATA_LEDB"),
157 	PINCTRL_PIN(105, "USB2_OCB_0"),
158 	PINCTRL_PIN(106, "USB2_OCB_1"),
159 	PINCTRL_PIN(107, "USB2_OCB_2"),
160 	PINCTRL_PIN(108, "USB2_OCB_3"),
161 	PINCTRL_PIN(109, "DDSP_HPD_0"),
162 	PINCTRL_PIN(110, "DDSP_HPD_1"),
163 	PINCTRL_PIN(111, "DDSP_HPD_2"),
164 	PINCTRL_PIN(112, "DDSP_HPD_3"),
165 	PINCTRL_PIN(113, "EDP_HPD"),
166 	PINCTRL_PIN(114, "DDPB_CTRLCLK"),
167 	PINCTRL_PIN(115, "DDPB_CTRLDATA"),
168 	PINCTRL_PIN(116, "DDPC_CTRLCLK"),
169 	PINCTRL_PIN(117, "DDPC_CTRLDATA"),
170 	PINCTRL_PIN(118, "DDPD_CTRLCLK"),
171 	PINCTRL_PIN(119, "DDPD_CTRLDATA"),
172 	/* GPP_F */
173 	PINCTRL_PIN(120, "SSP2_SCLK"),
174 	PINCTRL_PIN(121, "SSP2_SFRM"),
175 	PINCTRL_PIN(122, "SSP2_TXD"),
176 	PINCTRL_PIN(123, "SSP2_RXD"),
177 	PINCTRL_PIN(124, "I2C2_SDA"),
178 	PINCTRL_PIN(125, "I2C2_SCL"),
179 	PINCTRL_PIN(126, "I2C3_SDA"),
180 	PINCTRL_PIN(127, "I2C3_SCL"),
181 	PINCTRL_PIN(128, "I2C4_SDA"),
182 	PINCTRL_PIN(129, "I2C4_SCL"),
183 	PINCTRL_PIN(130, "I2C5_SDA"),
184 	PINCTRL_PIN(131, "I2C5_SCL"),
185 	PINCTRL_PIN(132, "EMMC_CMD"),
186 	PINCTRL_PIN(133, "EMMC_DATA_0"),
187 	PINCTRL_PIN(134, "EMMC_DATA_1"),
188 	PINCTRL_PIN(135, "EMMC_DATA_2"),
189 	PINCTRL_PIN(136, "EMMC_DATA_3"),
190 	PINCTRL_PIN(137, "EMMC_DATA_4"),
191 	PINCTRL_PIN(138, "EMMC_DATA_5"),
192 	PINCTRL_PIN(139, "EMMC_DATA_6"),
193 	PINCTRL_PIN(140, "EMMC_DATA_7"),
194 	PINCTRL_PIN(141, "EMMC_RCLK"),
195 	PINCTRL_PIN(142, "EMMC_CLK"),
196 	PINCTRL_PIN(143, "GPP_F_23"),
197 	/* GPP_G */
198 	PINCTRL_PIN(144, "SD_CMD"),
199 	PINCTRL_PIN(145, "SD_DATA_0"),
200 	PINCTRL_PIN(146, "SD_DATA_1"),
201 	PINCTRL_PIN(147, "SD_DATA_2"),
202 	PINCTRL_PIN(148, "SD_DATA_3"),
203 	PINCTRL_PIN(149, "SD_CDB"),
204 	PINCTRL_PIN(150, "SD_CLK"),
205 	PINCTRL_PIN(151, "SD_WP"),
206 };
207 
208 static const unsigned sptlp_spi0_pins[] = { 39, 40, 41, 42 };
209 static const unsigned sptlp_spi1_pins[] = { 43, 44, 45, 46 };
210 static const unsigned sptlp_uart0_pins[] = { 56, 57, 58, 59 };
211 static const unsigned sptlp_uart1_pins[] = { 60, 61, 62, 63 };
212 static const unsigned sptlp_uart2_pins[] = { 68, 69, 71, 71 };
213 static const unsigned sptlp_i2c0_pins[] = { 64, 65 };
214 static const unsigned sptlp_i2c1_pins[] = { 66, 67 };
215 static const unsigned sptlp_i2c2_pins[] = { 124, 125 };
216 static const unsigned sptlp_i2c3_pins[] = { 126, 127 };
217 static const unsigned sptlp_i2c4_pins[] = { 128, 129 };
218 static const unsigned sptlp_i2c4b_pins[] = { 85, 86 };
219 static const unsigned sptlp_i2c5_pins[] = { 130, 131 };
220 static const unsigned sptlp_ssp2_pins[] = { 120, 121, 122, 123 };
221 static const unsigned sptlp_emmc_pins[] = {
222 	132, 133, 134, 135, 136, 137, 138, 139, 140, 141, 142,
223 };
224 static const unsigned sptlp_sd_pins[] = {
225 	144, 145, 146, 147, 148, 149, 150, 151,
226 };
227 
228 static const struct intel_pingroup sptlp_groups[] = {
229 	PIN_GROUP("spi0_grp", sptlp_spi0_pins, 1),
230 	PIN_GROUP("spi1_grp", sptlp_spi1_pins, 1),
231 	PIN_GROUP("uart0_grp", sptlp_uart0_pins, 1),
232 	PIN_GROUP("uart1_grp", sptlp_uart1_pins, 1),
233 	PIN_GROUP("uart2_grp", sptlp_uart2_pins, 1),
234 	PIN_GROUP("i2c0_grp", sptlp_i2c0_pins, 1),
235 	PIN_GROUP("i2c1_grp", sptlp_i2c1_pins, 1),
236 	PIN_GROUP("i2c2_grp", sptlp_i2c2_pins, 1),
237 	PIN_GROUP("i2c3_grp", sptlp_i2c3_pins, 1),
238 	PIN_GROUP("i2c4_grp", sptlp_i2c4_pins, 1),
239 	PIN_GROUP("i2c4b_grp", sptlp_i2c4b_pins, 3),
240 	PIN_GROUP("i2c5_grp", sptlp_i2c5_pins, 1),
241 	PIN_GROUP("ssp2_grp", sptlp_ssp2_pins, 1),
242 	PIN_GROUP("emmc_grp", sptlp_emmc_pins, 1),
243 	PIN_GROUP("sd_grp", sptlp_sd_pins, 1),
244 };
245 
246 static const char * const sptlp_spi0_groups[] = { "spi0_grp" };
247 static const char * const sptlp_spi1_groups[] = { "spi0_grp" };
248 static const char * const sptlp_uart0_groups[] = { "uart0_grp" };
249 static const char * const sptlp_uart1_groups[] = { "uart1_grp" };
250 static const char * const sptlp_uart2_groups[] = { "uart2_grp" };
251 static const char * const sptlp_i2c0_groups[] = { "i2c0_grp" };
252 static const char * const sptlp_i2c1_groups[] = { "i2c1_grp" };
253 static const char * const sptlp_i2c2_groups[] = { "i2c2_grp" };
254 static const char * const sptlp_i2c3_groups[] = { "i2c3_grp" };
255 static const char * const sptlp_i2c4_groups[] = { "i2c4_grp", "i2c4b_grp" };
256 static const char * const sptlp_i2c5_groups[] = { "i2c5_grp" };
257 static const char * const sptlp_ssp2_groups[] = { "ssp2_grp" };
258 static const char * const sptlp_emmc_groups[] = { "emmc_grp" };
259 static const char * const sptlp_sd_groups[] = { "sd_grp" };
260 
261 static const struct intel_function sptlp_functions[] = {
262 	FUNCTION("spi0", sptlp_spi0_groups),
263 	FUNCTION("spi1", sptlp_spi1_groups),
264 	FUNCTION("uart0", sptlp_uart0_groups),
265 	FUNCTION("uart1", sptlp_uart1_groups),
266 	FUNCTION("uart2", sptlp_uart2_groups),
267 	FUNCTION("i2c0", sptlp_i2c0_groups),
268 	FUNCTION("i2c1", sptlp_i2c1_groups),
269 	FUNCTION("i2c2", sptlp_i2c2_groups),
270 	FUNCTION("i2c3", sptlp_i2c3_groups),
271 	FUNCTION("i2c4", sptlp_i2c4_groups),
272 	FUNCTION("i2c5", sptlp_i2c5_groups),
273 	FUNCTION("ssp2", sptlp_ssp2_groups),
274 	FUNCTION("emmc", sptlp_emmc_groups),
275 	FUNCTION("sd", sptlp_sd_groups),
276 };
277 
278 static const struct intel_community sptlp_communities[] = {
279 	SPT_LP_COMMUNITY(0, 0, 47),
280 	SPT_LP_COMMUNITY(1, 48, 119),
281 	SPT_LP_COMMUNITY(2, 120, 151),
282 };
283 
284 static const struct intel_pinctrl_soc_data sptlp_soc_data = {
285 	.pins = sptlp_pins,
286 	.npins = ARRAY_SIZE(sptlp_pins),
287 	.groups = sptlp_groups,
288 	.ngroups = ARRAY_SIZE(sptlp_groups),
289 	.functions = sptlp_functions,
290 	.nfunctions = ARRAY_SIZE(sptlp_functions),
291 	.communities = sptlp_communities,
292 	.ncommunities = ARRAY_SIZE(sptlp_communities),
293 };
294 
295 /* Sunrisepoint-H */
296 static const struct pinctrl_pin_desc spth_pins[] = {
297 	/* GPP_A */
298 	PINCTRL_PIN(0, "RCINB"),
299 	PINCTRL_PIN(1, "LAD_0"),
300 	PINCTRL_PIN(2, "LAD_1"),
301 	PINCTRL_PIN(3, "LAD_2"),
302 	PINCTRL_PIN(4, "LAD_3"),
303 	PINCTRL_PIN(5, "LFRAMEB"),
304 	PINCTRL_PIN(6, "SERIQ"),
305 	PINCTRL_PIN(7, "PIRQAB"),
306 	PINCTRL_PIN(8, "CLKRUNB"),
307 	PINCTRL_PIN(9, "CLKOUT_LPC_0"),
308 	PINCTRL_PIN(10, "CLKOUT_LPC_1"),
309 	PINCTRL_PIN(11, "PMEB"),
310 	PINCTRL_PIN(12, "BM_BUSYB"),
311 	PINCTRL_PIN(13, "SUSWARNB_SUS_PWRDNACK"),
312 	PINCTRL_PIN(14, "SUS_STATB"),
313 	PINCTRL_PIN(15, "SUSACKB"),
314 	PINCTRL_PIN(16, "CLKOUT_48"),
315 	PINCTRL_PIN(17, "ISH_GP_7"),
316 	PINCTRL_PIN(18, "ISH_GP_0"),
317 	PINCTRL_PIN(19, "ISH_GP_1"),
318 	PINCTRL_PIN(20, "ISH_GP_2"),
319 	PINCTRL_PIN(21, "ISH_GP_3"),
320 	PINCTRL_PIN(22, "ISH_GP_4"),
321 	PINCTRL_PIN(23, "ISH_GP_5"),
322 	/* GPP_B */
323 	PINCTRL_PIN(24, "CORE_VID_0"),
324 	PINCTRL_PIN(25, "CORE_VID_1"),
325 	PINCTRL_PIN(26, "VRALERTB"),
326 	PINCTRL_PIN(27, "CPU_GP_2"),
327 	PINCTRL_PIN(28, "CPU_GP_3"),
328 	PINCTRL_PIN(29, "SRCCLKREQB_0"),
329 	PINCTRL_PIN(30, "SRCCLKREQB_1"),
330 	PINCTRL_PIN(31, "SRCCLKREQB_2"),
331 	PINCTRL_PIN(32, "SRCCLKREQB_3"),
332 	PINCTRL_PIN(33, "SRCCLKREQB_4"),
333 	PINCTRL_PIN(34, "SRCCLKREQB_5"),
334 	PINCTRL_PIN(35, "EXT_PWR_GATEB"),
335 	PINCTRL_PIN(36, "SLP_S0B"),
336 	PINCTRL_PIN(37, "PLTRSTB"),
337 	PINCTRL_PIN(38, "SPKR"),
338 	PINCTRL_PIN(39, "GSPI0_CSB"),
339 	PINCTRL_PIN(40, "GSPI0_CLK"),
340 	PINCTRL_PIN(41, "GSPI0_MISO"),
341 	PINCTRL_PIN(42, "GSPI0_MOSI"),
342 	PINCTRL_PIN(43, "GSPI1_CSB"),
343 	PINCTRL_PIN(44, "GSPI1_CLK"),
344 	PINCTRL_PIN(45, "GSPI1_MISO"),
345 	PINCTRL_PIN(46, "GSPI1_MOSI"),
346 	PINCTRL_PIN(47, "SML1ALERTB"),
347 	/* GPP_C */
348 	PINCTRL_PIN(48, "SMBCLK"),
349 	PINCTRL_PIN(49, "SMBDATA"),
350 	PINCTRL_PIN(50, "SMBALERTB"),
351 	PINCTRL_PIN(51, "SML0CLK"),
352 	PINCTRL_PIN(52, "SML0DATA"),
353 	PINCTRL_PIN(53, "SML0ALERTB"),
354 	PINCTRL_PIN(54, "SML1CLK"),
355 	PINCTRL_PIN(55, "SML1DATA"),
356 	PINCTRL_PIN(56, "UART0_RXD"),
357 	PINCTRL_PIN(57, "UART0_TXD"),
358 	PINCTRL_PIN(58, "UART0_RTSB"),
359 	PINCTRL_PIN(59, "UART0_CTSB"),
360 	PINCTRL_PIN(60, "UART1_RXD"),
361 	PINCTRL_PIN(61, "UART1_TXD"),
362 	PINCTRL_PIN(62, "UART1_RTSB"),
363 	PINCTRL_PIN(63, "UART1_CTSB"),
364 	PINCTRL_PIN(64, "I2C0_SDA"),
365 	PINCTRL_PIN(65, "I2C0_SCL"),
366 	PINCTRL_PIN(66, "I2C1_SDA"),
367 	PINCTRL_PIN(67, "I2C1_SCL"),
368 	PINCTRL_PIN(68, "UART2_RXD"),
369 	PINCTRL_PIN(69, "UART2_TXD"),
370 	PINCTRL_PIN(70, "UART2_RTSB"),
371 	PINCTRL_PIN(71, "UART2_CTSB"),
372 	/* GPP_D */
373 	PINCTRL_PIN(72, "SPI1_CSB"),
374 	PINCTRL_PIN(73, "SPI1_CLK"),
375 	PINCTRL_PIN(74, "SPI1_MISO_IO_1"),
376 	PINCTRL_PIN(75, "SPI1_MOSI_IO_0"),
377 	PINCTRL_PIN(76, "ISH_I2C2_SDA"),
378 	PINCTRL_PIN(77, "SSP0_SFRM"),
379 	PINCTRL_PIN(78, "SSP0_TXD"),
380 	PINCTRL_PIN(79, "SSP0_RXD"),
381 	PINCTRL_PIN(80, "SSP0_SCLK"),
382 	PINCTRL_PIN(81, "ISH_SPI_CSB"),
383 	PINCTRL_PIN(82, "ISH_SPI_CLK"),
384 	PINCTRL_PIN(83, "ISH_SPI_MISO"),
385 	PINCTRL_PIN(84, "ISH_SPI_MOSI"),
386 	PINCTRL_PIN(85, "ISH_UART0_RXD"),
387 	PINCTRL_PIN(86, "ISH_UART0_TXD"),
388 	PINCTRL_PIN(87, "ISH_UART0_RTSB"),
389 	PINCTRL_PIN(88, "ISH_UART0_CTSB"),
390 	PINCTRL_PIN(89, "DMIC_CLK_1"),
391 	PINCTRL_PIN(90, "DMIC_DATA_1"),
392 	PINCTRL_PIN(91, "DMIC_CLK_0"),
393 	PINCTRL_PIN(92, "DMIC_DATA_0"),
394 	PINCTRL_PIN(93, "SPI1_IO_2"),
395 	PINCTRL_PIN(94, "SPI1_IO_3"),
396 	PINCTRL_PIN(95, "ISH_I2C2_SCL"),
397 	/* GPP_E */
398 	PINCTRL_PIN(96, "SATAXPCIE_0"),
399 	PINCTRL_PIN(97, "SATAXPCIE_1"),
400 	PINCTRL_PIN(98, "SATAXPCIE_2"),
401 	PINCTRL_PIN(99, "CPU_GP_0"),
402 	PINCTRL_PIN(100, "SATA_DEVSLP_0"),
403 	PINCTRL_PIN(101, "SATA_DEVSLP_1"),
404 	PINCTRL_PIN(102, "SATA_DEVSLP_2"),
405 	PINCTRL_PIN(103, "CPU_GP_1"),
406 	PINCTRL_PIN(104, "SATA_LEDB"),
407 	PINCTRL_PIN(105, "USB2_OCB_0"),
408 	PINCTRL_PIN(106, "USB2_OCB_1"),
409 	PINCTRL_PIN(107, "USB2_OCB_2"),
410 	PINCTRL_PIN(108, "USB2_OCB_3"),
411 	/* GPP_F */
412 	PINCTRL_PIN(109, "SATAXPCIE_3"),
413 	PINCTRL_PIN(110, "SATAXPCIE_4"),
414 	PINCTRL_PIN(111, "SATAXPCIE_5"),
415 	PINCTRL_PIN(112, "SATAXPCIE_6"),
416 	PINCTRL_PIN(113, "SATAXPCIE_7"),
417 	PINCTRL_PIN(114, "SATA_DEVSLP_3"),
418 	PINCTRL_PIN(115, "SATA_DEVSLP_4"),
419 	PINCTRL_PIN(116, "SATA_DEVSLP_5"),
420 	PINCTRL_PIN(117, "SATA_DEVSLP_6"),
421 	PINCTRL_PIN(118, "SATA_DEVSLP_7"),
422 	PINCTRL_PIN(119, "SATA_SCLOCK"),
423 	PINCTRL_PIN(120, "SATA_SLOAD"),
424 	PINCTRL_PIN(121, "SATA_SDATAOUT1"),
425 	PINCTRL_PIN(122, "SATA_SDATAOUT0"),
426 	PINCTRL_PIN(123, "GPP_F_14"),
427 	PINCTRL_PIN(124, "USB_OCB_4"),
428 	PINCTRL_PIN(125, "USB_OCB_5"),
429 	PINCTRL_PIN(126, "USB_OCB_6"),
430 	PINCTRL_PIN(127, "USB_OCB_7"),
431 	PINCTRL_PIN(128, "L_VDDEN"),
432 	PINCTRL_PIN(129, "L_BKLTEN"),
433 	PINCTRL_PIN(130, "L_BKLTCTL"),
434 	PINCTRL_PIN(131, "GPP_F_22"),
435 	PINCTRL_PIN(132, "GPP_F_23"),
436 	/* GPP_G */
437 	PINCTRL_PIN(133, "FAN_TACH_0"),
438 	PINCTRL_PIN(134, "FAN_TACH_1"),
439 	PINCTRL_PIN(135, "FAN_TACH_2"),
440 	PINCTRL_PIN(136, "FAN_TACH_3"),
441 	PINCTRL_PIN(137, "FAN_TACH_4"),
442 	PINCTRL_PIN(138, "FAN_TACH_5"),
443 	PINCTRL_PIN(139, "FAN_TACH_6"),
444 	PINCTRL_PIN(140, "FAN_TACH_7"),
445 	PINCTRL_PIN(141, "FAN_PWM_0"),
446 	PINCTRL_PIN(142, "FAN_PWM_1"),
447 	PINCTRL_PIN(143, "FAN_PWM_2"),
448 	PINCTRL_PIN(144, "FAN_PWM_3"),
449 	PINCTRL_PIN(145, "GSXDOUT"),
450 	PINCTRL_PIN(146, "GSXSLOAD"),
451 	PINCTRL_PIN(147, "GSXDIN"),
452 	PINCTRL_PIN(148, "GSXRESETB"),
453 	PINCTRL_PIN(149, "GSXCLK"),
454 	PINCTRL_PIN(150, "ADR_COMPLETE"),
455 	PINCTRL_PIN(151, "NMIB"),
456 	PINCTRL_PIN(152, "SMIB"),
457 	PINCTRL_PIN(153, "GPP_G_20"),
458 	PINCTRL_PIN(154, "GPP_G_21"),
459 	PINCTRL_PIN(155, "GPP_G_22"),
460 	PINCTRL_PIN(156, "GPP_G_23"),
461 	/* GPP_H */
462 	PINCTRL_PIN(157, "SRCCLKREQB_6"),
463 	PINCTRL_PIN(158, "SRCCLKREQB_7"),
464 	PINCTRL_PIN(159, "SRCCLKREQB_8"),
465 	PINCTRL_PIN(160, "SRCCLKREQB_9"),
466 	PINCTRL_PIN(161, "SRCCLKREQB_10"),
467 	PINCTRL_PIN(162, "SRCCLKREQB_11"),
468 	PINCTRL_PIN(163, "SRCCLKREQB_12"),
469 	PINCTRL_PIN(164, "SRCCLKREQB_13"),
470 	PINCTRL_PIN(165, "SRCCLKREQB_14"),
471 	PINCTRL_PIN(166, "SRCCLKREQB_15"),
472 	PINCTRL_PIN(167, "SML2CLK"),
473 	PINCTRL_PIN(168, "SML2DATA"),
474 	PINCTRL_PIN(169, "SML2ALERTB"),
475 	PINCTRL_PIN(170, "SML3CLK"),
476 	PINCTRL_PIN(171, "SML3DATA"),
477 	PINCTRL_PIN(172, "SML3ALERTB"),
478 	PINCTRL_PIN(173, "SML4CLK"),
479 	PINCTRL_PIN(174, "SML4DATA"),
480 	PINCTRL_PIN(175, "SML4ALERTB"),
481 	PINCTRL_PIN(176, "ISH_I2C0_SDA"),
482 	PINCTRL_PIN(177, "ISH_I2C0_SCL"),
483 	PINCTRL_PIN(178, "ISH_I2C1_SDA"),
484 	PINCTRL_PIN(179, "ISH_I2C1_SCL"),
485 	PINCTRL_PIN(180, "GPP_H_23"),
486 	/* GPP_I */
487 	PINCTRL_PIN(181, "DDSP_HDP_0"),
488 	PINCTRL_PIN(182, "DDSP_HDP_1"),
489 	PINCTRL_PIN(183, "DDSP_HDP_2"),
490 	PINCTRL_PIN(184, "DDSP_HDP_3"),
491 	PINCTRL_PIN(185, "EDP_HPD"),
492 	PINCTRL_PIN(186, "DDPB_CTRLCLK"),
493 	PINCTRL_PIN(187, "DDPB_CTRLDATA"),
494 	PINCTRL_PIN(188, "DDPC_CTRLCLK"),
495 	PINCTRL_PIN(189, "DDPC_CTRLDATA"),
496 	PINCTRL_PIN(190, "DDPD_CTRLCLK"),
497 	PINCTRL_PIN(191, "DDPD_CTRLDATA"),
498 };
499 
500 static const unsigned spth_spi0_pins[] = { 39, 40, 41, 42 };
501 static const unsigned spth_spi1_pins[] = { 43, 44, 45, 46 };
502 static const unsigned spth_uart0_pins[] = { 56, 57, 58, 59 };
503 static const unsigned spth_uart1_pins[] = { 60, 61, 62, 63 };
504 static const unsigned spth_uart2_pins[] = { 68, 69, 71, 71 };
505 static const unsigned spth_i2c0_pins[] = { 64, 65 };
506 static const unsigned spth_i2c1_pins[] = { 66, 67 };
507 static const unsigned spth_i2c2_pins[] = { 76, 95 };
508 
509 static const struct intel_pingroup spth_groups[] = {
510 	PIN_GROUP("spi0_grp", spth_spi0_pins, 1),
511 	PIN_GROUP("spi1_grp", spth_spi1_pins, 1),
512 	PIN_GROUP("uart0_grp", spth_uart0_pins, 1),
513 	PIN_GROUP("uart1_grp", spth_uart1_pins, 1),
514 	PIN_GROUP("uart2_grp", spth_uart2_pins, 1),
515 	PIN_GROUP("i2c0_grp", spth_i2c0_pins, 1),
516 	PIN_GROUP("i2c1_grp", spth_i2c1_pins, 1),
517 	PIN_GROUP("i2c2_grp", spth_i2c2_pins, 2),
518 };
519 
520 static const char * const spth_spi0_groups[] = { "spi0_grp" };
521 static const char * const spth_spi1_groups[] = { "spi0_grp" };
522 static const char * const spth_uart0_groups[] = { "uart0_grp" };
523 static const char * const spth_uart1_groups[] = { "uart1_grp" };
524 static const char * const spth_uart2_groups[] = { "uart2_grp" };
525 static const char * const spth_i2c0_groups[] = { "i2c0_grp" };
526 static const char * const spth_i2c1_groups[] = { "i2c1_grp" };
527 static const char * const spth_i2c2_groups[] = { "i2c2_grp" };
528 
529 static const struct intel_function spth_functions[] = {
530 	FUNCTION("spi0", spth_spi0_groups),
531 	FUNCTION("spi1", spth_spi1_groups),
532 	FUNCTION("uart0", spth_uart0_groups),
533 	FUNCTION("uart1", spth_uart1_groups),
534 	FUNCTION("uart2", spth_uart2_groups),
535 	FUNCTION("i2c0", spth_i2c0_groups),
536 	FUNCTION("i2c1", spth_i2c1_groups),
537 	FUNCTION("i2c2", spth_i2c2_groups),
538 };
539 
540 static const struct intel_padgroup spth_community0_gpps[] = {
541 	SPT_H_GPP(0, 0, 23, 0),		/* GPP_A */
542 	SPT_H_GPP(1, 24, 47, 24),	/* GPP_B */
543 };
544 
545 static const struct intel_padgroup spth_community1_gpps[] = {
546 	SPT_H_GPP(0, 48, 71, 48),	/* GPP_C */
547 	SPT_H_GPP(1, 72, 95, 72),	/* GPP_D */
548 	SPT_H_GPP(2, 96, 108, 96),	/* GPP_E */
549 	SPT_H_GPP(3, 109, 132, 120),	/* GPP_F */
550 	SPT_H_GPP(4, 133, 156, 144),	/* GPP_G */
551 	SPT_H_GPP(5, 157, 180, 168),	/* GPP_H */
552 };
553 
554 static const struct intel_padgroup spth_community3_gpps[] = {
555 	SPT_H_GPP(0, 181, 191, 192),	/* GPP_I */
556 };
557 
558 static const struct intel_community spth_communities[] = {
559 	SPT_H_COMMUNITY(0, 0, 47, spth_community0_gpps),
560 	SPT_H_COMMUNITY(1, 48, 180, spth_community1_gpps),
561 	SPT_H_COMMUNITY(2, 181, 191, spth_community3_gpps),
562 };
563 
564 static const struct intel_pinctrl_soc_data spth_soc_data = {
565 	.pins = spth_pins,
566 	.npins = ARRAY_SIZE(spth_pins),
567 	.groups = spth_groups,
568 	.ngroups = ARRAY_SIZE(spth_groups),
569 	.functions = spth_functions,
570 	.nfunctions = ARRAY_SIZE(spth_functions),
571 	.communities = spth_communities,
572 	.ncommunities = ARRAY_SIZE(spth_communities),
573 };
574 
575 static const struct acpi_device_id spt_pinctrl_acpi_match[] = {
576 	{ "INT344B", (kernel_ulong_t)&sptlp_soc_data },
577 	{ "INT3451", (kernel_ulong_t)&spth_soc_data },
578 	{ "INT345D", (kernel_ulong_t)&spth_soc_data },
579 	{ }
580 };
581 MODULE_DEVICE_TABLE(acpi, spt_pinctrl_acpi_match);
582 
583 static struct platform_driver spt_pinctrl_driver = {
584 	.probe = intel_pinctrl_probe_by_hid,
585 	.driver = {
586 		.name = "sunrisepoint-pinctrl",
587 		.acpi_match_table = spt_pinctrl_acpi_match,
588 		.pm = pm_sleep_ptr(&intel_pinctrl_pm_ops),
589 	},
590 };
591 
592 static int __init spt_pinctrl_init(void)
593 {
594 	return platform_driver_register(&spt_pinctrl_driver);
595 }
596 subsys_initcall(spt_pinctrl_init);
597 
598 static void __exit spt_pinctrl_exit(void)
599 {
600 	platform_driver_unregister(&spt_pinctrl_driver);
601 }
602 module_exit(spt_pinctrl_exit);
603 
604 MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
605 MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
606 MODULE_DESCRIPTION("Intel Sunrisepoint PCH pinctrl/GPIO driver");
607 MODULE_LICENSE("GPL v2");
608 MODULE_IMPORT_NS(PINCTRL_INTEL);
609