xref: /linux/drivers/phy/socionext/phy-uniphier-pcie.c (revision 1c1597c8027aa4a98a56e8b5b341ddc38451f0e8)
1c6d9b132SKunihiko Hayashi // SPDX-License-Identifier: GPL-2.0
2c6d9b132SKunihiko Hayashi /*
3c6d9b132SKunihiko Hayashi  * phy-uniphier-pcie.c - PHY driver for UniPhier PCIe controller
4c6d9b132SKunihiko Hayashi  * Copyright 2018, Socionext Inc.
5c6d9b132SKunihiko Hayashi  * Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
6c6d9b132SKunihiko Hayashi  */
7c6d9b132SKunihiko Hayashi 
8c6d9b132SKunihiko Hayashi #include <linux/bitops.h>
9c6d9b132SKunihiko Hayashi #include <linux/bitfield.h>
10c6d9b132SKunihiko Hayashi #include <linux/clk.h>
11c6d9b132SKunihiko Hayashi #include <linux/iopoll.h>
12c6d9b132SKunihiko Hayashi #include <linux/mfd/syscon.h>
13c6d9b132SKunihiko Hayashi #include <linux/module.h>
14c6d9b132SKunihiko Hayashi #include <linux/of_device.h>
15c6d9b132SKunihiko Hayashi #include <linux/phy/phy.h>
16c6d9b132SKunihiko Hayashi #include <linux/platform_device.h>
17c6d9b132SKunihiko Hayashi #include <linux/regmap.h>
18c6d9b132SKunihiko Hayashi #include <linux/reset.h>
19c6d9b132SKunihiko Hayashi #include <linux/resource.h>
20c6d9b132SKunihiko Hayashi 
21c6d9b132SKunihiko Hayashi /* PHY */
2204de8fa2SKunihiko Hayashi #define PCL_PHY_CLKCTRL		0x0000
2304de8fa2SKunihiko Hayashi #define PORT_SEL_MASK		GENMASK(11, 9)
2404de8fa2SKunihiko Hayashi #define PORT_SEL_1		FIELD_PREP(PORT_SEL_MASK, 1)
2504de8fa2SKunihiko Hayashi 
26c6d9b132SKunihiko Hayashi #define PCL_PHY_TEST_I		0x2000
27c6d9b132SKunihiko Hayashi #define TESTI_DAT_MASK		GENMASK(13, 6)
28c6d9b132SKunihiko Hayashi #define TESTI_ADR_MASK		GENMASK(5, 1)
29c6d9b132SKunihiko Hayashi #define TESTI_WR_EN		BIT(0)
30c6d9b132SKunihiko Hayashi 
314a90bbb4SKunihiko Hayashi #define PCL_PHY_TEST_O		0x2004
324a90bbb4SKunihiko Hayashi #define TESTO_DAT_MASK		GENMASK(7, 0)
334a90bbb4SKunihiko Hayashi 
34c6d9b132SKunihiko Hayashi #define PCL_PHY_RESET		0x200c
35c6d9b132SKunihiko Hayashi #define PCL_PHY_RESET_N_MNMODE	BIT(8)	/* =1:manual */
36c6d9b132SKunihiko Hayashi #define PCL_PHY_RESET_N		BIT(0)	/* =1:deasssert */
37c6d9b132SKunihiko Hayashi 
38c6d9b132SKunihiko Hayashi /* SG */
39c6d9b132SKunihiko Hayashi #define SG_USBPCIESEL		0x590
40c6d9b132SKunihiko Hayashi #define SG_USBPCIESEL_PCIE	BIT(0)
41c6d9b132SKunihiko Hayashi 
42*1c1597c8SKunihiko Hayashi /* SC */
43*1c1597c8SKunihiko Hayashi #define SC_US3SRCSEL		0x2244
44*1c1597c8SKunihiko Hayashi #define SC_US3SRCSEL_2LANE	GENMASK(9, 8)
45*1c1597c8SKunihiko Hayashi 
46c6d9b132SKunihiko Hayashi #define PCL_PHY_R00		0
47c6d9b132SKunihiko Hayashi #define   RX_EQ_ADJ_EN		BIT(3)		/* enable for EQ adjustment */
48c6d9b132SKunihiko Hayashi #define PCL_PHY_R06		6
49c6d9b132SKunihiko Hayashi #define   RX_EQ_ADJ		GENMASK(5, 0)	/* EQ adjustment value */
50c6d9b132SKunihiko Hayashi #define   RX_EQ_ADJ_VAL		0
51c6d9b132SKunihiko Hayashi #define PCL_PHY_R26		26
52c6d9b132SKunihiko Hayashi #define   VCO_CTRL		GENMASK(7, 4)	/* Tx VCO adjustment value */
53c6d9b132SKunihiko Hayashi #define   VCO_CTRL_INIT_VAL	5
54c6d9b132SKunihiko Hayashi 
55c6d9b132SKunihiko Hayashi struct uniphier_pciephy_priv {
56c6d9b132SKunihiko Hayashi 	void __iomem *base;
57c6d9b132SKunihiko Hayashi 	struct device *dev;
5804de8fa2SKunihiko Hayashi 	struct clk *clk, *clk_gio;
5904de8fa2SKunihiko Hayashi 	struct reset_control *rst, *rst_gio;
60c6d9b132SKunihiko Hayashi 	const struct uniphier_pciephy_soc_data *data;
61c6d9b132SKunihiko Hayashi };
62c6d9b132SKunihiko Hayashi 
63c6d9b132SKunihiko Hayashi struct uniphier_pciephy_soc_data {
6404de8fa2SKunihiko Hayashi 	bool is_legacy;
656861781aSKunihiko Hayashi 	void (*set_phymode)(struct regmap *regmap);
66c6d9b132SKunihiko Hayashi };
67c6d9b132SKunihiko Hayashi 
68c6d9b132SKunihiko Hayashi static void uniphier_pciephy_testio_write(struct uniphier_pciephy_priv *priv,
69c6d9b132SKunihiko Hayashi 					  u32 data)
70c6d9b132SKunihiko Hayashi {
71c6d9b132SKunihiko Hayashi 	/* need to read TESTO twice after accessing TESTI */
72c6d9b132SKunihiko Hayashi 	writel(data, priv->base + PCL_PHY_TEST_I);
73c6d9b132SKunihiko Hayashi 	readl(priv->base + PCL_PHY_TEST_O);
74c6d9b132SKunihiko Hayashi 	readl(priv->base + PCL_PHY_TEST_O);
75c6d9b132SKunihiko Hayashi }
76c6d9b132SKunihiko Hayashi 
77c6d9b132SKunihiko Hayashi static void uniphier_pciephy_set_param(struct uniphier_pciephy_priv *priv,
78c6d9b132SKunihiko Hayashi 				       u32 reg, u32 mask, u32 param)
79c6d9b132SKunihiko Hayashi {
80c6d9b132SKunihiko Hayashi 	u32 val;
81c6d9b132SKunihiko Hayashi 
82c6d9b132SKunihiko Hayashi 	/* read previous data */
83c6d9b132SKunihiko Hayashi 	val  = FIELD_PREP(TESTI_DAT_MASK, 1);
84c6d9b132SKunihiko Hayashi 	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
85c6d9b132SKunihiko Hayashi 	uniphier_pciephy_testio_write(priv, val);
864a90bbb4SKunihiko Hayashi 	val = readl(priv->base + PCL_PHY_TEST_O) & TESTO_DAT_MASK;
87c6d9b132SKunihiko Hayashi 
88c6d9b132SKunihiko Hayashi 	/* update value */
894a90bbb4SKunihiko Hayashi 	val &= ~mask;
904a90bbb4SKunihiko Hayashi 	val |= mask & param;
914a90bbb4SKunihiko Hayashi 	val = FIELD_PREP(TESTI_DAT_MASK, val);
92c6d9b132SKunihiko Hayashi 	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
93c6d9b132SKunihiko Hayashi 	uniphier_pciephy_testio_write(priv, val);
94c6d9b132SKunihiko Hayashi 	uniphier_pciephy_testio_write(priv, val | TESTI_WR_EN);
95c6d9b132SKunihiko Hayashi 	uniphier_pciephy_testio_write(priv, val);
96c6d9b132SKunihiko Hayashi 
97c6d9b132SKunihiko Hayashi 	/* read current data as dummy */
98c6d9b132SKunihiko Hayashi 	val  = FIELD_PREP(TESTI_DAT_MASK, 1);
99c6d9b132SKunihiko Hayashi 	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
100c6d9b132SKunihiko Hayashi 	uniphier_pciephy_testio_write(priv, val);
101c6d9b132SKunihiko Hayashi 	readl(priv->base + PCL_PHY_TEST_O);
102c6d9b132SKunihiko Hayashi }
103c6d9b132SKunihiko Hayashi 
104c6d9b132SKunihiko Hayashi static void uniphier_pciephy_assert(struct uniphier_pciephy_priv *priv)
105c6d9b132SKunihiko Hayashi {
106c6d9b132SKunihiko Hayashi 	u32 val;
107c6d9b132SKunihiko Hayashi 
108c6d9b132SKunihiko Hayashi 	val = readl(priv->base + PCL_PHY_RESET);
109c6d9b132SKunihiko Hayashi 	val &= ~PCL_PHY_RESET_N;
110c6d9b132SKunihiko Hayashi 	val |= PCL_PHY_RESET_N_MNMODE;
111c6d9b132SKunihiko Hayashi 	writel(val, priv->base + PCL_PHY_RESET);
112c6d9b132SKunihiko Hayashi }
113c6d9b132SKunihiko Hayashi 
114c6d9b132SKunihiko Hayashi static void uniphier_pciephy_deassert(struct uniphier_pciephy_priv *priv)
115c6d9b132SKunihiko Hayashi {
116c6d9b132SKunihiko Hayashi 	u32 val;
117c6d9b132SKunihiko Hayashi 
118c6d9b132SKunihiko Hayashi 	val = readl(priv->base + PCL_PHY_RESET);
119c6d9b132SKunihiko Hayashi 	val |= PCL_PHY_RESET_N_MNMODE | PCL_PHY_RESET_N;
120c6d9b132SKunihiko Hayashi 	writel(val, priv->base + PCL_PHY_RESET);
121c6d9b132SKunihiko Hayashi }
122c6d9b132SKunihiko Hayashi 
123c6d9b132SKunihiko Hayashi static int uniphier_pciephy_init(struct phy *phy)
124c6d9b132SKunihiko Hayashi {
125c6d9b132SKunihiko Hayashi 	struct uniphier_pciephy_priv *priv = phy_get_drvdata(phy);
12604de8fa2SKunihiko Hayashi 	u32 val;
127c6d9b132SKunihiko Hayashi 	int ret;
128c6d9b132SKunihiko Hayashi 
129c6d9b132SKunihiko Hayashi 	ret = clk_prepare_enable(priv->clk);
130c6d9b132SKunihiko Hayashi 	if (ret)
131c6d9b132SKunihiko Hayashi 		return ret;
132c6d9b132SKunihiko Hayashi 
13304de8fa2SKunihiko Hayashi 	ret = clk_prepare_enable(priv->clk_gio);
134c6d9b132SKunihiko Hayashi 	if (ret)
135c6d9b132SKunihiko Hayashi 		goto out_clk_disable;
136c6d9b132SKunihiko Hayashi 
13704de8fa2SKunihiko Hayashi 	ret = reset_control_deassert(priv->rst);
13804de8fa2SKunihiko Hayashi 	if (ret)
13904de8fa2SKunihiko Hayashi 		goto out_clk_gio_disable;
14004de8fa2SKunihiko Hayashi 
14104de8fa2SKunihiko Hayashi 	ret = reset_control_deassert(priv->rst_gio);
14204de8fa2SKunihiko Hayashi 	if (ret)
14304de8fa2SKunihiko Hayashi 		goto out_rst_assert;
14404de8fa2SKunihiko Hayashi 
14504de8fa2SKunihiko Hayashi 	/* support only 1 port */
14604de8fa2SKunihiko Hayashi 	val = readl(priv->base + PCL_PHY_CLKCTRL);
14704de8fa2SKunihiko Hayashi 	val &= ~PORT_SEL_MASK;
14804de8fa2SKunihiko Hayashi 	val |= PORT_SEL_1;
14904de8fa2SKunihiko Hayashi 	writel(val, priv->base + PCL_PHY_CLKCTRL);
15004de8fa2SKunihiko Hayashi 
15104de8fa2SKunihiko Hayashi 	/* legacy controller doesn't have phy_reset and parameters */
15204de8fa2SKunihiko Hayashi 	if (priv->data->is_legacy)
15304de8fa2SKunihiko Hayashi 		return 0;
15404de8fa2SKunihiko Hayashi 
155c6d9b132SKunihiko Hayashi 	uniphier_pciephy_set_param(priv, PCL_PHY_R00,
156c6d9b132SKunihiko Hayashi 				   RX_EQ_ADJ_EN, RX_EQ_ADJ_EN);
157c6d9b132SKunihiko Hayashi 	uniphier_pciephy_set_param(priv, PCL_PHY_R06, RX_EQ_ADJ,
158c6d9b132SKunihiko Hayashi 				   FIELD_PREP(RX_EQ_ADJ, RX_EQ_ADJ_VAL));
159c6d9b132SKunihiko Hayashi 	uniphier_pciephy_set_param(priv, PCL_PHY_R26, VCO_CTRL,
160c6d9b132SKunihiko Hayashi 				   FIELD_PREP(VCO_CTRL, VCO_CTRL_INIT_VAL));
161c6d9b132SKunihiko Hayashi 	usleep_range(1, 10);
162c6d9b132SKunihiko Hayashi 
163c6d9b132SKunihiko Hayashi 	uniphier_pciephy_deassert(priv);
164c6d9b132SKunihiko Hayashi 	usleep_range(1, 10);
165c6d9b132SKunihiko Hayashi 
166c6d9b132SKunihiko Hayashi 	return 0;
167c6d9b132SKunihiko Hayashi 
16804de8fa2SKunihiko Hayashi out_rst_assert:
16904de8fa2SKunihiko Hayashi 	reset_control_assert(priv->rst);
17004de8fa2SKunihiko Hayashi out_clk_gio_disable:
17104de8fa2SKunihiko Hayashi 	clk_disable_unprepare(priv->clk_gio);
172c6d9b132SKunihiko Hayashi out_clk_disable:
173c6d9b132SKunihiko Hayashi 	clk_disable_unprepare(priv->clk);
174c6d9b132SKunihiko Hayashi 
175c6d9b132SKunihiko Hayashi 	return ret;
176c6d9b132SKunihiko Hayashi }
177c6d9b132SKunihiko Hayashi 
178c6d9b132SKunihiko Hayashi static int uniphier_pciephy_exit(struct phy *phy)
179c6d9b132SKunihiko Hayashi {
180c6d9b132SKunihiko Hayashi 	struct uniphier_pciephy_priv *priv = phy_get_drvdata(phy);
181c6d9b132SKunihiko Hayashi 
18204de8fa2SKunihiko Hayashi 	if (!priv->data->is_legacy)
183c6d9b132SKunihiko Hayashi 		uniphier_pciephy_assert(priv);
18404de8fa2SKunihiko Hayashi 	reset_control_assert(priv->rst_gio);
185c6d9b132SKunihiko Hayashi 	reset_control_assert(priv->rst);
18604de8fa2SKunihiko Hayashi 	clk_disable_unprepare(priv->clk_gio);
187c6d9b132SKunihiko Hayashi 	clk_disable_unprepare(priv->clk);
188c6d9b132SKunihiko Hayashi 
189c6d9b132SKunihiko Hayashi 	return 0;
190c6d9b132SKunihiko Hayashi }
191c6d9b132SKunihiko Hayashi 
192c6d9b132SKunihiko Hayashi static const struct phy_ops uniphier_pciephy_ops = {
193c6d9b132SKunihiko Hayashi 	.init  = uniphier_pciephy_init,
194c6d9b132SKunihiko Hayashi 	.exit  = uniphier_pciephy_exit,
195c6d9b132SKunihiko Hayashi 	.owner = THIS_MODULE,
196c6d9b132SKunihiko Hayashi };
197c6d9b132SKunihiko Hayashi 
198c6d9b132SKunihiko Hayashi static int uniphier_pciephy_probe(struct platform_device *pdev)
199c6d9b132SKunihiko Hayashi {
200c6d9b132SKunihiko Hayashi 	struct uniphier_pciephy_priv *priv;
201c6d9b132SKunihiko Hayashi 	struct phy_provider *phy_provider;
202c6d9b132SKunihiko Hayashi 	struct device *dev = &pdev->dev;
203c6d9b132SKunihiko Hayashi 	struct regmap *regmap;
204c6d9b132SKunihiko Hayashi 	struct phy *phy;
205c6d9b132SKunihiko Hayashi 
206c6d9b132SKunihiko Hayashi 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
207c6d9b132SKunihiko Hayashi 	if (!priv)
208c6d9b132SKunihiko Hayashi 		return -ENOMEM;
209c6d9b132SKunihiko Hayashi 
210c6d9b132SKunihiko Hayashi 	priv->data = of_device_get_match_data(dev);
211c6d9b132SKunihiko Hayashi 	if (WARN_ON(!priv->data))
212c6d9b132SKunihiko Hayashi 		return -EINVAL;
213c6d9b132SKunihiko Hayashi 
214c6d9b132SKunihiko Hayashi 	priv->dev = dev;
215c6d9b132SKunihiko Hayashi 
21640d76346SKunihiko Hayashi 	priv->base = devm_platform_ioremap_resource(pdev, 0);
217c6d9b132SKunihiko Hayashi 	if (IS_ERR(priv->base))
218c6d9b132SKunihiko Hayashi 		return PTR_ERR(priv->base);
219c6d9b132SKunihiko Hayashi 
22004de8fa2SKunihiko Hayashi 	if (priv->data->is_legacy) {
22104de8fa2SKunihiko Hayashi 		priv->clk_gio = devm_clk_get(dev, "gio");
22204de8fa2SKunihiko Hayashi 		if (IS_ERR(priv->clk_gio))
22304de8fa2SKunihiko Hayashi 			return PTR_ERR(priv->clk_gio);
22404de8fa2SKunihiko Hayashi 
22504de8fa2SKunihiko Hayashi 		priv->rst_gio =
22604de8fa2SKunihiko Hayashi 			devm_reset_control_get_shared(dev, "gio");
22704de8fa2SKunihiko Hayashi 		if (IS_ERR(priv->rst_gio))
22804de8fa2SKunihiko Hayashi 			return PTR_ERR(priv->rst_gio);
22904de8fa2SKunihiko Hayashi 
23004de8fa2SKunihiko Hayashi 		priv->clk = devm_clk_get(dev, "link");
23104de8fa2SKunihiko Hayashi 		if (IS_ERR(priv->clk))
23204de8fa2SKunihiko Hayashi 			return PTR_ERR(priv->clk);
23304de8fa2SKunihiko Hayashi 
23404de8fa2SKunihiko Hayashi 		priv->rst = devm_reset_control_get_shared(dev, "link");
23504de8fa2SKunihiko Hayashi 		if (IS_ERR(priv->rst))
23604de8fa2SKunihiko Hayashi 			return PTR_ERR(priv->rst);
23704de8fa2SKunihiko Hayashi 	} else {
238c6d9b132SKunihiko Hayashi 		priv->clk = devm_clk_get(dev, NULL);
239c6d9b132SKunihiko Hayashi 		if (IS_ERR(priv->clk))
240c6d9b132SKunihiko Hayashi 			return PTR_ERR(priv->clk);
241c6d9b132SKunihiko Hayashi 
242c6d9b132SKunihiko Hayashi 		priv->rst = devm_reset_control_get_shared(dev, NULL);
243c6d9b132SKunihiko Hayashi 		if (IS_ERR(priv->rst))
244c6d9b132SKunihiko Hayashi 			return PTR_ERR(priv->rst);
24504de8fa2SKunihiko Hayashi 	}
246c6d9b132SKunihiko Hayashi 
247c6d9b132SKunihiko Hayashi 	phy = devm_phy_create(dev, dev->of_node, &uniphier_pciephy_ops);
248c6d9b132SKunihiko Hayashi 	if (IS_ERR(phy))
249c6d9b132SKunihiko Hayashi 		return PTR_ERR(phy);
250c6d9b132SKunihiko Hayashi 
251c6d9b132SKunihiko Hayashi 	regmap = syscon_regmap_lookup_by_phandle(dev->of_node,
252c6d9b132SKunihiko Hayashi 						 "socionext,syscon");
2536861781aSKunihiko Hayashi 	if (!IS_ERR(regmap) && priv->data->set_phymode)
2546861781aSKunihiko Hayashi 		priv->data->set_phymode(regmap);
255c6d9b132SKunihiko Hayashi 
256c6d9b132SKunihiko Hayashi 	phy_set_drvdata(phy, priv);
257c6d9b132SKunihiko Hayashi 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
258c6d9b132SKunihiko Hayashi 
259c6d9b132SKunihiko Hayashi 	return PTR_ERR_OR_ZERO(phy_provider);
260c6d9b132SKunihiko Hayashi }
261c6d9b132SKunihiko Hayashi 
2626861781aSKunihiko Hayashi static void uniphier_pciephy_ld20_setmode(struct regmap *regmap)
2636861781aSKunihiko Hayashi {
2646861781aSKunihiko Hayashi 	regmap_update_bits(regmap, SG_USBPCIESEL,
2656861781aSKunihiko Hayashi 			   SG_USBPCIESEL_PCIE, SG_USBPCIESEL_PCIE);
2666861781aSKunihiko Hayashi }
2676861781aSKunihiko Hayashi 
268*1c1597c8SKunihiko Hayashi static void uniphier_pciephy_nx1_setmode(struct regmap *regmap)
269*1c1597c8SKunihiko Hayashi {
270*1c1597c8SKunihiko Hayashi 	regmap_update_bits(regmap, SC_US3SRCSEL,
271*1c1597c8SKunihiko Hayashi 			   SC_US3SRCSEL_2LANE, SC_US3SRCSEL_2LANE);
272*1c1597c8SKunihiko Hayashi }
273*1c1597c8SKunihiko Hayashi 
27404de8fa2SKunihiko Hayashi static const struct uniphier_pciephy_soc_data uniphier_pro5_data = {
27504de8fa2SKunihiko Hayashi 	.is_legacy = true,
27604de8fa2SKunihiko Hayashi };
27704de8fa2SKunihiko Hayashi 
278c6d9b132SKunihiko Hayashi static const struct uniphier_pciephy_soc_data uniphier_ld20_data = {
27904de8fa2SKunihiko Hayashi 	.is_legacy = false,
2806861781aSKunihiko Hayashi 	.set_phymode = uniphier_pciephy_ld20_setmode,
281c6d9b132SKunihiko Hayashi };
282c6d9b132SKunihiko Hayashi 
283c6d9b132SKunihiko Hayashi static const struct uniphier_pciephy_soc_data uniphier_pxs3_data = {
28404de8fa2SKunihiko Hayashi 	.is_legacy = false,
285c6d9b132SKunihiko Hayashi };
286c6d9b132SKunihiko Hayashi 
287*1c1597c8SKunihiko Hayashi static const struct uniphier_pciephy_soc_data uniphier_nx1_data = {
288*1c1597c8SKunihiko Hayashi 	.is_legacy = false,
289*1c1597c8SKunihiko Hayashi 	.set_phymode = uniphier_pciephy_nx1_setmode,
290*1c1597c8SKunihiko Hayashi };
291*1c1597c8SKunihiko Hayashi 
292c6d9b132SKunihiko Hayashi static const struct of_device_id uniphier_pciephy_match[] = {
293c6d9b132SKunihiko Hayashi 	{
29404de8fa2SKunihiko Hayashi 		.compatible = "socionext,uniphier-pro5-pcie-phy",
29504de8fa2SKunihiko Hayashi 		.data = &uniphier_pro5_data,
29604de8fa2SKunihiko Hayashi 	},
29704de8fa2SKunihiko Hayashi 	{
298c6d9b132SKunihiko Hayashi 		.compatible = "socionext,uniphier-ld20-pcie-phy",
299c6d9b132SKunihiko Hayashi 		.data = &uniphier_ld20_data,
300c6d9b132SKunihiko Hayashi 	},
301c6d9b132SKunihiko Hayashi 	{
302c6d9b132SKunihiko Hayashi 		.compatible = "socionext,uniphier-pxs3-pcie-phy",
303c6d9b132SKunihiko Hayashi 		.data = &uniphier_pxs3_data,
304c6d9b132SKunihiko Hayashi 	},
305*1c1597c8SKunihiko Hayashi 	{
306*1c1597c8SKunihiko Hayashi 		.compatible = "socionext,uniphier-nx1-pcie-phy",
307*1c1597c8SKunihiko Hayashi 		.data = &uniphier_nx1_data,
308*1c1597c8SKunihiko Hayashi 	},
309c6d9b132SKunihiko Hayashi 	{ /* sentinel */ },
310c6d9b132SKunihiko Hayashi };
311c6d9b132SKunihiko Hayashi MODULE_DEVICE_TABLE(of, uniphier_pciephy_match);
312c6d9b132SKunihiko Hayashi 
313c6d9b132SKunihiko Hayashi static struct platform_driver uniphier_pciephy_driver = {
314c6d9b132SKunihiko Hayashi 	.probe = uniphier_pciephy_probe,
315c6d9b132SKunihiko Hayashi 	.driver = {
316c6d9b132SKunihiko Hayashi 		.name = "uniphier-pcie-phy",
317c6d9b132SKunihiko Hayashi 		.of_match_table = uniphier_pciephy_match,
318c6d9b132SKunihiko Hayashi 	},
319c6d9b132SKunihiko Hayashi };
320c6d9b132SKunihiko Hayashi module_platform_driver(uniphier_pciephy_driver);
321c6d9b132SKunihiko Hayashi 
322c6d9b132SKunihiko Hayashi MODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>");
323c6d9b132SKunihiko Hayashi MODULE_DESCRIPTION("UniPhier PHY driver for PCIe controller");
324c6d9b132SKunihiko Hayashi MODULE_LICENSE("GPL v2");
325