1*e961ec81SQiang Yu /* SPDX-License-Identifier: GPL-2.0 */ 2*e961ec81SQiang Yu /* 3*e961ec81SQiang Yu * Copyright (c) 2024 Qualcomm Innovation Center. All rights reserved. 4*e961ec81SQiang Yu */ 5*e961ec81SQiang Yu 6*e961ec81SQiang Yu #ifndef QCOM_PHY_QMP_PCS_PCIE_V6_30_H_ 7*e961ec81SQiang Yu #define QCOM_PHY_QMP_PCS_PCIE_V6_30_H_ 8*e961ec81SQiang Yu 9*e961ec81SQiang Yu /* Only for QMP V6_30 PHY - PCIE have different offsets than V6 */ 10*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_POWER_STATE_CONFIG2 0x014 11*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_TX_RX_CONFIG 0x020 12*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_ENDPOINT_REFCLK_DRIVE 0x024 13*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_OSC_DTCT_ACTIONS 0x098 14*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_EQ_CONFIG1 0x0a8 15*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_G3_RXEQEVAL_TIME 0x0f8 16*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_G4_RXEQEVAL_TIME 0x0fc 17*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_G4_EQ_CONFIG5 0x110 18*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_G4_PRE_GAIN 0x164 19*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_RX_MARGINING_CONFIG1 0x184 20*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_RX_MARGINING_CONFIG3 0x18c 21*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_RX_MARGINING_CONFIG5 0x194 22*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_G3_FOM_EQ_CONFIG5 0x1b4 23*e961ec81SQiang Yu #define QPHY_PCIE_V6_30_PCS_G4_FOM_EQ_CONFIG5 0x1c8 24*e961ec81SQiang Yu 25*e961ec81SQiang Yu #endif 26