1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * Cadence Sierra PHY Driver 4 * 5 * Copyright (c) 2018 Cadence Design Systems 6 * Author: Alan Douglas <adouglas@cadence.com> 7 * 8 */ 9 #include <linux/clk.h> 10 #include <linux/delay.h> 11 #include <linux/err.h> 12 #include <linux/io.h> 13 #include <linux/module.h> 14 #include <linux/phy/phy.h> 15 #include <linux/platform_device.h> 16 #include <linux/pm_runtime.h> 17 #include <linux/regmap.h> 18 #include <linux/reset.h> 19 #include <linux/slab.h> 20 #include <linux/of.h> 21 #include <linux/of_platform.h> 22 #include <dt-bindings/phy/phy.h> 23 24 /* PHY register offsets */ 25 #define SIERRA_COMMON_CDB_OFFSET 0x0 26 #define SIERRA_MACRO_ID_REG 0x0 27 #define SIERRA_CMN_PLLLC_MODE_PREG 0x48 28 #define SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG 0x49 29 #define SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG 0x4A 30 #define SIERRA_CMN_PLLLC_LOCK_CNTSTART_PREG 0x4B 31 #define SIERRA_CMN_PLLLC_BWCAL_MODE1_PREG 0x4F 32 #define SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG 0x50 33 #define SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG 0x62 34 35 #define SIERRA_LANE_CDB_OFFSET(ln, block_offset, reg_offset) \ 36 ((0x4000 << (block_offset)) + \ 37 (((ln) << 9) << (reg_offset))) 38 39 #define SIERRA_DET_STANDEC_A_PREG 0x000 40 #define SIERRA_DET_STANDEC_B_PREG 0x001 41 #define SIERRA_DET_STANDEC_C_PREG 0x002 42 #define SIERRA_DET_STANDEC_D_PREG 0x003 43 #define SIERRA_DET_STANDEC_E_PREG 0x004 44 #define SIERRA_PSM_LANECAL_DLY_A1_RESETS_PREG 0x008 45 #define SIERRA_PSM_A0IN_TMR_PREG 0x009 46 #define SIERRA_PSM_DIAG_PREG 0x015 47 #define SIERRA_PSC_TX_A0_PREG 0x028 48 #define SIERRA_PSC_TX_A1_PREG 0x029 49 #define SIERRA_PSC_TX_A2_PREG 0x02A 50 #define SIERRA_PSC_TX_A3_PREG 0x02B 51 #define SIERRA_PSC_RX_A0_PREG 0x030 52 #define SIERRA_PSC_RX_A1_PREG 0x031 53 #define SIERRA_PSC_RX_A2_PREG 0x032 54 #define SIERRA_PSC_RX_A3_PREG 0x033 55 #define SIERRA_PLLCTRL_SUBRATE_PREG 0x03A 56 #define SIERRA_PLLCTRL_GEN_D_PREG 0x03E 57 #define SIERRA_PLLCTRL_CPGAIN_MODE_PREG 0x03F 58 #define SIERRA_PLLCTRL_STATUS_PREG 0x044 59 #define SIERRA_CLKPATH_BIASTRIM_PREG 0x04B 60 #define SIERRA_DFE_BIASTRIM_PREG 0x04C 61 #define SIERRA_DRVCTRL_ATTEN_PREG 0x06A 62 #define SIERRA_CLKPATHCTRL_TMR_PREG 0x081 63 #define SIERRA_RX_CREQ_FLTR_A_MODE3_PREG 0x085 64 #define SIERRA_RX_CREQ_FLTR_A_MODE2_PREG 0x086 65 #define SIERRA_RX_CREQ_FLTR_A_MODE1_PREG 0x087 66 #define SIERRA_RX_CREQ_FLTR_A_MODE0_PREG 0x088 67 #define SIERRA_CREQ_CCLKDET_MODE01_PREG 0x08E 68 #define SIERRA_RX_CTLE_MAINTENANCE_PREG 0x091 69 #define SIERRA_CREQ_FSMCLK_SEL_PREG 0x092 70 #define SIERRA_CREQ_EQ_CTRL_PREG 0x093 71 #define SIERRA_CREQ_SPARE_PREG 0x096 72 #define SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG 0x097 73 #define SIERRA_CTLELUT_CTRL_PREG 0x098 74 #define SIERRA_DFE_ECMP_RATESEL_PREG 0x0C0 75 #define SIERRA_DFE_SMP_RATESEL_PREG 0x0C1 76 #define SIERRA_DEQ_PHALIGN_CTRL 0x0C4 77 #define SIERRA_DEQ_CONCUR_CTRL1_PREG 0x0C8 78 #define SIERRA_DEQ_CONCUR_CTRL2_PREG 0x0C9 79 #define SIERRA_DEQ_EPIPWR_CTRL2_PREG 0x0CD 80 #define SIERRA_DEQ_FAST_MAINT_CYCLES_PREG 0x0CE 81 #define SIERRA_DEQ_ERRCMP_CTRL_PREG 0x0D0 82 #define SIERRA_DEQ_OFFSET_CTRL_PREG 0x0D8 83 #define SIERRA_DEQ_GAIN_CTRL_PREG 0x0E0 84 #define SIERRA_DEQ_VGATUNE_CTRL_PREG 0x0E1 85 #define SIERRA_DEQ_GLUT0 0x0E8 86 #define SIERRA_DEQ_GLUT1 0x0E9 87 #define SIERRA_DEQ_GLUT2 0x0EA 88 #define SIERRA_DEQ_GLUT3 0x0EB 89 #define SIERRA_DEQ_GLUT4 0x0EC 90 #define SIERRA_DEQ_GLUT5 0x0ED 91 #define SIERRA_DEQ_GLUT6 0x0EE 92 #define SIERRA_DEQ_GLUT7 0x0EF 93 #define SIERRA_DEQ_GLUT8 0x0F0 94 #define SIERRA_DEQ_GLUT9 0x0F1 95 #define SIERRA_DEQ_GLUT10 0x0F2 96 #define SIERRA_DEQ_GLUT11 0x0F3 97 #define SIERRA_DEQ_GLUT12 0x0F4 98 #define SIERRA_DEQ_GLUT13 0x0F5 99 #define SIERRA_DEQ_GLUT14 0x0F6 100 #define SIERRA_DEQ_GLUT15 0x0F7 101 #define SIERRA_DEQ_GLUT16 0x0F8 102 #define SIERRA_DEQ_ALUT0 0x108 103 #define SIERRA_DEQ_ALUT1 0x109 104 #define SIERRA_DEQ_ALUT2 0x10A 105 #define SIERRA_DEQ_ALUT3 0x10B 106 #define SIERRA_DEQ_ALUT4 0x10C 107 #define SIERRA_DEQ_ALUT5 0x10D 108 #define SIERRA_DEQ_ALUT6 0x10E 109 #define SIERRA_DEQ_ALUT7 0x10F 110 #define SIERRA_DEQ_ALUT8 0x110 111 #define SIERRA_DEQ_ALUT9 0x111 112 #define SIERRA_DEQ_ALUT10 0x112 113 #define SIERRA_DEQ_ALUT11 0x113 114 #define SIERRA_DEQ_ALUT12 0x114 115 #define SIERRA_DEQ_ALUT13 0x115 116 #define SIERRA_DEQ_DFETAP_CTRL_PREG 0x128 117 #define SIERRA_DFE_EN_1010_IGNORE_PREG 0x134 118 #define SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG 0x150 119 #define SIERRA_DEQ_TAU_CTRL2_PREG 0x151 120 #define SIERRA_DEQ_PICTRL_PREG 0x161 121 #define SIERRA_CPICAL_TMRVAL_MODE1_PREG 0x170 122 #define SIERRA_CPICAL_TMRVAL_MODE0_PREG 0x171 123 #define SIERRA_CPICAL_PICNT_MODE1_PREG 0x174 124 #define SIERRA_CPI_OUTBUF_RATESEL_PREG 0x17C 125 #define SIERRA_CPICAL_RES_STARTCODE_MODE23_PREG 0x183 126 #define SIERRA_LFPSDET_SUPPORT_PREG 0x188 127 #define SIERRA_LFPSFILT_NS_PREG 0x18A 128 #define SIERRA_LFPSFILT_RD_PREG 0x18B 129 #define SIERRA_LFPSFILT_MP_PREG 0x18C 130 #define SIERRA_SIGDET_SUPPORT_PREG 0x190 131 #define SIERRA_SDFILT_H2L_A_PREG 0x191 132 #define SIERRA_SDFILT_L2H_PREG 0x193 133 #define SIERRA_RXBUFFER_CTLECTRL_PREG 0x19E 134 #define SIERRA_RXBUFFER_RCDFECTRL_PREG 0x19F 135 #define SIERRA_RXBUFFER_DFECTRL_PREG 0x1A0 136 #define SIERRA_DEQ_TAU_CTRL1_FAST_MAINT_PREG 0x14F 137 #define SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG 0x150 138 139 #define SIERRA_PHY_CONFIG_CTRL_OFFSET(block_offset) \ 140 (0xc000 << (block_offset)) 141 #define SIERRA_PHY_PLL_CFG 0xe 142 143 #define SIERRA_MACRO_ID 0x00007364 144 #define SIERRA_MAX_LANES 16 145 #define PLL_LOCK_TIME 100000 146 147 static const struct reg_field macro_id_type = 148 REG_FIELD(SIERRA_MACRO_ID_REG, 0, 15); 149 static const struct reg_field phy_pll_cfg_1 = 150 REG_FIELD(SIERRA_PHY_PLL_CFG, 1, 1); 151 static const struct reg_field pllctrl_lock = 152 REG_FIELD(SIERRA_PLLCTRL_STATUS_PREG, 0, 0); 153 154 struct cdns_sierra_inst { 155 struct phy *phy; 156 u32 phy_type; 157 u32 num_lanes; 158 u32 mlane; 159 struct reset_control *lnk_rst; 160 }; 161 162 struct cdns_reg_pairs { 163 u16 val; 164 u32 off; 165 }; 166 167 struct cdns_sierra_data { 168 u32 id_value; 169 u8 block_offset_shift; 170 u8 reg_offset_shift; 171 u32 pcie_cmn_regs; 172 u32 pcie_ln_regs; 173 u32 usb_cmn_regs; 174 u32 usb_ln_regs; 175 struct cdns_reg_pairs *pcie_cmn_vals; 176 struct cdns_reg_pairs *pcie_ln_vals; 177 struct cdns_reg_pairs *usb_cmn_vals; 178 struct cdns_reg_pairs *usb_ln_vals; 179 }; 180 181 struct cdns_regmap_cdb_context { 182 struct device *dev; 183 void __iomem *base; 184 u8 reg_offset_shift; 185 }; 186 187 struct cdns_sierra_phy { 188 struct device *dev; 189 struct regmap *regmap; 190 struct cdns_sierra_data *init_data; 191 struct cdns_sierra_inst phys[SIERRA_MAX_LANES]; 192 struct reset_control *phy_rst; 193 struct reset_control *apb_rst; 194 struct regmap *regmap_lane_cdb[SIERRA_MAX_LANES]; 195 struct regmap *regmap_phy_config_ctrl; 196 struct regmap *regmap_common_cdb; 197 struct regmap_field *macro_id_type; 198 struct regmap_field *phy_pll_cfg_1; 199 struct regmap_field *pllctrl_lock[SIERRA_MAX_LANES]; 200 struct clk *clk; 201 struct clk *cmn_refclk_dig_div; 202 struct clk *cmn_refclk1_dig_div; 203 int nsubnodes; 204 u32 num_lanes; 205 bool autoconf; 206 }; 207 208 static int cdns_regmap_write(void *context, unsigned int reg, unsigned int val) 209 { 210 struct cdns_regmap_cdb_context *ctx = context; 211 u32 offset = reg << ctx->reg_offset_shift; 212 213 writew(val, ctx->base + offset); 214 215 return 0; 216 } 217 218 static int cdns_regmap_read(void *context, unsigned int reg, unsigned int *val) 219 { 220 struct cdns_regmap_cdb_context *ctx = context; 221 u32 offset = reg << ctx->reg_offset_shift; 222 223 *val = readw(ctx->base + offset); 224 return 0; 225 } 226 227 #define SIERRA_LANE_CDB_REGMAP_CONF(n) \ 228 { \ 229 .name = "sierra_lane" n "_cdb", \ 230 .reg_stride = 1, \ 231 .fast_io = true, \ 232 .reg_write = cdns_regmap_write, \ 233 .reg_read = cdns_regmap_read, \ 234 } 235 236 static struct regmap_config cdns_sierra_lane_cdb_config[] = { 237 SIERRA_LANE_CDB_REGMAP_CONF("0"), 238 SIERRA_LANE_CDB_REGMAP_CONF("1"), 239 SIERRA_LANE_CDB_REGMAP_CONF("2"), 240 SIERRA_LANE_CDB_REGMAP_CONF("3"), 241 SIERRA_LANE_CDB_REGMAP_CONF("4"), 242 SIERRA_LANE_CDB_REGMAP_CONF("5"), 243 SIERRA_LANE_CDB_REGMAP_CONF("6"), 244 SIERRA_LANE_CDB_REGMAP_CONF("7"), 245 SIERRA_LANE_CDB_REGMAP_CONF("8"), 246 SIERRA_LANE_CDB_REGMAP_CONF("9"), 247 SIERRA_LANE_CDB_REGMAP_CONF("10"), 248 SIERRA_LANE_CDB_REGMAP_CONF("11"), 249 SIERRA_LANE_CDB_REGMAP_CONF("12"), 250 SIERRA_LANE_CDB_REGMAP_CONF("13"), 251 SIERRA_LANE_CDB_REGMAP_CONF("14"), 252 SIERRA_LANE_CDB_REGMAP_CONF("15"), 253 }; 254 255 static struct regmap_config cdns_sierra_common_cdb_config = { 256 .name = "sierra_common_cdb", 257 .reg_stride = 1, 258 .fast_io = true, 259 .reg_write = cdns_regmap_write, 260 .reg_read = cdns_regmap_read, 261 }; 262 263 static struct regmap_config cdns_sierra_phy_config_ctrl_config = { 264 .name = "sierra_phy_config_ctrl", 265 .reg_stride = 1, 266 .fast_io = true, 267 .reg_write = cdns_regmap_write, 268 .reg_read = cdns_regmap_read, 269 }; 270 271 static int cdns_sierra_phy_init(struct phy *gphy) 272 { 273 struct cdns_sierra_inst *ins = phy_get_drvdata(gphy); 274 struct cdns_sierra_phy *phy = dev_get_drvdata(gphy->dev.parent); 275 struct regmap *regmap = phy->regmap; 276 int i, j; 277 struct cdns_reg_pairs *cmn_vals, *ln_vals; 278 u32 num_cmn_regs, num_ln_regs; 279 280 /* Initialise the PHY registers, unless auto configured */ 281 if (phy->autoconf) 282 return 0; 283 284 clk_set_rate(phy->cmn_refclk_dig_div, 25000000); 285 clk_set_rate(phy->cmn_refclk1_dig_div, 25000000); 286 if (ins->phy_type == PHY_TYPE_PCIE) { 287 num_cmn_regs = phy->init_data->pcie_cmn_regs; 288 num_ln_regs = phy->init_data->pcie_ln_regs; 289 cmn_vals = phy->init_data->pcie_cmn_vals; 290 ln_vals = phy->init_data->pcie_ln_vals; 291 } else if (ins->phy_type == PHY_TYPE_USB3) { 292 num_cmn_regs = phy->init_data->usb_cmn_regs; 293 num_ln_regs = phy->init_data->usb_ln_regs; 294 cmn_vals = phy->init_data->usb_cmn_vals; 295 ln_vals = phy->init_data->usb_ln_vals; 296 } else { 297 return -EINVAL; 298 } 299 300 regmap = phy->regmap_common_cdb; 301 for (j = 0; j < num_cmn_regs ; j++) 302 regmap_write(regmap, cmn_vals[j].off, cmn_vals[j].val); 303 304 for (i = 0; i < ins->num_lanes; i++) { 305 for (j = 0; j < num_ln_regs ; j++) { 306 regmap = phy->regmap_lane_cdb[i + ins->mlane]; 307 regmap_write(regmap, ln_vals[j].off, ln_vals[j].val); 308 } 309 } 310 311 return 0; 312 } 313 314 static int cdns_sierra_phy_on(struct phy *gphy) 315 { 316 struct cdns_sierra_phy *sp = dev_get_drvdata(gphy->dev.parent); 317 struct cdns_sierra_inst *ins = phy_get_drvdata(gphy); 318 struct device *dev = sp->dev; 319 u32 val; 320 int ret; 321 322 /* Take the PHY lane group out of reset */ 323 ret = reset_control_deassert(ins->lnk_rst); 324 if (ret) { 325 dev_err(dev, "Failed to take the PHY lane out of reset\n"); 326 return ret; 327 } 328 329 ret = regmap_field_read_poll_timeout(sp->pllctrl_lock[ins->mlane], 330 val, val, 1000, PLL_LOCK_TIME); 331 if (ret < 0) 332 dev_err(dev, "PLL lock of lane failed\n"); 333 334 return ret; 335 } 336 337 static int cdns_sierra_phy_off(struct phy *gphy) 338 { 339 struct cdns_sierra_inst *ins = phy_get_drvdata(gphy); 340 341 return reset_control_assert(ins->lnk_rst); 342 } 343 344 static const struct phy_ops ops = { 345 .init = cdns_sierra_phy_init, 346 .power_on = cdns_sierra_phy_on, 347 .power_off = cdns_sierra_phy_off, 348 .owner = THIS_MODULE, 349 }; 350 351 static int cdns_sierra_get_optional(struct cdns_sierra_inst *inst, 352 struct device_node *child) 353 { 354 if (of_property_read_u32(child, "reg", &inst->mlane)) 355 return -EINVAL; 356 357 if (of_property_read_u32(child, "cdns,num-lanes", &inst->num_lanes)) 358 return -EINVAL; 359 360 if (of_property_read_u32(child, "cdns,phy-type", &inst->phy_type)) 361 return -EINVAL; 362 363 return 0; 364 } 365 366 static const struct of_device_id cdns_sierra_id_table[]; 367 368 static struct regmap *cdns_regmap_init(struct device *dev, void __iomem *base, 369 u32 block_offset, u8 reg_offset_shift, 370 const struct regmap_config *config) 371 { 372 struct cdns_regmap_cdb_context *ctx; 373 374 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL); 375 if (!ctx) 376 return ERR_PTR(-ENOMEM); 377 378 ctx->dev = dev; 379 ctx->base = base + block_offset; 380 ctx->reg_offset_shift = reg_offset_shift; 381 382 return devm_regmap_init(dev, NULL, ctx, config); 383 } 384 385 static int cdns_regfield_init(struct cdns_sierra_phy *sp) 386 { 387 struct device *dev = sp->dev; 388 struct regmap_field *field; 389 struct regmap *regmap; 390 int i; 391 392 regmap = sp->regmap_common_cdb; 393 field = devm_regmap_field_alloc(dev, regmap, macro_id_type); 394 if (IS_ERR(field)) { 395 dev_err(dev, "MACRO_ID_TYPE reg field init failed\n"); 396 return PTR_ERR(field); 397 } 398 sp->macro_id_type = field; 399 400 regmap = sp->regmap_phy_config_ctrl; 401 field = devm_regmap_field_alloc(dev, regmap, phy_pll_cfg_1); 402 if (IS_ERR(field)) { 403 dev_err(dev, "PHY_PLL_CFG_1 reg field init failed\n"); 404 return PTR_ERR(field); 405 } 406 sp->phy_pll_cfg_1 = field; 407 408 for (i = 0; i < SIERRA_MAX_LANES; i++) { 409 regmap = sp->regmap_lane_cdb[i]; 410 field = devm_regmap_field_alloc(dev, regmap, pllctrl_lock); 411 if (IS_ERR(field)) { 412 dev_err(dev, "P%d_ENABLE reg field init failed\n", i); 413 return PTR_ERR(field); 414 } 415 sp->pllctrl_lock[i] = field; 416 } 417 418 return 0; 419 } 420 421 static int cdns_regmap_init_blocks(struct cdns_sierra_phy *sp, 422 void __iomem *base, u8 block_offset_shift, 423 u8 reg_offset_shift) 424 { 425 struct device *dev = sp->dev; 426 struct regmap *regmap; 427 u32 block_offset; 428 int i; 429 430 for (i = 0; i < SIERRA_MAX_LANES; i++) { 431 block_offset = SIERRA_LANE_CDB_OFFSET(i, block_offset_shift, 432 reg_offset_shift); 433 regmap = cdns_regmap_init(dev, base, block_offset, 434 reg_offset_shift, 435 &cdns_sierra_lane_cdb_config[i]); 436 if (IS_ERR(regmap)) { 437 dev_err(dev, "Failed to init lane CDB regmap\n"); 438 return PTR_ERR(regmap); 439 } 440 sp->regmap_lane_cdb[i] = regmap; 441 } 442 443 regmap = cdns_regmap_init(dev, base, SIERRA_COMMON_CDB_OFFSET, 444 reg_offset_shift, 445 &cdns_sierra_common_cdb_config); 446 if (IS_ERR(regmap)) { 447 dev_err(dev, "Failed to init common CDB regmap\n"); 448 return PTR_ERR(regmap); 449 } 450 sp->regmap_common_cdb = regmap; 451 452 block_offset = SIERRA_PHY_CONFIG_CTRL_OFFSET(block_offset_shift); 453 regmap = cdns_regmap_init(dev, base, block_offset, reg_offset_shift, 454 &cdns_sierra_phy_config_ctrl_config); 455 if (IS_ERR(regmap)) { 456 dev_err(dev, "Failed to init PHY config and control regmap\n"); 457 return PTR_ERR(regmap); 458 } 459 sp->regmap_phy_config_ctrl = regmap; 460 461 return 0; 462 } 463 464 static int cdns_sierra_phy_probe(struct platform_device *pdev) 465 { 466 struct cdns_sierra_phy *sp; 467 struct phy_provider *phy_provider; 468 struct device *dev = &pdev->dev; 469 const struct of_device_id *match; 470 struct cdns_sierra_data *data; 471 unsigned int id_value; 472 struct resource *res; 473 int i, ret, node = 0; 474 void __iomem *base; 475 struct clk *clk; 476 struct device_node *dn = dev->of_node, *child; 477 478 if (of_get_child_count(dn) == 0) 479 return -ENODEV; 480 481 /* Get init data for this PHY */ 482 match = of_match_device(cdns_sierra_id_table, dev); 483 if (!match) 484 return -EINVAL; 485 486 data = (struct cdns_sierra_data *)match->data; 487 488 sp = devm_kzalloc(dev, sizeof(*sp), GFP_KERNEL); 489 if (!sp) 490 return -ENOMEM; 491 dev_set_drvdata(dev, sp); 492 sp->dev = dev; 493 sp->init_data = data; 494 495 res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 496 base = devm_ioremap_resource(dev, res); 497 if (IS_ERR(base)) { 498 dev_err(dev, "missing \"reg\"\n"); 499 return PTR_ERR(base); 500 } 501 502 ret = cdns_regmap_init_blocks(sp, base, data->block_offset_shift, 503 data->reg_offset_shift); 504 if (ret) 505 return ret; 506 507 ret = cdns_regfield_init(sp); 508 if (ret) 509 return ret; 510 511 platform_set_drvdata(pdev, sp); 512 513 sp->clk = devm_clk_get_optional(dev, "phy_clk"); 514 if (IS_ERR(sp->clk)) { 515 dev_err(dev, "failed to get clock phy_clk\n"); 516 return PTR_ERR(sp->clk); 517 } 518 519 sp->phy_rst = devm_reset_control_get(dev, "sierra_reset"); 520 if (IS_ERR(sp->phy_rst)) { 521 dev_err(dev, "failed to get reset\n"); 522 return PTR_ERR(sp->phy_rst); 523 } 524 525 sp->apb_rst = devm_reset_control_get_optional(dev, "sierra_apb"); 526 if (IS_ERR(sp->apb_rst)) { 527 dev_err(dev, "failed to get apb reset\n"); 528 return PTR_ERR(sp->apb_rst); 529 } 530 531 clk = devm_clk_get_optional(dev, "cmn_refclk_dig_div"); 532 if (IS_ERR(clk)) { 533 dev_err(dev, "cmn_refclk_dig_div clock not found\n"); 534 ret = PTR_ERR(clk); 535 return ret; 536 } 537 sp->cmn_refclk_dig_div = clk; 538 539 clk = devm_clk_get_optional(dev, "cmn_refclk1_dig_div"); 540 if (IS_ERR(clk)) { 541 dev_err(dev, "cmn_refclk1_dig_div clock not found\n"); 542 ret = PTR_ERR(clk); 543 return ret; 544 } 545 sp->cmn_refclk1_dig_div = clk; 546 547 ret = clk_prepare_enable(sp->clk); 548 if (ret) 549 return ret; 550 551 /* Enable APB */ 552 reset_control_deassert(sp->apb_rst); 553 554 /* Check that PHY is present */ 555 regmap_field_read(sp->macro_id_type, &id_value); 556 if (sp->init_data->id_value != id_value) { 557 ret = -EINVAL; 558 goto clk_disable; 559 } 560 561 sp->autoconf = of_property_read_bool(dn, "cdns,autoconf"); 562 563 for_each_available_child_of_node(dn, child) { 564 struct phy *gphy; 565 566 sp->phys[node].lnk_rst = 567 of_reset_control_array_get_exclusive(child); 568 569 if (IS_ERR(sp->phys[node].lnk_rst)) { 570 dev_err(dev, "failed to get reset %s\n", 571 child->full_name); 572 ret = PTR_ERR(sp->phys[node].lnk_rst); 573 goto put_child2; 574 } 575 576 if (!sp->autoconf) { 577 ret = cdns_sierra_get_optional(&sp->phys[node], child); 578 if (ret) { 579 dev_err(dev, "missing property in node %s\n", 580 child->name); 581 goto put_child; 582 } 583 } 584 585 sp->num_lanes += sp->phys[node].num_lanes; 586 587 gphy = devm_phy_create(dev, child, &ops); 588 589 if (IS_ERR(gphy)) { 590 ret = PTR_ERR(gphy); 591 goto put_child; 592 } 593 sp->phys[node].phy = gphy; 594 phy_set_drvdata(gphy, &sp->phys[node]); 595 596 node++; 597 } 598 sp->nsubnodes = node; 599 600 if (sp->num_lanes > SIERRA_MAX_LANES) { 601 dev_err(dev, "Invalid lane configuration\n"); 602 goto put_child2; 603 } 604 605 /* If more than one subnode, configure the PHY as multilink */ 606 if (!sp->autoconf && sp->nsubnodes > 1) 607 regmap_field_write(sp->phy_pll_cfg_1, 0x1); 608 609 pm_runtime_enable(dev); 610 phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 611 reset_control_deassert(sp->phy_rst); 612 return PTR_ERR_OR_ZERO(phy_provider); 613 614 put_child: 615 node++; 616 put_child2: 617 for (i = 0; i < node; i++) 618 reset_control_put(sp->phys[i].lnk_rst); 619 of_node_put(child); 620 clk_disable: 621 clk_disable_unprepare(sp->clk); 622 reset_control_assert(sp->apb_rst); 623 return ret; 624 } 625 626 static int cdns_sierra_phy_remove(struct platform_device *pdev) 627 { 628 struct cdns_sierra_phy *phy = dev_get_drvdata(pdev->dev.parent); 629 int i; 630 631 reset_control_assert(phy->phy_rst); 632 reset_control_assert(phy->apb_rst); 633 pm_runtime_disable(&pdev->dev); 634 635 /* 636 * The device level resets will be put automatically. 637 * Need to put the subnode resets here though. 638 */ 639 for (i = 0; i < phy->nsubnodes; i++) { 640 reset_control_assert(phy->phys[i].lnk_rst); 641 reset_control_put(phy->phys[i].lnk_rst); 642 } 643 return 0; 644 } 645 646 /* refclk100MHz_32b_PCIe_cmn_pll_ext_ssc */ 647 static struct cdns_reg_pairs cdns_pcie_cmn_regs_ext_ssc[] = { 648 {0x2106, SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG}, 649 {0x2106, SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG}, 650 {0x8A06, SIERRA_CMN_PLLLC_BWCAL_MODE1_PREG}, 651 {0x8A06, SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG}, 652 {0x1B1B, SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG} 653 }; 654 655 /* refclk100MHz_32b_PCIe_ln_ext_ssc */ 656 static struct cdns_reg_pairs cdns_pcie_ln_regs_ext_ssc[] = { 657 {0x813E, SIERRA_CLKPATHCTRL_TMR_PREG}, 658 {0x8047, SIERRA_RX_CREQ_FLTR_A_MODE3_PREG}, 659 {0x808F, SIERRA_RX_CREQ_FLTR_A_MODE2_PREG}, 660 {0x808F, SIERRA_RX_CREQ_FLTR_A_MODE1_PREG}, 661 {0x808F, SIERRA_RX_CREQ_FLTR_A_MODE0_PREG}, 662 {0x033C, SIERRA_RX_CTLE_MAINTENANCE_PREG}, 663 {0x44CC, SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG} 664 }; 665 666 /* refclk100MHz_20b_USB_cmn_pll_ext_ssc */ 667 static struct cdns_reg_pairs cdns_usb_cmn_regs_ext_ssc[] = { 668 {0x2085, SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG}, 669 {0x2085, SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG}, 670 {0x0000, SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG}, 671 {0x0000, SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG} 672 }; 673 674 /* refclk100MHz_20b_USB_ln_ext_ssc */ 675 static struct cdns_reg_pairs cdns_usb_ln_regs_ext_ssc[] = { 676 {0xFE0A, SIERRA_DET_STANDEC_A_PREG}, 677 {0x000F, SIERRA_DET_STANDEC_B_PREG}, 678 {0x00A5, SIERRA_DET_STANDEC_C_PREG}, 679 {0x69ad, SIERRA_DET_STANDEC_D_PREG}, 680 {0x0241, SIERRA_DET_STANDEC_E_PREG}, 681 {0x0010, SIERRA_PSM_LANECAL_DLY_A1_RESETS_PREG}, 682 {0x0014, SIERRA_PSM_A0IN_TMR_PREG}, 683 {0xCF00, SIERRA_PSM_DIAG_PREG}, 684 {0x001F, SIERRA_PSC_TX_A0_PREG}, 685 {0x0007, SIERRA_PSC_TX_A1_PREG}, 686 {0x0003, SIERRA_PSC_TX_A2_PREG}, 687 {0x0003, SIERRA_PSC_TX_A3_PREG}, 688 {0x0FFF, SIERRA_PSC_RX_A0_PREG}, 689 {0x0619, SIERRA_PSC_RX_A1_PREG}, 690 {0x0003, SIERRA_PSC_RX_A2_PREG}, 691 {0x0001, SIERRA_PSC_RX_A3_PREG}, 692 {0x0001, SIERRA_PLLCTRL_SUBRATE_PREG}, 693 {0x0406, SIERRA_PLLCTRL_GEN_D_PREG}, 694 {0x5233, SIERRA_PLLCTRL_CPGAIN_MODE_PREG}, 695 {0x00CA, SIERRA_CLKPATH_BIASTRIM_PREG}, 696 {0x2512, SIERRA_DFE_BIASTRIM_PREG}, 697 {0x0000, SIERRA_DRVCTRL_ATTEN_PREG}, 698 {0x873E, SIERRA_CLKPATHCTRL_TMR_PREG}, 699 {0x03CF, SIERRA_RX_CREQ_FLTR_A_MODE1_PREG}, 700 {0x01CE, SIERRA_RX_CREQ_FLTR_A_MODE0_PREG}, 701 {0x7B3C, SIERRA_CREQ_CCLKDET_MODE01_PREG}, 702 {0x033F, SIERRA_RX_CTLE_MAINTENANCE_PREG}, 703 {0x3232, SIERRA_CREQ_FSMCLK_SEL_PREG}, 704 {0x0000, SIERRA_CREQ_EQ_CTRL_PREG}, 705 {0x8000, SIERRA_CREQ_SPARE_PREG}, 706 {0xCC44, SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG}, 707 {0x8453, SIERRA_CTLELUT_CTRL_PREG}, 708 {0x4110, SIERRA_DFE_ECMP_RATESEL_PREG}, 709 {0x4110, SIERRA_DFE_SMP_RATESEL_PREG}, 710 {0x0002, SIERRA_DEQ_PHALIGN_CTRL}, 711 {0x3200, SIERRA_DEQ_CONCUR_CTRL1_PREG}, 712 {0x5064, SIERRA_DEQ_CONCUR_CTRL2_PREG}, 713 {0x0030, SIERRA_DEQ_EPIPWR_CTRL2_PREG}, 714 {0x0048, SIERRA_DEQ_FAST_MAINT_CYCLES_PREG}, 715 {0x5A5A, SIERRA_DEQ_ERRCMP_CTRL_PREG}, 716 {0x02F5, SIERRA_DEQ_OFFSET_CTRL_PREG}, 717 {0x02F5, SIERRA_DEQ_GAIN_CTRL_PREG}, 718 {0x9A8A, SIERRA_DEQ_VGATUNE_CTRL_PREG}, 719 {0x0014, SIERRA_DEQ_GLUT0}, 720 {0x0014, SIERRA_DEQ_GLUT1}, 721 {0x0014, SIERRA_DEQ_GLUT2}, 722 {0x0014, SIERRA_DEQ_GLUT3}, 723 {0x0014, SIERRA_DEQ_GLUT4}, 724 {0x0014, SIERRA_DEQ_GLUT5}, 725 {0x0014, SIERRA_DEQ_GLUT6}, 726 {0x0014, SIERRA_DEQ_GLUT7}, 727 {0x0014, SIERRA_DEQ_GLUT8}, 728 {0x0014, SIERRA_DEQ_GLUT9}, 729 {0x0014, SIERRA_DEQ_GLUT10}, 730 {0x0014, SIERRA_DEQ_GLUT11}, 731 {0x0014, SIERRA_DEQ_GLUT12}, 732 {0x0014, SIERRA_DEQ_GLUT13}, 733 {0x0014, SIERRA_DEQ_GLUT14}, 734 {0x0014, SIERRA_DEQ_GLUT15}, 735 {0x0014, SIERRA_DEQ_GLUT16}, 736 {0x0BAE, SIERRA_DEQ_ALUT0}, 737 {0x0AEB, SIERRA_DEQ_ALUT1}, 738 {0x0A28, SIERRA_DEQ_ALUT2}, 739 {0x0965, SIERRA_DEQ_ALUT3}, 740 {0x08A2, SIERRA_DEQ_ALUT4}, 741 {0x07DF, SIERRA_DEQ_ALUT5}, 742 {0x071C, SIERRA_DEQ_ALUT6}, 743 {0x0659, SIERRA_DEQ_ALUT7}, 744 {0x0596, SIERRA_DEQ_ALUT8}, 745 {0x0514, SIERRA_DEQ_ALUT9}, 746 {0x0492, SIERRA_DEQ_ALUT10}, 747 {0x0410, SIERRA_DEQ_ALUT11}, 748 {0x038E, SIERRA_DEQ_ALUT12}, 749 {0x030C, SIERRA_DEQ_ALUT13}, 750 {0x03F4, SIERRA_DEQ_DFETAP_CTRL_PREG}, 751 {0x0001, SIERRA_DFE_EN_1010_IGNORE_PREG}, 752 {0x3C01, SIERRA_DEQ_TAU_CTRL1_FAST_MAINT_PREG}, 753 {0x3C40, SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG}, 754 {0x1C08, SIERRA_DEQ_TAU_CTRL2_PREG}, 755 {0x0033, SIERRA_DEQ_PICTRL_PREG}, 756 {0x0400, SIERRA_CPICAL_TMRVAL_MODE1_PREG}, 757 {0x0330, SIERRA_CPICAL_TMRVAL_MODE0_PREG}, 758 {0x01FF, SIERRA_CPICAL_PICNT_MODE1_PREG}, 759 {0x0009, SIERRA_CPI_OUTBUF_RATESEL_PREG}, 760 {0x3232, SIERRA_CPICAL_RES_STARTCODE_MODE23_PREG}, 761 {0x0005, SIERRA_LFPSDET_SUPPORT_PREG}, 762 {0x000F, SIERRA_LFPSFILT_NS_PREG}, 763 {0x0009, SIERRA_LFPSFILT_RD_PREG}, 764 {0x0001, SIERRA_LFPSFILT_MP_PREG}, 765 {0x8013, SIERRA_SDFILT_H2L_A_PREG}, 766 {0x8009, SIERRA_SDFILT_L2H_PREG}, 767 {0x0024, SIERRA_RXBUFFER_CTLECTRL_PREG}, 768 {0x0020, SIERRA_RXBUFFER_RCDFECTRL_PREG}, 769 {0x4243, SIERRA_RXBUFFER_DFECTRL_PREG} 770 }; 771 772 static const struct cdns_sierra_data cdns_map_sierra = { 773 SIERRA_MACRO_ID, 774 0x2, 775 0x2, 776 ARRAY_SIZE(cdns_pcie_cmn_regs_ext_ssc), 777 ARRAY_SIZE(cdns_pcie_ln_regs_ext_ssc), 778 ARRAY_SIZE(cdns_usb_cmn_regs_ext_ssc), 779 ARRAY_SIZE(cdns_usb_ln_regs_ext_ssc), 780 cdns_pcie_cmn_regs_ext_ssc, 781 cdns_pcie_ln_regs_ext_ssc, 782 cdns_usb_cmn_regs_ext_ssc, 783 cdns_usb_ln_regs_ext_ssc, 784 }; 785 786 static const struct cdns_sierra_data cdns_ti_map_sierra = { 787 SIERRA_MACRO_ID, 788 0x0, 789 0x1, 790 ARRAY_SIZE(cdns_pcie_cmn_regs_ext_ssc), 791 ARRAY_SIZE(cdns_pcie_ln_regs_ext_ssc), 792 ARRAY_SIZE(cdns_usb_cmn_regs_ext_ssc), 793 ARRAY_SIZE(cdns_usb_ln_regs_ext_ssc), 794 cdns_pcie_cmn_regs_ext_ssc, 795 cdns_pcie_ln_regs_ext_ssc, 796 cdns_usb_cmn_regs_ext_ssc, 797 cdns_usb_ln_regs_ext_ssc, 798 }; 799 800 static const struct of_device_id cdns_sierra_id_table[] = { 801 { 802 .compatible = "cdns,sierra-phy-t0", 803 .data = &cdns_map_sierra, 804 }, 805 { 806 .compatible = "ti,sierra-phy-t0", 807 .data = &cdns_ti_map_sierra, 808 }, 809 {} 810 }; 811 MODULE_DEVICE_TABLE(of, cdns_sierra_id_table); 812 813 static struct platform_driver cdns_sierra_driver = { 814 .probe = cdns_sierra_phy_probe, 815 .remove = cdns_sierra_phy_remove, 816 .driver = { 817 .name = "cdns-sierra-phy", 818 .of_match_table = cdns_sierra_id_table, 819 }, 820 }; 821 module_platform_driver(cdns_sierra_driver); 822 823 MODULE_ALIAS("platform:cdns_sierra"); 824 MODULE_AUTHOR("Cadence Design Systems"); 825 MODULE_DESCRIPTION("CDNS sierra phy driver"); 826 MODULE_LICENSE("GPL v2"); 827