xref: /linux/drivers/phy/cadence/phy-cadence-sierra.c (revision adc4bd6f6545bedc5547c76c2bf52257a8fffa97)
144d30d62SAlan Douglas // SPDX-License-Identifier: GPL-2.0
244d30d62SAlan Douglas /*
344d30d62SAlan Douglas  * Cadence Sierra PHY Driver
444d30d62SAlan Douglas  *
544d30d62SAlan Douglas  * Copyright (c) 2018 Cadence Design Systems
644d30d62SAlan Douglas  * Author: Alan Douglas <adouglas@cadence.com>
744d30d62SAlan Douglas  *
844d30d62SAlan Douglas  */
944d30d62SAlan Douglas #include <linux/clk.h>
1044d30d62SAlan Douglas #include <linux/delay.h>
1144d30d62SAlan Douglas #include <linux/err.h>
1244d30d62SAlan Douglas #include <linux/io.h>
1344d30d62SAlan Douglas #include <linux/module.h>
1444d30d62SAlan Douglas #include <linux/phy/phy.h>
1544d30d62SAlan Douglas #include <linux/platform_device.h>
1644d30d62SAlan Douglas #include <linux/pm_runtime.h>
1744d30d62SAlan Douglas #include <linux/regmap.h>
1844d30d62SAlan Douglas #include <linux/reset.h>
1944d30d62SAlan Douglas #include <linux/slab.h>
2044d30d62SAlan Douglas #include <linux/of.h>
2144d30d62SAlan Douglas #include <linux/of_platform.h>
2244d30d62SAlan Douglas #include <dt-bindings/phy/phy.h>
2344d30d62SAlan Douglas 
2444d30d62SAlan Douglas /* PHY register offsets */
25380f5708SKishon Vijay Abraham I #define SIERRA_COMMON_CDB_OFFSET			0x0
26380f5708SKishon Vijay Abraham I #define SIERRA_MACRO_ID_REG				0x0
27871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_MODE_PREG			0x48
28871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG		0x49
29871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG		0x4A
30871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_LOCK_CNTSTART_PREG		0x4B
31871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_BWCAL_MODE1_PREG		0x4F
32871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG		0x50
33871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG	0x62
34380f5708SKishon Vijay Abraham I 
35380f5708SKishon Vijay Abraham I #define SIERRA_LANE_CDB_OFFSET(ln, block_offset, reg_offset)	\
36380f5708SKishon Vijay Abraham I 				((0x4000 << (block_offset)) + \
37380f5708SKishon Vijay Abraham I 				 (((ln) << 9) << (reg_offset)))
38aead5fd6SKishon Vijay Abraham I 
39aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_A_PREG			0x000
40aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_B_PREG			0x001
41aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_C_PREG			0x002
42aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_D_PREG			0x003
43aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_E_PREG			0x004
44871002d7SAnil Varughese #define SIERRA_PSM_LANECAL_DLY_A1_RESETS_PREG		0x008
45871002d7SAnil Varughese #define SIERRA_PSM_A0IN_TMR_PREG			0x009
46aead5fd6SKishon Vijay Abraham I #define SIERRA_PSM_DIAG_PREG				0x015
47aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_TX_A0_PREG				0x028
48aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_TX_A1_PREG				0x029
49aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_TX_A2_PREG				0x02A
50aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_TX_A3_PREG				0x02B
51aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_RX_A0_PREG				0x030
52aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_RX_A1_PREG				0x031
53aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_RX_A2_PREG				0x032
54aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_RX_A3_PREG				0x033
55aead5fd6SKishon Vijay Abraham I #define SIERRA_PLLCTRL_SUBRATE_PREG			0x03A
56aead5fd6SKishon Vijay Abraham I #define SIERRA_PLLCTRL_GEN_D_PREG			0x03E
57871002d7SAnil Varughese #define SIERRA_PLLCTRL_CPGAIN_MODE_PREG			0x03F
58*adc4bd6fSKishon Vijay Abraham I #define SIERRA_PLLCTRL_STATUS_PREG			0x044
59871002d7SAnil Varughese #define SIERRA_CLKPATH_BIASTRIM_PREG			0x04B
60871002d7SAnil Varughese #define SIERRA_DFE_BIASTRIM_PREG			0x04C
61aead5fd6SKishon Vijay Abraham I #define SIERRA_DRVCTRL_ATTEN_PREG			0x06A
62aead5fd6SKishon Vijay Abraham I #define SIERRA_CLKPATHCTRL_TMR_PREG			0x081
63871002d7SAnil Varughese #define SIERRA_RX_CREQ_FLTR_A_MODE3_PREG		0x085
64871002d7SAnil Varughese #define SIERRA_RX_CREQ_FLTR_A_MODE2_PREG		0x086
65aead5fd6SKishon Vijay Abraham I #define SIERRA_RX_CREQ_FLTR_A_MODE1_PREG		0x087
66aead5fd6SKishon Vijay Abraham I #define SIERRA_RX_CREQ_FLTR_A_MODE0_PREG		0x088
67aead5fd6SKishon Vijay Abraham I #define SIERRA_CREQ_CCLKDET_MODE01_PREG			0x08E
68aead5fd6SKishon Vijay Abraham I #define SIERRA_RX_CTLE_MAINTENANCE_PREG			0x091
69aead5fd6SKishon Vijay Abraham I #define SIERRA_CREQ_FSMCLK_SEL_PREG			0x092
70871002d7SAnil Varughese #define SIERRA_CREQ_EQ_CTRL_PREG			0x093
71871002d7SAnil Varughese #define SIERRA_CREQ_SPARE_PREG				0x096
72871002d7SAnil Varughese #define SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG		0x097
73aead5fd6SKishon Vijay Abraham I #define SIERRA_CTLELUT_CTRL_PREG			0x098
74aead5fd6SKishon Vijay Abraham I #define SIERRA_DFE_ECMP_RATESEL_PREG			0x0C0
75aead5fd6SKishon Vijay Abraham I #define SIERRA_DFE_SMP_RATESEL_PREG			0x0C1
76871002d7SAnil Varughese #define SIERRA_DEQ_PHALIGN_CTRL				0x0C4
77871002d7SAnil Varughese #define SIERRA_DEQ_CONCUR_CTRL1_PREG			0x0C8
78871002d7SAnil Varughese #define SIERRA_DEQ_CONCUR_CTRL2_PREG			0x0C9
79871002d7SAnil Varughese #define SIERRA_DEQ_EPIPWR_CTRL2_PREG			0x0CD
80871002d7SAnil Varughese #define SIERRA_DEQ_FAST_MAINT_CYCLES_PREG		0x0CE
81871002d7SAnil Varughese #define SIERRA_DEQ_ERRCMP_CTRL_PREG			0x0D0
82871002d7SAnil Varughese #define SIERRA_DEQ_OFFSET_CTRL_PREG			0x0D8
83871002d7SAnil Varughese #define SIERRA_DEQ_GAIN_CTRL_PREG			0x0E0
84aead5fd6SKishon Vijay Abraham I #define SIERRA_DEQ_VGATUNE_CTRL_PREG			0x0E1
85871002d7SAnil Varughese #define SIERRA_DEQ_GLUT0				0x0E8
86871002d7SAnil Varughese #define SIERRA_DEQ_GLUT1				0x0E9
87871002d7SAnil Varughese #define SIERRA_DEQ_GLUT2				0x0EA
88871002d7SAnil Varughese #define SIERRA_DEQ_GLUT3				0x0EB
89871002d7SAnil Varughese #define SIERRA_DEQ_GLUT4				0x0EC
90871002d7SAnil Varughese #define SIERRA_DEQ_GLUT5				0x0ED
91871002d7SAnil Varughese #define SIERRA_DEQ_GLUT6				0x0EE
92871002d7SAnil Varughese #define SIERRA_DEQ_GLUT7				0x0EF
93871002d7SAnil Varughese #define SIERRA_DEQ_GLUT8				0x0F0
94871002d7SAnil Varughese #define SIERRA_DEQ_GLUT9				0x0F1
95871002d7SAnil Varughese #define SIERRA_DEQ_GLUT10				0x0F2
96871002d7SAnil Varughese #define SIERRA_DEQ_GLUT11				0x0F3
97871002d7SAnil Varughese #define SIERRA_DEQ_GLUT12				0x0F4
98871002d7SAnil Varughese #define SIERRA_DEQ_GLUT13				0x0F5
99871002d7SAnil Varughese #define SIERRA_DEQ_GLUT14				0x0F6
100871002d7SAnil Varughese #define SIERRA_DEQ_GLUT15				0x0F7
101871002d7SAnil Varughese #define SIERRA_DEQ_GLUT16				0x0F8
102871002d7SAnil Varughese #define SIERRA_DEQ_ALUT0				0x108
103871002d7SAnil Varughese #define SIERRA_DEQ_ALUT1				0x109
104871002d7SAnil Varughese #define SIERRA_DEQ_ALUT2				0x10A
105871002d7SAnil Varughese #define SIERRA_DEQ_ALUT3				0x10B
106871002d7SAnil Varughese #define SIERRA_DEQ_ALUT4				0x10C
107871002d7SAnil Varughese #define SIERRA_DEQ_ALUT5				0x10D
108871002d7SAnil Varughese #define SIERRA_DEQ_ALUT6				0x10E
109871002d7SAnil Varughese #define SIERRA_DEQ_ALUT7				0x10F
110871002d7SAnil Varughese #define SIERRA_DEQ_ALUT8				0x110
111871002d7SAnil Varughese #define SIERRA_DEQ_ALUT9				0x111
112871002d7SAnil Varughese #define SIERRA_DEQ_ALUT10				0x112
113871002d7SAnil Varughese #define SIERRA_DEQ_ALUT11				0x113
114871002d7SAnil Varughese #define SIERRA_DEQ_ALUT12				0x114
115871002d7SAnil Varughese #define SIERRA_DEQ_ALUT13				0x115
116871002d7SAnil Varughese #define SIERRA_DEQ_DFETAP_CTRL_PREG			0x128
117871002d7SAnil Varughese #define SIERRA_DFE_EN_1010_IGNORE_PREG			0x134
118871002d7SAnil Varughese #define SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG		0x150
119871002d7SAnil Varughese #define SIERRA_DEQ_TAU_CTRL2_PREG			0x151
120871002d7SAnil Varughese #define SIERRA_DEQ_PICTRL_PREG				0x161
121871002d7SAnil Varughese #define SIERRA_CPICAL_TMRVAL_MODE1_PREG			0x170
122871002d7SAnil Varughese #define SIERRA_CPICAL_TMRVAL_MODE0_PREG			0x171
123871002d7SAnil Varughese #define SIERRA_CPICAL_PICNT_MODE1_PREG			0x174
124aead5fd6SKishon Vijay Abraham I #define SIERRA_CPI_OUTBUF_RATESEL_PREG			0x17C
125871002d7SAnil Varughese #define SIERRA_CPICAL_RES_STARTCODE_MODE23_PREG		0x183
126871002d7SAnil Varughese #define SIERRA_LFPSDET_SUPPORT_PREG			0x188
127aead5fd6SKishon Vijay Abraham I #define SIERRA_LFPSFILT_NS_PREG				0x18A
128aead5fd6SKishon Vijay Abraham I #define SIERRA_LFPSFILT_RD_PREG				0x18B
129aead5fd6SKishon Vijay Abraham I #define SIERRA_LFPSFILT_MP_PREG				0x18C
130871002d7SAnil Varughese #define SIERRA_SIGDET_SUPPORT_PREG			0x190
131aead5fd6SKishon Vijay Abraham I #define SIERRA_SDFILT_H2L_A_PREG			0x191
132871002d7SAnil Varughese #define SIERRA_SDFILT_L2H_PREG				0x193
133871002d7SAnil Varughese #define SIERRA_RXBUFFER_CTLECTRL_PREG			0x19E
134871002d7SAnil Varughese #define SIERRA_RXBUFFER_RCDFECTRL_PREG			0x19F
135871002d7SAnil Varughese #define SIERRA_RXBUFFER_DFECTRL_PREG			0x1A0
136871002d7SAnil Varughese #define SIERRA_DEQ_TAU_CTRL1_FAST_MAINT_PREG		0x14F
137871002d7SAnil Varughese #define SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG		0x150
138380f5708SKishon Vijay Abraham I 
139380f5708SKishon Vijay Abraham I #define SIERRA_PHY_CONFIG_CTRL_OFFSET(block_offset)	\
140380f5708SKishon Vijay Abraham I 				      (0xc000 << (block_offset))
141380f5708SKishon Vijay Abraham I #define SIERRA_PHY_PLL_CFG				0xe
14244d30d62SAlan Douglas 
14344d30d62SAlan Douglas #define SIERRA_MACRO_ID					0x00007364
14444d30d62SAlan Douglas #define SIERRA_MAX_LANES				4
145*adc4bd6fSKishon Vijay Abraham I #define PLL_LOCK_TIME					100000
14644d30d62SAlan Douglas 
147380f5708SKishon Vijay Abraham I static const struct reg_field macro_id_type =
148380f5708SKishon Vijay Abraham I 				REG_FIELD(SIERRA_MACRO_ID_REG, 0, 15);
149380f5708SKishon Vijay Abraham I static const struct reg_field phy_pll_cfg_1 =
150380f5708SKishon Vijay Abraham I 				REG_FIELD(SIERRA_PHY_PLL_CFG, 1, 1);
151*adc4bd6fSKishon Vijay Abraham I static const struct reg_field pllctrl_lock =
152*adc4bd6fSKishon Vijay Abraham I 				REG_FIELD(SIERRA_PLLCTRL_STATUS_PREG, 0, 0);
153380f5708SKishon Vijay Abraham I 
15444d30d62SAlan Douglas struct cdns_sierra_inst {
15544d30d62SAlan Douglas 	struct phy *phy;
15644d30d62SAlan Douglas 	u32 phy_type;
15744d30d62SAlan Douglas 	u32 num_lanes;
15844d30d62SAlan Douglas 	u32 mlane;
15944d30d62SAlan Douglas 	struct reset_control *lnk_rst;
16044d30d62SAlan Douglas };
16144d30d62SAlan Douglas 
16244d30d62SAlan Douglas struct cdns_reg_pairs {
16344d30d62SAlan Douglas 	u16 val;
16444d30d62SAlan Douglas 	u32 off;
16544d30d62SAlan Douglas };
16644d30d62SAlan Douglas 
16744d30d62SAlan Douglas struct cdns_sierra_data {
16844d30d62SAlan Douglas 		u32 id_value;
169380f5708SKishon Vijay Abraham I 		u8 block_offset_shift;
170380f5708SKishon Vijay Abraham I 		u8 reg_offset_shift;
171871002d7SAnil Varughese 		u32 pcie_cmn_regs;
172871002d7SAnil Varughese 		u32 pcie_ln_regs;
173871002d7SAnil Varughese 		u32 usb_cmn_regs;
174871002d7SAnil Varughese 		u32 usb_ln_regs;
175871002d7SAnil Varughese 		struct cdns_reg_pairs *pcie_cmn_vals;
176871002d7SAnil Varughese 		struct cdns_reg_pairs *pcie_ln_vals;
177871002d7SAnil Varughese 		struct cdns_reg_pairs *usb_cmn_vals;
178871002d7SAnil Varughese 		struct cdns_reg_pairs *usb_ln_vals;
17944d30d62SAlan Douglas };
18044d30d62SAlan Douglas 
181380f5708SKishon Vijay Abraham I struct cdns_regmap_cdb_context {
18244d30d62SAlan Douglas 	struct device *dev;
18344d30d62SAlan Douglas 	void __iomem *base;
184380f5708SKishon Vijay Abraham I 	u8 reg_offset_shift;
185380f5708SKishon Vijay Abraham I };
186380f5708SKishon Vijay Abraham I 
187380f5708SKishon Vijay Abraham I struct cdns_sierra_phy {
188380f5708SKishon Vijay Abraham I 	struct device *dev;
189380f5708SKishon Vijay Abraham I 	struct regmap *regmap;
19044d30d62SAlan Douglas 	struct cdns_sierra_data *init_data;
19144d30d62SAlan Douglas 	struct cdns_sierra_inst phys[SIERRA_MAX_LANES];
19244d30d62SAlan Douglas 	struct reset_control *phy_rst;
19344d30d62SAlan Douglas 	struct reset_control *apb_rst;
194380f5708SKishon Vijay Abraham I 	struct regmap *regmap_lane_cdb[SIERRA_MAX_LANES];
195380f5708SKishon Vijay Abraham I 	struct regmap *regmap_phy_config_ctrl;
196380f5708SKishon Vijay Abraham I 	struct regmap *regmap_common_cdb;
197380f5708SKishon Vijay Abraham I 	struct regmap_field *macro_id_type;
198380f5708SKishon Vijay Abraham I 	struct regmap_field *phy_pll_cfg_1;
199*adc4bd6fSKishon Vijay Abraham I 	struct regmap_field *pllctrl_lock[SIERRA_MAX_LANES];
20044d30d62SAlan Douglas 	struct clk *clk;
20144d30d62SAlan Douglas 	int nsubnodes;
20244d30d62SAlan Douglas 	bool autoconf;
20344d30d62SAlan Douglas };
20444d30d62SAlan Douglas 
205380f5708SKishon Vijay Abraham I static int cdns_regmap_write(void *context, unsigned int reg, unsigned int val)
206380f5708SKishon Vijay Abraham I {
207380f5708SKishon Vijay Abraham I 	struct cdns_regmap_cdb_context *ctx = context;
208380f5708SKishon Vijay Abraham I 	u32 offset = reg << ctx->reg_offset_shift;
209380f5708SKishon Vijay Abraham I 
210380f5708SKishon Vijay Abraham I 	writew(val, ctx->base + offset);
211380f5708SKishon Vijay Abraham I 
212380f5708SKishon Vijay Abraham I 	return 0;
213380f5708SKishon Vijay Abraham I }
214380f5708SKishon Vijay Abraham I 
215380f5708SKishon Vijay Abraham I static int cdns_regmap_read(void *context, unsigned int reg, unsigned int *val)
216380f5708SKishon Vijay Abraham I {
217380f5708SKishon Vijay Abraham I 	struct cdns_regmap_cdb_context *ctx = context;
218380f5708SKishon Vijay Abraham I 	u32 offset = reg << ctx->reg_offset_shift;
219380f5708SKishon Vijay Abraham I 
220380f5708SKishon Vijay Abraham I 	*val = readw(ctx->base + offset);
221380f5708SKishon Vijay Abraham I 	return 0;
222380f5708SKishon Vijay Abraham I }
223380f5708SKishon Vijay Abraham I 
224380f5708SKishon Vijay Abraham I #define SIERRA_LANE_CDB_REGMAP_CONF(n) \
225380f5708SKishon Vijay Abraham I { \
226380f5708SKishon Vijay Abraham I 	.name = "sierra_lane" n "_cdb", \
227380f5708SKishon Vijay Abraham I 	.reg_stride = 1, \
228380f5708SKishon Vijay Abraham I 	.fast_io = true, \
229380f5708SKishon Vijay Abraham I 	.reg_write = cdns_regmap_write, \
230380f5708SKishon Vijay Abraham I 	.reg_read = cdns_regmap_read, \
231380f5708SKishon Vijay Abraham I }
232380f5708SKishon Vijay Abraham I 
233380f5708SKishon Vijay Abraham I static struct regmap_config cdns_sierra_lane_cdb_config[] = {
234380f5708SKishon Vijay Abraham I 	SIERRA_LANE_CDB_REGMAP_CONF("0"),
235380f5708SKishon Vijay Abraham I 	SIERRA_LANE_CDB_REGMAP_CONF("1"),
236380f5708SKishon Vijay Abraham I 	SIERRA_LANE_CDB_REGMAP_CONF("2"),
237380f5708SKishon Vijay Abraham I 	SIERRA_LANE_CDB_REGMAP_CONF("3"),
238380f5708SKishon Vijay Abraham I };
239380f5708SKishon Vijay Abraham I 
240380f5708SKishon Vijay Abraham I static struct regmap_config cdns_sierra_common_cdb_config = {
241380f5708SKishon Vijay Abraham I 	.name = "sierra_common_cdb",
242380f5708SKishon Vijay Abraham I 	.reg_stride = 1,
243380f5708SKishon Vijay Abraham I 	.fast_io = true,
244380f5708SKishon Vijay Abraham I 	.reg_write = cdns_regmap_write,
245380f5708SKishon Vijay Abraham I 	.reg_read = cdns_regmap_read,
246380f5708SKishon Vijay Abraham I };
247380f5708SKishon Vijay Abraham I 
248380f5708SKishon Vijay Abraham I static struct regmap_config cdns_sierra_phy_config_ctrl_config = {
249380f5708SKishon Vijay Abraham I 	.name = "sierra_phy_config_ctrl",
250380f5708SKishon Vijay Abraham I 	.reg_stride = 1,
251380f5708SKishon Vijay Abraham I 	.fast_io = true,
252380f5708SKishon Vijay Abraham I 	.reg_write = cdns_regmap_write,
253380f5708SKishon Vijay Abraham I 	.reg_read = cdns_regmap_read,
254380f5708SKishon Vijay Abraham I };
255380f5708SKishon Vijay Abraham I 
256cedcc2e2SKishon Vijay Abraham I static int cdns_sierra_phy_init(struct phy *gphy)
25744d30d62SAlan Douglas {
25844d30d62SAlan Douglas 	struct cdns_sierra_inst *ins = phy_get_drvdata(gphy);
25944d30d62SAlan Douglas 	struct cdns_sierra_phy *phy = dev_get_drvdata(gphy->dev.parent);
260380f5708SKishon Vijay Abraham I 	struct regmap *regmap = phy->regmap;
26144d30d62SAlan Douglas 	int i, j;
262871002d7SAnil Varughese 	struct cdns_reg_pairs *cmn_vals, *ln_vals;
263871002d7SAnil Varughese 	u32 num_cmn_regs, num_ln_regs;
26444d30d62SAlan Douglas 
265cedcc2e2SKishon Vijay Abraham I 	/* Initialise the PHY registers, unless auto configured */
266cedcc2e2SKishon Vijay Abraham I 	if (phy->autoconf)
267cedcc2e2SKishon Vijay Abraham I 		return 0;
268cedcc2e2SKishon Vijay Abraham I 
26944d30d62SAlan Douglas 	if (ins->phy_type == PHY_TYPE_PCIE) {
270871002d7SAnil Varughese 		num_cmn_regs = phy->init_data->pcie_cmn_regs;
271871002d7SAnil Varughese 		num_ln_regs = phy->init_data->pcie_ln_regs;
272871002d7SAnil Varughese 		cmn_vals = phy->init_data->pcie_cmn_vals;
273871002d7SAnil Varughese 		ln_vals = phy->init_data->pcie_ln_vals;
27444d30d62SAlan Douglas 	} else if (ins->phy_type == PHY_TYPE_USB3) {
275871002d7SAnil Varughese 		num_cmn_regs = phy->init_data->usb_cmn_regs;
276871002d7SAnil Varughese 		num_ln_regs = phy->init_data->usb_ln_regs;
277871002d7SAnil Varughese 		cmn_vals = phy->init_data->usb_cmn_vals;
278871002d7SAnil Varughese 		ln_vals = phy->init_data->usb_ln_vals;
27944d30d62SAlan Douglas 	} else {
280cedcc2e2SKishon Vijay Abraham I 		return -EINVAL;
28144d30d62SAlan Douglas 	}
282871002d7SAnil Varughese 
283871002d7SAnil Varughese 	regmap = phy->regmap_common_cdb;
284871002d7SAnil Varughese 	for (j = 0; j < num_cmn_regs ; j++)
285871002d7SAnil Varughese 		regmap_write(regmap, cmn_vals[j].off, cmn_vals[j].val);
286871002d7SAnil Varughese 
287380f5708SKishon Vijay Abraham I 	for (i = 0; i < ins->num_lanes; i++) {
288871002d7SAnil Varughese 		for (j = 0; j < num_ln_regs ; j++) {
289380f5708SKishon Vijay Abraham I 			regmap = phy->regmap_lane_cdb[i + ins->mlane];
290871002d7SAnil Varughese 			regmap_write(regmap, ln_vals[j].off, ln_vals[j].val);
291380f5708SKishon Vijay Abraham I 		}
292380f5708SKishon Vijay Abraham I 	}
293cedcc2e2SKishon Vijay Abraham I 
294cedcc2e2SKishon Vijay Abraham I 	return 0;
29544d30d62SAlan Douglas }
29644d30d62SAlan Douglas 
29744d30d62SAlan Douglas static int cdns_sierra_phy_on(struct phy *gphy)
29844d30d62SAlan Douglas {
299*adc4bd6fSKishon Vijay Abraham I 	struct cdns_sierra_phy *sp = dev_get_drvdata(gphy->dev.parent);
30044d30d62SAlan Douglas 	struct cdns_sierra_inst *ins = phy_get_drvdata(gphy);
301*adc4bd6fSKishon Vijay Abraham I 	struct device *dev = sp->dev;
302*adc4bd6fSKishon Vijay Abraham I 	u32 val;
303*adc4bd6fSKishon Vijay Abraham I 	int ret;
30444d30d62SAlan Douglas 
30544d30d62SAlan Douglas 	/* Take the PHY lane group out of reset */
306*adc4bd6fSKishon Vijay Abraham I 	ret = reset_control_deassert(ins->lnk_rst);
307*adc4bd6fSKishon Vijay Abraham I 	if (ret) {
308*adc4bd6fSKishon Vijay Abraham I 		dev_err(dev, "Failed to take the PHY lane out of reset\n");
309*adc4bd6fSKishon Vijay Abraham I 		return ret;
310*adc4bd6fSKishon Vijay Abraham I 	}
311*adc4bd6fSKishon Vijay Abraham I 
312*adc4bd6fSKishon Vijay Abraham I 	ret = regmap_field_read_poll_timeout(sp->pllctrl_lock[ins->mlane],
313*adc4bd6fSKishon Vijay Abraham I 					     val, val, 1000, PLL_LOCK_TIME);
314*adc4bd6fSKishon Vijay Abraham I 	if (ret < 0)
315*adc4bd6fSKishon Vijay Abraham I 		dev_err(dev, "PLL lock of lane failed\n");
316*adc4bd6fSKishon Vijay Abraham I 
317*adc4bd6fSKishon Vijay Abraham I 	return ret;
31844d30d62SAlan Douglas }
31944d30d62SAlan Douglas 
32044d30d62SAlan Douglas static int cdns_sierra_phy_off(struct phy *gphy)
32144d30d62SAlan Douglas {
32244d30d62SAlan Douglas 	struct cdns_sierra_inst *ins = phy_get_drvdata(gphy);
32344d30d62SAlan Douglas 
32444d30d62SAlan Douglas 	return reset_control_assert(ins->lnk_rst);
32544d30d62SAlan Douglas }
32644d30d62SAlan Douglas 
32744d30d62SAlan Douglas static const struct phy_ops ops = {
328cedcc2e2SKishon Vijay Abraham I 	.init		= cdns_sierra_phy_init,
32944d30d62SAlan Douglas 	.power_on	= cdns_sierra_phy_on,
33044d30d62SAlan Douglas 	.power_off	= cdns_sierra_phy_off,
33144d30d62SAlan Douglas 	.owner		= THIS_MODULE,
33244d30d62SAlan Douglas };
33344d30d62SAlan Douglas 
33444d30d62SAlan Douglas static int cdns_sierra_get_optional(struct cdns_sierra_inst *inst,
33544d30d62SAlan Douglas 				    struct device_node *child)
33644d30d62SAlan Douglas {
33744d30d62SAlan Douglas 	if (of_property_read_u32(child, "reg", &inst->mlane))
33844d30d62SAlan Douglas 		return -EINVAL;
33944d30d62SAlan Douglas 
34044d30d62SAlan Douglas 	if (of_property_read_u32(child, "cdns,num-lanes", &inst->num_lanes))
34144d30d62SAlan Douglas 		return -EINVAL;
34244d30d62SAlan Douglas 
34344d30d62SAlan Douglas 	if (of_property_read_u32(child, "cdns,phy-type", &inst->phy_type))
34444d30d62SAlan Douglas 		return -EINVAL;
34544d30d62SAlan Douglas 
34644d30d62SAlan Douglas 	return 0;
34744d30d62SAlan Douglas }
34844d30d62SAlan Douglas 
34944d30d62SAlan Douglas static const struct of_device_id cdns_sierra_id_table[];
35044d30d62SAlan Douglas 
351380f5708SKishon Vijay Abraham I static struct regmap *cdns_regmap_init(struct device *dev, void __iomem *base,
352380f5708SKishon Vijay Abraham I 				       u32 block_offset, u8 reg_offset_shift,
353380f5708SKishon Vijay Abraham I 				       const struct regmap_config *config)
354380f5708SKishon Vijay Abraham I {
355380f5708SKishon Vijay Abraham I 	struct cdns_regmap_cdb_context *ctx;
356380f5708SKishon Vijay Abraham I 
357380f5708SKishon Vijay Abraham I 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
358380f5708SKishon Vijay Abraham I 	if (!ctx)
359380f5708SKishon Vijay Abraham I 		return ERR_PTR(-ENOMEM);
360380f5708SKishon Vijay Abraham I 
361380f5708SKishon Vijay Abraham I 	ctx->dev = dev;
362380f5708SKishon Vijay Abraham I 	ctx->base = base + block_offset;
363380f5708SKishon Vijay Abraham I 	ctx->reg_offset_shift = reg_offset_shift;
364380f5708SKishon Vijay Abraham I 
365380f5708SKishon Vijay Abraham I 	return devm_regmap_init(dev, NULL, ctx, config);
366380f5708SKishon Vijay Abraham I }
367380f5708SKishon Vijay Abraham I 
368380f5708SKishon Vijay Abraham I static int cdns_regfield_init(struct cdns_sierra_phy *sp)
369380f5708SKishon Vijay Abraham I {
370380f5708SKishon Vijay Abraham I 	struct device *dev = sp->dev;
371380f5708SKishon Vijay Abraham I 	struct regmap_field *field;
372380f5708SKishon Vijay Abraham I 	struct regmap *regmap;
373*adc4bd6fSKishon Vijay Abraham I 	int i;
374380f5708SKishon Vijay Abraham I 
375380f5708SKishon Vijay Abraham I 	regmap = sp->regmap_common_cdb;
376380f5708SKishon Vijay Abraham I 	field = devm_regmap_field_alloc(dev, regmap, macro_id_type);
377380f5708SKishon Vijay Abraham I 	if (IS_ERR(field)) {
378380f5708SKishon Vijay Abraham I 		dev_err(dev, "MACRO_ID_TYPE reg field init failed\n");
379380f5708SKishon Vijay Abraham I 		return PTR_ERR(field);
380380f5708SKishon Vijay Abraham I 	}
381380f5708SKishon Vijay Abraham I 	sp->macro_id_type = field;
382380f5708SKishon Vijay Abraham I 
383380f5708SKishon Vijay Abraham I 	regmap = sp->regmap_phy_config_ctrl;
384380f5708SKishon Vijay Abraham I 	field = devm_regmap_field_alloc(dev, regmap, phy_pll_cfg_1);
385380f5708SKishon Vijay Abraham I 	if (IS_ERR(field)) {
386380f5708SKishon Vijay Abraham I 		dev_err(dev, "PHY_PLL_CFG_1 reg field init failed\n");
387380f5708SKishon Vijay Abraham I 		return PTR_ERR(field);
388380f5708SKishon Vijay Abraham I 	}
389380f5708SKishon Vijay Abraham I 	sp->phy_pll_cfg_1 = field;
390380f5708SKishon Vijay Abraham I 
391*adc4bd6fSKishon Vijay Abraham I 	for (i = 0; i < SIERRA_MAX_LANES; i++) {
392*adc4bd6fSKishon Vijay Abraham I 		regmap = sp->regmap_lane_cdb[i];
393*adc4bd6fSKishon Vijay Abraham I 		field = devm_regmap_field_alloc(dev, regmap, pllctrl_lock);
394*adc4bd6fSKishon Vijay Abraham I 		if (IS_ERR(field)) {
395*adc4bd6fSKishon Vijay Abraham I 			dev_err(dev, "P%d_ENABLE reg field init failed\n", i);
396*adc4bd6fSKishon Vijay Abraham I 			return PTR_ERR(field);
397*adc4bd6fSKishon Vijay Abraham I 		}
398*adc4bd6fSKishon Vijay Abraham I 		sp->pllctrl_lock[i] =  field;
399*adc4bd6fSKishon Vijay Abraham I 	}
400*adc4bd6fSKishon Vijay Abraham I 
401380f5708SKishon Vijay Abraham I 	return 0;
402380f5708SKishon Vijay Abraham I }
403380f5708SKishon Vijay Abraham I 
404380f5708SKishon Vijay Abraham I static int cdns_regmap_init_blocks(struct cdns_sierra_phy *sp,
405380f5708SKishon Vijay Abraham I 				   void __iomem *base, u8 block_offset_shift,
406380f5708SKishon Vijay Abraham I 				   u8 reg_offset_shift)
407380f5708SKishon Vijay Abraham I {
408380f5708SKishon Vijay Abraham I 	struct device *dev = sp->dev;
409380f5708SKishon Vijay Abraham I 	struct regmap *regmap;
410380f5708SKishon Vijay Abraham I 	u32 block_offset;
411380f5708SKishon Vijay Abraham I 	int i;
412380f5708SKishon Vijay Abraham I 
413380f5708SKishon Vijay Abraham I 	for (i = 0; i < SIERRA_MAX_LANES; i++) {
414380f5708SKishon Vijay Abraham I 		block_offset = SIERRA_LANE_CDB_OFFSET(i, block_offset_shift,
415380f5708SKishon Vijay Abraham I 						      reg_offset_shift);
416380f5708SKishon Vijay Abraham I 		regmap = cdns_regmap_init(dev, base, block_offset,
417380f5708SKishon Vijay Abraham I 					  reg_offset_shift,
418380f5708SKishon Vijay Abraham I 					  &cdns_sierra_lane_cdb_config[i]);
419380f5708SKishon Vijay Abraham I 		if (IS_ERR(regmap)) {
420380f5708SKishon Vijay Abraham I 			dev_err(dev, "Failed to init lane CDB regmap\n");
421380f5708SKishon Vijay Abraham I 			return PTR_ERR(regmap);
422380f5708SKishon Vijay Abraham I 		}
423380f5708SKishon Vijay Abraham I 		sp->regmap_lane_cdb[i] = regmap;
424380f5708SKishon Vijay Abraham I 	}
425380f5708SKishon Vijay Abraham I 
426380f5708SKishon Vijay Abraham I 	regmap = cdns_regmap_init(dev, base, SIERRA_COMMON_CDB_OFFSET,
427380f5708SKishon Vijay Abraham I 				  reg_offset_shift,
428380f5708SKishon Vijay Abraham I 				  &cdns_sierra_common_cdb_config);
429380f5708SKishon Vijay Abraham I 	if (IS_ERR(regmap)) {
430380f5708SKishon Vijay Abraham I 		dev_err(dev, "Failed to init common CDB regmap\n");
431380f5708SKishon Vijay Abraham I 		return PTR_ERR(regmap);
432380f5708SKishon Vijay Abraham I 	}
433380f5708SKishon Vijay Abraham I 	sp->regmap_common_cdb = regmap;
434380f5708SKishon Vijay Abraham I 
435380f5708SKishon Vijay Abraham I 	block_offset = SIERRA_PHY_CONFIG_CTRL_OFFSET(block_offset_shift);
436380f5708SKishon Vijay Abraham I 	regmap = cdns_regmap_init(dev, base, block_offset, reg_offset_shift,
437380f5708SKishon Vijay Abraham I 				  &cdns_sierra_phy_config_ctrl_config);
438380f5708SKishon Vijay Abraham I 	if (IS_ERR(regmap)) {
439380f5708SKishon Vijay Abraham I 		dev_err(dev, "Failed to init PHY config and control regmap\n");
440380f5708SKishon Vijay Abraham I 		return PTR_ERR(regmap);
441380f5708SKishon Vijay Abraham I 	}
442380f5708SKishon Vijay Abraham I 	sp->regmap_phy_config_ctrl = regmap;
443380f5708SKishon Vijay Abraham I 
444380f5708SKishon Vijay Abraham I 	return 0;
445380f5708SKishon Vijay Abraham I }
446380f5708SKishon Vijay Abraham I 
44744d30d62SAlan Douglas static int cdns_sierra_phy_probe(struct platform_device *pdev)
44844d30d62SAlan Douglas {
44944d30d62SAlan Douglas 	struct cdns_sierra_phy *sp;
45044d30d62SAlan Douglas 	struct phy_provider *phy_provider;
45144d30d62SAlan Douglas 	struct device *dev = &pdev->dev;
45244d30d62SAlan Douglas 	const struct of_device_id *match;
453380f5708SKishon Vijay Abraham I 	struct cdns_sierra_data *data;
454380f5708SKishon Vijay Abraham I 	unsigned int id_value;
45544d30d62SAlan Douglas 	struct resource *res;
45644d30d62SAlan Douglas 	int i, ret, node = 0;
457380f5708SKishon Vijay Abraham I 	void __iomem *base;
45844d30d62SAlan Douglas 	struct device_node *dn = dev->of_node, *child;
45944d30d62SAlan Douglas 
46044d30d62SAlan Douglas 	if (of_get_child_count(dn) == 0)
46144d30d62SAlan Douglas 		return -ENODEV;
46244d30d62SAlan Douglas 
463380f5708SKishon Vijay Abraham I 	/* Get init data for this PHY */
464380f5708SKishon Vijay Abraham I 	match = of_match_device(cdns_sierra_id_table, dev);
465380f5708SKishon Vijay Abraham I 	if (!match)
466380f5708SKishon Vijay Abraham I 		return -EINVAL;
467380f5708SKishon Vijay Abraham I 
468380f5708SKishon Vijay Abraham I 	data = (struct cdns_sierra_data *)match->data;
469380f5708SKishon Vijay Abraham I 
47044d30d62SAlan Douglas 	sp = devm_kzalloc(dev, sizeof(*sp), GFP_KERNEL);
47144d30d62SAlan Douglas 	if (!sp)
47244d30d62SAlan Douglas 		return -ENOMEM;
47344d30d62SAlan Douglas 	dev_set_drvdata(dev, sp);
47444d30d62SAlan Douglas 	sp->dev = dev;
475380f5708SKishon Vijay Abraham I 	sp->init_data = data;
47644d30d62SAlan Douglas 
47744d30d62SAlan Douglas 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
478380f5708SKishon Vijay Abraham I 	base = devm_ioremap_resource(dev, res);
479380f5708SKishon Vijay Abraham I 	if (IS_ERR(base)) {
48044d30d62SAlan Douglas 		dev_err(dev, "missing \"reg\"\n");
481380f5708SKishon Vijay Abraham I 		return PTR_ERR(base);
48244d30d62SAlan Douglas 	}
48344d30d62SAlan Douglas 
484380f5708SKishon Vijay Abraham I 	ret = cdns_regmap_init_blocks(sp, base, data->block_offset_shift,
485380f5708SKishon Vijay Abraham I 				      data->reg_offset_shift);
486380f5708SKishon Vijay Abraham I 	if (ret)
487380f5708SKishon Vijay Abraham I 		return ret;
488380f5708SKishon Vijay Abraham I 
489380f5708SKishon Vijay Abraham I 	ret = cdns_regfield_init(sp);
490380f5708SKishon Vijay Abraham I 	if (ret)
491380f5708SKishon Vijay Abraham I 		return ret;
49244d30d62SAlan Douglas 
49344d30d62SAlan Douglas 	platform_set_drvdata(pdev, sp);
49444d30d62SAlan Douglas 
495372428dbSKishon Vijay Abraham I 	sp->clk = devm_clk_get_optional(dev, "phy_clk");
49644d30d62SAlan Douglas 	if (IS_ERR(sp->clk)) {
49744d30d62SAlan Douglas 		dev_err(dev, "failed to get clock phy_clk\n");
49844d30d62SAlan Douglas 		return PTR_ERR(sp->clk);
49944d30d62SAlan Douglas 	}
50044d30d62SAlan Douglas 
50144d30d62SAlan Douglas 	sp->phy_rst = devm_reset_control_get(dev, "sierra_reset");
50244d30d62SAlan Douglas 	if (IS_ERR(sp->phy_rst)) {
50344d30d62SAlan Douglas 		dev_err(dev, "failed to get reset\n");
50444d30d62SAlan Douglas 		return PTR_ERR(sp->phy_rst);
50544d30d62SAlan Douglas 	}
50644d30d62SAlan Douglas 
507372428dbSKishon Vijay Abraham I 	sp->apb_rst = devm_reset_control_get_optional(dev, "sierra_apb");
50844d30d62SAlan Douglas 	if (IS_ERR(sp->apb_rst)) {
50944d30d62SAlan Douglas 		dev_err(dev, "failed to get apb reset\n");
51044d30d62SAlan Douglas 		return PTR_ERR(sp->apb_rst);
51144d30d62SAlan Douglas 	}
51244d30d62SAlan Douglas 
51344d30d62SAlan Douglas 	ret = clk_prepare_enable(sp->clk);
51444d30d62SAlan Douglas 	if (ret)
51544d30d62SAlan Douglas 		return ret;
51644d30d62SAlan Douglas 
51744d30d62SAlan Douglas 	/* Enable APB */
51844d30d62SAlan Douglas 	reset_control_deassert(sp->apb_rst);
51944d30d62SAlan Douglas 
52044d30d62SAlan Douglas 	/* Check that PHY is present */
521380f5708SKishon Vijay Abraham I 	regmap_field_read(sp->macro_id_type, &id_value);
522380f5708SKishon Vijay Abraham I 	if  (sp->init_data->id_value != id_value) {
52344d30d62SAlan Douglas 		ret = -EINVAL;
52444d30d62SAlan Douglas 		goto clk_disable;
52544d30d62SAlan Douglas 	}
52644d30d62SAlan Douglas 
52744d30d62SAlan Douglas 	sp->autoconf = of_property_read_bool(dn, "cdns,autoconf");
52844d30d62SAlan Douglas 
52944d30d62SAlan Douglas 	for_each_available_child_of_node(dn, child) {
53044d30d62SAlan Douglas 		struct phy *gphy;
53144d30d62SAlan Douglas 
53244d30d62SAlan Douglas 		sp->phys[node].lnk_rst =
533b872936fSKishon Vijay Abraham I 			of_reset_control_array_get_exclusive(child);
53444d30d62SAlan Douglas 
53544d30d62SAlan Douglas 		if (IS_ERR(sp->phys[node].lnk_rst)) {
53644d30d62SAlan Douglas 			dev_err(dev, "failed to get reset %s\n",
53744d30d62SAlan Douglas 				child->full_name);
53844d30d62SAlan Douglas 			ret = PTR_ERR(sp->phys[node].lnk_rst);
53944d30d62SAlan Douglas 			goto put_child2;
54044d30d62SAlan Douglas 		}
54144d30d62SAlan Douglas 
54244d30d62SAlan Douglas 		if (!sp->autoconf) {
54344d30d62SAlan Douglas 			ret = cdns_sierra_get_optional(&sp->phys[node], child);
54444d30d62SAlan Douglas 			if (ret) {
54544d30d62SAlan Douglas 				dev_err(dev, "missing property in node %s\n",
54644d30d62SAlan Douglas 					child->name);
54744d30d62SAlan Douglas 				goto put_child;
54844d30d62SAlan Douglas 			}
54944d30d62SAlan Douglas 		}
55044d30d62SAlan Douglas 
55144d30d62SAlan Douglas 		gphy = devm_phy_create(dev, child, &ops);
55244d30d62SAlan Douglas 
55344d30d62SAlan Douglas 		if (IS_ERR(gphy)) {
55444d30d62SAlan Douglas 			ret = PTR_ERR(gphy);
55544d30d62SAlan Douglas 			goto put_child;
55644d30d62SAlan Douglas 		}
55744d30d62SAlan Douglas 		sp->phys[node].phy = gphy;
55844d30d62SAlan Douglas 		phy_set_drvdata(gphy, &sp->phys[node]);
55944d30d62SAlan Douglas 
56044d30d62SAlan Douglas 		node++;
56144d30d62SAlan Douglas 	}
56244d30d62SAlan Douglas 	sp->nsubnodes = node;
56344d30d62SAlan Douglas 
56444d30d62SAlan Douglas 	/* If more than one subnode, configure the PHY as multilink */
56544d30d62SAlan Douglas 	if (!sp->autoconf && sp->nsubnodes > 1)
566380f5708SKishon Vijay Abraham I 		regmap_field_write(sp->phy_pll_cfg_1, 0x1);
56744d30d62SAlan Douglas 
56844d30d62SAlan Douglas 	pm_runtime_enable(dev);
56944d30d62SAlan Douglas 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
57044d30d62SAlan Douglas 	reset_control_deassert(sp->phy_rst);
57144d30d62SAlan Douglas 	return PTR_ERR_OR_ZERO(phy_provider);
57244d30d62SAlan Douglas 
57344d30d62SAlan Douglas put_child:
57444d30d62SAlan Douglas 	node++;
57544d30d62SAlan Douglas put_child2:
57644d30d62SAlan Douglas 	for (i = 0; i < node; i++)
57744d30d62SAlan Douglas 		reset_control_put(sp->phys[i].lnk_rst);
57844d30d62SAlan Douglas 	of_node_put(child);
57944d30d62SAlan Douglas clk_disable:
58044d30d62SAlan Douglas 	clk_disable_unprepare(sp->clk);
58144d30d62SAlan Douglas 	reset_control_assert(sp->apb_rst);
58244d30d62SAlan Douglas 	return ret;
58344d30d62SAlan Douglas }
58444d30d62SAlan Douglas 
58544d30d62SAlan Douglas static int cdns_sierra_phy_remove(struct platform_device *pdev)
58644d30d62SAlan Douglas {
58744d30d62SAlan Douglas 	struct cdns_sierra_phy *phy = dev_get_drvdata(pdev->dev.parent);
58844d30d62SAlan Douglas 	int i;
58944d30d62SAlan Douglas 
59044d30d62SAlan Douglas 	reset_control_assert(phy->phy_rst);
59144d30d62SAlan Douglas 	reset_control_assert(phy->apb_rst);
59244d30d62SAlan Douglas 	pm_runtime_disable(&pdev->dev);
59344d30d62SAlan Douglas 
59444d30d62SAlan Douglas 	/*
59544d30d62SAlan Douglas 	 * The device level resets will be put automatically.
59644d30d62SAlan Douglas 	 * Need to put the subnode resets here though.
59744d30d62SAlan Douglas 	 */
59844d30d62SAlan Douglas 	for (i = 0; i < phy->nsubnodes; i++) {
59944d30d62SAlan Douglas 		reset_control_assert(phy->phys[i].lnk_rst);
60044d30d62SAlan Douglas 		reset_control_put(phy->phys[i].lnk_rst);
60144d30d62SAlan Douglas 	}
60244d30d62SAlan Douglas 	return 0;
60344d30d62SAlan Douglas }
60444d30d62SAlan Douglas 
605871002d7SAnil Varughese /* refclk100MHz_32b_PCIe_cmn_pll_ext_ssc */
606871002d7SAnil Varughese static struct cdns_reg_pairs cdns_pcie_cmn_regs_ext_ssc[] = {
607871002d7SAnil Varughese 	{0x2106, SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG},
608871002d7SAnil Varughese 	{0x2106, SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG},
609871002d7SAnil Varughese 	{0x8A06, SIERRA_CMN_PLLLC_BWCAL_MODE1_PREG},
610871002d7SAnil Varughese 	{0x8A06, SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG},
611871002d7SAnil Varughese 	{0x1B1B, SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG}
612871002d7SAnil Varughese };
613871002d7SAnil Varughese 
614871002d7SAnil Varughese /* refclk100MHz_32b_PCIe_ln_ext_ssc */
615871002d7SAnil Varughese static struct cdns_reg_pairs cdns_pcie_ln_regs_ext_ssc[] = {
616871002d7SAnil Varughese 	{0x813E, SIERRA_CLKPATHCTRL_TMR_PREG},
617871002d7SAnil Varughese 	{0x8047, SIERRA_RX_CREQ_FLTR_A_MODE3_PREG},
618871002d7SAnil Varughese 	{0x808F, SIERRA_RX_CREQ_FLTR_A_MODE2_PREG},
619871002d7SAnil Varughese 	{0x808F, SIERRA_RX_CREQ_FLTR_A_MODE1_PREG},
620871002d7SAnil Varughese 	{0x808F, SIERRA_RX_CREQ_FLTR_A_MODE0_PREG},
621871002d7SAnil Varughese 	{0x033C, SIERRA_RX_CTLE_MAINTENANCE_PREG},
622871002d7SAnil Varughese 	{0x44CC, SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG}
623871002d7SAnil Varughese };
624871002d7SAnil Varughese 
625871002d7SAnil Varughese /* refclk100MHz_20b_USB_cmn_pll_ext_ssc */
626871002d7SAnil Varughese static struct cdns_reg_pairs cdns_usb_cmn_regs_ext_ssc[] = {
627871002d7SAnil Varughese 	{0x2085, SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG},
628871002d7SAnil Varughese 	{0x2085, SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG},
629871002d7SAnil Varughese 	{0x0000, SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG},
630871002d7SAnil Varughese 	{0x0000, SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG}
631871002d7SAnil Varughese };
632871002d7SAnil Varughese 
633871002d7SAnil Varughese /* refclk100MHz_20b_USB_ln_ext_ssc */
634871002d7SAnil Varughese static struct cdns_reg_pairs cdns_usb_ln_regs_ext_ssc[] = {
635aead5fd6SKishon Vijay Abraham I 	{0xFE0A, SIERRA_DET_STANDEC_A_PREG},
636aead5fd6SKishon Vijay Abraham I 	{0x000F, SIERRA_DET_STANDEC_B_PREG},
637871002d7SAnil Varughese 	{0x00A5, SIERRA_DET_STANDEC_C_PREG},
638871002d7SAnil Varughese 	{0x69ad, SIERRA_DET_STANDEC_D_PREG},
639aead5fd6SKishon Vijay Abraham I 	{0x0241, SIERRA_DET_STANDEC_E_PREG},
640871002d7SAnil Varughese 	{0x0010, SIERRA_PSM_LANECAL_DLY_A1_RESETS_PREG},
641871002d7SAnil Varughese 	{0x0014, SIERRA_PSM_A0IN_TMR_PREG},
642aead5fd6SKishon Vijay Abraham I 	{0xCF00, SIERRA_PSM_DIAG_PREG},
643aead5fd6SKishon Vijay Abraham I 	{0x001F, SIERRA_PSC_TX_A0_PREG},
644aead5fd6SKishon Vijay Abraham I 	{0x0007, SIERRA_PSC_TX_A1_PREG},
645aead5fd6SKishon Vijay Abraham I 	{0x0003, SIERRA_PSC_TX_A2_PREG},
646aead5fd6SKishon Vijay Abraham I 	{0x0003, SIERRA_PSC_TX_A3_PREG},
647aead5fd6SKishon Vijay Abraham I 	{0x0FFF, SIERRA_PSC_RX_A0_PREG},
648871002d7SAnil Varughese 	{0x0619, SIERRA_PSC_RX_A1_PREG},
649aead5fd6SKishon Vijay Abraham I 	{0x0003, SIERRA_PSC_RX_A2_PREG},
650aead5fd6SKishon Vijay Abraham I 	{0x0001, SIERRA_PSC_RX_A3_PREG},
651aead5fd6SKishon Vijay Abraham I 	{0x0001, SIERRA_PLLCTRL_SUBRATE_PREG},
652aead5fd6SKishon Vijay Abraham I 	{0x0406, SIERRA_PLLCTRL_GEN_D_PREG},
653871002d7SAnil Varughese 	{0x5233, SIERRA_PLLCTRL_CPGAIN_MODE_PREG},
654871002d7SAnil Varughese 	{0x00CA, SIERRA_CLKPATH_BIASTRIM_PREG},
655871002d7SAnil Varughese 	{0x2512, SIERRA_DFE_BIASTRIM_PREG},
656aead5fd6SKishon Vijay Abraham I 	{0x0000, SIERRA_DRVCTRL_ATTEN_PREG},
657871002d7SAnil Varughese 	{0x873E, SIERRA_CLKPATHCTRL_TMR_PREG},
658871002d7SAnil Varughese 	{0x03CF, SIERRA_RX_CREQ_FLTR_A_MODE1_PREG},
659871002d7SAnil Varughese 	{0x01CE, SIERRA_RX_CREQ_FLTR_A_MODE0_PREG},
660aead5fd6SKishon Vijay Abraham I 	{0x7B3C, SIERRA_CREQ_CCLKDET_MODE01_PREG},
661871002d7SAnil Varughese 	{0x033F, SIERRA_RX_CTLE_MAINTENANCE_PREG},
662aead5fd6SKishon Vijay Abraham I 	{0x3232, SIERRA_CREQ_FSMCLK_SEL_PREG},
663871002d7SAnil Varughese 	{0x0000, SIERRA_CREQ_EQ_CTRL_PREG},
664871002d7SAnil Varughese 	{0x8000, SIERRA_CREQ_SPARE_PREG},
665871002d7SAnil Varughese 	{0xCC44, SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG},
666871002d7SAnil Varughese 	{0x8453, SIERRA_CTLELUT_CTRL_PREG},
667871002d7SAnil Varughese 	{0x4110, SIERRA_DFE_ECMP_RATESEL_PREG},
668871002d7SAnil Varughese 	{0x4110, SIERRA_DFE_SMP_RATESEL_PREG},
669871002d7SAnil Varughese 	{0x0002, SIERRA_DEQ_PHALIGN_CTRL},
670871002d7SAnil Varughese 	{0x3200, SIERRA_DEQ_CONCUR_CTRL1_PREG},
671871002d7SAnil Varughese 	{0x5064, SIERRA_DEQ_CONCUR_CTRL2_PREG},
672871002d7SAnil Varughese 	{0x0030, SIERRA_DEQ_EPIPWR_CTRL2_PREG},
673871002d7SAnil Varughese 	{0x0048, SIERRA_DEQ_FAST_MAINT_CYCLES_PREG},
674871002d7SAnil Varughese 	{0x5A5A, SIERRA_DEQ_ERRCMP_CTRL_PREG},
675871002d7SAnil Varughese 	{0x02F5, SIERRA_DEQ_OFFSET_CTRL_PREG},
676871002d7SAnil Varughese 	{0x02F5, SIERRA_DEQ_GAIN_CTRL_PREG},
677871002d7SAnil Varughese 	{0x9A8A, SIERRA_DEQ_VGATUNE_CTRL_PREG},
678871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT0},
679871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT1},
680871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT2},
681871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT3},
682871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT4},
683871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT5},
684871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT6},
685871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT7},
686871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT8},
687871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT9},
688871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT10},
689871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT11},
690871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT12},
691871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT13},
692871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT14},
693871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT15},
694871002d7SAnil Varughese 	{0x0014, SIERRA_DEQ_GLUT16},
695871002d7SAnil Varughese 	{0x0BAE, SIERRA_DEQ_ALUT0},
696871002d7SAnil Varughese 	{0x0AEB, SIERRA_DEQ_ALUT1},
697871002d7SAnil Varughese 	{0x0A28, SIERRA_DEQ_ALUT2},
698871002d7SAnil Varughese 	{0x0965, SIERRA_DEQ_ALUT3},
699871002d7SAnil Varughese 	{0x08A2, SIERRA_DEQ_ALUT4},
700871002d7SAnil Varughese 	{0x07DF, SIERRA_DEQ_ALUT5},
701871002d7SAnil Varughese 	{0x071C, SIERRA_DEQ_ALUT6},
702871002d7SAnil Varughese 	{0x0659, SIERRA_DEQ_ALUT7},
703871002d7SAnil Varughese 	{0x0596, SIERRA_DEQ_ALUT8},
704871002d7SAnil Varughese 	{0x0514, SIERRA_DEQ_ALUT9},
705871002d7SAnil Varughese 	{0x0492, SIERRA_DEQ_ALUT10},
706871002d7SAnil Varughese 	{0x0410, SIERRA_DEQ_ALUT11},
707871002d7SAnil Varughese 	{0x038E, SIERRA_DEQ_ALUT12},
708871002d7SAnil Varughese 	{0x030C, SIERRA_DEQ_ALUT13},
709871002d7SAnil Varughese 	{0x03F4, SIERRA_DEQ_DFETAP_CTRL_PREG},
710871002d7SAnil Varughese 	{0x0001, SIERRA_DFE_EN_1010_IGNORE_PREG},
711871002d7SAnil Varughese 	{0x3C01, SIERRA_DEQ_TAU_CTRL1_FAST_MAINT_PREG},
712871002d7SAnil Varughese 	{0x3C40, SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG},
713871002d7SAnil Varughese 	{0x1C08, SIERRA_DEQ_TAU_CTRL2_PREG},
714871002d7SAnil Varughese 	{0x0033, SIERRA_DEQ_PICTRL_PREG},
715871002d7SAnil Varughese 	{0x0400, SIERRA_CPICAL_TMRVAL_MODE1_PREG},
716871002d7SAnil Varughese 	{0x0330, SIERRA_CPICAL_TMRVAL_MODE0_PREG},
717871002d7SAnil Varughese 	{0x01FF, SIERRA_CPICAL_PICNT_MODE1_PREG},
718aead5fd6SKishon Vijay Abraham I 	{0x0009, SIERRA_CPI_OUTBUF_RATESEL_PREG},
719871002d7SAnil Varughese 	{0x3232, SIERRA_CPICAL_RES_STARTCODE_MODE23_PREG},
720871002d7SAnil Varughese 	{0x0005, SIERRA_LFPSDET_SUPPORT_PREG},
721aead5fd6SKishon Vijay Abraham I 	{0x000F, SIERRA_LFPSFILT_NS_PREG},
722aead5fd6SKishon Vijay Abraham I 	{0x0009, SIERRA_LFPSFILT_RD_PREG},
723aead5fd6SKishon Vijay Abraham I 	{0x0001, SIERRA_LFPSFILT_MP_PREG},
724aead5fd6SKishon Vijay Abraham I 	{0x8013, SIERRA_SDFILT_H2L_A_PREG},
725871002d7SAnil Varughese 	{0x8009, SIERRA_SDFILT_L2H_PREG},
726871002d7SAnil Varughese 	{0x0024, SIERRA_RXBUFFER_CTLECTRL_PREG},
727871002d7SAnil Varughese 	{0x0020, SIERRA_RXBUFFER_RCDFECTRL_PREG},
728871002d7SAnil Varughese 	{0x4243, SIERRA_RXBUFFER_DFECTRL_PREG}
72944d30d62SAlan Douglas };
73044d30d62SAlan Douglas 
73144d30d62SAlan Douglas static const struct cdns_sierra_data cdns_map_sierra = {
73244d30d62SAlan Douglas 	SIERRA_MACRO_ID,
733380f5708SKishon Vijay Abraham I 	0x2,
734380f5708SKishon Vijay Abraham I 	0x2,
735871002d7SAnil Varughese 	ARRAY_SIZE(cdns_pcie_cmn_regs_ext_ssc),
736871002d7SAnil Varughese 	ARRAY_SIZE(cdns_pcie_ln_regs_ext_ssc),
737871002d7SAnil Varughese 	ARRAY_SIZE(cdns_usb_cmn_regs_ext_ssc),
738871002d7SAnil Varughese 	ARRAY_SIZE(cdns_usb_ln_regs_ext_ssc),
739871002d7SAnil Varughese 	cdns_pcie_cmn_regs_ext_ssc,
740871002d7SAnil Varughese 	cdns_pcie_ln_regs_ext_ssc,
741871002d7SAnil Varughese 	cdns_usb_cmn_regs_ext_ssc,
742871002d7SAnil Varughese 	cdns_usb_ln_regs_ext_ssc,
74344d30d62SAlan Douglas };
74444d30d62SAlan Douglas 
745367da978SKishon Vijay Abraham I static const struct cdns_sierra_data cdns_ti_map_sierra = {
746367da978SKishon Vijay Abraham I 	SIERRA_MACRO_ID,
747367da978SKishon Vijay Abraham I 	0x0,
748367da978SKishon Vijay Abraham I 	0x1,
749871002d7SAnil Varughese 	ARRAY_SIZE(cdns_pcie_cmn_regs_ext_ssc),
750871002d7SAnil Varughese 	ARRAY_SIZE(cdns_pcie_ln_regs_ext_ssc),
751871002d7SAnil Varughese 	ARRAY_SIZE(cdns_usb_cmn_regs_ext_ssc),
752871002d7SAnil Varughese 	ARRAY_SIZE(cdns_usb_ln_regs_ext_ssc),
753871002d7SAnil Varughese 	cdns_pcie_cmn_regs_ext_ssc,
754871002d7SAnil Varughese 	cdns_pcie_ln_regs_ext_ssc,
755871002d7SAnil Varughese 	cdns_usb_cmn_regs_ext_ssc,
756871002d7SAnil Varughese 	cdns_usb_ln_regs_ext_ssc,
757367da978SKishon Vijay Abraham I };
758367da978SKishon Vijay Abraham I 
75944d30d62SAlan Douglas static const struct of_device_id cdns_sierra_id_table[] = {
76044d30d62SAlan Douglas 	{
76144d30d62SAlan Douglas 		.compatible = "cdns,sierra-phy-t0",
76244d30d62SAlan Douglas 		.data = &cdns_map_sierra,
76344d30d62SAlan Douglas 	},
764367da978SKishon Vijay Abraham I 	{
765367da978SKishon Vijay Abraham I 		.compatible = "ti,sierra-phy-t0",
766367da978SKishon Vijay Abraham I 		.data = &cdns_ti_map_sierra,
767367da978SKishon Vijay Abraham I 	},
76844d30d62SAlan Douglas 	{}
76944d30d62SAlan Douglas };
77044d30d62SAlan Douglas MODULE_DEVICE_TABLE(of, cdns_sierra_id_table);
77144d30d62SAlan Douglas 
77244d30d62SAlan Douglas static struct platform_driver cdns_sierra_driver = {
77344d30d62SAlan Douglas 	.probe		= cdns_sierra_phy_probe,
77444d30d62SAlan Douglas 	.remove		= cdns_sierra_phy_remove,
77544d30d62SAlan Douglas 	.driver		= {
77644d30d62SAlan Douglas 		.name	= "cdns-sierra-phy",
77744d30d62SAlan Douglas 		.of_match_table = cdns_sierra_id_table,
77844d30d62SAlan Douglas 	},
77944d30d62SAlan Douglas };
78044d30d62SAlan Douglas module_platform_driver(cdns_sierra_driver);
78144d30d62SAlan Douglas 
78244d30d62SAlan Douglas MODULE_ALIAS("platform:cdns_sierra");
78344d30d62SAlan Douglas MODULE_AUTHOR("Cadence Design Systems");
78444d30d62SAlan Douglas MODULE_DESCRIPTION("CDNS sierra phy driver");
78544d30d62SAlan Douglas MODULE_LICENSE("GPL v2");
786