144d30d62SAlan Douglas // SPDX-License-Identifier: GPL-2.0 244d30d62SAlan Douglas /* 344d30d62SAlan Douglas * Cadence Sierra PHY Driver 444d30d62SAlan Douglas * 544d30d62SAlan Douglas * Copyright (c) 2018 Cadence Design Systems 644d30d62SAlan Douglas * Author: Alan Douglas <adouglas@cadence.com> 744d30d62SAlan Douglas * 844d30d62SAlan Douglas */ 944d30d62SAlan Douglas #include <linux/clk.h> 1044d30d62SAlan Douglas #include <linux/delay.h> 1144d30d62SAlan Douglas #include <linux/err.h> 1244d30d62SAlan Douglas #include <linux/io.h> 1344d30d62SAlan Douglas #include <linux/module.h> 1444d30d62SAlan Douglas #include <linux/phy/phy.h> 1544d30d62SAlan Douglas #include <linux/platform_device.h> 1644d30d62SAlan Douglas #include <linux/pm_runtime.h> 1744d30d62SAlan Douglas #include <linux/regmap.h> 1844d30d62SAlan Douglas #include <linux/reset.h> 1944d30d62SAlan Douglas #include <linux/slab.h> 2044d30d62SAlan Douglas #include <linux/of.h> 2144d30d62SAlan Douglas #include <linux/of_platform.h> 2244d30d62SAlan Douglas #include <dt-bindings/phy/phy.h> 2344d30d62SAlan Douglas 2444d30d62SAlan Douglas /* PHY register offsets */ 25380f5708SKishon Vijay Abraham I #define SIERRA_COMMON_CDB_OFFSET 0x0 26380f5708SKishon Vijay Abraham I #define SIERRA_MACRO_ID_REG 0x0 27871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_MODE_PREG 0x48 28871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG 0x49 29871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG 0x4A 30871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_LOCK_CNTSTART_PREG 0x4B 31871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_BWCAL_MODE1_PREG 0x4F 32871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG 0x50 33871002d7SAnil Varughese #define SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG 0x62 34380f5708SKishon Vijay Abraham I 35380f5708SKishon Vijay Abraham I #define SIERRA_LANE_CDB_OFFSET(ln, block_offset, reg_offset) \ 36380f5708SKishon Vijay Abraham I ((0x4000 << (block_offset)) + \ 37380f5708SKishon Vijay Abraham I (((ln) << 9) << (reg_offset))) 38aead5fd6SKishon Vijay Abraham I 39aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_A_PREG 0x000 40aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_B_PREG 0x001 41aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_C_PREG 0x002 42aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_D_PREG 0x003 43aead5fd6SKishon Vijay Abraham I #define SIERRA_DET_STANDEC_E_PREG 0x004 44871002d7SAnil Varughese #define SIERRA_PSM_LANECAL_DLY_A1_RESETS_PREG 0x008 45871002d7SAnil Varughese #define SIERRA_PSM_A0IN_TMR_PREG 0x009 46aead5fd6SKishon Vijay Abraham I #define SIERRA_PSM_DIAG_PREG 0x015 47aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_TX_A0_PREG 0x028 48aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_TX_A1_PREG 0x029 49aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_TX_A2_PREG 0x02A 50aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_TX_A3_PREG 0x02B 51aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_RX_A0_PREG 0x030 52aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_RX_A1_PREG 0x031 53aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_RX_A2_PREG 0x032 54aead5fd6SKishon Vijay Abraham I #define SIERRA_PSC_RX_A3_PREG 0x033 55aead5fd6SKishon Vijay Abraham I #define SIERRA_PLLCTRL_SUBRATE_PREG 0x03A 56aead5fd6SKishon Vijay Abraham I #define SIERRA_PLLCTRL_GEN_D_PREG 0x03E 57871002d7SAnil Varughese #define SIERRA_PLLCTRL_CPGAIN_MODE_PREG 0x03F 58adc4bd6fSKishon Vijay Abraham I #define SIERRA_PLLCTRL_STATUS_PREG 0x044 59871002d7SAnil Varughese #define SIERRA_CLKPATH_BIASTRIM_PREG 0x04B 60871002d7SAnil Varughese #define SIERRA_DFE_BIASTRIM_PREG 0x04C 61aead5fd6SKishon Vijay Abraham I #define SIERRA_DRVCTRL_ATTEN_PREG 0x06A 62aead5fd6SKishon Vijay Abraham I #define SIERRA_CLKPATHCTRL_TMR_PREG 0x081 63871002d7SAnil Varughese #define SIERRA_RX_CREQ_FLTR_A_MODE3_PREG 0x085 64871002d7SAnil Varughese #define SIERRA_RX_CREQ_FLTR_A_MODE2_PREG 0x086 65aead5fd6SKishon Vijay Abraham I #define SIERRA_RX_CREQ_FLTR_A_MODE1_PREG 0x087 66aead5fd6SKishon Vijay Abraham I #define SIERRA_RX_CREQ_FLTR_A_MODE0_PREG 0x088 67aead5fd6SKishon Vijay Abraham I #define SIERRA_CREQ_CCLKDET_MODE01_PREG 0x08E 68aead5fd6SKishon Vijay Abraham I #define SIERRA_RX_CTLE_MAINTENANCE_PREG 0x091 69aead5fd6SKishon Vijay Abraham I #define SIERRA_CREQ_FSMCLK_SEL_PREG 0x092 70871002d7SAnil Varughese #define SIERRA_CREQ_EQ_CTRL_PREG 0x093 71871002d7SAnil Varughese #define SIERRA_CREQ_SPARE_PREG 0x096 72871002d7SAnil Varughese #define SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG 0x097 73aead5fd6SKishon Vijay Abraham I #define SIERRA_CTLELUT_CTRL_PREG 0x098 74aead5fd6SKishon Vijay Abraham I #define SIERRA_DFE_ECMP_RATESEL_PREG 0x0C0 75aead5fd6SKishon Vijay Abraham I #define SIERRA_DFE_SMP_RATESEL_PREG 0x0C1 76871002d7SAnil Varughese #define SIERRA_DEQ_PHALIGN_CTRL 0x0C4 77871002d7SAnil Varughese #define SIERRA_DEQ_CONCUR_CTRL1_PREG 0x0C8 78871002d7SAnil Varughese #define SIERRA_DEQ_CONCUR_CTRL2_PREG 0x0C9 79871002d7SAnil Varughese #define SIERRA_DEQ_EPIPWR_CTRL2_PREG 0x0CD 80871002d7SAnil Varughese #define SIERRA_DEQ_FAST_MAINT_CYCLES_PREG 0x0CE 81871002d7SAnil Varughese #define SIERRA_DEQ_ERRCMP_CTRL_PREG 0x0D0 82871002d7SAnil Varughese #define SIERRA_DEQ_OFFSET_CTRL_PREG 0x0D8 83871002d7SAnil Varughese #define SIERRA_DEQ_GAIN_CTRL_PREG 0x0E0 84aead5fd6SKishon Vijay Abraham I #define SIERRA_DEQ_VGATUNE_CTRL_PREG 0x0E1 85871002d7SAnil Varughese #define SIERRA_DEQ_GLUT0 0x0E8 86871002d7SAnil Varughese #define SIERRA_DEQ_GLUT1 0x0E9 87871002d7SAnil Varughese #define SIERRA_DEQ_GLUT2 0x0EA 88871002d7SAnil Varughese #define SIERRA_DEQ_GLUT3 0x0EB 89871002d7SAnil Varughese #define SIERRA_DEQ_GLUT4 0x0EC 90871002d7SAnil Varughese #define SIERRA_DEQ_GLUT5 0x0ED 91871002d7SAnil Varughese #define SIERRA_DEQ_GLUT6 0x0EE 92871002d7SAnil Varughese #define SIERRA_DEQ_GLUT7 0x0EF 93871002d7SAnil Varughese #define SIERRA_DEQ_GLUT8 0x0F0 94871002d7SAnil Varughese #define SIERRA_DEQ_GLUT9 0x0F1 95871002d7SAnil Varughese #define SIERRA_DEQ_GLUT10 0x0F2 96871002d7SAnil Varughese #define SIERRA_DEQ_GLUT11 0x0F3 97871002d7SAnil Varughese #define SIERRA_DEQ_GLUT12 0x0F4 98871002d7SAnil Varughese #define SIERRA_DEQ_GLUT13 0x0F5 99871002d7SAnil Varughese #define SIERRA_DEQ_GLUT14 0x0F6 100871002d7SAnil Varughese #define SIERRA_DEQ_GLUT15 0x0F7 101871002d7SAnil Varughese #define SIERRA_DEQ_GLUT16 0x0F8 102871002d7SAnil Varughese #define SIERRA_DEQ_ALUT0 0x108 103871002d7SAnil Varughese #define SIERRA_DEQ_ALUT1 0x109 104871002d7SAnil Varughese #define SIERRA_DEQ_ALUT2 0x10A 105871002d7SAnil Varughese #define SIERRA_DEQ_ALUT3 0x10B 106871002d7SAnil Varughese #define SIERRA_DEQ_ALUT4 0x10C 107871002d7SAnil Varughese #define SIERRA_DEQ_ALUT5 0x10D 108871002d7SAnil Varughese #define SIERRA_DEQ_ALUT6 0x10E 109871002d7SAnil Varughese #define SIERRA_DEQ_ALUT7 0x10F 110871002d7SAnil Varughese #define SIERRA_DEQ_ALUT8 0x110 111871002d7SAnil Varughese #define SIERRA_DEQ_ALUT9 0x111 112871002d7SAnil Varughese #define SIERRA_DEQ_ALUT10 0x112 113871002d7SAnil Varughese #define SIERRA_DEQ_ALUT11 0x113 114871002d7SAnil Varughese #define SIERRA_DEQ_ALUT12 0x114 115871002d7SAnil Varughese #define SIERRA_DEQ_ALUT13 0x115 116871002d7SAnil Varughese #define SIERRA_DEQ_DFETAP_CTRL_PREG 0x128 117871002d7SAnil Varughese #define SIERRA_DFE_EN_1010_IGNORE_PREG 0x134 118871002d7SAnil Varughese #define SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG 0x150 119871002d7SAnil Varughese #define SIERRA_DEQ_TAU_CTRL2_PREG 0x151 120871002d7SAnil Varughese #define SIERRA_DEQ_PICTRL_PREG 0x161 121871002d7SAnil Varughese #define SIERRA_CPICAL_TMRVAL_MODE1_PREG 0x170 122871002d7SAnil Varughese #define SIERRA_CPICAL_TMRVAL_MODE0_PREG 0x171 123871002d7SAnil Varughese #define SIERRA_CPICAL_PICNT_MODE1_PREG 0x174 124aead5fd6SKishon Vijay Abraham I #define SIERRA_CPI_OUTBUF_RATESEL_PREG 0x17C 125871002d7SAnil Varughese #define SIERRA_CPICAL_RES_STARTCODE_MODE23_PREG 0x183 126871002d7SAnil Varughese #define SIERRA_LFPSDET_SUPPORT_PREG 0x188 127aead5fd6SKishon Vijay Abraham I #define SIERRA_LFPSFILT_NS_PREG 0x18A 128aead5fd6SKishon Vijay Abraham I #define SIERRA_LFPSFILT_RD_PREG 0x18B 129aead5fd6SKishon Vijay Abraham I #define SIERRA_LFPSFILT_MP_PREG 0x18C 130871002d7SAnil Varughese #define SIERRA_SIGDET_SUPPORT_PREG 0x190 131aead5fd6SKishon Vijay Abraham I #define SIERRA_SDFILT_H2L_A_PREG 0x191 132871002d7SAnil Varughese #define SIERRA_SDFILT_L2H_PREG 0x193 133871002d7SAnil Varughese #define SIERRA_RXBUFFER_CTLECTRL_PREG 0x19E 134871002d7SAnil Varughese #define SIERRA_RXBUFFER_RCDFECTRL_PREG 0x19F 135871002d7SAnil Varughese #define SIERRA_RXBUFFER_DFECTRL_PREG 0x1A0 136871002d7SAnil Varughese #define SIERRA_DEQ_TAU_CTRL1_FAST_MAINT_PREG 0x14F 137871002d7SAnil Varughese #define SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG 0x150 138380f5708SKishon Vijay Abraham I 139380f5708SKishon Vijay Abraham I #define SIERRA_PHY_CONFIG_CTRL_OFFSET(block_offset) \ 140380f5708SKishon Vijay Abraham I (0xc000 << (block_offset)) 141380f5708SKishon Vijay Abraham I #define SIERRA_PHY_PLL_CFG 0xe 14244d30d62SAlan Douglas 14344d30d62SAlan Douglas #define SIERRA_MACRO_ID 0x00007364 144a43f72aeSKishon Vijay Abraham I #define SIERRA_MAX_LANES 16 145adc4bd6fSKishon Vijay Abraham I #define PLL_LOCK_TIME 100000 14644d30d62SAlan Douglas 147380f5708SKishon Vijay Abraham I static const struct reg_field macro_id_type = 148380f5708SKishon Vijay Abraham I REG_FIELD(SIERRA_MACRO_ID_REG, 0, 15); 149380f5708SKishon Vijay Abraham I static const struct reg_field phy_pll_cfg_1 = 150380f5708SKishon Vijay Abraham I REG_FIELD(SIERRA_PHY_PLL_CFG, 1, 1); 151adc4bd6fSKishon Vijay Abraham I static const struct reg_field pllctrl_lock = 152adc4bd6fSKishon Vijay Abraham I REG_FIELD(SIERRA_PLLCTRL_STATUS_PREG, 0, 0); 153380f5708SKishon Vijay Abraham I 15444d30d62SAlan Douglas struct cdns_sierra_inst { 15544d30d62SAlan Douglas struct phy *phy; 15644d30d62SAlan Douglas u32 phy_type; 15744d30d62SAlan Douglas u32 num_lanes; 15844d30d62SAlan Douglas u32 mlane; 15944d30d62SAlan Douglas struct reset_control *lnk_rst; 16044d30d62SAlan Douglas }; 16144d30d62SAlan Douglas 16244d30d62SAlan Douglas struct cdns_reg_pairs { 16344d30d62SAlan Douglas u16 val; 16444d30d62SAlan Douglas u32 off; 16544d30d62SAlan Douglas }; 16644d30d62SAlan Douglas 16744d30d62SAlan Douglas struct cdns_sierra_data { 16844d30d62SAlan Douglas u32 id_value; 169380f5708SKishon Vijay Abraham I u8 block_offset_shift; 170380f5708SKishon Vijay Abraham I u8 reg_offset_shift; 171871002d7SAnil Varughese u32 pcie_cmn_regs; 172871002d7SAnil Varughese u32 pcie_ln_regs; 173871002d7SAnil Varughese u32 usb_cmn_regs; 174871002d7SAnil Varughese u32 usb_ln_regs; 175871002d7SAnil Varughese struct cdns_reg_pairs *pcie_cmn_vals; 176871002d7SAnil Varughese struct cdns_reg_pairs *pcie_ln_vals; 177871002d7SAnil Varughese struct cdns_reg_pairs *usb_cmn_vals; 178871002d7SAnil Varughese struct cdns_reg_pairs *usb_ln_vals; 17944d30d62SAlan Douglas }; 18044d30d62SAlan Douglas 181380f5708SKishon Vijay Abraham I struct cdns_regmap_cdb_context { 18244d30d62SAlan Douglas struct device *dev; 18344d30d62SAlan Douglas void __iomem *base; 184380f5708SKishon Vijay Abraham I u8 reg_offset_shift; 185380f5708SKishon Vijay Abraham I }; 186380f5708SKishon Vijay Abraham I 187380f5708SKishon Vijay Abraham I struct cdns_sierra_phy { 188380f5708SKishon Vijay Abraham I struct device *dev; 189380f5708SKishon Vijay Abraham I struct regmap *regmap; 19044d30d62SAlan Douglas struct cdns_sierra_data *init_data; 19144d30d62SAlan Douglas struct cdns_sierra_inst phys[SIERRA_MAX_LANES]; 19244d30d62SAlan Douglas struct reset_control *phy_rst; 19344d30d62SAlan Douglas struct reset_control *apb_rst; 194380f5708SKishon Vijay Abraham I struct regmap *regmap_lane_cdb[SIERRA_MAX_LANES]; 195380f5708SKishon Vijay Abraham I struct regmap *regmap_phy_config_ctrl; 196380f5708SKishon Vijay Abraham I struct regmap *regmap_common_cdb; 197380f5708SKishon Vijay Abraham I struct regmap_field *macro_id_type; 198380f5708SKishon Vijay Abraham I struct regmap_field *phy_pll_cfg_1; 199adc4bd6fSKishon Vijay Abraham I struct regmap_field *pllctrl_lock[SIERRA_MAX_LANES]; 20044d30d62SAlan Douglas struct clk *clk; 201*6825cfc9SKishon Vijay Abraham I struct clk *cmn_refclk_dig_div; 202*6825cfc9SKishon Vijay Abraham I struct clk *cmn_refclk1_dig_div; 20344d30d62SAlan Douglas int nsubnodes; 204a43f72aeSKishon Vijay Abraham I u32 num_lanes; 20544d30d62SAlan Douglas bool autoconf; 20644d30d62SAlan Douglas }; 20744d30d62SAlan Douglas 208380f5708SKishon Vijay Abraham I static int cdns_regmap_write(void *context, unsigned int reg, unsigned int val) 209380f5708SKishon Vijay Abraham I { 210380f5708SKishon Vijay Abraham I struct cdns_regmap_cdb_context *ctx = context; 211380f5708SKishon Vijay Abraham I u32 offset = reg << ctx->reg_offset_shift; 212380f5708SKishon Vijay Abraham I 213380f5708SKishon Vijay Abraham I writew(val, ctx->base + offset); 214380f5708SKishon Vijay Abraham I 215380f5708SKishon Vijay Abraham I return 0; 216380f5708SKishon Vijay Abraham I } 217380f5708SKishon Vijay Abraham I 218380f5708SKishon Vijay Abraham I static int cdns_regmap_read(void *context, unsigned int reg, unsigned int *val) 219380f5708SKishon Vijay Abraham I { 220380f5708SKishon Vijay Abraham I struct cdns_regmap_cdb_context *ctx = context; 221380f5708SKishon Vijay Abraham I u32 offset = reg << ctx->reg_offset_shift; 222380f5708SKishon Vijay Abraham I 223380f5708SKishon Vijay Abraham I *val = readw(ctx->base + offset); 224380f5708SKishon Vijay Abraham I return 0; 225380f5708SKishon Vijay Abraham I } 226380f5708SKishon Vijay Abraham I 227380f5708SKishon Vijay Abraham I #define SIERRA_LANE_CDB_REGMAP_CONF(n) \ 228380f5708SKishon Vijay Abraham I { \ 229380f5708SKishon Vijay Abraham I .name = "sierra_lane" n "_cdb", \ 230380f5708SKishon Vijay Abraham I .reg_stride = 1, \ 231380f5708SKishon Vijay Abraham I .fast_io = true, \ 232380f5708SKishon Vijay Abraham I .reg_write = cdns_regmap_write, \ 233380f5708SKishon Vijay Abraham I .reg_read = cdns_regmap_read, \ 234380f5708SKishon Vijay Abraham I } 235380f5708SKishon Vijay Abraham I 236380f5708SKishon Vijay Abraham I static struct regmap_config cdns_sierra_lane_cdb_config[] = { 237380f5708SKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("0"), 238380f5708SKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("1"), 239380f5708SKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("2"), 240380f5708SKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("3"), 241a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("4"), 242a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("5"), 243a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("6"), 244a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("7"), 245a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("8"), 246a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("9"), 247a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("10"), 248a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("11"), 249a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("12"), 250a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("13"), 251a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("14"), 252a43f72aeSKishon Vijay Abraham I SIERRA_LANE_CDB_REGMAP_CONF("15"), 253380f5708SKishon Vijay Abraham I }; 254380f5708SKishon Vijay Abraham I 255380f5708SKishon Vijay Abraham I static struct regmap_config cdns_sierra_common_cdb_config = { 256380f5708SKishon Vijay Abraham I .name = "sierra_common_cdb", 257380f5708SKishon Vijay Abraham I .reg_stride = 1, 258380f5708SKishon Vijay Abraham I .fast_io = true, 259380f5708SKishon Vijay Abraham I .reg_write = cdns_regmap_write, 260380f5708SKishon Vijay Abraham I .reg_read = cdns_regmap_read, 261380f5708SKishon Vijay Abraham I }; 262380f5708SKishon Vijay Abraham I 263380f5708SKishon Vijay Abraham I static struct regmap_config cdns_sierra_phy_config_ctrl_config = { 264380f5708SKishon Vijay Abraham I .name = "sierra_phy_config_ctrl", 265380f5708SKishon Vijay Abraham I .reg_stride = 1, 266380f5708SKishon Vijay Abraham I .fast_io = true, 267380f5708SKishon Vijay Abraham I .reg_write = cdns_regmap_write, 268380f5708SKishon Vijay Abraham I .reg_read = cdns_regmap_read, 269380f5708SKishon Vijay Abraham I }; 270380f5708SKishon Vijay Abraham I 271cedcc2e2SKishon Vijay Abraham I static int cdns_sierra_phy_init(struct phy *gphy) 27244d30d62SAlan Douglas { 27344d30d62SAlan Douglas struct cdns_sierra_inst *ins = phy_get_drvdata(gphy); 27444d30d62SAlan Douglas struct cdns_sierra_phy *phy = dev_get_drvdata(gphy->dev.parent); 275380f5708SKishon Vijay Abraham I struct regmap *regmap = phy->regmap; 27644d30d62SAlan Douglas int i, j; 277871002d7SAnil Varughese struct cdns_reg_pairs *cmn_vals, *ln_vals; 278871002d7SAnil Varughese u32 num_cmn_regs, num_ln_regs; 27944d30d62SAlan Douglas 280cedcc2e2SKishon Vijay Abraham I /* Initialise the PHY registers, unless auto configured */ 281cedcc2e2SKishon Vijay Abraham I if (phy->autoconf) 282cedcc2e2SKishon Vijay Abraham I return 0; 283cedcc2e2SKishon Vijay Abraham I 284*6825cfc9SKishon Vijay Abraham I clk_set_rate(phy->cmn_refclk_dig_div, 25000000); 285*6825cfc9SKishon Vijay Abraham I clk_set_rate(phy->cmn_refclk1_dig_div, 25000000); 28644d30d62SAlan Douglas if (ins->phy_type == PHY_TYPE_PCIE) { 287871002d7SAnil Varughese num_cmn_regs = phy->init_data->pcie_cmn_regs; 288871002d7SAnil Varughese num_ln_regs = phy->init_data->pcie_ln_regs; 289871002d7SAnil Varughese cmn_vals = phy->init_data->pcie_cmn_vals; 290871002d7SAnil Varughese ln_vals = phy->init_data->pcie_ln_vals; 29144d30d62SAlan Douglas } else if (ins->phy_type == PHY_TYPE_USB3) { 292871002d7SAnil Varughese num_cmn_regs = phy->init_data->usb_cmn_regs; 293871002d7SAnil Varughese num_ln_regs = phy->init_data->usb_ln_regs; 294871002d7SAnil Varughese cmn_vals = phy->init_data->usb_cmn_vals; 295871002d7SAnil Varughese ln_vals = phy->init_data->usb_ln_vals; 29644d30d62SAlan Douglas } else { 297cedcc2e2SKishon Vijay Abraham I return -EINVAL; 29844d30d62SAlan Douglas } 299871002d7SAnil Varughese 300871002d7SAnil Varughese regmap = phy->regmap_common_cdb; 301871002d7SAnil Varughese for (j = 0; j < num_cmn_regs ; j++) 302871002d7SAnil Varughese regmap_write(regmap, cmn_vals[j].off, cmn_vals[j].val); 303871002d7SAnil Varughese 304380f5708SKishon Vijay Abraham I for (i = 0; i < ins->num_lanes; i++) { 305871002d7SAnil Varughese for (j = 0; j < num_ln_regs ; j++) { 306380f5708SKishon Vijay Abraham I regmap = phy->regmap_lane_cdb[i + ins->mlane]; 307871002d7SAnil Varughese regmap_write(regmap, ln_vals[j].off, ln_vals[j].val); 308380f5708SKishon Vijay Abraham I } 309380f5708SKishon Vijay Abraham I } 310cedcc2e2SKishon Vijay Abraham I 311cedcc2e2SKishon Vijay Abraham I return 0; 31244d30d62SAlan Douglas } 31344d30d62SAlan Douglas 31444d30d62SAlan Douglas static int cdns_sierra_phy_on(struct phy *gphy) 31544d30d62SAlan Douglas { 316adc4bd6fSKishon Vijay Abraham I struct cdns_sierra_phy *sp = dev_get_drvdata(gphy->dev.parent); 31744d30d62SAlan Douglas struct cdns_sierra_inst *ins = phy_get_drvdata(gphy); 318adc4bd6fSKishon Vijay Abraham I struct device *dev = sp->dev; 319adc4bd6fSKishon Vijay Abraham I u32 val; 320adc4bd6fSKishon Vijay Abraham I int ret; 32144d30d62SAlan Douglas 32244d30d62SAlan Douglas /* Take the PHY lane group out of reset */ 323adc4bd6fSKishon Vijay Abraham I ret = reset_control_deassert(ins->lnk_rst); 324adc4bd6fSKishon Vijay Abraham I if (ret) { 325adc4bd6fSKishon Vijay Abraham I dev_err(dev, "Failed to take the PHY lane out of reset\n"); 326adc4bd6fSKishon Vijay Abraham I return ret; 327adc4bd6fSKishon Vijay Abraham I } 328adc4bd6fSKishon Vijay Abraham I 329adc4bd6fSKishon Vijay Abraham I ret = regmap_field_read_poll_timeout(sp->pllctrl_lock[ins->mlane], 330adc4bd6fSKishon Vijay Abraham I val, val, 1000, PLL_LOCK_TIME); 331adc4bd6fSKishon Vijay Abraham I if (ret < 0) 332adc4bd6fSKishon Vijay Abraham I dev_err(dev, "PLL lock of lane failed\n"); 333adc4bd6fSKishon Vijay Abraham I 334adc4bd6fSKishon Vijay Abraham I return ret; 33544d30d62SAlan Douglas } 33644d30d62SAlan Douglas 33744d30d62SAlan Douglas static int cdns_sierra_phy_off(struct phy *gphy) 33844d30d62SAlan Douglas { 33944d30d62SAlan Douglas struct cdns_sierra_inst *ins = phy_get_drvdata(gphy); 34044d30d62SAlan Douglas 34144d30d62SAlan Douglas return reset_control_assert(ins->lnk_rst); 34244d30d62SAlan Douglas } 34344d30d62SAlan Douglas 34444d30d62SAlan Douglas static const struct phy_ops ops = { 345cedcc2e2SKishon Vijay Abraham I .init = cdns_sierra_phy_init, 34644d30d62SAlan Douglas .power_on = cdns_sierra_phy_on, 34744d30d62SAlan Douglas .power_off = cdns_sierra_phy_off, 34844d30d62SAlan Douglas .owner = THIS_MODULE, 34944d30d62SAlan Douglas }; 35044d30d62SAlan Douglas 35144d30d62SAlan Douglas static int cdns_sierra_get_optional(struct cdns_sierra_inst *inst, 35244d30d62SAlan Douglas struct device_node *child) 35344d30d62SAlan Douglas { 35444d30d62SAlan Douglas if (of_property_read_u32(child, "reg", &inst->mlane)) 35544d30d62SAlan Douglas return -EINVAL; 35644d30d62SAlan Douglas 35744d30d62SAlan Douglas if (of_property_read_u32(child, "cdns,num-lanes", &inst->num_lanes)) 35844d30d62SAlan Douglas return -EINVAL; 35944d30d62SAlan Douglas 36044d30d62SAlan Douglas if (of_property_read_u32(child, "cdns,phy-type", &inst->phy_type)) 36144d30d62SAlan Douglas return -EINVAL; 36244d30d62SAlan Douglas 36344d30d62SAlan Douglas return 0; 36444d30d62SAlan Douglas } 36544d30d62SAlan Douglas 36644d30d62SAlan Douglas static const struct of_device_id cdns_sierra_id_table[]; 36744d30d62SAlan Douglas 368380f5708SKishon Vijay Abraham I static struct regmap *cdns_regmap_init(struct device *dev, void __iomem *base, 369380f5708SKishon Vijay Abraham I u32 block_offset, u8 reg_offset_shift, 370380f5708SKishon Vijay Abraham I const struct regmap_config *config) 371380f5708SKishon Vijay Abraham I { 372380f5708SKishon Vijay Abraham I struct cdns_regmap_cdb_context *ctx; 373380f5708SKishon Vijay Abraham I 374380f5708SKishon Vijay Abraham I ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL); 375380f5708SKishon Vijay Abraham I if (!ctx) 376380f5708SKishon Vijay Abraham I return ERR_PTR(-ENOMEM); 377380f5708SKishon Vijay Abraham I 378380f5708SKishon Vijay Abraham I ctx->dev = dev; 379380f5708SKishon Vijay Abraham I ctx->base = base + block_offset; 380380f5708SKishon Vijay Abraham I ctx->reg_offset_shift = reg_offset_shift; 381380f5708SKishon Vijay Abraham I 382380f5708SKishon Vijay Abraham I return devm_regmap_init(dev, NULL, ctx, config); 383380f5708SKishon Vijay Abraham I } 384380f5708SKishon Vijay Abraham I 385380f5708SKishon Vijay Abraham I static int cdns_regfield_init(struct cdns_sierra_phy *sp) 386380f5708SKishon Vijay Abraham I { 387380f5708SKishon Vijay Abraham I struct device *dev = sp->dev; 388380f5708SKishon Vijay Abraham I struct regmap_field *field; 389380f5708SKishon Vijay Abraham I struct regmap *regmap; 390adc4bd6fSKishon Vijay Abraham I int i; 391380f5708SKishon Vijay Abraham I 392380f5708SKishon Vijay Abraham I regmap = sp->regmap_common_cdb; 393380f5708SKishon Vijay Abraham I field = devm_regmap_field_alloc(dev, regmap, macro_id_type); 394380f5708SKishon Vijay Abraham I if (IS_ERR(field)) { 395380f5708SKishon Vijay Abraham I dev_err(dev, "MACRO_ID_TYPE reg field init failed\n"); 396380f5708SKishon Vijay Abraham I return PTR_ERR(field); 397380f5708SKishon Vijay Abraham I } 398380f5708SKishon Vijay Abraham I sp->macro_id_type = field; 399380f5708SKishon Vijay Abraham I 400380f5708SKishon Vijay Abraham I regmap = sp->regmap_phy_config_ctrl; 401380f5708SKishon Vijay Abraham I field = devm_regmap_field_alloc(dev, regmap, phy_pll_cfg_1); 402380f5708SKishon Vijay Abraham I if (IS_ERR(field)) { 403380f5708SKishon Vijay Abraham I dev_err(dev, "PHY_PLL_CFG_1 reg field init failed\n"); 404380f5708SKishon Vijay Abraham I return PTR_ERR(field); 405380f5708SKishon Vijay Abraham I } 406380f5708SKishon Vijay Abraham I sp->phy_pll_cfg_1 = field; 407380f5708SKishon Vijay Abraham I 408adc4bd6fSKishon Vijay Abraham I for (i = 0; i < SIERRA_MAX_LANES; i++) { 409adc4bd6fSKishon Vijay Abraham I regmap = sp->regmap_lane_cdb[i]; 410adc4bd6fSKishon Vijay Abraham I field = devm_regmap_field_alloc(dev, regmap, pllctrl_lock); 411adc4bd6fSKishon Vijay Abraham I if (IS_ERR(field)) { 412adc4bd6fSKishon Vijay Abraham I dev_err(dev, "P%d_ENABLE reg field init failed\n", i); 413adc4bd6fSKishon Vijay Abraham I return PTR_ERR(field); 414adc4bd6fSKishon Vijay Abraham I } 415adc4bd6fSKishon Vijay Abraham I sp->pllctrl_lock[i] = field; 416adc4bd6fSKishon Vijay Abraham I } 417adc4bd6fSKishon Vijay Abraham I 418380f5708SKishon Vijay Abraham I return 0; 419380f5708SKishon Vijay Abraham I } 420380f5708SKishon Vijay Abraham I 421380f5708SKishon Vijay Abraham I static int cdns_regmap_init_blocks(struct cdns_sierra_phy *sp, 422380f5708SKishon Vijay Abraham I void __iomem *base, u8 block_offset_shift, 423380f5708SKishon Vijay Abraham I u8 reg_offset_shift) 424380f5708SKishon Vijay Abraham I { 425380f5708SKishon Vijay Abraham I struct device *dev = sp->dev; 426380f5708SKishon Vijay Abraham I struct regmap *regmap; 427380f5708SKishon Vijay Abraham I u32 block_offset; 428380f5708SKishon Vijay Abraham I int i; 429380f5708SKishon Vijay Abraham I 430380f5708SKishon Vijay Abraham I for (i = 0; i < SIERRA_MAX_LANES; i++) { 431380f5708SKishon Vijay Abraham I block_offset = SIERRA_LANE_CDB_OFFSET(i, block_offset_shift, 432380f5708SKishon Vijay Abraham I reg_offset_shift); 433380f5708SKishon Vijay Abraham I regmap = cdns_regmap_init(dev, base, block_offset, 434380f5708SKishon Vijay Abraham I reg_offset_shift, 435380f5708SKishon Vijay Abraham I &cdns_sierra_lane_cdb_config[i]); 436380f5708SKishon Vijay Abraham I if (IS_ERR(regmap)) { 437380f5708SKishon Vijay Abraham I dev_err(dev, "Failed to init lane CDB regmap\n"); 438380f5708SKishon Vijay Abraham I return PTR_ERR(regmap); 439380f5708SKishon Vijay Abraham I } 440380f5708SKishon Vijay Abraham I sp->regmap_lane_cdb[i] = regmap; 441380f5708SKishon Vijay Abraham I } 442380f5708SKishon Vijay Abraham I 443380f5708SKishon Vijay Abraham I regmap = cdns_regmap_init(dev, base, SIERRA_COMMON_CDB_OFFSET, 444380f5708SKishon Vijay Abraham I reg_offset_shift, 445380f5708SKishon Vijay Abraham I &cdns_sierra_common_cdb_config); 446380f5708SKishon Vijay Abraham I if (IS_ERR(regmap)) { 447380f5708SKishon Vijay Abraham I dev_err(dev, "Failed to init common CDB regmap\n"); 448380f5708SKishon Vijay Abraham I return PTR_ERR(regmap); 449380f5708SKishon Vijay Abraham I } 450380f5708SKishon Vijay Abraham I sp->regmap_common_cdb = regmap; 451380f5708SKishon Vijay Abraham I 452380f5708SKishon Vijay Abraham I block_offset = SIERRA_PHY_CONFIG_CTRL_OFFSET(block_offset_shift); 453380f5708SKishon Vijay Abraham I regmap = cdns_regmap_init(dev, base, block_offset, reg_offset_shift, 454380f5708SKishon Vijay Abraham I &cdns_sierra_phy_config_ctrl_config); 455380f5708SKishon Vijay Abraham I if (IS_ERR(regmap)) { 456380f5708SKishon Vijay Abraham I dev_err(dev, "Failed to init PHY config and control regmap\n"); 457380f5708SKishon Vijay Abraham I return PTR_ERR(regmap); 458380f5708SKishon Vijay Abraham I } 459380f5708SKishon Vijay Abraham I sp->regmap_phy_config_ctrl = regmap; 460380f5708SKishon Vijay Abraham I 461380f5708SKishon Vijay Abraham I return 0; 462380f5708SKishon Vijay Abraham I } 463380f5708SKishon Vijay Abraham I 46444d30d62SAlan Douglas static int cdns_sierra_phy_probe(struct platform_device *pdev) 46544d30d62SAlan Douglas { 46644d30d62SAlan Douglas struct cdns_sierra_phy *sp; 46744d30d62SAlan Douglas struct phy_provider *phy_provider; 46844d30d62SAlan Douglas struct device *dev = &pdev->dev; 46944d30d62SAlan Douglas const struct of_device_id *match; 470380f5708SKishon Vijay Abraham I struct cdns_sierra_data *data; 471380f5708SKishon Vijay Abraham I unsigned int id_value; 47244d30d62SAlan Douglas struct resource *res; 47344d30d62SAlan Douglas int i, ret, node = 0; 474380f5708SKishon Vijay Abraham I void __iomem *base; 475*6825cfc9SKishon Vijay Abraham I struct clk *clk; 47644d30d62SAlan Douglas struct device_node *dn = dev->of_node, *child; 47744d30d62SAlan Douglas 47844d30d62SAlan Douglas if (of_get_child_count(dn) == 0) 47944d30d62SAlan Douglas return -ENODEV; 48044d30d62SAlan Douglas 481380f5708SKishon Vijay Abraham I /* Get init data for this PHY */ 482380f5708SKishon Vijay Abraham I match = of_match_device(cdns_sierra_id_table, dev); 483380f5708SKishon Vijay Abraham I if (!match) 484380f5708SKishon Vijay Abraham I return -EINVAL; 485380f5708SKishon Vijay Abraham I 486380f5708SKishon Vijay Abraham I data = (struct cdns_sierra_data *)match->data; 487380f5708SKishon Vijay Abraham I 48844d30d62SAlan Douglas sp = devm_kzalloc(dev, sizeof(*sp), GFP_KERNEL); 48944d30d62SAlan Douglas if (!sp) 49044d30d62SAlan Douglas return -ENOMEM; 49144d30d62SAlan Douglas dev_set_drvdata(dev, sp); 49244d30d62SAlan Douglas sp->dev = dev; 493380f5708SKishon Vijay Abraham I sp->init_data = data; 49444d30d62SAlan Douglas 49544d30d62SAlan Douglas res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 496380f5708SKishon Vijay Abraham I base = devm_ioremap_resource(dev, res); 497380f5708SKishon Vijay Abraham I if (IS_ERR(base)) { 49844d30d62SAlan Douglas dev_err(dev, "missing \"reg\"\n"); 499380f5708SKishon Vijay Abraham I return PTR_ERR(base); 50044d30d62SAlan Douglas } 50144d30d62SAlan Douglas 502380f5708SKishon Vijay Abraham I ret = cdns_regmap_init_blocks(sp, base, data->block_offset_shift, 503380f5708SKishon Vijay Abraham I data->reg_offset_shift); 504380f5708SKishon Vijay Abraham I if (ret) 505380f5708SKishon Vijay Abraham I return ret; 506380f5708SKishon Vijay Abraham I 507380f5708SKishon Vijay Abraham I ret = cdns_regfield_init(sp); 508380f5708SKishon Vijay Abraham I if (ret) 509380f5708SKishon Vijay Abraham I return ret; 51044d30d62SAlan Douglas 51144d30d62SAlan Douglas platform_set_drvdata(pdev, sp); 51244d30d62SAlan Douglas 513372428dbSKishon Vijay Abraham I sp->clk = devm_clk_get_optional(dev, "phy_clk"); 51444d30d62SAlan Douglas if (IS_ERR(sp->clk)) { 51544d30d62SAlan Douglas dev_err(dev, "failed to get clock phy_clk\n"); 51644d30d62SAlan Douglas return PTR_ERR(sp->clk); 51744d30d62SAlan Douglas } 51844d30d62SAlan Douglas 51944d30d62SAlan Douglas sp->phy_rst = devm_reset_control_get(dev, "sierra_reset"); 52044d30d62SAlan Douglas if (IS_ERR(sp->phy_rst)) { 52144d30d62SAlan Douglas dev_err(dev, "failed to get reset\n"); 52244d30d62SAlan Douglas return PTR_ERR(sp->phy_rst); 52344d30d62SAlan Douglas } 52444d30d62SAlan Douglas 525372428dbSKishon Vijay Abraham I sp->apb_rst = devm_reset_control_get_optional(dev, "sierra_apb"); 52644d30d62SAlan Douglas if (IS_ERR(sp->apb_rst)) { 52744d30d62SAlan Douglas dev_err(dev, "failed to get apb reset\n"); 52844d30d62SAlan Douglas return PTR_ERR(sp->apb_rst); 52944d30d62SAlan Douglas } 53044d30d62SAlan Douglas 531*6825cfc9SKishon Vijay Abraham I clk = devm_clk_get_optional(dev, "cmn_refclk_dig_div"); 532*6825cfc9SKishon Vijay Abraham I if (IS_ERR(clk)) { 533*6825cfc9SKishon Vijay Abraham I dev_err(dev, "cmn_refclk_dig_div clock not found\n"); 534*6825cfc9SKishon Vijay Abraham I ret = PTR_ERR(clk); 535*6825cfc9SKishon Vijay Abraham I return ret; 536*6825cfc9SKishon Vijay Abraham I } 537*6825cfc9SKishon Vijay Abraham I sp->cmn_refclk_dig_div = clk; 538*6825cfc9SKishon Vijay Abraham I 539*6825cfc9SKishon Vijay Abraham I clk = devm_clk_get_optional(dev, "cmn_refclk1_dig_div"); 540*6825cfc9SKishon Vijay Abraham I if (IS_ERR(clk)) { 541*6825cfc9SKishon Vijay Abraham I dev_err(dev, "cmn_refclk1_dig_div clock not found\n"); 542*6825cfc9SKishon Vijay Abraham I ret = PTR_ERR(clk); 543*6825cfc9SKishon Vijay Abraham I return ret; 544*6825cfc9SKishon Vijay Abraham I } 545*6825cfc9SKishon Vijay Abraham I sp->cmn_refclk1_dig_div = clk; 546*6825cfc9SKishon Vijay Abraham I 54744d30d62SAlan Douglas ret = clk_prepare_enable(sp->clk); 54844d30d62SAlan Douglas if (ret) 54944d30d62SAlan Douglas return ret; 55044d30d62SAlan Douglas 55144d30d62SAlan Douglas /* Enable APB */ 55244d30d62SAlan Douglas reset_control_deassert(sp->apb_rst); 55344d30d62SAlan Douglas 55444d30d62SAlan Douglas /* Check that PHY is present */ 555380f5708SKishon Vijay Abraham I regmap_field_read(sp->macro_id_type, &id_value); 556380f5708SKishon Vijay Abraham I if (sp->init_data->id_value != id_value) { 55744d30d62SAlan Douglas ret = -EINVAL; 55844d30d62SAlan Douglas goto clk_disable; 55944d30d62SAlan Douglas } 56044d30d62SAlan Douglas 56144d30d62SAlan Douglas sp->autoconf = of_property_read_bool(dn, "cdns,autoconf"); 56244d30d62SAlan Douglas 56344d30d62SAlan Douglas for_each_available_child_of_node(dn, child) { 56444d30d62SAlan Douglas struct phy *gphy; 56544d30d62SAlan Douglas 56644d30d62SAlan Douglas sp->phys[node].lnk_rst = 567b872936fSKishon Vijay Abraham I of_reset_control_array_get_exclusive(child); 56844d30d62SAlan Douglas 56944d30d62SAlan Douglas if (IS_ERR(sp->phys[node].lnk_rst)) { 57044d30d62SAlan Douglas dev_err(dev, "failed to get reset %s\n", 57144d30d62SAlan Douglas child->full_name); 57244d30d62SAlan Douglas ret = PTR_ERR(sp->phys[node].lnk_rst); 57344d30d62SAlan Douglas goto put_child2; 57444d30d62SAlan Douglas } 57544d30d62SAlan Douglas 57644d30d62SAlan Douglas if (!sp->autoconf) { 57744d30d62SAlan Douglas ret = cdns_sierra_get_optional(&sp->phys[node], child); 57844d30d62SAlan Douglas if (ret) { 57944d30d62SAlan Douglas dev_err(dev, "missing property in node %s\n", 58044d30d62SAlan Douglas child->name); 58144d30d62SAlan Douglas goto put_child; 58244d30d62SAlan Douglas } 58344d30d62SAlan Douglas } 58444d30d62SAlan Douglas 585a43f72aeSKishon Vijay Abraham I sp->num_lanes += sp->phys[node].num_lanes; 586a43f72aeSKishon Vijay Abraham I 58744d30d62SAlan Douglas gphy = devm_phy_create(dev, child, &ops); 58844d30d62SAlan Douglas 58944d30d62SAlan Douglas if (IS_ERR(gphy)) { 59044d30d62SAlan Douglas ret = PTR_ERR(gphy); 59144d30d62SAlan Douglas goto put_child; 59244d30d62SAlan Douglas } 59344d30d62SAlan Douglas sp->phys[node].phy = gphy; 59444d30d62SAlan Douglas phy_set_drvdata(gphy, &sp->phys[node]); 59544d30d62SAlan Douglas 59644d30d62SAlan Douglas node++; 59744d30d62SAlan Douglas } 59844d30d62SAlan Douglas sp->nsubnodes = node; 59944d30d62SAlan Douglas 600a43f72aeSKishon Vijay Abraham I if (sp->num_lanes > SIERRA_MAX_LANES) { 601a43f72aeSKishon Vijay Abraham I dev_err(dev, "Invalid lane configuration\n"); 602a43f72aeSKishon Vijay Abraham I goto put_child2; 603a43f72aeSKishon Vijay Abraham I } 604a43f72aeSKishon Vijay Abraham I 60544d30d62SAlan Douglas /* If more than one subnode, configure the PHY as multilink */ 60644d30d62SAlan Douglas if (!sp->autoconf && sp->nsubnodes > 1) 607380f5708SKishon Vijay Abraham I regmap_field_write(sp->phy_pll_cfg_1, 0x1); 60844d30d62SAlan Douglas 60944d30d62SAlan Douglas pm_runtime_enable(dev); 61044d30d62SAlan Douglas phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 61144d30d62SAlan Douglas reset_control_deassert(sp->phy_rst); 61244d30d62SAlan Douglas return PTR_ERR_OR_ZERO(phy_provider); 61344d30d62SAlan Douglas 61444d30d62SAlan Douglas put_child: 61544d30d62SAlan Douglas node++; 61644d30d62SAlan Douglas put_child2: 61744d30d62SAlan Douglas for (i = 0; i < node; i++) 61844d30d62SAlan Douglas reset_control_put(sp->phys[i].lnk_rst); 61944d30d62SAlan Douglas of_node_put(child); 62044d30d62SAlan Douglas clk_disable: 62144d30d62SAlan Douglas clk_disable_unprepare(sp->clk); 62244d30d62SAlan Douglas reset_control_assert(sp->apb_rst); 62344d30d62SAlan Douglas return ret; 62444d30d62SAlan Douglas } 62544d30d62SAlan Douglas 62644d30d62SAlan Douglas static int cdns_sierra_phy_remove(struct platform_device *pdev) 62744d30d62SAlan Douglas { 62844d30d62SAlan Douglas struct cdns_sierra_phy *phy = dev_get_drvdata(pdev->dev.parent); 62944d30d62SAlan Douglas int i; 63044d30d62SAlan Douglas 63144d30d62SAlan Douglas reset_control_assert(phy->phy_rst); 63244d30d62SAlan Douglas reset_control_assert(phy->apb_rst); 63344d30d62SAlan Douglas pm_runtime_disable(&pdev->dev); 63444d30d62SAlan Douglas 63544d30d62SAlan Douglas /* 63644d30d62SAlan Douglas * The device level resets will be put automatically. 63744d30d62SAlan Douglas * Need to put the subnode resets here though. 63844d30d62SAlan Douglas */ 63944d30d62SAlan Douglas for (i = 0; i < phy->nsubnodes; i++) { 64044d30d62SAlan Douglas reset_control_assert(phy->phys[i].lnk_rst); 64144d30d62SAlan Douglas reset_control_put(phy->phys[i].lnk_rst); 64244d30d62SAlan Douglas } 64344d30d62SAlan Douglas return 0; 64444d30d62SAlan Douglas } 64544d30d62SAlan Douglas 646871002d7SAnil Varughese /* refclk100MHz_32b_PCIe_cmn_pll_ext_ssc */ 647871002d7SAnil Varughese static struct cdns_reg_pairs cdns_pcie_cmn_regs_ext_ssc[] = { 648871002d7SAnil Varughese {0x2106, SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG}, 649871002d7SAnil Varughese {0x2106, SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG}, 650871002d7SAnil Varughese {0x8A06, SIERRA_CMN_PLLLC_BWCAL_MODE1_PREG}, 651871002d7SAnil Varughese {0x8A06, SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG}, 652871002d7SAnil Varughese {0x1B1B, SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG} 653871002d7SAnil Varughese }; 654871002d7SAnil Varughese 655871002d7SAnil Varughese /* refclk100MHz_32b_PCIe_ln_ext_ssc */ 656871002d7SAnil Varughese static struct cdns_reg_pairs cdns_pcie_ln_regs_ext_ssc[] = { 657871002d7SAnil Varughese {0x813E, SIERRA_CLKPATHCTRL_TMR_PREG}, 658871002d7SAnil Varughese {0x8047, SIERRA_RX_CREQ_FLTR_A_MODE3_PREG}, 659871002d7SAnil Varughese {0x808F, SIERRA_RX_CREQ_FLTR_A_MODE2_PREG}, 660871002d7SAnil Varughese {0x808F, SIERRA_RX_CREQ_FLTR_A_MODE1_PREG}, 661871002d7SAnil Varughese {0x808F, SIERRA_RX_CREQ_FLTR_A_MODE0_PREG}, 662871002d7SAnil Varughese {0x033C, SIERRA_RX_CTLE_MAINTENANCE_PREG}, 663871002d7SAnil Varughese {0x44CC, SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG} 664871002d7SAnil Varughese }; 665871002d7SAnil Varughese 666871002d7SAnil Varughese /* refclk100MHz_20b_USB_cmn_pll_ext_ssc */ 667871002d7SAnil Varughese static struct cdns_reg_pairs cdns_usb_cmn_regs_ext_ssc[] = { 668871002d7SAnil Varughese {0x2085, SIERRA_CMN_PLLLC_LF_COEFF_MODE1_PREG}, 669871002d7SAnil Varughese {0x2085, SIERRA_CMN_PLLLC_LF_COEFF_MODE0_PREG}, 670871002d7SAnil Varughese {0x0000, SIERRA_CMN_PLLLC_BWCAL_MODE0_PREG}, 671871002d7SAnil Varughese {0x0000, SIERRA_CMN_PLLLC_SS_TIME_STEPSIZE_MODE_PREG} 672871002d7SAnil Varughese }; 673871002d7SAnil Varughese 674871002d7SAnil Varughese /* refclk100MHz_20b_USB_ln_ext_ssc */ 675871002d7SAnil Varughese static struct cdns_reg_pairs cdns_usb_ln_regs_ext_ssc[] = { 676aead5fd6SKishon Vijay Abraham I {0xFE0A, SIERRA_DET_STANDEC_A_PREG}, 677aead5fd6SKishon Vijay Abraham I {0x000F, SIERRA_DET_STANDEC_B_PREG}, 678871002d7SAnil Varughese {0x00A5, SIERRA_DET_STANDEC_C_PREG}, 679871002d7SAnil Varughese {0x69ad, SIERRA_DET_STANDEC_D_PREG}, 680aead5fd6SKishon Vijay Abraham I {0x0241, SIERRA_DET_STANDEC_E_PREG}, 681871002d7SAnil Varughese {0x0010, SIERRA_PSM_LANECAL_DLY_A1_RESETS_PREG}, 682871002d7SAnil Varughese {0x0014, SIERRA_PSM_A0IN_TMR_PREG}, 683aead5fd6SKishon Vijay Abraham I {0xCF00, SIERRA_PSM_DIAG_PREG}, 684aead5fd6SKishon Vijay Abraham I {0x001F, SIERRA_PSC_TX_A0_PREG}, 685aead5fd6SKishon Vijay Abraham I {0x0007, SIERRA_PSC_TX_A1_PREG}, 686aead5fd6SKishon Vijay Abraham I {0x0003, SIERRA_PSC_TX_A2_PREG}, 687aead5fd6SKishon Vijay Abraham I {0x0003, SIERRA_PSC_TX_A3_PREG}, 688aead5fd6SKishon Vijay Abraham I {0x0FFF, SIERRA_PSC_RX_A0_PREG}, 689871002d7SAnil Varughese {0x0619, SIERRA_PSC_RX_A1_PREG}, 690aead5fd6SKishon Vijay Abraham I {0x0003, SIERRA_PSC_RX_A2_PREG}, 691aead5fd6SKishon Vijay Abraham I {0x0001, SIERRA_PSC_RX_A3_PREG}, 692aead5fd6SKishon Vijay Abraham I {0x0001, SIERRA_PLLCTRL_SUBRATE_PREG}, 693aead5fd6SKishon Vijay Abraham I {0x0406, SIERRA_PLLCTRL_GEN_D_PREG}, 694871002d7SAnil Varughese {0x5233, SIERRA_PLLCTRL_CPGAIN_MODE_PREG}, 695871002d7SAnil Varughese {0x00CA, SIERRA_CLKPATH_BIASTRIM_PREG}, 696871002d7SAnil Varughese {0x2512, SIERRA_DFE_BIASTRIM_PREG}, 697aead5fd6SKishon Vijay Abraham I {0x0000, SIERRA_DRVCTRL_ATTEN_PREG}, 698871002d7SAnil Varughese {0x873E, SIERRA_CLKPATHCTRL_TMR_PREG}, 699871002d7SAnil Varughese {0x03CF, SIERRA_RX_CREQ_FLTR_A_MODE1_PREG}, 700871002d7SAnil Varughese {0x01CE, SIERRA_RX_CREQ_FLTR_A_MODE0_PREG}, 701aead5fd6SKishon Vijay Abraham I {0x7B3C, SIERRA_CREQ_CCLKDET_MODE01_PREG}, 702871002d7SAnil Varughese {0x033F, SIERRA_RX_CTLE_MAINTENANCE_PREG}, 703aead5fd6SKishon Vijay Abraham I {0x3232, SIERRA_CREQ_FSMCLK_SEL_PREG}, 704871002d7SAnil Varughese {0x0000, SIERRA_CREQ_EQ_CTRL_PREG}, 705871002d7SAnil Varughese {0x8000, SIERRA_CREQ_SPARE_PREG}, 706871002d7SAnil Varughese {0xCC44, SIERRA_CREQ_EQ_OPEN_EYE_THRESH_PREG}, 707871002d7SAnil Varughese {0x8453, SIERRA_CTLELUT_CTRL_PREG}, 708871002d7SAnil Varughese {0x4110, SIERRA_DFE_ECMP_RATESEL_PREG}, 709871002d7SAnil Varughese {0x4110, SIERRA_DFE_SMP_RATESEL_PREG}, 710871002d7SAnil Varughese {0x0002, SIERRA_DEQ_PHALIGN_CTRL}, 711871002d7SAnil Varughese {0x3200, SIERRA_DEQ_CONCUR_CTRL1_PREG}, 712871002d7SAnil Varughese {0x5064, SIERRA_DEQ_CONCUR_CTRL2_PREG}, 713871002d7SAnil Varughese {0x0030, SIERRA_DEQ_EPIPWR_CTRL2_PREG}, 714871002d7SAnil Varughese {0x0048, SIERRA_DEQ_FAST_MAINT_CYCLES_PREG}, 715871002d7SAnil Varughese {0x5A5A, SIERRA_DEQ_ERRCMP_CTRL_PREG}, 716871002d7SAnil Varughese {0x02F5, SIERRA_DEQ_OFFSET_CTRL_PREG}, 717871002d7SAnil Varughese {0x02F5, SIERRA_DEQ_GAIN_CTRL_PREG}, 718871002d7SAnil Varughese {0x9A8A, SIERRA_DEQ_VGATUNE_CTRL_PREG}, 719871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT0}, 720871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT1}, 721871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT2}, 722871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT3}, 723871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT4}, 724871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT5}, 725871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT6}, 726871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT7}, 727871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT8}, 728871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT9}, 729871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT10}, 730871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT11}, 731871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT12}, 732871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT13}, 733871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT14}, 734871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT15}, 735871002d7SAnil Varughese {0x0014, SIERRA_DEQ_GLUT16}, 736871002d7SAnil Varughese {0x0BAE, SIERRA_DEQ_ALUT0}, 737871002d7SAnil Varughese {0x0AEB, SIERRA_DEQ_ALUT1}, 738871002d7SAnil Varughese {0x0A28, SIERRA_DEQ_ALUT2}, 739871002d7SAnil Varughese {0x0965, SIERRA_DEQ_ALUT3}, 740871002d7SAnil Varughese {0x08A2, SIERRA_DEQ_ALUT4}, 741871002d7SAnil Varughese {0x07DF, SIERRA_DEQ_ALUT5}, 742871002d7SAnil Varughese {0x071C, SIERRA_DEQ_ALUT6}, 743871002d7SAnil Varughese {0x0659, SIERRA_DEQ_ALUT7}, 744871002d7SAnil Varughese {0x0596, SIERRA_DEQ_ALUT8}, 745871002d7SAnil Varughese {0x0514, SIERRA_DEQ_ALUT9}, 746871002d7SAnil Varughese {0x0492, SIERRA_DEQ_ALUT10}, 747871002d7SAnil Varughese {0x0410, SIERRA_DEQ_ALUT11}, 748871002d7SAnil Varughese {0x038E, SIERRA_DEQ_ALUT12}, 749871002d7SAnil Varughese {0x030C, SIERRA_DEQ_ALUT13}, 750871002d7SAnil Varughese {0x03F4, SIERRA_DEQ_DFETAP_CTRL_PREG}, 751871002d7SAnil Varughese {0x0001, SIERRA_DFE_EN_1010_IGNORE_PREG}, 752871002d7SAnil Varughese {0x3C01, SIERRA_DEQ_TAU_CTRL1_FAST_MAINT_PREG}, 753871002d7SAnil Varughese {0x3C40, SIERRA_DEQ_TAU_CTRL1_SLOW_MAINT_PREG}, 754871002d7SAnil Varughese {0x1C08, SIERRA_DEQ_TAU_CTRL2_PREG}, 755871002d7SAnil Varughese {0x0033, SIERRA_DEQ_PICTRL_PREG}, 756871002d7SAnil Varughese {0x0400, SIERRA_CPICAL_TMRVAL_MODE1_PREG}, 757871002d7SAnil Varughese {0x0330, SIERRA_CPICAL_TMRVAL_MODE0_PREG}, 758871002d7SAnil Varughese {0x01FF, SIERRA_CPICAL_PICNT_MODE1_PREG}, 759aead5fd6SKishon Vijay Abraham I {0x0009, SIERRA_CPI_OUTBUF_RATESEL_PREG}, 760871002d7SAnil Varughese {0x3232, SIERRA_CPICAL_RES_STARTCODE_MODE23_PREG}, 761871002d7SAnil Varughese {0x0005, SIERRA_LFPSDET_SUPPORT_PREG}, 762aead5fd6SKishon Vijay Abraham I {0x000F, SIERRA_LFPSFILT_NS_PREG}, 763aead5fd6SKishon Vijay Abraham I {0x0009, SIERRA_LFPSFILT_RD_PREG}, 764aead5fd6SKishon Vijay Abraham I {0x0001, SIERRA_LFPSFILT_MP_PREG}, 765aead5fd6SKishon Vijay Abraham I {0x8013, SIERRA_SDFILT_H2L_A_PREG}, 766871002d7SAnil Varughese {0x8009, SIERRA_SDFILT_L2H_PREG}, 767871002d7SAnil Varughese {0x0024, SIERRA_RXBUFFER_CTLECTRL_PREG}, 768871002d7SAnil Varughese {0x0020, SIERRA_RXBUFFER_RCDFECTRL_PREG}, 769871002d7SAnil Varughese {0x4243, SIERRA_RXBUFFER_DFECTRL_PREG} 77044d30d62SAlan Douglas }; 77144d30d62SAlan Douglas 77244d30d62SAlan Douglas static const struct cdns_sierra_data cdns_map_sierra = { 77344d30d62SAlan Douglas SIERRA_MACRO_ID, 774380f5708SKishon Vijay Abraham I 0x2, 775380f5708SKishon Vijay Abraham I 0x2, 776871002d7SAnil Varughese ARRAY_SIZE(cdns_pcie_cmn_regs_ext_ssc), 777871002d7SAnil Varughese ARRAY_SIZE(cdns_pcie_ln_regs_ext_ssc), 778871002d7SAnil Varughese ARRAY_SIZE(cdns_usb_cmn_regs_ext_ssc), 779871002d7SAnil Varughese ARRAY_SIZE(cdns_usb_ln_regs_ext_ssc), 780871002d7SAnil Varughese cdns_pcie_cmn_regs_ext_ssc, 781871002d7SAnil Varughese cdns_pcie_ln_regs_ext_ssc, 782871002d7SAnil Varughese cdns_usb_cmn_regs_ext_ssc, 783871002d7SAnil Varughese cdns_usb_ln_regs_ext_ssc, 78444d30d62SAlan Douglas }; 78544d30d62SAlan Douglas 786367da978SKishon Vijay Abraham I static const struct cdns_sierra_data cdns_ti_map_sierra = { 787367da978SKishon Vijay Abraham I SIERRA_MACRO_ID, 788367da978SKishon Vijay Abraham I 0x0, 789367da978SKishon Vijay Abraham I 0x1, 790871002d7SAnil Varughese ARRAY_SIZE(cdns_pcie_cmn_regs_ext_ssc), 791871002d7SAnil Varughese ARRAY_SIZE(cdns_pcie_ln_regs_ext_ssc), 792871002d7SAnil Varughese ARRAY_SIZE(cdns_usb_cmn_regs_ext_ssc), 793871002d7SAnil Varughese ARRAY_SIZE(cdns_usb_ln_regs_ext_ssc), 794871002d7SAnil Varughese cdns_pcie_cmn_regs_ext_ssc, 795871002d7SAnil Varughese cdns_pcie_ln_regs_ext_ssc, 796871002d7SAnil Varughese cdns_usb_cmn_regs_ext_ssc, 797871002d7SAnil Varughese cdns_usb_ln_regs_ext_ssc, 798367da978SKishon Vijay Abraham I }; 799367da978SKishon Vijay Abraham I 80044d30d62SAlan Douglas static const struct of_device_id cdns_sierra_id_table[] = { 80144d30d62SAlan Douglas { 80244d30d62SAlan Douglas .compatible = "cdns,sierra-phy-t0", 80344d30d62SAlan Douglas .data = &cdns_map_sierra, 80444d30d62SAlan Douglas }, 805367da978SKishon Vijay Abraham I { 806367da978SKishon Vijay Abraham I .compatible = "ti,sierra-phy-t0", 807367da978SKishon Vijay Abraham I .data = &cdns_ti_map_sierra, 808367da978SKishon Vijay Abraham I }, 80944d30d62SAlan Douglas {} 81044d30d62SAlan Douglas }; 81144d30d62SAlan Douglas MODULE_DEVICE_TABLE(of, cdns_sierra_id_table); 81244d30d62SAlan Douglas 81344d30d62SAlan Douglas static struct platform_driver cdns_sierra_driver = { 81444d30d62SAlan Douglas .probe = cdns_sierra_phy_probe, 81544d30d62SAlan Douglas .remove = cdns_sierra_phy_remove, 81644d30d62SAlan Douglas .driver = { 81744d30d62SAlan Douglas .name = "cdns-sierra-phy", 81844d30d62SAlan Douglas .of_match_table = cdns_sierra_id_table, 81944d30d62SAlan Douglas }, 82044d30d62SAlan Douglas }; 82144d30d62SAlan Douglas module_platform_driver(cdns_sierra_driver); 82244d30d62SAlan Douglas 82344d30d62SAlan Douglas MODULE_ALIAS("platform:cdns_sierra"); 82444d30d62SAlan Douglas MODULE_AUTHOR("Cadence Design Systems"); 82544d30d62SAlan Douglas MODULE_DESCRIPTION("CDNS sierra phy driver"); 82644d30d62SAlan Douglas MODULE_LICENSE("GPL v2"); 827