1 // SPDX-License-Identifier: GPL-2.0 2 // Copyright (C) 2016-2020 Arm Limited 3 // ARM CMN/CI interconnect PMU driver 4 5 #include <linux/acpi.h> 6 #include <linux/bitfield.h> 7 #include <linux/bitops.h> 8 #include <linux/debugfs.h> 9 #include <linux/interrupt.h> 10 #include <linux/io.h> 11 #include <linux/io-64-nonatomic-lo-hi.h> 12 #include <linux/kernel.h> 13 #include <linux/list.h> 14 #include <linux/module.h> 15 #include <linux/of.h> 16 #include <linux/perf_event.h> 17 #include <linux/platform_device.h> 18 #include <linux/slab.h> 19 #include <linux/sort.h> 20 21 /* Common register stuff */ 22 #define CMN_NODE_INFO 0x0000 23 #define CMN_NI_NODE_TYPE GENMASK_ULL(15, 0) 24 #define CMN_NI_NODE_ID GENMASK_ULL(31, 16) 25 #define CMN_NI_LOGICAL_ID GENMASK_ULL(47, 32) 26 27 #define CMN_CHILD_INFO 0x0080 28 #define CMN_CI_CHILD_COUNT GENMASK_ULL(15, 0) 29 #define CMN_CI_CHILD_PTR_OFFSET GENMASK_ULL(31, 16) 30 31 #define CMN_CHILD_NODE_ADDR GENMASK(29, 0) 32 #define CMN_CHILD_NODE_EXTERNAL BIT(31) 33 34 #define CMN_MAX_DIMENSION 12 35 #define CMN_MAX_XPS (CMN_MAX_DIMENSION * CMN_MAX_DIMENSION) 36 #define CMN_MAX_DTMS (CMN_MAX_XPS + (CMN_MAX_DIMENSION - 1) * 4) 37 38 /* Currently XPs are the node type we can have most of; others top out at 128 */ 39 #define CMN_MAX_NODES_PER_EVENT CMN_MAX_XPS 40 41 /* The CFG node has various info besides the discovery tree */ 42 #define CMN_CFGM_PERIPH_ID_01 0x0008 43 #define CMN_CFGM_PID0_PART_0 GENMASK_ULL(7, 0) 44 #define CMN_CFGM_PID1_PART_1 GENMASK_ULL(35, 32) 45 #define CMN_CFGM_PERIPH_ID_23 0x0010 46 #define CMN_CFGM_PID2_REVISION GENMASK_ULL(7, 4) 47 48 #define CMN_CFGM_INFO_GLOBAL 0x0900 49 #define CMN_INFO_MULTIPLE_DTM_EN BIT_ULL(63) 50 #define CMN_INFO_RSP_VC_NUM GENMASK_ULL(53, 52) 51 #define CMN_INFO_DAT_VC_NUM GENMASK_ULL(51, 50) 52 #define CMN_INFO_DEVICE_ISO_ENABLE BIT_ULL(44) 53 54 #define CMN_CFGM_INFO_GLOBAL_1 0x0908 55 #define CMN_INFO_SNP_VC_NUM GENMASK_ULL(3, 2) 56 #define CMN_INFO_REQ_VC_NUM GENMASK_ULL(1, 0) 57 58 /* XPs also have some local topology info which has uses too */ 59 #define CMN_MXP__CONNECT_INFO(p) (0x0008 + 8 * (p)) 60 #define CMN__CONNECT_INFO_DEVICE_TYPE GENMASK_ULL(5, 0) 61 62 #define CMN_MAX_PORTS 6 63 #define CI700_CONNECT_INFO_P2_5_OFFSET 0x10 64 65 /* PMU registers occupy the 3rd 4KB page of each node's region */ 66 #define CMN_PMU_OFFSET 0x2000 67 /* ...except when they don't :( */ 68 #define CMN_S3_R1_DTM_OFFSET 0xa000 69 #define CMN_S3_PMU_OFFSET 0xd900 70 71 /* For most nodes, this is all there is */ 72 #define CMN_PMU_EVENT_SEL 0x000 73 #define CMN__PMU_CBUSY_SNTHROTTLE_SEL GENMASK_ULL(44, 42) 74 #define CMN__PMU_SN_HOME_SEL GENMASK_ULL(40, 39) 75 #define CMN__PMU_HBT_LBT_SEL GENMASK_ULL(38, 37) 76 #define CMN__PMU_CLASS_OCCUP_ID GENMASK_ULL(36, 35) 77 /* Technically this is 4 bits wide on DNs, but we only use 2 there anyway */ 78 #define CMN__PMU_OCCUP1_ID GENMASK_ULL(34, 32) 79 80 /* Some types are designed to coexist with another device in the same node */ 81 #define CMN_CCLA_PMU_EVENT_SEL 0x008 82 #define CMN_HNP_PMU_EVENT_SEL 0x008 83 84 /* DTMs live in the PMU space of XP registers */ 85 #define CMN_DTM_WPn(n) (0x1A0 + (n) * 0x18) 86 #define CMN_DTM_WPn_CONFIG(n) (CMN_DTM_WPn(n) + 0x00) 87 #define CMN_DTM_WPn_CONFIG_WP_CHN_NUM GENMASK_ULL(20, 19) 88 #define CMN_DTM_WPn_CONFIG_WP_DEV_SEL2 GENMASK_ULL(18, 17) 89 #define CMN_DTM_WPn_CONFIG_WP_COMBINE BIT(9) 90 #define CMN_DTM_WPn_CONFIG_WP_EXCLUSIVE BIT(8) 91 #define CMN600_WPn_CONFIG_WP_COMBINE BIT(6) 92 #define CMN600_WPn_CONFIG_WP_EXCLUSIVE BIT(5) 93 #define CMN_DTM_WPn_CONFIG_WP_GRP GENMASK_ULL(5, 4) 94 #define CMN_DTM_WPn_CONFIG_WP_CHN_SEL GENMASK_ULL(3, 1) 95 #define CMN_DTM_WPn_CONFIG_WP_DEV_SEL BIT(0) 96 #define CMN_DTM_WPn_VAL(n) (CMN_DTM_WPn(n) + 0x08) 97 #define CMN_DTM_WPn_MASK(n) (CMN_DTM_WPn(n) + 0x10) 98 99 #define CMN_DTM_PMU_CONFIG 0x210 100 #define CMN__PMEVCNT0_INPUT_SEL GENMASK_ULL(37, 32) 101 #define CMN__PMEVCNT0_INPUT_SEL_WP 0x00 102 #define CMN__PMEVCNT0_INPUT_SEL_XP 0x04 103 #define CMN__PMEVCNT0_INPUT_SEL_DEV 0x10 104 #define CMN__PMEVCNT0_GLOBAL_NUM GENMASK_ULL(18, 16) 105 #define CMN__PMEVCNTn_GLOBAL_NUM_SHIFT(n) ((n) * 4) 106 #define CMN__PMEVCNT_PAIRED(n) BIT(4 + (n)) 107 #define CMN__PMEVCNT23_COMBINED BIT(2) 108 #define CMN__PMEVCNT01_COMBINED BIT(1) 109 #define CMN_DTM_PMU_CONFIG_PMU_EN BIT(0) 110 111 #define CMN_DTM_PMEVCNT 0x220 112 113 #define CMN_DTM_PMEVCNTSR 0x240 114 115 #define CMN650_DTM_UNIT_INFO 0x0910 116 #define CMN_DTM_UNIT_INFO 0x0960 117 #define CMN_DTM_UNIT_INFO_DTC_DOMAIN GENMASK_ULL(1, 0) 118 119 #define CMN_DTM_NUM_COUNTERS 4 120 /* Want more local counters? Why not replicate the whole DTM! Ugh... */ 121 #define CMN_DTM_OFFSET(n) ((n) * 0x200) 122 123 /* The DTC node is where the magic happens */ 124 #define CMN_DT_DTC_CTL 0x0a00 125 #define CMN_DT_DTC_CTL_DT_EN BIT(0) 126 #define CMN_DT_DTC_CTL_CG_DISABLE BIT(10) 127 128 /* DTC counters are paired in 64-bit registers on a 16-byte stride. Yuck */ 129 #define _CMN_DT_CNT_REG(n) ((((n) / 2) * 4 + (n) % 2) * 4) 130 #define CMN_DT_PMEVCNT(dtc, n) ((dtc)->pmu_base + _CMN_DT_CNT_REG(n)) 131 #define CMN_DT_PMCCNTR(dtc) ((dtc)->pmu_base + 0x40) 132 133 #define CMN_DT_PMEVCNTSR(dtc, n) ((dtc)->pmu_base + 0x50 + _CMN_DT_CNT_REG(n)) 134 #define CMN_DT_PMCCNTRSR(dtc) ((dtc)->pmu_base + 0x90) 135 136 #define CMN_DT_PMCR(dtc) ((dtc)->pmu_base + 0x100) 137 #define CMN_DT_PMCR_PMU_EN BIT(0) 138 #define CMN_DT_PMCR_CNTR_RST BIT(5) 139 #define CMN_DT_PMCR_OVFL_INTR_EN BIT(6) 140 141 #define CMN_DT_PMOVSR(dtc) ((dtc)->pmu_base + 0x118) 142 #define CMN_DT_PMOVSR_CLR(dtc) ((dtc)->pmu_base + 0x120) 143 144 #define CMN_DT_PMSSR(dtc) ((dtc)->pmu_base + 0x128) 145 #define CMN_DT_PMSSR_SS_STATUS(n) BIT(n) 146 147 #define CMN_DT_PMSRR(dtc) ((dtc)->pmu_base + 0x130) 148 #define CMN_DT_PMSRR_SS_REQ BIT(0) 149 150 #define CMN_DT_NUM_COUNTERS 8 151 #define CMN_MAX_DTCS 4 152 153 /* 154 * Even in the worst case a DTC counter can't wrap in fewer than 2^42 cycles, 155 * so throwing away one bit to make overflow handling easy is no big deal. 156 */ 157 #define CMN_COUNTER_INIT 0x80000000 158 /* Similarly for the 40-bit cycle counter */ 159 #define CMN_CC_INIT 0x8000000000ULL 160 161 162 /* Event attributes */ 163 #define CMN_CONFIG_TYPE GENMASK_ULL(15, 0) 164 #define CMN_CONFIG_EVENTID GENMASK_ULL(26, 16) 165 #define CMN_CONFIG_OCCUPID GENMASK_ULL(30, 27) 166 #define CMN_CONFIG_BYNODEID BIT_ULL(31) 167 #define CMN_CONFIG_NODEID GENMASK_ULL(47, 32) 168 169 #define CMN_EVENT_TYPE(event) FIELD_GET(CMN_CONFIG_TYPE, (event)->attr.config) 170 #define CMN_EVENT_EVENTID(event) FIELD_GET(CMN_CONFIG_EVENTID, (event)->attr.config) 171 #define CMN_EVENT_OCCUPID(event) FIELD_GET(CMN_CONFIG_OCCUPID, (event)->attr.config) 172 #define CMN_EVENT_BYNODEID(event) FIELD_GET(CMN_CONFIG_BYNODEID, (event)->attr.config) 173 #define CMN_EVENT_NODEID(event) FIELD_GET(CMN_CONFIG_NODEID, (event)->attr.config) 174 175 #define CMN_CONFIG_WP_COMBINE GENMASK_ULL(30, 27) 176 #define CMN_CONFIG_WP_DEV_SEL GENMASK_ULL(50, 48) 177 #define CMN_CONFIG_WP_CHN_SEL GENMASK_ULL(55, 51) 178 #define CMN_CONFIG_WP_GRP GENMASK_ULL(57, 56) 179 #define CMN_CONFIG_WP_EXCLUSIVE BIT_ULL(58) 180 #define CMN_CONFIG1_WP_VAL GENMASK_ULL(63, 0) 181 #define CMN_CONFIG2_WP_MASK GENMASK_ULL(63, 0) 182 183 #define CMN_EVENT_WP_COMBINE(event) FIELD_GET(CMN_CONFIG_WP_COMBINE, (event)->attr.config) 184 #define CMN_EVENT_WP_DEV_SEL(event) FIELD_GET(CMN_CONFIG_WP_DEV_SEL, (event)->attr.config) 185 #define CMN_EVENT_WP_CHN_SEL(event) FIELD_GET(CMN_CONFIG_WP_CHN_SEL, (event)->attr.config) 186 #define CMN_EVENT_WP_GRP(event) FIELD_GET(CMN_CONFIG_WP_GRP, (event)->attr.config) 187 #define CMN_EVENT_WP_EXCLUSIVE(event) FIELD_GET(CMN_CONFIG_WP_EXCLUSIVE, (event)->attr.config) 188 #define CMN_EVENT_WP_VAL(event) FIELD_GET(CMN_CONFIG1_WP_VAL, (event)->attr.config1) 189 #define CMN_EVENT_WP_MASK(event) FIELD_GET(CMN_CONFIG2_WP_MASK, (event)->attr.config2) 190 191 /* Made-up event IDs for watchpoint direction */ 192 #define CMN_WP_UP 0 193 #define CMN_WP_DOWN 2 194 195 196 /* Internal values for encoding event support */ 197 enum cmn_model { 198 CMN600 = 1, 199 CMN650 = 2, 200 CMN700 = 4, 201 CI700 = 8, 202 CMNS3 = 16, 203 /* ...and then we can use bitmap tricks for commonality */ 204 CMN_ANY = -1, 205 NOT_CMN600 = -2, 206 CMN_650ON = CMN650 | CMN700 | CMNS3, 207 }; 208 209 /* Actual part numbers and revision IDs defined by the hardware */ 210 enum cmn_part { 211 PART_CMN600 = 0x434, 212 PART_CMN650 = 0x436, 213 PART_CMN700 = 0x43c, 214 PART_CI700 = 0x43a, 215 PART_CMN_S3 = 0x43e, 216 }; 217 218 /* CMN-600 r0px shouldn't exist in silicon, thankfully */ 219 enum cmn_revision { 220 REV_CMN600_R1P0, 221 REV_CMN600_R1P1, 222 REV_CMN600_R1P2, 223 REV_CMN600_R1P3, 224 REV_CMN600_R2P0, 225 REV_CMN600_R3P0, 226 REV_CMN600_R3P1, 227 REV_CMN650_R0P0 = 0, 228 REV_CMN650_R1P0, 229 REV_CMN650_R1P1, 230 REV_CMN650_R2P0, 231 REV_CMN650_R1P2, 232 REV_CMN700_R0P0 = 0, 233 REV_CMN700_R1P0, 234 REV_CMN700_R2P0, 235 REV_CMN700_R3P0, 236 REV_CMNS3_R0P0 = 0, 237 REV_CMNS3_R0P1, 238 REV_CMNS3_R1P0, 239 REV_CI700_R0P0 = 0, 240 REV_CI700_R1P0, 241 REV_CI700_R2P0, 242 }; 243 244 enum cmn_node_type { 245 CMN_TYPE_INVALID, 246 CMN_TYPE_DVM, 247 CMN_TYPE_CFG, 248 CMN_TYPE_DTC, 249 CMN_TYPE_HNI, 250 CMN_TYPE_HNF, 251 CMN_TYPE_XP, 252 CMN_TYPE_SBSX, 253 CMN_TYPE_MPAM_S, 254 CMN_TYPE_MPAM_NS, 255 CMN_TYPE_RNI, 256 CMN_TYPE_RND = 0xd, 257 CMN_TYPE_RNSAM = 0xf, 258 CMN_TYPE_MTSX, 259 CMN_TYPE_HNP, 260 CMN_TYPE_CXRA = 0x100, 261 CMN_TYPE_CXHA, 262 CMN_TYPE_CXLA, 263 CMN_TYPE_CCRA, 264 CMN_TYPE_CCHA, 265 CMN_TYPE_CCLA, 266 CMN_TYPE_CCLA_RNI, 267 CMN_TYPE_HNS = 0x200, 268 CMN_TYPE_HNS_MPAM_S, 269 CMN_TYPE_HNS_MPAM_NS, 270 CMN_TYPE_APB = 0x1000, 271 /* Not a real node type */ 272 CMN_TYPE_WP = 0x7770 273 }; 274 275 enum cmn_filter_select { 276 SEL_NONE = -1, 277 SEL_OCCUP1ID, 278 SEL_CLASS_OCCUP_ID, 279 SEL_CBUSY_SNTHROTTLE_SEL, 280 SEL_HBT_LBT_SEL, 281 SEL_SN_HOME_SEL, 282 SEL_MAX 283 }; 284 285 struct arm_cmn_node { 286 void __iomem *pmu_base; 287 u16 id, logid; 288 enum cmn_node_type type; 289 290 /* XP properties really, but replicated to children for convenience */ 291 u8 dtm; 292 s8 dtc; 293 u8 portid_bits:4; 294 u8 deviceid_bits:4; 295 /* DN/HN-F/CXHA */ 296 struct { 297 u8 val : 4; 298 u8 count : 4; 299 } occupid[SEL_MAX]; 300 union { 301 u8 event[4]; 302 __le32 event_sel; 303 u16 event_w[4]; 304 __le64 event_sel_w; 305 }; 306 }; 307 308 struct arm_cmn_dtm { 309 void __iomem *base; 310 u32 pmu_config_low; 311 union { 312 u8 input_sel[4]; 313 __le32 pmu_config_high; 314 }; 315 s8 wp_event[4]; 316 }; 317 318 struct arm_cmn_dtc { 319 void __iomem *base; 320 void __iomem *pmu_base; 321 int irq; 322 s8 irq_friend; 323 bool cc_active; 324 325 struct perf_event *counters[CMN_DT_NUM_COUNTERS]; 326 struct perf_event *cycles; 327 }; 328 329 #define CMN_STATE_DISABLED BIT(0) 330 #define CMN_STATE_TXN BIT(1) 331 332 struct arm_cmn { 333 struct device *dev; 334 void __iomem *base; 335 unsigned int state; 336 337 enum cmn_revision rev; 338 enum cmn_part part; 339 u8 mesh_x; 340 u8 mesh_y; 341 u16 num_xps; 342 u16 num_dns; 343 bool multi_dtm; 344 u8 ports_used; 345 struct { 346 unsigned int rsp_vc_num : 2; 347 unsigned int dat_vc_num : 2; 348 unsigned int snp_vc_num : 2; 349 unsigned int req_vc_num : 2; 350 }; 351 352 struct arm_cmn_node *xps; 353 struct arm_cmn_node *dns; 354 355 struct arm_cmn_dtm *dtms; 356 struct arm_cmn_dtc *dtc; 357 unsigned int num_dtcs; 358 359 int cpu; 360 struct hlist_node cpuhp_node; 361 362 struct pmu pmu; 363 struct dentry *debug; 364 }; 365 366 #define to_cmn(p) container_of(p, struct arm_cmn, pmu) 367 368 static int arm_cmn_hp_state; 369 370 struct arm_cmn_nodeid { 371 u8 port; 372 u8 dev; 373 }; 374 375 static int arm_cmn_xyidbits(const struct arm_cmn *cmn) 376 { 377 return fls((cmn->mesh_x - 1) | (cmn->mesh_y - 1)); 378 } 379 380 static struct arm_cmn_nodeid arm_cmn_nid(const struct arm_cmn_node *dn) 381 { 382 struct arm_cmn_nodeid nid; 383 384 nid.dev = dn->id & ((1U << dn->deviceid_bits) - 1); 385 nid.port = (dn->id >> dn->deviceid_bits) & ((1U << dn->portid_bits) - 1); 386 return nid; 387 } 388 389 static struct arm_cmn_node *arm_cmn_node_to_xp(const struct arm_cmn *cmn, 390 const struct arm_cmn_node *dn) 391 { 392 int id = dn->id >> (dn->portid_bits + dn->deviceid_bits); 393 int bits = arm_cmn_xyidbits(cmn); 394 int x = id >> bits; 395 int y = id & ((1U << bits) - 1); 396 397 return cmn->xps + cmn->mesh_x * y + x; 398 } 399 static struct arm_cmn_node *arm_cmn_node(const struct arm_cmn *cmn, 400 enum cmn_node_type type) 401 { 402 struct arm_cmn_node *dn; 403 404 for (dn = cmn->dns; dn->type; dn++) 405 if (dn->type == type) 406 return dn; 407 return NULL; 408 } 409 410 static enum cmn_model arm_cmn_model(const struct arm_cmn *cmn) 411 { 412 switch (cmn->part) { 413 case PART_CMN600: 414 return CMN600; 415 case PART_CMN650: 416 return CMN650; 417 case PART_CMN700: 418 return CMN700; 419 case PART_CI700: 420 return CI700; 421 case PART_CMN_S3: 422 return CMNS3; 423 default: 424 return 0; 425 }; 426 } 427 428 static int arm_cmn_pmu_offset(const struct arm_cmn *cmn, const struct arm_cmn_node *dn) 429 { 430 if (cmn->part == PART_CMN_S3) { 431 if (cmn->rev >= REV_CMNS3_R1P0 && dn->type == CMN_TYPE_XP) 432 return CMN_S3_R1_DTM_OFFSET; 433 return CMN_S3_PMU_OFFSET; 434 } 435 return CMN_PMU_OFFSET; 436 } 437 438 static u32 arm_cmn_device_connect_info(const struct arm_cmn *cmn, 439 const struct arm_cmn_node *xp, int port) 440 { 441 int offset = CMN_MXP__CONNECT_INFO(port) - arm_cmn_pmu_offset(cmn, xp); 442 443 if (port >= 2) { 444 if (cmn->part == PART_CMN600 || cmn->part == PART_CMN650) 445 return 0; 446 /* 447 * CI-700 may have extra ports, but still has the 448 * mesh_port_connect_info registers in the way. 449 */ 450 if (cmn->part == PART_CI700) 451 offset += CI700_CONNECT_INFO_P2_5_OFFSET; 452 } 453 454 return readl_relaxed(xp->pmu_base + offset); 455 } 456 457 static struct dentry *arm_cmn_debugfs; 458 459 #ifdef CONFIG_DEBUG_FS 460 static const char *arm_cmn_device_type(u8 type) 461 { 462 switch(FIELD_GET(CMN__CONNECT_INFO_DEVICE_TYPE, type)) { 463 case 0x00: return " |"; 464 case 0x01: return " RN-I |"; 465 case 0x02: return " RN-D |"; 466 case 0x04: return " RN-F_B |"; 467 case 0x05: return "RN-F_B_E|"; 468 case 0x06: return " RN-F_A |"; 469 case 0x07: return "RN-F_A_E|"; 470 case 0x08: return " HN-T |"; 471 case 0x09: return " HN-I |"; 472 case 0x0a: return " HN-D |"; 473 case 0x0b: return " HN-P |"; 474 case 0x0c: return " SN-F |"; 475 case 0x0d: return " SBSX |"; 476 case 0x0e: return " HN-F |"; 477 case 0x0f: return " SN-F_E |"; 478 case 0x10: return " SN-F_D |"; 479 case 0x11: return " CXHA |"; 480 case 0x12: return " CXRA |"; 481 case 0x13: return " CXRH |"; 482 case 0x14: return " RN-F_D |"; 483 case 0x15: return "RN-F_D_E|"; 484 case 0x16: return " RN-F_C |"; 485 case 0x17: return "RN-F_C_E|"; 486 case 0x18: return " RN-F_E |"; 487 case 0x19: return "RN-F_E_E|"; 488 case 0x1a: return " HN-S |"; 489 case 0x1b: return " LCN |"; 490 case 0x1c: return " MTSX |"; 491 case 0x1d: return " HN-V |"; 492 case 0x1e: return " CCG |"; 493 case 0x20: return " RN-F_F |"; 494 case 0x21: return "RN-F_F_E|"; 495 case 0x22: return " SN-F_F |"; 496 default: return " ???? |"; 497 } 498 } 499 500 static void arm_cmn_show_logid(struct seq_file *s, const struct arm_cmn_node *xp, int p, int d) 501 { 502 struct arm_cmn *cmn = s->private; 503 struct arm_cmn_node *dn; 504 u16 id = xp->id | d | (p << xp->deviceid_bits); 505 506 for (dn = cmn->dns; dn->type; dn++) { 507 int pad = dn->logid < 10; 508 509 if (dn->type == CMN_TYPE_XP) 510 continue; 511 /* Ignore the extra components that will overlap on some ports */ 512 if (dn->type < CMN_TYPE_HNI) 513 continue; 514 515 if (dn->id != id) 516 continue; 517 518 seq_printf(s, " %*c#%-*d |", pad + 1, ' ', 3 - pad, dn->logid); 519 return; 520 } 521 seq_puts(s, " |"); 522 } 523 524 static int arm_cmn_map_show(struct seq_file *s, void *data) 525 { 526 struct arm_cmn *cmn = s->private; 527 int x, y, p, pmax = fls(cmn->ports_used); 528 529 seq_puts(s, " X"); 530 for (x = 0; x < cmn->mesh_x; x++) 531 seq_printf(s, " %-2d ", x); 532 seq_puts(s, "\nY P D+"); 533 y = cmn->mesh_y; 534 while (y--) { 535 int xp_base = cmn->mesh_x * y; 536 struct arm_cmn_node *xp = cmn->xps + xp_base; 537 u8 port[CMN_MAX_PORTS][CMN_MAX_DIMENSION]; 538 539 for (x = 0; x < cmn->mesh_x; x++) 540 seq_puts(s, "--------+"); 541 542 seq_printf(s, "\n%-2d |", y); 543 for (x = 0; x < cmn->mesh_x; x++) { 544 for (p = 0; p < CMN_MAX_PORTS; p++) 545 port[p][x] = arm_cmn_device_connect_info(cmn, xp + x, p); 546 seq_printf(s, " XP #%-3d|", xp_base + x); 547 } 548 549 seq_puts(s, "\n |"); 550 for (x = 0; x < cmn->mesh_x; x++) { 551 s8 dtc = xp[x].dtc; 552 553 if (dtc < 0) 554 seq_puts(s, " DTC ?? |"); 555 else 556 seq_printf(s, " DTC %d |", dtc); 557 } 558 seq_puts(s, "\n |"); 559 for (x = 0; x < cmn->mesh_x; x++) 560 seq_puts(s, "........|"); 561 562 for (p = 0; p < pmax; p++) { 563 seq_printf(s, "\n %d |", p); 564 for (x = 0; x < cmn->mesh_x; x++) 565 seq_puts(s, arm_cmn_device_type(port[p][x])); 566 seq_puts(s, "\n 0|"); 567 for (x = 0; x < cmn->mesh_x; x++) 568 arm_cmn_show_logid(s, xp + x, p, 0); 569 seq_puts(s, "\n 1|"); 570 for (x = 0; x < cmn->mesh_x; x++) 571 arm_cmn_show_logid(s, xp + x, p, 1); 572 } 573 seq_puts(s, "\n-----+"); 574 } 575 for (x = 0; x < cmn->mesh_x; x++) 576 seq_puts(s, "--------+"); 577 seq_puts(s, "\n"); 578 return 0; 579 } 580 DEFINE_SHOW_ATTRIBUTE(arm_cmn_map); 581 582 static void arm_cmn_debugfs_init(struct arm_cmn *cmn, int id) 583 { 584 const char *name = "map"; 585 586 if (id > 0) 587 name = devm_kasprintf(cmn->dev, GFP_KERNEL, "map_%d", id); 588 if (!name) 589 return; 590 591 cmn->debug = debugfs_create_file(name, 0444, arm_cmn_debugfs, cmn, &arm_cmn_map_fops); 592 } 593 #else 594 static void arm_cmn_debugfs_init(struct arm_cmn *cmn, int id) {} 595 #endif 596 597 struct arm_cmn_hw_event { 598 struct arm_cmn_node *dn; 599 u64 dtm_idx[DIV_ROUND_UP(CMN_MAX_NODES_PER_EVENT * 2, 64)]; 600 s8 dtc_idx[CMN_MAX_DTCS]; 601 u8 num_dns; 602 u8 dtm_offset; 603 604 /* 605 * WP config registers are divided to UP and DOWN events. We need to 606 * keep to track only one of them. 607 */ 608 DECLARE_BITMAP(wp_idx, CMN_MAX_XPS); 609 610 bool wide_sel; 611 enum cmn_filter_select filter_sel; 612 }; 613 static_assert(sizeof(struct arm_cmn_hw_event) <= offsetof(struct hw_perf_event, target)); 614 615 #define for_each_hw_dn(hw, dn, i) \ 616 for (i = 0, dn = hw->dn; i < hw->num_dns; i++, dn++) 617 618 /* @i is the DTC number, @idx is the counter index on that DTC */ 619 #define for_each_hw_dtc_idx(hw, i, idx) \ 620 for (int i = 0, idx; i < CMN_MAX_DTCS; i++) if ((idx = hw->dtc_idx[i]) >= 0) 621 622 static struct arm_cmn_hw_event *to_cmn_hw(struct perf_event *event) 623 { 624 return (struct arm_cmn_hw_event *)&event->hw; 625 } 626 627 static void arm_cmn_set_index(u64 x[], unsigned int pos, unsigned int val) 628 { 629 x[pos / 32] |= (u64)val << ((pos % 32) * 2); 630 } 631 632 static unsigned int arm_cmn_get_index(u64 x[], unsigned int pos) 633 { 634 return (x[pos / 32] >> ((pos % 32) * 2)) & 3; 635 } 636 637 static void arm_cmn_set_wp_idx(unsigned long *wp_idx, unsigned int pos, bool val) 638 { 639 if (val) 640 set_bit(pos, wp_idx); 641 } 642 643 static unsigned int arm_cmn_get_wp_idx(unsigned long *wp_idx, unsigned int pos) 644 { 645 return test_bit(pos, wp_idx); 646 } 647 648 struct arm_cmn_event_attr { 649 struct device_attribute attr; 650 enum cmn_model model; 651 enum cmn_node_type type; 652 enum cmn_filter_select fsel; 653 u16 eventid; 654 u8 occupid; 655 }; 656 657 struct arm_cmn_format_attr { 658 struct device_attribute attr; 659 u64 field; 660 int config; 661 }; 662 663 #define _CMN_EVENT_ATTR(_model, _name, _type, _eventid, _occupid, _fsel)\ 664 (&((struct arm_cmn_event_attr[]) {{ \ 665 .attr = __ATTR(_name, 0444, arm_cmn_event_show, NULL), \ 666 .model = _model, \ 667 .type = _type, \ 668 .eventid = _eventid, \ 669 .occupid = _occupid, \ 670 .fsel = _fsel, \ 671 }})[0].attr.attr) 672 #define CMN_EVENT_ATTR(_model, _name, _type, _eventid) \ 673 _CMN_EVENT_ATTR(_model, _name, _type, _eventid, 0, SEL_NONE) 674 675 static ssize_t arm_cmn_event_show(struct device *dev, 676 struct device_attribute *attr, char *buf) 677 { 678 struct arm_cmn_event_attr *eattr; 679 680 eattr = container_of(attr, typeof(*eattr), attr); 681 682 if (eattr->type == CMN_TYPE_DTC) 683 return sysfs_emit(buf, "type=0x%x\n", eattr->type); 684 685 if (eattr->type == CMN_TYPE_WP) 686 return sysfs_emit(buf, 687 "type=0x%x,eventid=0x%x,wp_dev_sel=?,wp_chn_sel=?,wp_grp=?,wp_val=?,wp_mask=?\n", 688 eattr->type, eattr->eventid); 689 690 if (eattr->fsel > SEL_NONE) 691 return sysfs_emit(buf, "type=0x%x,eventid=0x%x,occupid=0x%x\n", 692 eattr->type, eattr->eventid, eattr->occupid); 693 694 return sysfs_emit(buf, "type=0x%x,eventid=0x%x\n", eattr->type, 695 eattr->eventid); 696 } 697 698 static umode_t arm_cmn_event_attr_is_visible(struct kobject *kobj, 699 struct attribute *attr, 700 int unused) 701 { 702 struct device *dev = kobj_to_dev(kobj); 703 struct arm_cmn *cmn = to_cmn(dev_get_drvdata(dev)); 704 struct arm_cmn_event_attr *eattr; 705 enum cmn_node_type type; 706 u16 eventid; 707 708 eattr = container_of(attr, typeof(*eattr), attr.attr); 709 710 if (!(eattr->model & arm_cmn_model(cmn))) 711 return 0; 712 713 type = eattr->type; 714 eventid = eattr->eventid; 715 716 /* Watchpoints aren't nodes, so avoid confusion */ 717 if (type == CMN_TYPE_WP) 718 return attr->mode; 719 720 /* Hide XP events for unused interfaces/channels */ 721 if (type == CMN_TYPE_XP) { 722 unsigned int intf = (eventid >> 2) & 7; 723 unsigned int chan = eventid >> 5; 724 725 if ((intf & 4) && !(cmn->ports_used & BIT(intf & 3))) 726 return 0; 727 728 if (chan == 4 && cmn->part == PART_CMN600) 729 return 0; 730 731 if ((chan == 5 && cmn->rsp_vc_num < 2) || 732 (chan == 6 && cmn->dat_vc_num < 2) || 733 (chan == 7 && cmn->req_vc_num < 2) || 734 (chan == 8 && cmn->snp_vc_num < 2)) 735 return 0; 736 } 737 738 /* Revision-specific differences */ 739 if (cmn->part == PART_CMN600) { 740 if (cmn->rev < REV_CMN600_R1P3) { 741 if (type == CMN_TYPE_CXRA && eventid > 0x10) 742 return 0; 743 } 744 if (cmn->rev < REV_CMN600_R1P2) { 745 if (type == CMN_TYPE_HNF && eventid == 0x1b) 746 return 0; 747 if (type == CMN_TYPE_CXRA || type == CMN_TYPE_CXHA) 748 return 0; 749 } 750 } else if (cmn->part == PART_CMN650) { 751 if (cmn->rev < REV_CMN650_R2P0 || cmn->rev == REV_CMN650_R1P2) { 752 if (type == CMN_TYPE_HNF && eventid > 0x22) 753 return 0; 754 if (type == CMN_TYPE_SBSX && eventid == 0x17) 755 return 0; 756 if (type == CMN_TYPE_RNI && eventid > 0x10) 757 return 0; 758 } 759 } else if (cmn->part == PART_CMN700) { 760 if (cmn->rev < REV_CMN700_R2P0) { 761 if (type == CMN_TYPE_HNF && eventid > 0x2c) 762 return 0; 763 if (type == CMN_TYPE_CCHA && eventid > 0x74) 764 return 0; 765 if (type == CMN_TYPE_CCLA && eventid > 0x27) 766 return 0; 767 } 768 if (cmn->rev < REV_CMN700_R1P0) { 769 if (type == CMN_TYPE_HNF && eventid > 0x2b) 770 return 0; 771 } 772 } 773 774 if (!arm_cmn_node(cmn, type)) 775 return 0; 776 777 return attr->mode; 778 } 779 780 #define _CMN_EVENT_DVM(_model, _name, _event, _occup, _fsel) \ 781 _CMN_EVENT_ATTR(_model, dn_##_name, CMN_TYPE_DVM, _event, _occup, _fsel) 782 #define CMN_EVENT_DTC(_name) \ 783 CMN_EVENT_ATTR(CMN_ANY, dtc_##_name, CMN_TYPE_DTC, 0) 784 #define CMN_EVENT_HNF(_model, _name, _event) \ 785 CMN_EVENT_ATTR(_model, hnf_##_name, CMN_TYPE_HNF, _event) 786 #define CMN_EVENT_HNI(_name, _event) \ 787 CMN_EVENT_ATTR(CMN_ANY, hni_##_name, CMN_TYPE_HNI, _event) 788 #define CMN_EVENT_HNP(_name, _event) \ 789 CMN_EVENT_ATTR(CMN_ANY, hnp_##_name, CMN_TYPE_HNP, _event) 790 #define __CMN_EVENT_XP(_name, _event) \ 791 CMN_EVENT_ATTR(CMN_ANY, mxp_##_name, CMN_TYPE_XP, _event) 792 #define CMN_EVENT_SBSX(_model, _name, _event) \ 793 CMN_EVENT_ATTR(_model, sbsx_##_name, CMN_TYPE_SBSX, _event) 794 #define CMN_EVENT_RNID(_model, _name, _event) \ 795 CMN_EVENT_ATTR(_model, rnid_##_name, CMN_TYPE_RNI, _event) 796 #define CMN_EVENT_MTSX(_name, _event) \ 797 CMN_EVENT_ATTR(CMN_ANY, mtsx_##_name, CMN_TYPE_MTSX, _event) 798 #define CMN_EVENT_CXRA(_model, _name, _event) \ 799 CMN_EVENT_ATTR(_model, cxra_##_name, CMN_TYPE_CXRA, _event) 800 #define CMN_EVENT_CXHA(_name, _event) \ 801 CMN_EVENT_ATTR(CMN_ANY, cxha_##_name, CMN_TYPE_CXHA, _event) 802 #define CMN_EVENT_CCRA(_name, _event) \ 803 CMN_EVENT_ATTR(CMN_ANY, ccra_##_name, CMN_TYPE_CCRA, _event) 804 #define CMN_EVENT_CCHA(_model, _name, _event) \ 805 CMN_EVENT_ATTR(_model, ccha_##_name, CMN_TYPE_CCHA, _event) 806 #define CMN_EVENT_CCLA(_name, _event) \ 807 CMN_EVENT_ATTR(CMN_ANY, ccla_##_name, CMN_TYPE_CCLA, _event) 808 #define CMN_EVENT_HNS(_name, _event) \ 809 CMN_EVENT_ATTR(CMN_ANY, hns_##_name, CMN_TYPE_HNS, _event) 810 811 #define CMN_EVENT_DVM(_model, _name, _event) \ 812 _CMN_EVENT_DVM(_model, _name, _event, 0, SEL_NONE) 813 #define CMN_EVENT_DVM_OCC(_model, _name, _event) \ 814 _CMN_EVENT_DVM(_model, _name##_all, _event, 0, SEL_OCCUP1ID), \ 815 _CMN_EVENT_DVM(_model, _name##_dvmop, _event, 1, SEL_OCCUP1ID), \ 816 _CMN_EVENT_DVM(_model, _name##_dvmsync, _event, 2, SEL_OCCUP1ID) 817 818 #define CMN_EVENT_HN_OCC(_model, _name, _type, _event) \ 819 _CMN_EVENT_ATTR(_model, _name##_all, _type, _event, 0, SEL_OCCUP1ID), \ 820 _CMN_EVENT_ATTR(_model, _name##_read, _type, _event, 1, SEL_OCCUP1ID), \ 821 _CMN_EVENT_ATTR(_model, _name##_write, _type, _event, 2, SEL_OCCUP1ID), \ 822 _CMN_EVENT_ATTR(_model, _name##_atomic, _type, _event, 3, SEL_OCCUP1ID), \ 823 _CMN_EVENT_ATTR(_model, _name##_stash, _type, _event, 4, SEL_OCCUP1ID) 824 #define CMN_EVENT_HN_CLS(_model, _name, _type, _event) \ 825 _CMN_EVENT_ATTR(_model, _name##_class0, _type, _event, 0, SEL_CLASS_OCCUP_ID), \ 826 _CMN_EVENT_ATTR(_model, _name##_class1, _type, _event, 1, SEL_CLASS_OCCUP_ID), \ 827 _CMN_EVENT_ATTR(_model, _name##_class2, _type, _event, 2, SEL_CLASS_OCCUP_ID), \ 828 _CMN_EVENT_ATTR(_model, _name##_class3, _type, _event, 3, SEL_CLASS_OCCUP_ID) 829 #define CMN_EVENT_HN_SNT(_model, _name, _type, _event) \ 830 _CMN_EVENT_ATTR(_model, _name##_all, _type, _event, 0, SEL_CBUSY_SNTHROTTLE_SEL), \ 831 _CMN_EVENT_ATTR(_model, _name##_group0_read, _type, _event, 1, SEL_CBUSY_SNTHROTTLE_SEL), \ 832 _CMN_EVENT_ATTR(_model, _name##_group0_write, _type, _event, 2, SEL_CBUSY_SNTHROTTLE_SEL), \ 833 _CMN_EVENT_ATTR(_model, _name##_group1_read, _type, _event, 3, SEL_CBUSY_SNTHROTTLE_SEL), \ 834 _CMN_EVENT_ATTR(_model, _name##_group1_write, _type, _event, 4, SEL_CBUSY_SNTHROTTLE_SEL), \ 835 _CMN_EVENT_ATTR(_model, _name##_read, _type, _event, 5, SEL_CBUSY_SNTHROTTLE_SEL), \ 836 _CMN_EVENT_ATTR(_model, _name##_write, _type, _event, 6, SEL_CBUSY_SNTHROTTLE_SEL) 837 838 #define CMN_EVENT_HNF_OCC(_model, _name, _event) \ 839 CMN_EVENT_HN_OCC(_model, hnf_##_name, CMN_TYPE_HNF, _event) 840 #define CMN_EVENT_HNF_CLS(_model, _name, _event) \ 841 CMN_EVENT_HN_CLS(_model, hnf_##_name, CMN_TYPE_HNF, _event) 842 #define CMN_EVENT_HNF_SNT(_model, _name, _event) \ 843 CMN_EVENT_HN_SNT(_model, hnf_##_name, CMN_TYPE_HNF, _event) 844 845 #define CMN_EVENT_HNS_OCC(_name, _event) \ 846 CMN_EVENT_HN_OCC(CMN_ANY, hns_##_name, CMN_TYPE_HNS, _event), \ 847 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_rxsnp, CMN_TYPE_HNS, _event, 5, SEL_OCCUP1ID), \ 848 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_lbt, CMN_TYPE_HNS, _event, 6, SEL_OCCUP1ID), \ 849 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_hbt, CMN_TYPE_HNS, _event, 7, SEL_OCCUP1ID) 850 #define CMN_EVENT_HNS_CLS( _name, _event) \ 851 CMN_EVENT_HN_CLS(CMN_ANY, hns_##_name, CMN_TYPE_HNS, _event) 852 #define CMN_EVENT_HNS_SNT(_name, _event) \ 853 CMN_EVENT_HN_SNT(CMN_ANY, hns_##_name, CMN_TYPE_HNS, _event) 854 #define CMN_EVENT_HNS_HBT(_name, _event) \ 855 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_all, CMN_TYPE_HNS, _event, 0, SEL_HBT_LBT_SEL), \ 856 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_hbt, CMN_TYPE_HNS, _event, 1, SEL_HBT_LBT_SEL), \ 857 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_lbt, CMN_TYPE_HNS, _event, 2, SEL_HBT_LBT_SEL) 858 #define CMN_EVENT_HNS_SNH(_name, _event) \ 859 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_all, CMN_TYPE_HNS, _event, 0, SEL_SN_HOME_SEL), \ 860 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_sn, CMN_TYPE_HNS, _event, 1, SEL_SN_HOME_SEL), \ 861 _CMN_EVENT_ATTR(CMN_ANY, hns_##_name##_home, CMN_TYPE_HNS, _event, 2, SEL_SN_HOME_SEL) 862 863 #define _CMN_EVENT_XP_MESH(_name, _event) \ 864 __CMN_EVENT_XP(e_##_name, (_event) | (0 << 2)), \ 865 __CMN_EVENT_XP(w_##_name, (_event) | (1 << 2)), \ 866 __CMN_EVENT_XP(n_##_name, (_event) | (2 << 2)), \ 867 __CMN_EVENT_XP(s_##_name, (_event) | (3 << 2)) 868 869 #define _CMN_EVENT_XP_PORT(_name, _event) \ 870 __CMN_EVENT_XP(p0_##_name, (_event) | (4 << 2)), \ 871 __CMN_EVENT_XP(p1_##_name, (_event) | (5 << 2)), \ 872 __CMN_EVENT_XP(p2_##_name, (_event) | (6 << 2)), \ 873 __CMN_EVENT_XP(p3_##_name, (_event) | (7 << 2)) 874 875 #define _CMN_EVENT_XP(_name, _event) \ 876 _CMN_EVENT_XP_MESH(_name, _event), \ 877 _CMN_EVENT_XP_PORT(_name, _event) 878 879 /* Good thing there are only 3 fundamental XP events... */ 880 #define CMN_EVENT_XP(_name, _event) \ 881 _CMN_EVENT_XP(req_##_name, (_event) | (0 << 5)), \ 882 _CMN_EVENT_XP(rsp_##_name, (_event) | (1 << 5)), \ 883 _CMN_EVENT_XP(snp_##_name, (_event) | (2 << 5)), \ 884 _CMN_EVENT_XP(dat_##_name, (_event) | (3 << 5)), \ 885 _CMN_EVENT_XP(pub_##_name, (_event) | (4 << 5)), \ 886 _CMN_EVENT_XP(rsp2_##_name, (_event) | (5 << 5)), \ 887 _CMN_EVENT_XP(dat2_##_name, (_event) | (6 << 5)), \ 888 _CMN_EVENT_XP(req2_##_name, (_event) | (7 << 5)), \ 889 _CMN_EVENT_XP(snp2_##_name, (_event) | (8 << 5)) 890 891 #define CMN_EVENT_XP_DAT(_name, _event) \ 892 _CMN_EVENT_XP_PORT(dat_##_name, (_event) | (3 << 5)), \ 893 _CMN_EVENT_XP_PORT(dat2_##_name, (_event) | (6 << 5)) 894 895 896 static struct attribute *arm_cmn_event_attrs[] = { 897 CMN_EVENT_DTC(cycles), 898 899 /* 900 * DVM node events conflict with HN-I events in the equivalent PMU 901 * slot, but our lazy short-cut of using the DTM counter index for 902 * the PMU index as well happens to avoid that by construction. 903 */ 904 CMN_EVENT_DVM(CMN600, rxreq_dvmop, 0x01), 905 CMN_EVENT_DVM(CMN600, rxreq_dvmsync, 0x02), 906 CMN_EVENT_DVM(CMN600, rxreq_dvmop_vmid_filtered, 0x03), 907 CMN_EVENT_DVM(CMN600, rxreq_retried, 0x04), 908 CMN_EVENT_DVM_OCC(CMN600, rxreq_trk_occupancy, 0x05), 909 CMN_EVENT_DVM(NOT_CMN600, dvmop_tlbi, 0x01), 910 CMN_EVENT_DVM(NOT_CMN600, dvmop_bpi, 0x02), 911 CMN_EVENT_DVM(NOT_CMN600, dvmop_pici, 0x03), 912 CMN_EVENT_DVM(NOT_CMN600, dvmop_vici, 0x04), 913 CMN_EVENT_DVM(NOT_CMN600, dvmsync, 0x05), 914 CMN_EVENT_DVM(NOT_CMN600, vmid_filtered, 0x06), 915 CMN_EVENT_DVM(NOT_CMN600, rndop_filtered, 0x07), 916 CMN_EVENT_DVM(NOT_CMN600, retry, 0x08), 917 CMN_EVENT_DVM(NOT_CMN600, txsnp_flitv, 0x09), 918 CMN_EVENT_DVM(NOT_CMN600, txsnp_stall, 0x0a), 919 CMN_EVENT_DVM(NOT_CMN600, trkfull, 0x0b), 920 CMN_EVENT_DVM_OCC(NOT_CMN600, trk_occupancy, 0x0c), 921 CMN_EVENT_DVM_OCC(CMN700, trk_occupancy_cxha, 0x0d), 922 CMN_EVENT_DVM_OCC(CMN700, trk_occupancy_pdn, 0x0e), 923 CMN_EVENT_DVM(CMN700, trk_alloc, 0x0f), 924 CMN_EVENT_DVM(CMN700, trk_cxha_alloc, 0x10), 925 CMN_EVENT_DVM(CMN700, trk_pdn_alloc, 0x11), 926 CMN_EVENT_DVM(CMN700, txsnp_stall_limit, 0x12), 927 CMN_EVENT_DVM(CMN700, rxsnp_stall_starv, 0x13), 928 CMN_EVENT_DVM(CMN700, txsnp_sync_stall_op, 0x14), 929 930 CMN_EVENT_HNF(CMN_ANY, cache_miss, 0x01), 931 CMN_EVENT_HNF(CMN_ANY, slc_sf_cache_access, 0x02), 932 CMN_EVENT_HNF(CMN_ANY, cache_fill, 0x03), 933 CMN_EVENT_HNF(CMN_ANY, pocq_retry, 0x04), 934 CMN_EVENT_HNF(CMN_ANY, pocq_reqs_recvd, 0x05), 935 CMN_EVENT_HNF(CMN_ANY, sf_hit, 0x06), 936 CMN_EVENT_HNF(CMN_ANY, sf_evictions, 0x07), 937 CMN_EVENT_HNF(CMN_ANY, dir_snoops_sent, 0x08), 938 CMN_EVENT_HNF(CMN_ANY, brd_snoops_sent, 0x09), 939 CMN_EVENT_HNF(CMN_ANY, slc_eviction, 0x0a), 940 CMN_EVENT_HNF(CMN_ANY, slc_fill_invalid_way, 0x0b), 941 CMN_EVENT_HNF(CMN_ANY, mc_retries, 0x0c), 942 CMN_EVENT_HNF(CMN_ANY, mc_reqs, 0x0d), 943 CMN_EVENT_HNF(CMN_ANY, qos_hh_retry, 0x0e), 944 CMN_EVENT_HNF_OCC(CMN_ANY, qos_pocq_occupancy, 0x0f), 945 CMN_EVENT_HNF(CMN_ANY, pocq_addrhaz, 0x10), 946 CMN_EVENT_HNF(CMN_ANY, pocq_atomic_addrhaz, 0x11), 947 CMN_EVENT_HNF(CMN_ANY, ld_st_swp_adq_full, 0x12), 948 CMN_EVENT_HNF(CMN_ANY, cmp_adq_full, 0x13), 949 CMN_EVENT_HNF(CMN_ANY, txdat_stall, 0x14), 950 CMN_EVENT_HNF(CMN_ANY, txrsp_stall, 0x15), 951 CMN_EVENT_HNF(CMN_ANY, seq_full, 0x16), 952 CMN_EVENT_HNF(CMN_ANY, seq_hit, 0x17), 953 CMN_EVENT_HNF(CMN_ANY, snp_sent, 0x18), 954 CMN_EVENT_HNF(CMN_ANY, sfbi_dir_snp_sent, 0x19), 955 CMN_EVENT_HNF(CMN_ANY, sfbi_brd_snp_sent, 0x1a), 956 CMN_EVENT_HNF(CMN_ANY, snp_sent_untrk, 0x1b), 957 CMN_EVENT_HNF(CMN_ANY, intv_dirty, 0x1c), 958 CMN_EVENT_HNF(CMN_ANY, stash_snp_sent, 0x1d), 959 CMN_EVENT_HNF(CMN_ANY, stash_data_pull, 0x1e), 960 CMN_EVENT_HNF(CMN_ANY, snp_fwded, 0x1f), 961 CMN_EVENT_HNF(NOT_CMN600, atomic_fwd, 0x20), 962 CMN_EVENT_HNF(NOT_CMN600, mpam_hardlim, 0x21), 963 CMN_EVENT_HNF(NOT_CMN600, mpam_softlim, 0x22), 964 CMN_EVENT_HNF(CMN_650ON, snp_sent_cluster, 0x23), 965 CMN_EVENT_HNF(CMN_650ON, sf_imprecise_evict, 0x24), 966 CMN_EVENT_HNF(CMN_650ON, sf_evict_shared_line, 0x25), 967 CMN_EVENT_HNF_CLS(CMN700, pocq_class_occup, 0x26), 968 CMN_EVENT_HNF_CLS(CMN700, pocq_class_retry, 0x27), 969 CMN_EVENT_HNF_CLS(CMN700, class_mc_reqs, 0x28), 970 CMN_EVENT_HNF_CLS(CMN700, class_cgnt_cmin, 0x29), 971 CMN_EVENT_HNF_SNT(CMN700, sn_throttle, 0x2a), 972 CMN_EVENT_HNF_SNT(CMN700, sn_throttle_min, 0x2b), 973 CMN_EVENT_HNF(CMN700, sf_precise_to_imprecise, 0x2c), 974 CMN_EVENT_HNF(CMN700, snp_intv_cln, 0x2d), 975 CMN_EVENT_HNF(CMN700, nc_excl, 0x2e), 976 CMN_EVENT_HNF(CMN700, excl_mon_ovfl, 0x2f), 977 978 CMN_EVENT_HNI(rrt_rd_occ_cnt_ovfl, 0x20), 979 CMN_EVENT_HNI(rrt_wr_occ_cnt_ovfl, 0x21), 980 CMN_EVENT_HNI(rdt_rd_occ_cnt_ovfl, 0x22), 981 CMN_EVENT_HNI(rdt_wr_occ_cnt_ovfl, 0x23), 982 CMN_EVENT_HNI(wdb_occ_cnt_ovfl, 0x24), 983 CMN_EVENT_HNI(rrt_rd_alloc, 0x25), 984 CMN_EVENT_HNI(rrt_wr_alloc, 0x26), 985 CMN_EVENT_HNI(rdt_rd_alloc, 0x27), 986 CMN_EVENT_HNI(rdt_wr_alloc, 0x28), 987 CMN_EVENT_HNI(wdb_alloc, 0x29), 988 CMN_EVENT_HNI(txrsp_retryack, 0x2a), 989 CMN_EVENT_HNI(arvalid_no_arready, 0x2b), 990 CMN_EVENT_HNI(arready_no_arvalid, 0x2c), 991 CMN_EVENT_HNI(awvalid_no_awready, 0x2d), 992 CMN_EVENT_HNI(awready_no_awvalid, 0x2e), 993 CMN_EVENT_HNI(wvalid_no_wready, 0x2f), 994 CMN_EVENT_HNI(txdat_stall, 0x30), 995 CMN_EVENT_HNI(nonpcie_serialization, 0x31), 996 CMN_EVENT_HNI(pcie_serialization, 0x32), 997 998 /* 999 * HN-P events squat on top of the HN-I similarly to DVM events, except 1000 * for being crammed into the same physical node as well. And of course 1001 * where would the fun be if the same events were in the same order... 1002 */ 1003 CMN_EVENT_HNP(rrt_wr_occ_cnt_ovfl, 0x01), 1004 CMN_EVENT_HNP(rdt_wr_occ_cnt_ovfl, 0x02), 1005 CMN_EVENT_HNP(wdb_occ_cnt_ovfl, 0x03), 1006 CMN_EVENT_HNP(rrt_wr_alloc, 0x04), 1007 CMN_EVENT_HNP(rdt_wr_alloc, 0x05), 1008 CMN_EVENT_HNP(wdb_alloc, 0x06), 1009 CMN_EVENT_HNP(awvalid_no_awready, 0x07), 1010 CMN_EVENT_HNP(awready_no_awvalid, 0x08), 1011 CMN_EVENT_HNP(wvalid_no_wready, 0x09), 1012 CMN_EVENT_HNP(rrt_rd_occ_cnt_ovfl, 0x11), 1013 CMN_EVENT_HNP(rdt_rd_occ_cnt_ovfl, 0x12), 1014 CMN_EVENT_HNP(rrt_rd_alloc, 0x13), 1015 CMN_EVENT_HNP(rdt_rd_alloc, 0x14), 1016 CMN_EVENT_HNP(arvalid_no_arready, 0x15), 1017 CMN_EVENT_HNP(arready_no_arvalid, 0x16), 1018 1019 CMN_EVENT_XP(txflit_valid, 0x01), 1020 CMN_EVENT_XP(txflit_stall, 0x02), 1021 CMN_EVENT_XP_DAT(partial_dat_flit, 0x03), 1022 /* We treat watchpoints as a special made-up class of XP events */ 1023 CMN_EVENT_ATTR(CMN_ANY, watchpoint_up, CMN_TYPE_WP, CMN_WP_UP), 1024 CMN_EVENT_ATTR(CMN_ANY, watchpoint_down, CMN_TYPE_WP, CMN_WP_DOWN), 1025 1026 CMN_EVENT_SBSX(CMN_ANY, rd_req, 0x01), 1027 CMN_EVENT_SBSX(CMN_ANY, wr_req, 0x02), 1028 CMN_EVENT_SBSX(CMN_ANY, cmo_req, 0x03), 1029 CMN_EVENT_SBSX(CMN_ANY, txrsp_retryack, 0x04), 1030 CMN_EVENT_SBSX(CMN_ANY, txdat_flitv, 0x05), 1031 CMN_EVENT_SBSX(CMN_ANY, txrsp_flitv, 0x06), 1032 CMN_EVENT_SBSX(CMN_ANY, rd_req_trkr_occ_cnt_ovfl, 0x11), 1033 CMN_EVENT_SBSX(CMN_ANY, wr_req_trkr_occ_cnt_ovfl, 0x12), 1034 CMN_EVENT_SBSX(CMN_ANY, cmo_req_trkr_occ_cnt_ovfl, 0x13), 1035 CMN_EVENT_SBSX(CMN_ANY, wdb_occ_cnt_ovfl, 0x14), 1036 CMN_EVENT_SBSX(CMN_ANY, rd_axi_trkr_occ_cnt_ovfl, 0x15), 1037 CMN_EVENT_SBSX(CMN_ANY, cmo_axi_trkr_occ_cnt_ovfl, 0x16), 1038 CMN_EVENT_SBSX(NOT_CMN600, rdb_occ_cnt_ovfl, 0x17), 1039 CMN_EVENT_SBSX(CMN_ANY, arvalid_no_arready, 0x21), 1040 CMN_EVENT_SBSX(CMN_ANY, awvalid_no_awready, 0x22), 1041 CMN_EVENT_SBSX(CMN_ANY, wvalid_no_wready, 0x23), 1042 CMN_EVENT_SBSX(CMN_ANY, txdat_stall, 0x24), 1043 CMN_EVENT_SBSX(CMN_ANY, txrsp_stall, 0x25), 1044 1045 CMN_EVENT_RNID(CMN_ANY, s0_rdata_beats, 0x01), 1046 CMN_EVENT_RNID(CMN_ANY, s1_rdata_beats, 0x02), 1047 CMN_EVENT_RNID(CMN_ANY, s2_rdata_beats, 0x03), 1048 CMN_EVENT_RNID(CMN_ANY, rxdat_flits, 0x04), 1049 CMN_EVENT_RNID(CMN_ANY, txdat_flits, 0x05), 1050 CMN_EVENT_RNID(CMN_ANY, txreq_flits_total, 0x06), 1051 CMN_EVENT_RNID(CMN_ANY, txreq_flits_retried, 0x07), 1052 CMN_EVENT_RNID(CMN_ANY, rrt_occ_ovfl, 0x08), 1053 CMN_EVENT_RNID(CMN_ANY, wrt_occ_ovfl, 0x09), 1054 CMN_EVENT_RNID(CMN_ANY, txreq_flits_replayed, 0x0a), 1055 CMN_EVENT_RNID(CMN_ANY, wrcancel_sent, 0x0b), 1056 CMN_EVENT_RNID(CMN_ANY, s0_wdata_beats, 0x0c), 1057 CMN_EVENT_RNID(CMN_ANY, s1_wdata_beats, 0x0d), 1058 CMN_EVENT_RNID(CMN_ANY, s2_wdata_beats, 0x0e), 1059 CMN_EVENT_RNID(CMN_ANY, rrt_alloc, 0x0f), 1060 CMN_EVENT_RNID(CMN_ANY, wrt_alloc, 0x10), 1061 CMN_EVENT_RNID(CMN600, rdb_unord, 0x11), 1062 CMN_EVENT_RNID(CMN600, rdb_replay, 0x12), 1063 CMN_EVENT_RNID(CMN600, rdb_hybrid, 0x13), 1064 CMN_EVENT_RNID(CMN600, rdb_ord, 0x14), 1065 CMN_EVENT_RNID(NOT_CMN600, padb_occ_ovfl, 0x11), 1066 CMN_EVENT_RNID(NOT_CMN600, rpdb_occ_ovfl, 0x12), 1067 CMN_EVENT_RNID(NOT_CMN600, rrt_occup_ovfl_slice1, 0x13), 1068 CMN_EVENT_RNID(NOT_CMN600, rrt_occup_ovfl_slice2, 0x14), 1069 CMN_EVENT_RNID(NOT_CMN600, rrt_occup_ovfl_slice3, 0x15), 1070 CMN_EVENT_RNID(NOT_CMN600, wrt_throttled, 0x16), 1071 CMN_EVENT_RNID(CMN700, ldb_full, 0x17), 1072 CMN_EVENT_RNID(CMN700, rrt_rd_req_occup_ovfl_slice0, 0x18), 1073 CMN_EVENT_RNID(CMN700, rrt_rd_req_occup_ovfl_slice1, 0x19), 1074 CMN_EVENT_RNID(CMN700, rrt_rd_req_occup_ovfl_slice2, 0x1a), 1075 CMN_EVENT_RNID(CMN700, rrt_rd_req_occup_ovfl_slice3, 0x1b), 1076 CMN_EVENT_RNID(CMN700, rrt_burst_occup_ovfl_slice0, 0x1c), 1077 CMN_EVENT_RNID(CMN700, rrt_burst_occup_ovfl_slice1, 0x1d), 1078 CMN_EVENT_RNID(CMN700, rrt_burst_occup_ovfl_slice2, 0x1e), 1079 CMN_EVENT_RNID(CMN700, rrt_burst_occup_ovfl_slice3, 0x1f), 1080 CMN_EVENT_RNID(CMN700, rrt_burst_alloc, 0x20), 1081 CMN_EVENT_RNID(CMN700, awid_hash, 0x21), 1082 CMN_EVENT_RNID(CMN700, atomic_alloc, 0x22), 1083 CMN_EVENT_RNID(CMN700, atomic_occ_ovfl, 0x23), 1084 1085 CMN_EVENT_MTSX(tc_lookup, 0x01), 1086 CMN_EVENT_MTSX(tc_fill, 0x02), 1087 CMN_EVENT_MTSX(tc_miss, 0x03), 1088 CMN_EVENT_MTSX(tdb_forward, 0x04), 1089 CMN_EVENT_MTSX(tcq_hazard, 0x05), 1090 CMN_EVENT_MTSX(tcq_rd_alloc, 0x06), 1091 CMN_EVENT_MTSX(tcq_wr_alloc, 0x07), 1092 CMN_EVENT_MTSX(tcq_cmo_alloc, 0x08), 1093 CMN_EVENT_MTSX(axi_rd_req, 0x09), 1094 CMN_EVENT_MTSX(axi_wr_req, 0x0a), 1095 CMN_EVENT_MTSX(tcq_occ_cnt_ovfl, 0x0b), 1096 CMN_EVENT_MTSX(tdb_occ_cnt_ovfl, 0x0c), 1097 1098 CMN_EVENT_CXRA(CMN_ANY, rht_occ, 0x01), 1099 CMN_EVENT_CXRA(CMN_ANY, sht_occ, 0x02), 1100 CMN_EVENT_CXRA(CMN_ANY, rdb_occ, 0x03), 1101 CMN_EVENT_CXRA(CMN_ANY, wdb_occ, 0x04), 1102 CMN_EVENT_CXRA(CMN_ANY, ssb_occ, 0x05), 1103 CMN_EVENT_CXRA(CMN_ANY, snp_bcasts, 0x06), 1104 CMN_EVENT_CXRA(CMN_ANY, req_chains, 0x07), 1105 CMN_EVENT_CXRA(CMN_ANY, req_chain_avglen, 0x08), 1106 CMN_EVENT_CXRA(CMN_ANY, chirsp_stalls, 0x09), 1107 CMN_EVENT_CXRA(CMN_ANY, chidat_stalls, 0x0a), 1108 CMN_EVENT_CXRA(CMN_ANY, cxreq_pcrd_stalls_link0, 0x0b), 1109 CMN_EVENT_CXRA(CMN_ANY, cxreq_pcrd_stalls_link1, 0x0c), 1110 CMN_EVENT_CXRA(CMN_ANY, cxreq_pcrd_stalls_link2, 0x0d), 1111 CMN_EVENT_CXRA(CMN_ANY, cxdat_pcrd_stalls_link0, 0x0e), 1112 CMN_EVENT_CXRA(CMN_ANY, cxdat_pcrd_stalls_link1, 0x0f), 1113 CMN_EVENT_CXRA(CMN_ANY, cxdat_pcrd_stalls_link2, 0x10), 1114 CMN_EVENT_CXRA(CMN_ANY, external_chirsp_stalls, 0x11), 1115 CMN_EVENT_CXRA(CMN_ANY, external_chidat_stalls, 0x12), 1116 CMN_EVENT_CXRA(NOT_CMN600, cxmisc_pcrd_stalls_link0, 0x13), 1117 CMN_EVENT_CXRA(NOT_CMN600, cxmisc_pcrd_stalls_link1, 0x14), 1118 CMN_EVENT_CXRA(NOT_CMN600, cxmisc_pcrd_stalls_link2, 0x15), 1119 1120 CMN_EVENT_CXHA(rddatbyp, 0x21), 1121 CMN_EVENT_CXHA(chirsp_up_stall, 0x22), 1122 CMN_EVENT_CXHA(chidat_up_stall, 0x23), 1123 CMN_EVENT_CXHA(snppcrd_link0_stall, 0x24), 1124 CMN_EVENT_CXHA(snppcrd_link1_stall, 0x25), 1125 CMN_EVENT_CXHA(snppcrd_link2_stall, 0x26), 1126 CMN_EVENT_CXHA(reqtrk_occ, 0x27), 1127 CMN_EVENT_CXHA(rdb_occ, 0x28), 1128 CMN_EVENT_CXHA(rdbyp_occ, 0x29), 1129 CMN_EVENT_CXHA(wdb_occ, 0x2a), 1130 CMN_EVENT_CXHA(snptrk_occ, 0x2b), 1131 CMN_EVENT_CXHA(sdb_occ, 0x2c), 1132 CMN_EVENT_CXHA(snphaz_occ, 0x2d), 1133 1134 CMN_EVENT_CCRA(rht_occ, 0x41), 1135 CMN_EVENT_CCRA(sht_occ, 0x42), 1136 CMN_EVENT_CCRA(rdb_occ, 0x43), 1137 CMN_EVENT_CCRA(wdb_occ, 0x44), 1138 CMN_EVENT_CCRA(ssb_occ, 0x45), 1139 CMN_EVENT_CCRA(snp_bcasts, 0x46), 1140 CMN_EVENT_CCRA(req_chains, 0x47), 1141 CMN_EVENT_CCRA(req_chain_avglen, 0x48), 1142 CMN_EVENT_CCRA(chirsp_stalls, 0x49), 1143 CMN_EVENT_CCRA(chidat_stalls, 0x4a), 1144 CMN_EVENT_CCRA(cxreq_pcrd_stalls_link0, 0x4b), 1145 CMN_EVENT_CCRA(cxreq_pcrd_stalls_link1, 0x4c), 1146 CMN_EVENT_CCRA(cxreq_pcrd_stalls_link2, 0x4d), 1147 CMN_EVENT_CCRA(cxdat_pcrd_stalls_link0, 0x4e), 1148 CMN_EVENT_CCRA(cxdat_pcrd_stalls_link1, 0x4f), 1149 CMN_EVENT_CCRA(cxdat_pcrd_stalls_link2, 0x50), 1150 CMN_EVENT_CCRA(external_chirsp_stalls, 0x51), 1151 CMN_EVENT_CCRA(external_chidat_stalls, 0x52), 1152 CMN_EVENT_CCRA(cxmisc_pcrd_stalls_link0, 0x53), 1153 CMN_EVENT_CCRA(cxmisc_pcrd_stalls_link1, 0x54), 1154 CMN_EVENT_CCRA(cxmisc_pcrd_stalls_link2, 0x55), 1155 CMN_EVENT_CCRA(rht_alloc, 0x56), 1156 CMN_EVENT_CCRA(sht_alloc, 0x57), 1157 CMN_EVENT_CCRA(rdb_alloc, 0x58), 1158 CMN_EVENT_CCRA(wdb_alloc, 0x59), 1159 CMN_EVENT_CCRA(ssb_alloc, 0x5a), 1160 1161 CMN_EVENT_CCHA(CMN_ANY, rddatbyp, 0x61), 1162 CMN_EVENT_CCHA(CMN_ANY, chirsp_up_stall, 0x62), 1163 CMN_EVENT_CCHA(CMN_ANY, chidat_up_stall, 0x63), 1164 CMN_EVENT_CCHA(CMN_ANY, snppcrd_link0_stall, 0x64), 1165 CMN_EVENT_CCHA(CMN_ANY, snppcrd_link1_stall, 0x65), 1166 CMN_EVENT_CCHA(CMN_ANY, snppcrd_link2_stall, 0x66), 1167 CMN_EVENT_CCHA(CMN_ANY, reqtrk_occ, 0x67), 1168 CMN_EVENT_CCHA(CMN_ANY, rdb_occ, 0x68), 1169 CMN_EVENT_CCHA(CMN_ANY, rdbyp_occ, 0x69), 1170 CMN_EVENT_CCHA(CMN_ANY, wdb_occ, 0x6a), 1171 CMN_EVENT_CCHA(CMN_ANY, snptrk_occ, 0x6b), 1172 CMN_EVENT_CCHA(CMN_ANY, sdb_occ, 0x6c), 1173 CMN_EVENT_CCHA(CMN_ANY, snphaz_occ, 0x6d), 1174 CMN_EVENT_CCHA(CMN_ANY, reqtrk_alloc, 0x6e), 1175 CMN_EVENT_CCHA(CMN_ANY, rdb_alloc, 0x6f), 1176 CMN_EVENT_CCHA(CMN_ANY, rdbyp_alloc, 0x70), 1177 CMN_EVENT_CCHA(CMN_ANY, wdb_alloc, 0x71), 1178 CMN_EVENT_CCHA(CMN_ANY, snptrk_alloc, 0x72), 1179 CMN_EVENT_CCHA(CMN_ANY, db_alloc, 0x73), 1180 CMN_EVENT_CCHA(CMN_ANY, snphaz_alloc, 0x74), 1181 CMN_EVENT_CCHA(CMN_ANY, pb_rhu_req_occ, 0x75), 1182 CMN_EVENT_CCHA(CMN_ANY, pb_rhu_req_alloc, 0x76), 1183 CMN_EVENT_CCHA(CMN_ANY, pb_rhu_pcie_req_occ, 0x77), 1184 CMN_EVENT_CCHA(CMN_ANY, pb_rhu_pcie_req_alloc, 0x78), 1185 CMN_EVENT_CCHA(CMN_ANY, pb_pcie_wr_req_occ, 0x79), 1186 CMN_EVENT_CCHA(CMN_ANY, pb_pcie_wr_req_alloc, 0x7a), 1187 CMN_EVENT_CCHA(CMN_ANY, pb_pcie_reg_req_occ, 0x7b), 1188 CMN_EVENT_CCHA(CMN_ANY, pb_pcie_reg_req_alloc, 0x7c), 1189 CMN_EVENT_CCHA(CMN_ANY, pb_pcie_rsvd_req_occ, 0x7d), 1190 CMN_EVENT_CCHA(CMN_ANY, pb_pcie_rsvd_req_alloc, 0x7e), 1191 CMN_EVENT_CCHA(CMN_ANY, pb_rhu_dat_occ, 0x7f), 1192 CMN_EVENT_CCHA(CMN_ANY, pb_rhu_dat_alloc, 0x80), 1193 CMN_EVENT_CCHA(CMN_ANY, pb_rhu_pcie_dat_occ, 0x81), 1194 CMN_EVENT_CCHA(CMN_ANY, pb_rhu_pcie_dat_alloc, 0x82), 1195 CMN_EVENT_CCHA(CMN_ANY, pb_pcie_wr_dat_occ, 0x83), 1196 CMN_EVENT_CCHA(CMN_ANY, pb_pcie_wr_dat_alloc, 0x84), 1197 CMN_EVENT_CCHA(CMNS3, chirsp1_up_stall, 0x85), 1198 1199 CMN_EVENT_CCLA(rx_cxs, 0x21), 1200 CMN_EVENT_CCLA(tx_cxs, 0x22), 1201 CMN_EVENT_CCLA(rx_cxs_avg_size, 0x23), 1202 CMN_EVENT_CCLA(tx_cxs_avg_size, 0x24), 1203 CMN_EVENT_CCLA(tx_cxs_lcrd_backpressure, 0x25), 1204 CMN_EVENT_CCLA(link_crdbuf_occ, 0x26), 1205 CMN_EVENT_CCLA(link_crdbuf_alloc, 0x27), 1206 CMN_EVENT_CCLA(pfwd_rcvr_cxs, 0x28), 1207 CMN_EVENT_CCLA(pfwd_sndr_num_flits, 0x29), 1208 CMN_EVENT_CCLA(pfwd_sndr_stalls_static_crd, 0x2a), 1209 CMN_EVENT_CCLA(pfwd_sndr_stalls_dynmaic_crd, 0x2b), 1210 1211 CMN_EVENT_HNS_HBT(cache_miss, 0x01), 1212 CMN_EVENT_HNS_HBT(slc_sf_cache_access, 0x02), 1213 CMN_EVENT_HNS_HBT(cache_fill, 0x03), 1214 CMN_EVENT_HNS_HBT(pocq_retry, 0x04), 1215 CMN_EVENT_HNS_HBT(pocq_reqs_recvd, 0x05), 1216 CMN_EVENT_HNS_HBT(sf_hit, 0x06), 1217 CMN_EVENT_HNS_HBT(sf_evictions, 0x07), 1218 CMN_EVENT_HNS(dir_snoops_sent, 0x08), 1219 CMN_EVENT_HNS(brd_snoops_sent, 0x09), 1220 CMN_EVENT_HNS_HBT(slc_eviction, 0x0a), 1221 CMN_EVENT_HNS_HBT(slc_fill_invalid_way, 0x0b), 1222 CMN_EVENT_HNS(mc_retries_local, 0x0c), 1223 CMN_EVENT_HNS_SNH(mc_reqs_local, 0x0d), 1224 CMN_EVENT_HNS(qos_hh_retry, 0x0e), 1225 CMN_EVENT_HNS_OCC(qos_pocq_occupancy, 0x0f), 1226 CMN_EVENT_HNS(pocq_addrhaz, 0x10), 1227 CMN_EVENT_HNS(pocq_atomic_addrhaz, 0x11), 1228 CMN_EVENT_HNS(ld_st_swp_adq_full, 0x12), 1229 CMN_EVENT_HNS(cmp_adq_full, 0x13), 1230 CMN_EVENT_HNS(txdat_stall, 0x14), 1231 CMN_EVENT_HNS(txrsp_stall, 0x15), 1232 CMN_EVENT_HNS(seq_full, 0x16), 1233 CMN_EVENT_HNS(seq_hit, 0x17), 1234 CMN_EVENT_HNS(snp_sent, 0x18), 1235 CMN_EVENT_HNS(sfbi_dir_snp_sent, 0x19), 1236 CMN_EVENT_HNS(sfbi_brd_snp_sent, 0x1a), 1237 CMN_EVENT_HNS(intv_dirty, 0x1c), 1238 CMN_EVENT_HNS(stash_snp_sent, 0x1d), 1239 CMN_EVENT_HNS(stash_data_pull, 0x1e), 1240 CMN_EVENT_HNS(snp_fwded, 0x1f), 1241 CMN_EVENT_HNS(atomic_fwd, 0x20), 1242 CMN_EVENT_HNS(mpam_hardlim, 0x21), 1243 CMN_EVENT_HNS(mpam_softlim, 0x22), 1244 CMN_EVENT_HNS(snp_sent_cluster, 0x23), 1245 CMN_EVENT_HNS(sf_imprecise_evict, 0x24), 1246 CMN_EVENT_HNS(sf_evict_shared_line, 0x25), 1247 CMN_EVENT_HNS_CLS(pocq_class_occup, 0x26), 1248 CMN_EVENT_HNS_CLS(pocq_class_retry, 0x27), 1249 CMN_EVENT_HNS_CLS(class_mc_reqs_local, 0x28), 1250 CMN_EVENT_HNS_CLS(class_cgnt_cmin, 0x29), 1251 CMN_EVENT_HNS_SNT(sn_throttle, 0x2a), 1252 CMN_EVENT_HNS_SNT(sn_throttle_min, 0x2b), 1253 CMN_EVENT_HNS(sf_precise_to_imprecise, 0x2c), 1254 CMN_EVENT_HNS(snp_intv_cln, 0x2d), 1255 CMN_EVENT_HNS(nc_excl, 0x2e), 1256 CMN_EVENT_HNS(excl_mon_ovfl, 0x2f), 1257 CMN_EVENT_HNS(snp_req_recvd, 0x30), 1258 CMN_EVENT_HNS(snp_req_byp_pocq, 0x31), 1259 CMN_EVENT_HNS(dir_ccgha_snp_sent, 0x32), 1260 CMN_EVENT_HNS(brd_ccgha_snp_sent, 0x33), 1261 CMN_EVENT_HNS(ccgha_snp_stall, 0x34), 1262 CMN_EVENT_HNS(lbt_req_hardlim, 0x35), 1263 CMN_EVENT_HNS(hbt_req_hardlim, 0x36), 1264 CMN_EVENT_HNS(sf_reupdate, 0x37), 1265 CMN_EVENT_HNS(excl_sf_imprecise, 0x38), 1266 CMN_EVENT_HNS(snp_pocq_addrhaz, 0x39), 1267 CMN_EVENT_HNS(mc_retries_remote, 0x3a), 1268 CMN_EVENT_HNS_SNH(mc_reqs_remote, 0x3b), 1269 CMN_EVENT_HNS_CLS(class_mc_reqs_remote, 0x3c), 1270 1271 NULL 1272 }; 1273 1274 static const struct attribute_group arm_cmn_event_attrs_group = { 1275 .name = "events", 1276 .attrs = arm_cmn_event_attrs, 1277 .is_visible = arm_cmn_event_attr_is_visible, 1278 }; 1279 1280 static ssize_t arm_cmn_format_show(struct device *dev, 1281 struct device_attribute *attr, char *buf) 1282 { 1283 struct arm_cmn_format_attr *fmt = container_of(attr, typeof(*fmt), attr); 1284 1285 if (!fmt->config) 1286 return sysfs_emit(buf, "config:%*pbl\n", 64, &fmt->field); 1287 1288 return sysfs_emit(buf, "config%d:%*pbl\n", fmt->config, 64, &fmt->field); 1289 } 1290 1291 #define _CMN_FORMAT_ATTR(_name, _cfg, _fld) \ 1292 (&((struct arm_cmn_format_attr[]) {{ \ 1293 .attr = __ATTR(_name, 0444, arm_cmn_format_show, NULL), \ 1294 .config = _cfg, \ 1295 .field = _fld, \ 1296 }})[0].attr.attr) 1297 #define CMN_FORMAT_ATTR(_name, _fld) _CMN_FORMAT_ATTR(_name, 0, _fld) 1298 1299 static struct attribute *arm_cmn_format_attrs[] = { 1300 CMN_FORMAT_ATTR(type, CMN_CONFIG_TYPE), 1301 CMN_FORMAT_ATTR(eventid, CMN_CONFIG_EVENTID), 1302 CMN_FORMAT_ATTR(occupid, CMN_CONFIG_OCCUPID), 1303 CMN_FORMAT_ATTR(bynodeid, CMN_CONFIG_BYNODEID), 1304 CMN_FORMAT_ATTR(nodeid, CMN_CONFIG_NODEID), 1305 1306 CMN_FORMAT_ATTR(wp_dev_sel, CMN_CONFIG_WP_DEV_SEL), 1307 CMN_FORMAT_ATTR(wp_chn_sel, CMN_CONFIG_WP_CHN_SEL), 1308 CMN_FORMAT_ATTR(wp_grp, CMN_CONFIG_WP_GRP), 1309 CMN_FORMAT_ATTR(wp_exclusive, CMN_CONFIG_WP_EXCLUSIVE), 1310 CMN_FORMAT_ATTR(wp_combine, CMN_CONFIG_WP_COMBINE), 1311 1312 _CMN_FORMAT_ATTR(wp_val, 1, CMN_CONFIG1_WP_VAL), 1313 _CMN_FORMAT_ATTR(wp_mask, 2, CMN_CONFIG2_WP_MASK), 1314 1315 NULL 1316 }; 1317 1318 static const struct attribute_group arm_cmn_format_attrs_group = { 1319 .name = "format", 1320 .attrs = arm_cmn_format_attrs, 1321 }; 1322 1323 static ssize_t arm_cmn_cpumask_show(struct device *dev, 1324 struct device_attribute *attr, char *buf) 1325 { 1326 struct arm_cmn *cmn = to_cmn(dev_get_drvdata(dev)); 1327 1328 return cpumap_print_to_pagebuf(true, buf, cpumask_of(cmn->cpu)); 1329 } 1330 1331 static struct device_attribute arm_cmn_cpumask_attr = 1332 __ATTR(cpumask, 0444, arm_cmn_cpumask_show, NULL); 1333 1334 static ssize_t arm_cmn_identifier_show(struct device *dev, 1335 struct device_attribute *attr, char *buf) 1336 { 1337 struct arm_cmn *cmn = to_cmn(dev_get_drvdata(dev)); 1338 1339 return sysfs_emit(buf, "%03x%02x\n", cmn->part, cmn->rev); 1340 } 1341 1342 static struct device_attribute arm_cmn_identifier_attr = 1343 __ATTR(identifier, 0444, arm_cmn_identifier_show, NULL); 1344 1345 static struct attribute *arm_cmn_other_attrs[] = { 1346 &arm_cmn_cpumask_attr.attr, 1347 &arm_cmn_identifier_attr.attr, 1348 NULL, 1349 }; 1350 1351 static const struct attribute_group arm_cmn_other_attrs_group = { 1352 .attrs = arm_cmn_other_attrs, 1353 }; 1354 1355 static const struct attribute_group *arm_cmn_attr_groups[] = { 1356 &arm_cmn_event_attrs_group, 1357 &arm_cmn_format_attrs_group, 1358 &arm_cmn_other_attrs_group, 1359 NULL 1360 }; 1361 1362 static int arm_cmn_find_free_wp_idx(struct arm_cmn_dtm *dtm, 1363 struct perf_event *event) 1364 { 1365 int wp_idx = CMN_EVENT_EVENTID(event); 1366 1367 if (dtm->wp_event[wp_idx] >= 0) 1368 if (dtm->wp_event[++wp_idx] >= 0) 1369 return -ENOSPC; 1370 1371 return wp_idx; 1372 } 1373 1374 static int arm_cmn_get_assigned_wp_idx(struct perf_event *event, 1375 struct arm_cmn_hw_event *hw, 1376 unsigned int pos) 1377 { 1378 return CMN_EVENT_EVENTID(event) + arm_cmn_get_wp_idx(hw->wp_idx, pos); 1379 } 1380 1381 static void arm_cmn_claim_wp_idx(struct arm_cmn_dtm *dtm, 1382 struct perf_event *event, 1383 unsigned int dtc, int wp_idx, 1384 unsigned int pos) 1385 { 1386 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1387 1388 dtm->wp_event[wp_idx] = hw->dtc_idx[dtc]; 1389 arm_cmn_set_wp_idx(hw->wp_idx, pos, wp_idx - CMN_EVENT_EVENTID(event)); 1390 } 1391 1392 static u32 arm_cmn_wp_config(struct perf_event *event, int wp_idx) 1393 { 1394 u32 config; 1395 u32 dev = CMN_EVENT_WP_DEV_SEL(event); 1396 u32 chn = CMN_EVENT_WP_CHN_SEL(event); 1397 u32 grp = CMN_EVENT_WP_GRP(event); 1398 u32 exc = CMN_EVENT_WP_EXCLUSIVE(event); 1399 u32 combine = CMN_EVENT_WP_COMBINE(event); 1400 bool is_cmn600 = to_cmn(event->pmu)->part == PART_CMN600; 1401 1402 /* CMN-600 supports only primary and secondary matching groups */ 1403 if (is_cmn600) 1404 grp &= 1; 1405 1406 config = FIELD_PREP(CMN_DTM_WPn_CONFIG_WP_DEV_SEL, dev) | 1407 FIELD_PREP(CMN_DTM_WPn_CONFIG_WP_CHN_SEL, chn) | 1408 FIELD_PREP(CMN_DTM_WPn_CONFIG_WP_GRP, grp) | 1409 FIELD_PREP(CMN_DTM_WPn_CONFIG_WP_DEV_SEL2, dev >> 1); 1410 if (exc) 1411 config |= is_cmn600 ? CMN600_WPn_CONFIG_WP_EXCLUSIVE : 1412 CMN_DTM_WPn_CONFIG_WP_EXCLUSIVE; 1413 1414 /* wp_combine is available only on WP0 and WP2 */ 1415 if (combine && !(wp_idx & 0x1)) 1416 config |= is_cmn600 ? CMN600_WPn_CONFIG_WP_COMBINE : 1417 CMN_DTM_WPn_CONFIG_WP_COMBINE; 1418 return config; 1419 } 1420 1421 static void arm_cmn_set_state(struct arm_cmn *cmn, u32 state) 1422 { 1423 if (!cmn->state) 1424 writel_relaxed(0, CMN_DT_PMCR(&cmn->dtc[0])); 1425 cmn->state |= state; 1426 } 1427 1428 static void arm_cmn_clear_state(struct arm_cmn *cmn, u32 state) 1429 { 1430 cmn->state &= ~state; 1431 if (!cmn->state) 1432 writel_relaxed(CMN_DT_PMCR_PMU_EN | CMN_DT_PMCR_OVFL_INTR_EN, 1433 CMN_DT_PMCR(&cmn->dtc[0])); 1434 } 1435 1436 static void arm_cmn_pmu_enable(struct pmu *pmu) 1437 { 1438 arm_cmn_clear_state(to_cmn(pmu), CMN_STATE_DISABLED); 1439 } 1440 1441 static void arm_cmn_pmu_disable(struct pmu *pmu) 1442 { 1443 arm_cmn_set_state(to_cmn(pmu), CMN_STATE_DISABLED); 1444 } 1445 1446 static u64 arm_cmn_read_dtm(struct arm_cmn *cmn, struct arm_cmn_hw_event *hw, 1447 bool snapshot) 1448 { 1449 struct arm_cmn_dtm *dtm = NULL; 1450 struct arm_cmn_node *dn; 1451 unsigned int i, offset, dtm_idx; 1452 u64 reg, count = 0; 1453 1454 offset = snapshot ? CMN_DTM_PMEVCNTSR : CMN_DTM_PMEVCNT; 1455 for_each_hw_dn(hw, dn, i) { 1456 if (dtm != &cmn->dtms[dn->dtm]) { 1457 dtm = &cmn->dtms[dn->dtm] + hw->dtm_offset; 1458 reg = readq_relaxed(dtm->base + offset); 1459 } 1460 dtm_idx = arm_cmn_get_index(hw->dtm_idx, i); 1461 count += (u16)(reg >> (dtm_idx * 16)); 1462 } 1463 return count; 1464 } 1465 1466 static u64 arm_cmn_read_cc(struct arm_cmn_dtc *dtc) 1467 { 1468 void __iomem *pmccntr = CMN_DT_PMCCNTR(dtc); 1469 u64 val = readq_relaxed(pmccntr); 1470 1471 writeq_relaxed(CMN_CC_INIT, pmccntr); 1472 return (val - CMN_CC_INIT) & ((CMN_CC_INIT << 1) - 1); 1473 } 1474 1475 static u32 arm_cmn_read_counter(struct arm_cmn_dtc *dtc, int idx) 1476 { 1477 void __iomem *pmevcnt = CMN_DT_PMEVCNT(dtc, idx); 1478 u32 val = readl_relaxed(pmevcnt); 1479 1480 writel_relaxed(CMN_COUNTER_INIT, pmevcnt); 1481 return val - CMN_COUNTER_INIT; 1482 } 1483 1484 static void arm_cmn_init_counter(struct perf_event *event) 1485 { 1486 struct arm_cmn *cmn = to_cmn(event->pmu); 1487 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1488 u64 count; 1489 1490 for_each_hw_dtc_idx(hw, i, idx) { 1491 writel_relaxed(CMN_COUNTER_INIT, CMN_DT_PMEVCNT(&cmn->dtc[i], idx)); 1492 cmn->dtc[i].counters[idx] = event; 1493 } 1494 1495 count = arm_cmn_read_dtm(cmn, hw, false); 1496 local64_set(&event->hw.prev_count, count); 1497 } 1498 1499 static void arm_cmn_event_read(struct perf_event *event) 1500 { 1501 struct arm_cmn *cmn = to_cmn(event->pmu); 1502 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1503 u64 delta, new, prev; 1504 unsigned long flags; 1505 1506 if (CMN_EVENT_TYPE(event) == CMN_TYPE_DTC) { 1507 delta = arm_cmn_read_cc(cmn->dtc + hw->dtc_idx[0]); 1508 local64_add(delta, &event->count); 1509 return; 1510 } 1511 new = arm_cmn_read_dtm(cmn, hw, false); 1512 prev = local64_xchg(&event->hw.prev_count, new); 1513 1514 delta = new - prev; 1515 1516 local_irq_save(flags); 1517 for_each_hw_dtc_idx(hw, i, idx) { 1518 new = arm_cmn_read_counter(cmn->dtc + i, idx); 1519 delta += new << 16; 1520 } 1521 local_irq_restore(flags); 1522 local64_add(delta, &event->count); 1523 } 1524 1525 static int arm_cmn_set_event_sel_hi(struct arm_cmn_node *dn, 1526 enum cmn_filter_select fsel, u8 occupid) 1527 { 1528 u64 reg; 1529 1530 if (fsel == SEL_NONE) 1531 return 0; 1532 1533 if (!dn->occupid[fsel].count) { 1534 dn->occupid[fsel].val = occupid; 1535 reg = FIELD_PREP(CMN__PMU_CBUSY_SNTHROTTLE_SEL, 1536 dn->occupid[SEL_CBUSY_SNTHROTTLE_SEL].val) | 1537 FIELD_PREP(CMN__PMU_SN_HOME_SEL, 1538 dn->occupid[SEL_SN_HOME_SEL].val) | 1539 FIELD_PREP(CMN__PMU_HBT_LBT_SEL, 1540 dn->occupid[SEL_HBT_LBT_SEL].val) | 1541 FIELD_PREP(CMN__PMU_CLASS_OCCUP_ID, 1542 dn->occupid[SEL_CLASS_OCCUP_ID].val) | 1543 FIELD_PREP(CMN__PMU_OCCUP1_ID, 1544 dn->occupid[SEL_OCCUP1ID].val); 1545 writel_relaxed(reg >> 32, dn->pmu_base + CMN_PMU_EVENT_SEL + 4); 1546 } else if (dn->occupid[fsel].val != occupid) { 1547 return -EBUSY; 1548 } 1549 dn->occupid[fsel].count++; 1550 return 0; 1551 } 1552 1553 static void arm_cmn_set_event_sel_lo(struct arm_cmn_node *dn, int dtm_idx, 1554 int eventid, bool wide_sel) 1555 { 1556 if (wide_sel) { 1557 dn->event_w[dtm_idx] = eventid; 1558 writeq_relaxed(le64_to_cpu(dn->event_sel_w), dn->pmu_base + CMN_PMU_EVENT_SEL); 1559 } else { 1560 dn->event[dtm_idx] = eventid; 1561 writel_relaxed(le32_to_cpu(dn->event_sel), dn->pmu_base + CMN_PMU_EVENT_SEL); 1562 } 1563 } 1564 1565 static void arm_cmn_event_start(struct perf_event *event, int flags) 1566 { 1567 struct arm_cmn *cmn = to_cmn(event->pmu); 1568 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1569 struct arm_cmn_node *dn; 1570 enum cmn_node_type type = CMN_EVENT_TYPE(event); 1571 int i; 1572 1573 if (type == CMN_TYPE_DTC) { 1574 struct arm_cmn_dtc *dtc = cmn->dtc + hw->dtc_idx[0]; 1575 1576 writel_relaxed(CMN_DT_DTC_CTL_DT_EN | CMN_DT_DTC_CTL_CG_DISABLE, 1577 dtc->base + CMN_DT_DTC_CTL); 1578 writeq_relaxed(CMN_CC_INIT, CMN_DT_PMCCNTR(dtc)); 1579 dtc->cc_active = true; 1580 } else if (type == CMN_TYPE_WP) { 1581 u64 val = CMN_EVENT_WP_VAL(event); 1582 u64 mask = CMN_EVENT_WP_MASK(event); 1583 1584 for_each_hw_dn(hw, dn, i) { 1585 void __iomem *base = dn->pmu_base + CMN_DTM_OFFSET(hw->dtm_offset); 1586 int wp_idx = arm_cmn_get_assigned_wp_idx(event, hw, i); 1587 1588 writeq_relaxed(val, base + CMN_DTM_WPn_VAL(wp_idx)); 1589 writeq_relaxed(mask, base + CMN_DTM_WPn_MASK(wp_idx)); 1590 } 1591 } else for_each_hw_dn(hw, dn, i) { 1592 int dtm_idx = arm_cmn_get_index(hw->dtm_idx, i); 1593 1594 arm_cmn_set_event_sel_lo(dn, dtm_idx, CMN_EVENT_EVENTID(event), 1595 hw->wide_sel); 1596 } 1597 } 1598 1599 static void arm_cmn_event_stop(struct perf_event *event, int flags) 1600 { 1601 struct arm_cmn *cmn = to_cmn(event->pmu); 1602 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1603 struct arm_cmn_node *dn; 1604 enum cmn_node_type type = CMN_EVENT_TYPE(event); 1605 int i; 1606 1607 if (type == CMN_TYPE_DTC) { 1608 struct arm_cmn_dtc *dtc = cmn->dtc + hw->dtc_idx[0]; 1609 1610 dtc->cc_active = false; 1611 writel_relaxed(CMN_DT_DTC_CTL_DT_EN, dtc->base + CMN_DT_DTC_CTL); 1612 } else if (type == CMN_TYPE_WP) { 1613 for_each_hw_dn(hw, dn, i) { 1614 void __iomem *base = dn->pmu_base + CMN_DTM_OFFSET(hw->dtm_offset); 1615 int wp_idx = arm_cmn_get_assigned_wp_idx(event, hw, i); 1616 1617 writeq_relaxed(0, base + CMN_DTM_WPn_MASK(wp_idx)); 1618 writeq_relaxed(~0ULL, base + CMN_DTM_WPn_VAL(wp_idx)); 1619 } 1620 } else for_each_hw_dn(hw, dn, i) { 1621 int dtm_idx = arm_cmn_get_index(hw->dtm_idx, i); 1622 1623 arm_cmn_set_event_sel_lo(dn, dtm_idx, 0, hw->wide_sel); 1624 } 1625 1626 arm_cmn_event_read(event); 1627 } 1628 1629 struct arm_cmn_val { 1630 u8 dtm_count[CMN_MAX_DTMS]; 1631 u8 occupid[CMN_MAX_DTMS][SEL_MAX]; 1632 u8 wp[CMN_MAX_DTMS][4]; 1633 u8 wp_combine[CMN_MAX_DTMS][2]; 1634 int dtc_count[CMN_MAX_DTCS]; 1635 bool cycles; 1636 }; 1637 1638 static int arm_cmn_val_find_free_wp_config(struct perf_event *event, 1639 struct arm_cmn_val *val, int dtm) 1640 { 1641 int wp_idx = CMN_EVENT_EVENTID(event); 1642 1643 if (val->wp[dtm][wp_idx]) 1644 if (val->wp[dtm][++wp_idx]) 1645 return -ENOSPC; 1646 1647 return wp_idx; 1648 } 1649 1650 static void arm_cmn_val_add_event(struct arm_cmn *cmn, struct arm_cmn_val *val, 1651 struct perf_event *event) 1652 { 1653 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1654 struct arm_cmn_node *dn; 1655 enum cmn_node_type type; 1656 int i; 1657 1658 if (is_software_event(event)) 1659 return; 1660 1661 type = CMN_EVENT_TYPE(event); 1662 if (type == CMN_TYPE_DTC) { 1663 val->cycles = true; 1664 return; 1665 } 1666 1667 for_each_hw_dtc_idx(hw, dtc, idx) 1668 val->dtc_count[dtc]++; 1669 1670 for_each_hw_dn(hw, dn, i) { 1671 int wp_idx, dtm = dn->dtm, sel = hw->filter_sel; 1672 1673 val->dtm_count[dtm]++; 1674 1675 if (sel > SEL_NONE) 1676 val->occupid[dtm][sel] = CMN_EVENT_OCCUPID(event) + 1; 1677 1678 if (type != CMN_TYPE_WP) 1679 continue; 1680 1681 wp_idx = arm_cmn_val_find_free_wp_config(event, val, dtm); 1682 val->wp[dtm][wp_idx] = 1; 1683 val->wp_combine[dtm][wp_idx >> 1] += !!CMN_EVENT_WP_COMBINE(event); 1684 } 1685 } 1686 1687 static int arm_cmn_validate_group(struct arm_cmn *cmn, struct perf_event *event) 1688 { 1689 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1690 struct arm_cmn_node *dn; 1691 struct perf_event *sibling, *leader = event->group_leader; 1692 enum cmn_node_type type; 1693 struct arm_cmn_val *val; 1694 int i, ret = -EINVAL; 1695 1696 if (leader == event) 1697 return 0; 1698 1699 if (event->pmu != leader->pmu && !is_software_event(leader)) 1700 return -EINVAL; 1701 1702 val = kzalloc(sizeof(*val), GFP_KERNEL); 1703 if (!val) 1704 return -ENOMEM; 1705 1706 arm_cmn_val_add_event(cmn, val, leader); 1707 1708 for_each_sibling_event(sibling, leader) 1709 arm_cmn_val_add_event(cmn, val, sibling); 1710 1711 type = CMN_EVENT_TYPE(event); 1712 if (type == CMN_TYPE_DTC) { 1713 ret = val->cycles ? -EINVAL : 0; 1714 goto done; 1715 } 1716 1717 for_each_hw_dtc_idx(hw, dtc, idx) 1718 if (val->dtc_count[dtc] == CMN_DT_NUM_COUNTERS) 1719 goto done; 1720 1721 for_each_hw_dn(hw, dn, i) { 1722 int wp_idx, dtm = dn->dtm, sel = hw->filter_sel; 1723 1724 if (val->dtm_count[dtm] == CMN_DTM_NUM_COUNTERS) 1725 goto done; 1726 1727 if (sel > SEL_NONE && val->occupid[dtm][sel] && 1728 val->occupid[dtm][sel] != CMN_EVENT_OCCUPID(event) + 1) 1729 goto done; 1730 1731 if (type != CMN_TYPE_WP) 1732 continue; 1733 1734 wp_idx = arm_cmn_val_find_free_wp_config(event, val, dtm); 1735 if (wp_idx < 0) 1736 goto done; 1737 1738 if (wp_idx & 1 && 1739 val->wp_combine[dtm][wp_idx >> 1] != !!CMN_EVENT_WP_COMBINE(event)) 1740 goto done; 1741 } 1742 1743 ret = 0; 1744 done: 1745 kfree(val); 1746 return ret; 1747 } 1748 1749 static enum cmn_filter_select arm_cmn_filter_sel(const struct arm_cmn *cmn, 1750 enum cmn_node_type type, 1751 unsigned int eventid) 1752 { 1753 struct arm_cmn_event_attr *e; 1754 enum cmn_model model = arm_cmn_model(cmn); 1755 1756 for (int i = 0; i < ARRAY_SIZE(arm_cmn_event_attrs) - 1; i++) { 1757 e = container_of(arm_cmn_event_attrs[i], typeof(*e), attr.attr); 1758 if (e->model & model && e->type == type && e->eventid == eventid) 1759 return e->fsel; 1760 } 1761 return SEL_NONE; 1762 } 1763 1764 1765 static int arm_cmn_event_init(struct perf_event *event) 1766 { 1767 struct arm_cmn *cmn = to_cmn(event->pmu); 1768 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1769 struct arm_cmn_node *dn; 1770 enum cmn_node_type type; 1771 bool bynodeid; 1772 u16 nodeid, eventid; 1773 1774 if (event->attr.type != event->pmu->type) 1775 return -ENOENT; 1776 1777 if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK) 1778 return -EINVAL; 1779 1780 event->cpu = cmn->cpu; 1781 if (event->cpu < 0) 1782 return -EINVAL; 1783 1784 type = CMN_EVENT_TYPE(event); 1785 /* DTC events (i.e. cycles) already have everything they need */ 1786 if (type == CMN_TYPE_DTC) 1787 return arm_cmn_validate_group(cmn, event); 1788 1789 eventid = CMN_EVENT_EVENTID(event); 1790 /* For watchpoints we need the actual XP node here */ 1791 if (type == CMN_TYPE_WP) { 1792 type = CMN_TYPE_XP; 1793 /* ...and we need a "real" direction */ 1794 if (eventid != CMN_WP_UP && eventid != CMN_WP_DOWN) 1795 return -EINVAL; 1796 /* ...but the DTM may depend on which port we're watching */ 1797 if (cmn->multi_dtm) 1798 hw->dtm_offset = CMN_EVENT_WP_DEV_SEL(event) / 2; 1799 } else if (type == CMN_TYPE_XP && 1800 (cmn->part == PART_CMN700 || cmn->part == PART_CMN_S3)) { 1801 hw->wide_sel = true; 1802 } else if (type == CMN_TYPE_RND) { 1803 /* Secretly permit this as an alias for "rnid" events */ 1804 type = CMN_TYPE_RNI; 1805 } 1806 1807 /* This is sufficiently annoying to recalculate, so cache it */ 1808 hw->filter_sel = arm_cmn_filter_sel(cmn, type, eventid); 1809 1810 bynodeid = CMN_EVENT_BYNODEID(event); 1811 nodeid = CMN_EVENT_NODEID(event); 1812 1813 hw->dn = arm_cmn_node(cmn, type); 1814 if (!hw->dn) 1815 return -EINVAL; 1816 1817 memset(hw->dtc_idx, -1, sizeof(hw->dtc_idx)); 1818 for (dn = hw->dn; dn->type == type; dn++) { 1819 if (bynodeid && dn->id != nodeid) { 1820 hw->dn++; 1821 continue; 1822 } 1823 hw->num_dns++; 1824 if (dn->dtc < 0) 1825 memset(hw->dtc_idx, 0, cmn->num_dtcs); 1826 else 1827 hw->dtc_idx[dn->dtc] = 0; 1828 1829 if (bynodeid) 1830 break; 1831 } 1832 1833 if (!hw->num_dns) { 1834 dev_dbg(cmn->dev, "invalid node 0x%x type 0x%x\n", nodeid, type); 1835 return -EINVAL; 1836 } 1837 1838 return arm_cmn_validate_group(cmn, event); 1839 } 1840 1841 static void arm_cmn_event_clear(struct arm_cmn *cmn, struct perf_event *event, 1842 int i) 1843 { 1844 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1845 enum cmn_node_type type = CMN_EVENT_TYPE(event); 1846 1847 while (i--) { 1848 struct arm_cmn_dtm *dtm = &cmn->dtms[hw->dn[i].dtm] + hw->dtm_offset; 1849 unsigned int dtm_idx = arm_cmn_get_index(hw->dtm_idx, i); 1850 1851 if (type == CMN_TYPE_WP) { 1852 int wp_idx = arm_cmn_get_assigned_wp_idx(event, hw, i); 1853 1854 dtm->wp_event[wp_idx] = -1; 1855 } 1856 1857 if (hw->filter_sel > SEL_NONE) 1858 hw->dn[i].occupid[hw->filter_sel].count--; 1859 1860 dtm->pmu_config_low &= ~CMN__PMEVCNT_PAIRED(dtm_idx); 1861 writel_relaxed(dtm->pmu_config_low, dtm->base + CMN_DTM_PMU_CONFIG); 1862 } 1863 memset(hw->dtm_idx, 0, sizeof(hw->dtm_idx)); 1864 memset(hw->wp_idx, 0, sizeof(hw->wp_idx)); 1865 1866 for_each_hw_dtc_idx(hw, j, idx) 1867 cmn->dtc[j].counters[idx] = NULL; 1868 } 1869 1870 static int arm_cmn_event_add(struct perf_event *event, int flags) 1871 { 1872 struct arm_cmn *cmn = to_cmn(event->pmu); 1873 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1874 struct arm_cmn_node *dn; 1875 enum cmn_node_type type = CMN_EVENT_TYPE(event); 1876 unsigned int input_sel, i = 0; 1877 1878 if (type == CMN_TYPE_DTC) { 1879 while (cmn->dtc[i].cycles) 1880 if (++i == cmn->num_dtcs) 1881 return -ENOSPC; 1882 1883 cmn->dtc[i].cycles = event; 1884 hw->dtc_idx[0] = i; 1885 1886 if (flags & PERF_EF_START) 1887 arm_cmn_event_start(event, 0); 1888 return 0; 1889 } 1890 1891 /* Grab the global counters first... */ 1892 for_each_hw_dtc_idx(hw, j, idx) { 1893 if (cmn->part == PART_CMN600 && j > 0) { 1894 idx = hw->dtc_idx[0]; 1895 } else { 1896 idx = 0; 1897 while (cmn->dtc[j].counters[idx]) 1898 if (++idx == CMN_DT_NUM_COUNTERS) 1899 return -ENOSPC; 1900 } 1901 hw->dtc_idx[j] = idx; 1902 } 1903 1904 /* ...then the local counters to feed them */ 1905 for_each_hw_dn(hw, dn, i) { 1906 struct arm_cmn_dtm *dtm = &cmn->dtms[dn->dtm] + hw->dtm_offset; 1907 unsigned int dtm_idx, shift, d = max_t(int, dn->dtc, 0); 1908 u64 reg; 1909 1910 dtm_idx = 0; 1911 while (dtm->pmu_config_low & CMN__PMEVCNT_PAIRED(dtm_idx)) 1912 if (++dtm_idx == CMN_DTM_NUM_COUNTERS) 1913 goto free_dtms; 1914 1915 if (type == CMN_TYPE_XP) { 1916 input_sel = CMN__PMEVCNT0_INPUT_SEL_XP + dtm_idx; 1917 } else if (type == CMN_TYPE_WP) { 1918 int tmp, wp_idx; 1919 u32 cfg; 1920 1921 wp_idx = arm_cmn_find_free_wp_idx(dtm, event); 1922 if (wp_idx < 0) 1923 goto free_dtms; 1924 1925 cfg = arm_cmn_wp_config(event, wp_idx); 1926 1927 tmp = dtm->wp_event[wp_idx ^ 1]; 1928 if (tmp >= 0 && CMN_EVENT_WP_COMBINE(event) != 1929 CMN_EVENT_WP_COMBINE(cmn->dtc[d].counters[tmp])) 1930 goto free_dtms; 1931 1932 input_sel = CMN__PMEVCNT0_INPUT_SEL_WP + wp_idx; 1933 1934 arm_cmn_claim_wp_idx(dtm, event, d, wp_idx, i); 1935 writel_relaxed(cfg, dtm->base + CMN_DTM_WPn_CONFIG(wp_idx)); 1936 } else { 1937 struct arm_cmn_nodeid nid = arm_cmn_nid(dn); 1938 1939 if (cmn->multi_dtm) 1940 nid.port %= 2; 1941 1942 input_sel = CMN__PMEVCNT0_INPUT_SEL_DEV + dtm_idx + 1943 (nid.port << 4) + (nid.dev << 2); 1944 1945 if (arm_cmn_set_event_sel_hi(dn, hw->filter_sel, CMN_EVENT_OCCUPID(event))) 1946 goto free_dtms; 1947 } 1948 1949 arm_cmn_set_index(hw->dtm_idx, i, dtm_idx); 1950 1951 dtm->input_sel[dtm_idx] = input_sel; 1952 shift = CMN__PMEVCNTn_GLOBAL_NUM_SHIFT(dtm_idx); 1953 dtm->pmu_config_low &= ~(CMN__PMEVCNT0_GLOBAL_NUM << shift); 1954 dtm->pmu_config_low |= FIELD_PREP(CMN__PMEVCNT0_GLOBAL_NUM, hw->dtc_idx[d]) << shift; 1955 dtm->pmu_config_low |= CMN__PMEVCNT_PAIRED(dtm_idx); 1956 reg = (u64)le32_to_cpu(dtm->pmu_config_high) << 32 | dtm->pmu_config_low; 1957 writeq_relaxed(reg, dtm->base + CMN_DTM_PMU_CONFIG); 1958 } 1959 1960 /* Go go go! */ 1961 arm_cmn_init_counter(event); 1962 1963 if (flags & PERF_EF_START) 1964 arm_cmn_event_start(event, 0); 1965 1966 return 0; 1967 1968 free_dtms: 1969 arm_cmn_event_clear(cmn, event, i); 1970 return -ENOSPC; 1971 } 1972 1973 static void arm_cmn_event_del(struct perf_event *event, int flags) 1974 { 1975 struct arm_cmn *cmn = to_cmn(event->pmu); 1976 struct arm_cmn_hw_event *hw = to_cmn_hw(event); 1977 enum cmn_node_type type = CMN_EVENT_TYPE(event); 1978 1979 arm_cmn_event_stop(event, PERF_EF_UPDATE); 1980 1981 if (type == CMN_TYPE_DTC) 1982 cmn->dtc[hw->dtc_idx[0]].cycles = NULL; 1983 else 1984 arm_cmn_event_clear(cmn, event, hw->num_dns); 1985 } 1986 1987 /* 1988 * We stop the PMU for both add and read, to avoid skew across DTM counters. 1989 * In theory we could use snapshots to read without stopping, but then it 1990 * becomes a lot trickier to deal with overlow and racing against interrupts, 1991 * plus it seems they don't work properly on some hardware anyway :( 1992 */ 1993 static void arm_cmn_start_txn(struct pmu *pmu, unsigned int flags) 1994 { 1995 arm_cmn_set_state(to_cmn(pmu), CMN_STATE_TXN); 1996 } 1997 1998 static void arm_cmn_end_txn(struct pmu *pmu) 1999 { 2000 arm_cmn_clear_state(to_cmn(pmu), CMN_STATE_TXN); 2001 } 2002 2003 static int arm_cmn_commit_txn(struct pmu *pmu) 2004 { 2005 arm_cmn_end_txn(pmu); 2006 return 0; 2007 } 2008 2009 static void arm_cmn_migrate(struct arm_cmn *cmn, unsigned int cpu) 2010 { 2011 unsigned int i; 2012 2013 perf_pmu_migrate_context(&cmn->pmu, cmn->cpu, cpu); 2014 for (i = 0; i < cmn->num_dtcs; i++) 2015 irq_set_affinity(cmn->dtc[i].irq, cpumask_of(cpu)); 2016 cmn->cpu = cpu; 2017 } 2018 2019 static int arm_cmn_pmu_online_cpu(unsigned int cpu, struct hlist_node *cpuhp_node) 2020 { 2021 struct arm_cmn *cmn; 2022 int node; 2023 2024 cmn = hlist_entry_safe(cpuhp_node, struct arm_cmn, cpuhp_node); 2025 node = dev_to_node(cmn->dev); 2026 if (cpu_to_node(cmn->cpu) != node && cpu_to_node(cpu) == node) 2027 arm_cmn_migrate(cmn, cpu); 2028 return 0; 2029 } 2030 2031 static int arm_cmn_pmu_offline_cpu(unsigned int cpu, struct hlist_node *cpuhp_node) 2032 { 2033 struct arm_cmn *cmn; 2034 unsigned int target; 2035 int node; 2036 2037 cmn = hlist_entry_safe(cpuhp_node, struct arm_cmn, cpuhp_node); 2038 if (cpu != cmn->cpu) 2039 return 0; 2040 2041 node = dev_to_node(cmn->dev); 2042 2043 target = cpumask_any_and_but(cpumask_of_node(node), cpu_online_mask, cpu); 2044 if (target >= nr_cpu_ids) 2045 target = cpumask_any_but(cpu_online_mask, cpu); 2046 2047 if (target < nr_cpu_ids) 2048 arm_cmn_migrate(cmn, target); 2049 2050 return 0; 2051 } 2052 2053 static irqreturn_t arm_cmn_handle_irq(int irq, void *dev_id) 2054 { 2055 struct arm_cmn_dtc *dtc = dev_id; 2056 irqreturn_t ret = IRQ_NONE; 2057 2058 for (;;) { 2059 u32 status = readl_relaxed(CMN_DT_PMOVSR(dtc)); 2060 u64 delta; 2061 int i; 2062 2063 for (i = 0; i < CMN_DT_NUM_COUNTERS; i++) { 2064 if (status & (1U << i)) { 2065 ret = IRQ_HANDLED; 2066 if (WARN_ON(!dtc->counters[i])) 2067 continue; 2068 delta = (u64)arm_cmn_read_counter(dtc, i) << 16; 2069 local64_add(delta, &dtc->counters[i]->count); 2070 } 2071 } 2072 2073 if (status & (1U << CMN_DT_NUM_COUNTERS)) { 2074 ret = IRQ_HANDLED; 2075 if (dtc->cc_active && !WARN_ON(!dtc->cycles)) { 2076 delta = arm_cmn_read_cc(dtc); 2077 local64_add(delta, &dtc->cycles->count); 2078 } 2079 } 2080 2081 writel_relaxed(status, CMN_DT_PMOVSR_CLR(dtc)); 2082 2083 if (!dtc->irq_friend) 2084 return ret; 2085 dtc += dtc->irq_friend; 2086 } 2087 } 2088 2089 /* We can reasonably accommodate DTCs of the same CMN sharing IRQs */ 2090 static int arm_cmn_init_irqs(struct arm_cmn *cmn) 2091 { 2092 int i, j, irq, err; 2093 2094 for (i = 0; i < cmn->num_dtcs; i++) { 2095 irq = cmn->dtc[i].irq; 2096 for (j = i; j--; ) { 2097 if (cmn->dtc[j].irq == irq) { 2098 cmn->dtc[j].irq_friend = i - j; 2099 goto next; 2100 } 2101 } 2102 err = devm_request_irq(cmn->dev, irq, arm_cmn_handle_irq, 2103 IRQF_NOBALANCING | IRQF_NO_THREAD, 2104 dev_name(cmn->dev), &cmn->dtc[i]); 2105 if (err) 2106 return err; 2107 2108 err = irq_set_affinity(irq, cpumask_of(cmn->cpu)); 2109 if (err) 2110 return err; 2111 next: 2112 ; /* isn't C great? */ 2113 } 2114 return 0; 2115 } 2116 2117 static void arm_cmn_init_dtm(struct arm_cmn_dtm *dtm, struct arm_cmn_node *xp, int idx) 2118 { 2119 int i; 2120 2121 dtm->base = xp->pmu_base + CMN_DTM_OFFSET(idx); 2122 dtm->pmu_config_low = CMN_DTM_PMU_CONFIG_PMU_EN; 2123 writeq_relaxed(dtm->pmu_config_low, dtm->base + CMN_DTM_PMU_CONFIG); 2124 for (i = 0; i < 4; i++) { 2125 dtm->wp_event[i] = -1; 2126 writeq_relaxed(0, dtm->base + CMN_DTM_WPn_MASK(i)); 2127 writeq_relaxed(~0ULL, dtm->base + CMN_DTM_WPn_VAL(i)); 2128 } 2129 } 2130 2131 static int arm_cmn_init_dtc(struct arm_cmn *cmn, struct arm_cmn_node *dn, int idx) 2132 { 2133 struct arm_cmn_dtc *dtc = cmn->dtc + idx; 2134 2135 dtc->pmu_base = dn->pmu_base; 2136 dtc->base = dtc->pmu_base - arm_cmn_pmu_offset(cmn, dn); 2137 dtc->irq = platform_get_irq(to_platform_device(cmn->dev), idx); 2138 if (dtc->irq < 0) 2139 return dtc->irq; 2140 2141 writel_relaxed(CMN_DT_DTC_CTL_DT_EN, dtc->base + CMN_DT_DTC_CTL); 2142 writel_relaxed(CMN_DT_PMCR_PMU_EN | CMN_DT_PMCR_OVFL_INTR_EN, CMN_DT_PMCR(dtc)); 2143 writeq_relaxed(0, CMN_DT_PMCCNTR(dtc)); 2144 writel_relaxed(0x1ff, CMN_DT_PMOVSR_CLR(dtc)); 2145 2146 return 0; 2147 } 2148 2149 static int arm_cmn_node_cmp(const void *a, const void *b) 2150 { 2151 const struct arm_cmn_node *dna = a, *dnb = b; 2152 int cmp; 2153 2154 cmp = dna->type - dnb->type; 2155 if (!cmp) 2156 cmp = dna->logid - dnb->logid; 2157 return cmp; 2158 } 2159 2160 static int arm_cmn_init_dtcs(struct arm_cmn *cmn) 2161 { 2162 struct arm_cmn_node *dn, *xp; 2163 int dtc_idx = 0; 2164 2165 cmn->dtc = devm_kcalloc(cmn->dev, cmn->num_dtcs, sizeof(cmn->dtc[0]), GFP_KERNEL); 2166 if (!cmn->dtc) 2167 return -ENOMEM; 2168 2169 sort(cmn->dns, cmn->num_dns, sizeof(cmn->dns[0]), arm_cmn_node_cmp, NULL); 2170 2171 cmn->xps = arm_cmn_node(cmn, CMN_TYPE_XP); 2172 2173 for (dn = cmn->dns; dn->type; dn++) { 2174 if (dn->type == CMN_TYPE_XP) 2175 continue; 2176 2177 xp = arm_cmn_node_to_xp(cmn, dn); 2178 dn->dtc = xp->dtc; 2179 dn->dtm = xp->dtm; 2180 if (cmn->multi_dtm) 2181 dn->dtm += arm_cmn_nid(dn).port / 2; 2182 2183 if (dn->type == CMN_TYPE_DTC) { 2184 int err = arm_cmn_init_dtc(cmn, dn, dtc_idx++); 2185 2186 if (err) 2187 return err; 2188 } 2189 2190 /* To the PMU, RN-Ds don't add anything over RN-Is, so smoosh them together */ 2191 if (dn->type == CMN_TYPE_RND) 2192 dn->type = CMN_TYPE_RNI; 2193 2194 /* We split the RN-I off already, so let the CCLA part match CCLA events */ 2195 if (dn->type == CMN_TYPE_CCLA_RNI) 2196 dn->type = CMN_TYPE_CCLA; 2197 } 2198 2199 arm_cmn_set_state(cmn, CMN_STATE_DISABLED); 2200 2201 return 0; 2202 } 2203 2204 static unsigned int arm_cmn_dtc_domain(struct arm_cmn *cmn, void __iomem *xp_region) 2205 { 2206 int offset = CMN_DTM_UNIT_INFO; 2207 2208 if (cmn->part == PART_CMN650 || cmn->part == PART_CI700) 2209 offset = CMN650_DTM_UNIT_INFO; 2210 2211 return FIELD_GET(CMN_DTM_UNIT_INFO_DTC_DOMAIN, readl_relaxed(xp_region + offset)); 2212 } 2213 2214 static void arm_cmn_init_node_info(struct arm_cmn *cmn, u32 offset, struct arm_cmn_node *node) 2215 { 2216 int level; 2217 u64 reg = readq_relaxed(cmn->base + offset + CMN_NODE_INFO); 2218 2219 node->type = FIELD_GET(CMN_NI_NODE_TYPE, reg); 2220 node->id = FIELD_GET(CMN_NI_NODE_ID, reg); 2221 node->logid = FIELD_GET(CMN_NI_LOGICAL_ID, reg); 2222 2223 node->pmu_base = cmn->base + offset + arm_cmn_pmu_offset(cmn, node); 2224 2225 if (node->type == CMN_TYPE_CFG) 2226 level = 0; 2227 else if (node->type == CMN_TYPE_XP) 2228 level = 1; 2229 else 2230 level = 2; 2231 2232 dev_dbg(cmn->dev, "node%*c%#06hx%*ctype:%-#6x id:%-4hd off:%#x\n", 2233 (level * 2) + 1, ' ', node->id, 5 - (level * 2), ' ', 2234 node->type, node->logid, offset); 2235 } 2236 2237 static enum cmn_node_type arm_cmn_subtype(enum cmn_node_type type) 2238 { 2239 switch (type) { 2240 case CMN_TYPE_HNP: 2241 return CMN_TYPE_HNI; 2242 case CMN_TYPE_CCLA_RNI: 2243 return CMN_TYPE_RNI; 2244 default: 2245 return CMN_TYPE_INVALID; 2246 } 2247 } 2248 2249 static int arm_cmn_discover(struct arm_cmn *cmn, unsigned int rgn_offset) 2250 { 2251 void __iomem *cfg_region, __iomem *xp_region; 2252 struct arm_cmn_node cfg, *dn; 2253 struct arm_cmn_dtm *dtm; 2254 enum cmn_part part; 2255 u16 child_count, child_poff; 2256 u64 reg; 2257 int i, j; 2258 size_t sz; 2259 2260 arm_cmn_init_node_info(cmn, rgn_offset, &cfg); 2261 if (cfg.type != CMN_TYPE_CFG) 2262 return -ENODEV; 2263 2264 cfg_region = cmn->base + rgn_offset; 2265 2266 reg = readq_relaxed(cfg_region + CMN_CFGM_PERIPH_ID_01); 2267 part = FIELD_GET(CMN_CFGM_PID0_PART_0, reg); 2268 part |= FIELD_GET(CMN_CFGM_PID1_PART_1, reg) << 8; 2269 if (cmn->part && cmn->part != part) 2270 dev_warn(cmn->dev, 2271 "Firmware binding mismatch: expected part number 0x%x, found 0x%x\n", 2272 cmn->part, part); 2273 cmn->part = part; 2274 if (!arm_cmn_model(cmn)) 2275 dev_warn(cmn->dev, "Unknown part number: 0x%x\n", part); 2276 2277 reg = readl_relaxed(cfg_region + CMN_CFGM_PERIPH_ID_23); 2278 cmn->rev = FIELD_GET(CMN_CFGM_PID2_REVISION, reg); 2279 2280 /* 2281 * With the device isolation feature, if firmware has neglected to enable 2282 * an XP port then we risk locking up if we try to access anything behind 2283 * it; however we also have no way to tell from Non-Secure whether any 2284 * given port is disabled or not, so the only way to win is not to play... 2285 */ 2286 reg = readq_relaxed(cfg_region + CMN_CFGM_INFO_GLOBAL); 2287 if (reg & CMN_INFO_DEVICE_ISO_ENABLE) { 2288 dev_err(cmn->dev, "Device isolation enabled, not continuing due to risk of lockup\n"); 2289 return -ENODEV; 2290 } 2291 cmn->multi_dtm = reg & CMN_INFO_MULTIPLE_DTM_EN; 2292 cmn->rsp_vc_num = FIELD_GET(CMN_INFO_RSP_VC_NUM, reg); 2293 cmn->dat_vc_num = FIELD_GET(CMN_INFO_DAT_VC_NUM, reg); 2294 2295 reg = readq_relaxed(cfg_region + CMN_CFGM_INFO_GLOBAL_1); 2296 cmn->snp_vc_num = FIELD_GET(CMN_INFO_SNP_VC_NUM, reg); 2297 cmn->req_vc_num = FIELD_GET(CMN_INFO_REQ_VC_NUM, reg); 2298 2299 reg = readq_relaxed(cfg_region + CMN_CHILD_INFO); 2300 child_count = FIELD_GET(CMN_CI_CHILD_COUNT, reg); 2301 child_poff = FIELD_GET(CMN_CI_CHILD_PTR_OFFSET, reg); 2302 2303 cmn->num_xps = child_count; 2304 cmn->num_dns = cmn->num_xps; 2305 2306 /* Pass 1: visit the XPs, enumerate their children */ 2307 cfg_region += child_poff; 2308 for (i = 0; i < cmn->num_xps; i++) { 2309 reg = readq_relaxed(cfg_region + i * 8); 2310 xp_region = cmn->base + (reg & CMN_CHILD_NODE_ADDR); 2311 2312 reg = readq_relaxed(xp_region + CMN_CHILD_INFO); 2313 cmn->num_dns += FIELD_GET(CMN_CI_CHILD_COUNT, reg); 2314 } 2315 2316 /* 2317 * Some nodes effectively have two separate types, which we'll handle 2318 * by creating one of each internally. For a (very) safe initial upper 2319 * bound, account for double the number of non-XP nodes. 2320 */ 2321 dn = devm_kcalloc(cmn->dev, cmn->num_dns * 2 - cmn->num_xps, 2322 sizeof(*dn), GFP_KERNEL); 2323 if (!dn) 2324 return -ENOMEM; 2325 2326 /* Initial safe upper bound on DTMs for any possible mesh layout */ 2327 i = cmn->num_xps; 2328 if (cmn->multi_dtm) 2329 i += cmn->num_xps + 1; 2330 dtm = devm_kcalloc(cmn->dev, i, sizeof(*dtm), GFP_KERNEL); 2331 if (!dtm) 2332 return -ENOMEM; 2333 2334 /* Pass 2: now we can actually populate the nodes */ 2335 cmn->dns = dn; 2336 cmn->dtms = dtm; 2337 for (i = 0; i < cmn->num_xps; i++) { 2338 struct arm_cmn_node *xp = dn++; 2339 unsigned int xp_ports = 0; 2340 2341 reg = readq_relaxed(cfg_region + i * 8); 2342 xp_region = cmn->base + (reg & CMN_CHILD_NODE_ADDR); 2343 arm_cmn_init_node_info(cmn, reg & CMN_CHILD_NODE_ADDR, xp); 2344 /* 2345 * Thanks to the order in which XP logical IDs seem to be 2346 * assigned, we can handily infer the mesh X dimension by 2347 * looking out for the XP at (0,1) without needing to know 2348 * the exact node ID format, which we can later derive. 2349 */ 2350 if (xp->id == (1 << 3)) 2351 cmn->mesh_x = xp->logid; 2352 2353 if (cmn->part == PART_CMN600) 2354 xp->dtc = -1; 2355 else 2356 xp->dtc = arm_cmn_dtc_domain(cmn, xp_region); 2357 2358 xp->dtm = dtm - cmn->dtms; 2359 arm_cmn_init_dtm(dtm++, xp, 0); 2360 /* 2361 * Keeping track of connected ports will let us filter out 2362 * unnecessary XP events easily, and also infer the per-XP 2363 * part of the node ID format. 2364 */ 2365 for (int p = 0; p < CMN_MAX_PORTS; p++) 2366 if (arm_cmn_device_connect_info(cmn, xp, p)) 2367 xp_ports |= BIT(p); 2368 2369 if (cmn->num_xps == 1) { 2370 xp->portid_bits = 3; 2371 xp->deviceid_bits = 2; 2372 } else if (xp_ports > 0x3) { 2373 xp->portid_bits = 2; 2374 xp->deviceid_bits = 1; 2375 } else { 2376 xp->portid_bits = 1; 2377 xp->deviceid_bits = 2; 2378 } 2379 2380 if (cmn->multi_dtm && (xp_ports > 0x3)) 2381 arm_cmn_init_dtm(dtm++, xp, 1); 2382 if (cmn->multi_dtm && (xp_ports > 0xf)) 2383 arm_cmn_init_dtm(dtm++, xp, 2); 2384 2385 cmn->ports_used |= xp_ports; 2386 2387 reg = readq_relaxed(xp_region + CMN_CHILD_INFO); 2388 child_count = FIELD_GET(CMN_CI_CHILD_COUNT, reg); 2389 child_poff = FIELD_GET(CMN_CI_CHILD_PTR_OFFSET, reg); 2390 2391 for (j = 0; j < child_count; j++) { 2392 reg = readq_relaxed(xp_region + child_poff + j * 8); 2393 /* 2394 * Don't even try to touch anything external, since in general 2395 * we haven't a clue how to power up arbitrary CHI requesters. 2396 * As of CMN-600r1 these could only be RN-SAMs or CXLAs, 2397 * neither of which have any PMU events anyway. 2398 * (Actually, CXLAs do seem to have grown some events in r1p2, 2399 * but they don't go to regular XP DTMs, and they depend on 2400 * secure configuration which we can't easily deal with) 2401 */ 2402 if (reg & CMN_CHILD_NODE_EXTERNAL) { 2403 dev_dbg(cmn->dev, "ignoring external node %llx\n", reg); 2404 continue; 2405 } 2406 /* 2407 * AmpereOneX erratum AC04_MESH_1 makes some XPs report a bogus 2408 * child count larger than the number of valid child pointers. 2409 * A child offset of 0 can only occur on CMN-600; otherwise it 2410 * would imply the root node being its own grandchild, which 2411 * we can safely dismiss in general. 2412 */ 2413 if (reg == 0 && cmn->part != PART_CMN600) { 2414 dev_dbg(cmn->dev, "bogus child pointer?\n"); 2415 continue; 2416 } 2417 2418 arm_cmn_init_node_info(cmn, reg & CMN_CHILD_NODE_ADDR, dn); 2419 dn->portid_bits = xp->portid_bits; 2420 dn->deviceid_bits = xp->deviceid_bits; 2421 2422 switch (dn->type) { 2423 case CMN_TYPE_DTC: 2424 cmn->num_dtcs++; 2425 dn++; 2426 break; 2427 /* These guys have PMU events */ 2428 case CMN_TYPE_DVM: 2429 case CMN_TYPE_HNI: 2430 case CMN_TYPE_HNF: 2431 case CMN_TYPE_SBSX: 2432 case CMN_TYPE_RNI: 2433 case CMN_TYPE_RND: 2434 case CMN_TYPE_MTSX: 2435 case CMN_TYPE_CXRA: 2436 case CMN_TYPE_CXHA: 2437 case CMN_TYPE_CCRA: 2438 case CMN_TYPE_CCHA: 2439 case CMN_TYPE_HNS: 2440 dn++; 2441 break; 2442 case CMN_TYPE_CCLA: 2443 dn->pmu_base += CMN_CCLA_PMU_EVENT_SEL; 2444 dn++; 2445 break; 2446 /* Nothing to see here */ 2447 case CMN_TYPE_MPAM_S: 2448 case CMN_TYPE_MPAM_NS: 2449 case CMN_TYPE_RNSAM: 2450 case CMN_TYPE_CXLA: 2451 case CMN_TYPE_HNS_MPAM_S: 2452 case CMN_TYPE_HNS_MPAM_NS: 2453 case CMN_TYPE_APB: 2454 break; 2455 /* 2456 * Split "optimised" combination nodes into separate 2457 * types for the different event sets. Offsetting the 2458 * base address lets us handle the second pmu_event_sel 2459 * register via the normal mechanism later. 2460 */ 2461 case CMN_TYPE_HNP: 2462 case CMN_TYPE_CCLA_RNI: 2463 dn[1] = dn[0]; 2464 dn[0].pmu_base += CMN_CCLA_PMU_EVENT_SEL; 2465 dn[1].type = arm_cmn_subtype(dn->type); 2466 dn += 2; 2467 break; 2468 /* Something has gone horribly wrong */ 2469 default: 2470 dev_err(cmn->dev, "invalid device node type: 0x%x\n", dn->type); 2471 return -ENODEV; 2472 } 2473 } 2474 } 2475 2476 /* Correct for any nodes we added or skipped */ 2477 cmn->num_dns = dn - cmn->dns; 2478 2479 /* Cheeky +1 to help terminate pointer-based iteration later */ 2480 sz = (void *)(dn + 1) - (void *)cmn->dns; 2481 dn = devm_krealloc(cmn->dev, cmn->dns, sz, GFP_KERNEL); 2482 if (dn) 2483 cmn->dns = dn; 2484 2485 sz = (void *)dtm - (void *)cmn->dtms; 2486 dtm = devm_krealloc(cmn->dev, cmn->dtms, sz, GFP_KERNEL); 2487 if (dtm) 2488 cmn->dtms = dtm; 2489 2490 /* 2491 * If mesh_x wasn't set during discovery then we never saw 2492 * an XP at (0,1), thus we must have an Nx1 configuration. 2493 */ 2494 if (!cmn->mesh_x) 2495 cmn->mesh_x = cmn->num_xps; 2496 cmn->mesh_y = cmn->num_xps / cmn->mesh_x; 2497 2498 /* 1x1 config plays havoc with XP event encodings */ 2499 if (cmn->num_xps == 1) 2500 dev_warn(cmn->dev, "1x1 config not fully supported, translate XP events manually\n"); 2501 2502 dev_dbg(cmn->dev, "periph_id part 0x%03x revision %d\n", cmn->part, cmn->rev); 2503 reg = cmn->ports_used; 2504 dev_dbg(cmn->dev, "mesh %dx%d, ID width %d, ports %6pbl%s\n", 2505 cmn->mesh_x, cmn->mesh_y, arm_cmn_xyidbits(cmn), ®, 2506 cmn->multi_dtm ? ", multi-DTM" : ""); 2507 2508 return 0; 2509 } 2510 2511 static int arm_cmn600_acpi_probe(struct platform_device *pdev, struct arm_cmn *cmn) 2512 { 2513 struct resource *cfg, *root; 2514 2515 cfg = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2516 if (!cfg) 2517 return -EINVAL; 2518 2519 root = platform_get_resource(pdev, IORESOURCE_MEM, 1); 2520 if (!root) 2521 return -EINVAL; 2522 2523 if (!resource_contains(cfg, root)) 2524 swap(cfg, root); 2525 /* 2526 * Note that devm_ioremap_resource() is dumb and won't let the platform 2527 * device claim cfg when the ACPI companion device has already claimed 2528 * root within it. But since they *are* already both claimed in the 2529 * appropriate name, we don't really need to do it again here anyway. 2530 */ 2531 cmn->base = devm_ioremap(cmn->dev, cfg->start, resource_size(cfg)); 2532 if (!cmn->base) 2533 return -ENOMEM; 2534 2535 return root->start - cfg->start; 2536 } 2537 2538 static int arm_cmn600_of_probe(struct device_node *np) 2539 { 2540 u32 rootnode; 2541 2542 return of_property_read_u32(np, "arm,root-node", &rootnode) ?: rootnode; 2543 } 2544 2545 static int arm_cmn_probe(struct platform_device *pdev) 2546 { 2547 struct arm_cmn *cmn; 2548 const char *name; 2549 static atomic_t id; 2550 int err, rootnode, this_id; 2551 2552 cmn = devm_kzalloc(&pdev->dev, sizeof(*cmn), GFP_KERNEL); 2553 if (!cmn) 2554 return -ENOMEM; 2555 2556 cmn->dev = &pdev->dev; 2557 cmn->part = (unsigned long)device_get_match_data(cmn->dev); 2558 cmn->cpu = cpumask_local_spread(0, dev_to_node(cmn->dev)); 2559 platform_set_drvdata(pdev, cmn); 2560 2561 if (cmn->part == PART_CMN600 && has_acpi_companion(cmn->dev)) { 2562 rootnode = arm_cmn600_acpi_probe(pdev, cmn); 2563 } else { 2564 rootnode = 0; 2565 cmn->base = devm_platform_ioremap_resource(pdev, 0); 2566 if (IS_ERR(cmn->base)) 2567 return PTR_ERR(cmn->base); 2568 if (cmn->part == PART_CMN600) 2569 rootnode = arm_cmn600_of_probe(pdev->dev.of_node); 2570 } 2571 if (rootnode < 0) 2572 return rootnode; 2573 2574 err = arm_cmn_discover(cmn, rootnode); 2575 if (err) 2576 return err; 2577 2578 err = arm_cmn_init_dtcs(cmn); 2579 if (err) 2580 return err; 2581 2582 err = arm_cmn_init_irqs(cmn); 2583 if (err) 2584 return err; 2585 2586 cmn->pmu = (struct pmu) { 2587 .module = THIS_MODULE, 2588 .parent = cmn->dev, 2589 .attr_groups = arm_cmn_attr_groups, 2590 .capabilities = PERF_PMU_CAP_NO_EXCLUDE, 2591 .task_ctx_nr = perf_invalid_context, 2592 .pmu_enable = arm_cmn_pmu_enable, 2593 .pmu_disable = arm_cmn_pmu_disable, 2594 .event_init = arm_cmn_event_init, 2595 .add = arm_cmn_event_add, 2596 .del = arm_cmn_event_del, 2597 .start = arm_cmn_event_start, 2598 .stop = arm_cmn_event_stop, 2599 .read = arm_cmn_event_read, 2600 .start_txn = arm_cmn_start_txn, 2601 .commit_txn = arm_cmn_commit_txn, 2602 .cancel_txn = arm_cmn_end_txn, 2603 }; 2604 2605 this_id = atomic_fetch_inc(&id); 2606 name = devm_kasprintf(cmn->dev, GFP_KERNEL, "arm_cmn_%d", this_id); 2607 if (!name) 2608 return -ENOMEM; 2609 2610 err = cpuhp_state_add_instance(arm_cmn_hp_state, &cmn->cpuhp_node); 2611 if (err) 2612 return err; 2613 2614 err = perf_pmu_register(&cmn->pmu, name, -1); 2615 if (err) 2616 cpuhp_state_remove_instance_nocalls(arm_cmn_hp_state, &cmn->cpuhp_node); 2617 else 2618 arm_cmn_debugfs_init(cmn, this_id); 2619 2620 return err; 2621 } 2622 2623 static void arm_cmn_remove(struct platform_device *pdev) 2624 { 2625 struct arm_cmn *cmn = platform_get_drvdata(pdev); 2626 2627 writel_relaxed(0, cmn->dtc[0].base + CMN_DT_DTC_CTL); 2628 2629 perf_pmu_unregister(&cmn->pmu); 2630 cpuhp_state_remove_instance_nocalls(arm_cmn_hp_state, &cmn->cpuhp_node); 2631 debugfs_remove(cmn->debug); 2632 } 2633 2634 #ifdef CONFIG_OF 2635 static const struct of_device_id arm_cmn_of_match[] = { 2636 { .compatible = "arm,cmn-600", .data = (void *)PART_CMN600 }, 2637 { .compatible = "arm,cmn-650" }, 2638 { .compatible = "arm,cmn-700" }, 2639 { .compatible = "arm,cmn-s3" }, 2640 { .compatible = "arm,ci-700" }, 2641 {} 2642 }; 2643 MODULE_DEVICE_TABLE(of, arm_cmn_of_match); 2644 #endif 2645 2646 #ifdef CONFIG_ACPI 2647 static const struct acpi_device_id arm_cmn_acpi_match[] = { 2648 { "ARMHC600", PART_CMN600 }, 2649 { "ARMHC650" }, 2650 { "ARMHC700" }, 2651 { "ARMHC003" }, 2652 {} 2653 }; 2654 MODULE_DEVICE_TABLE(acpi, arm_cmn_acpi_match); 2655 #endif 2656 2657 static struct platform_driver arm_cmn_driver = { 2658 .driver = { 2659 .name = "arm-cmn", 2660 .of_match_table = of_match_ptr(arm_cmn_of_match), 2661 .acpi_match_table = ACPI_PTR(arm_cmn_acpi_match), 2662 .suppress_bind_attrs = true, 2663 }, 2664 .probe = arm_cmn_probe, 2665 .remove = arm_cmn_remove, 2666 }; 2667 2668 static int __init arm_cmn_init(void) 2669 { 2670 int ret; 2671 2672 ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, 2673 "perf/arm/cmn:online", 2674 arm_cmn_pmu_online_cpu, 2675 arm_cmn_pmu_offline_cpu); 2676 if (ret < 0) 2677 return ret; 2678 2679 arm_cmn_hp_state = ret; 2680 arm_cmn_debugfs = debugfs_create_dir("arm-cmn", NULL); 2681 2682 ret = platform_driver_register(&arm_cmn_driver); 2683 if (ret) { 2684 cpuhp_remove_multi_state(arm_cmn_hp_state); 2685 debugfs_remove(arm_cmn_debugfs); 2686 } 2687 return ret; 2688 } 2689 2690 static void __exit arm_cmn_exit(void) 2691 { 2692 platform_driver_unregister(&arm_cmn_driver); 2693 cpuhp_remove_multi_state(arm_cmn_hp_state); 2694 debugfs_remove(arm_cmn_debugfs); 2695 } 2696 2697 module_init(arm_cmn_init); 2698 module_exit(arm_cmn_exit); 2699 2700 MODULE_AUTHOR("Robin Murphy <robin.murphy@arm.com>"); 2701 MODULE_DESCRIPTION("Arm CMN/CI interconnect PMU driver"); 2702 MODULE_LICENSE("GPL v2"); 2703