xref: /linux/drivers/perf/Kconfig (revision 8d75537bebfa14fcd493b1f840b07a8cff5a640d)
1ec8f24b7SThomas Gleixner# SPDX-License-Identifier: GPL-2.0-only
2fa8ad788SMark Rutland#
3fa8ad788SMark Rutland# Performance Monitor Drivers
4fa8ad788SMark Rutland#
5fa8ad788SMark Rutland
6fa8ad788SMark Rutlandmenu "Performance monitor support"
7bddb9b68SMark Rutland	depends on PERF_EVENTS
8fa8ad788SMark Rutland
93de6be7aSRobin Murphyconfig ARM_CCI_PMU
108b0c93c2SRobin Murphy	tristate "ARM CCI PMU driver"
118b0c93c2SRobin Murphy	depends on (ARM && CPU_V7) || ARM64
123de6be7aSRobin Murphy	select ARM_CCI
138b0c93c2SRobin Murphy	help
148b0c93c2SRobin Murphy	  Support for PMU events monitoring on the ARM CCI (Cache Coherent
158b0c93c2SRobin Murphy	  Interconnect) family of products.
168b0c93c2SRobin Murphy
178b0c93c2SRobin Murphy	  If compiled as a module, it will be called arm-cci.
183de6be7aSRobin Murphy
193de6be7aSRobin Murphyconfig ARM_CCI400_PMU
208b0c93c2SRobin Murphy	bool "support CCI-400"
218b0c93c2SRobin Murphy	default y
228b0c93c2SRobin Murphy	depends on ARM_CCI_PMU
233de6be7aSRobin Murphy	select ARM_CCI400_COMMON
243de6be7aSRobin Murphy	help
258b0c93c2SRobin Murphy	  CCI-400 provides 4 independent event counters counting events related
268b0c93c2SRobin Murphy	  to the connected slave/master interfaces, plus a cycle counter.
273de6be7aSRobin Murphy
283de6be7aSRobin Murphyconfig ARM_CCI5xx_PMU
298b0c93c2SRobin Murphy	bool "support CCI-500/CCI-550"
308b0c93c2SRobin Murphy	default y
318b0c93c2SRobin Murphy	depends on ARM_CCI_PMU
323de6be7aSRobin Murphy	help
338b0c93c2SRobin Murphy	  CCI-500/CCI-550 both provide 8 independent event counters, which can
348b0c93c2SRobin Murphy	  count events pertaining to the slave/master interfaces as well as the
358b0c93c2SRobin Murphy	  internal events to the CCI.
363de6be7aSRobin Murphy
371888d3ddSRobin Murphyconfig ARM_CCN
381888d3ddSRobin Murphy	tristate "ARM CCN driver support"
39e656972bSJohn Garry	depends on ARM || ARM64 || COMPILE_TEST
401888d3ddSRobin Murphy	help
411888d3ddSRobin Murphy	  PMU (perf) driver supporting the ARM CCN (Cache Coherent Network)
421888d3ddSRobin Murphy	  interconnect.
431888d3ddSRobin Murphy
440ba64770SRobin Murphyconfig ARM_CMN
450ba64770SRobin Murphy	tristate "Arm CMN-600 PMU support"
4682d8ea4bSRobin Murphy	depends on ARM64 || COMPILE_TEST
470ba64770SRobin Murphy	help
480ba64770SRobin Murphy	  Support for PMU events monitoring on the Arm CMN-600 Coherent Mesh
490ba64770SRobin Murphy	  Network interconnect.
500ba64770SRobin Murphy
51fa8ad788SMark Rutlandconfig ARM_PMU
52bddb9b68SMark Rutland	depends on ARM || ARM64
53fa8ad788SMark Rutland	bool "ARM PMU framework"
54fa8ad788SMark Rutland	default y
55fa8ad788SMark Rutland	help
56fa8ad788SMark Rutland	  Say y if you want to use CPU performance monitors on ARM-based
57fa8ad788SMark Rutland	  systems.
58fa8ad788SMark Rutland
59*8d75537bSRob Herring (Arm)config ARM_V6_PMU
60*8d75537bSRob Herring (Arm)	depends on ARM_PMU && (CPU_V6 || CPU_V6K)
61*8d75537bSRob Herring (Arm)	def_bool y
62*8d75537bSRob Herring (Arm)
63*8d75537bSRob Herring (Arm)config ARM_V7_PMU
64*8d75537bSRob Herring (Arm)	depends on ARM_PMU && CPU_V7
65*8d75537bSRob Herring (Arm)	def_bool y
66*8d75537bSRob Herring (Arm)
67*8d75537bSRob Herring (Arm)config ARM_XSCALE_PMU
68*8d75537bSRob Herring (Arm)	depends on ARM_PMU && CPU_XSCALE
69*8d75537bSRob Herring (Arm)	def_bool y
70*8d75537bSRob Herring (Arm)
71f5bfa23fSAtish Patraconfig RISCV_PMU
72f5bfa23fSAtish Patra	depends on RISCV
73f5bfa23fSAtish Patra	bool "RISC-V PMU framework"
74f5bfa23fSAtish Patra	default y
75f5bfa23fSAtish Patra	help
76f5bfa23fSAtish Patra	  Say y if you want to use CPU performance monitors on RISCV-based
77f5bfa23fSAtish Patra	  systems. This provides the core PMU framework that abstracts common
78f5bfa23fSAtish Patra	  PMU functionalities in a core library so that different PMU drivers
79f5bfa23fSAtish Patra	  can reuse it.
80f5bfa23fSAtish Patra
819b3e150eSAtish Patraconfig RISCV_PMU_LEGACY
829b3e150eSAtish Patra	depends on RISCV_PMU
839b3e150eSAtish Patra	bool "RISC-V legacy PMU implementation"
849b3e150eSAtish Patra	default y
859b3e150eSAtish Patra	help
869b3e150eSAtish Patra	  Say y if you want to use the legacy CPU performance monitor
879b3e150eSAtish Patra	  implementation on RISC-V based systems. This only allows counting
889b3e150eSAtish Patra	  of cycle/instruction counter and doesn't support counter overflow,
899b3e150eSAtish Patra	  or programmable counters. It will be removed in future.
909b3e150eSAtish Patra
91e9991434SAtish Patraconfig RISCV_PMU_SBI
92e9991434SAtish Patra	depends on RISCV_PMU && RISCV_SBI
93e9991434SAtish Patra	bool "RISC-V PMU based on SBI PMU extension"
94e9991434SAtish Patra	default y
95e9991434SAtish Patra	help
96e9991434SAtish Patra	  Say y if you want to use the CPU performance monitor
97e9991434SAtish Patra	  using SBI PMU extension on RISC-V based systems. This option provides
98e9991434SAtish Patra	  full perf feature support i.e. counter overflow, privilege mode
99e9991434SAtish Patra	  filtering, counter configuration.
100e9991434SAtish Patra
101c2b24812SJi Sheng Teohconfig STARFIVE_STARLINK_PMU
1021d63d1d9SConor Dooley	depends on ARCH_STARFIVE || COMPILE_TEST
1031d63d1d9SConor Dooley	depends on 64BIT
104c2b24812SJi Sheng Teoh	bool "StarFive StarLink PMU"
105c2b24812SJi Sheng Teoh	help
106c2b24812SJi Sheng Teoh	   Provide support for StarLink Performance Monitor Unit.
107c2b24812SJi Sheng Teoh	   StarLink Performance Monitor Unit integrates one or more cores with
108c2b24812SJi Sheng Teoh	   an L3 memory system. The L3 cache events are added into perf event
109c2b24812SJi Sheng Teoh	   subsystem, allowing monitoring of various L3 cache perf events.
110c2b24812SJi Sheng Teoh
111bc969d6cSYu Chien Peter Linconfig ANDES_CUSTOM_PMU
112bc969d6cSYu Chien Peter Lin	bool "Andes custom PMU support"
113bc969d6cSYu Chien Peter Lin	depends on ARCH_RENESAS && RISCV_ALTERNATIVE && RISCV_PMU_SBI
114bc969d6cSYu Chien Peter Lin	default y
115bc969d6cSYu Chien Peter Lin	help
116bc969d6cSYu Chien Peter Lin	  The Andes cores implement the PMU overflow extension very
117bc969d6cSYu Chien Peter Lin	  similar to the standard Sscofpmf and Smcntrpmf extension.
118bc969d6cSYu Chien Peter Lin
119bc969d6cSYu Chien Peter Lin	  This will patch the overflow and pending CSRs and handle the
120bc969d6cSYu Chien Peter Lin	  non-standard behaviour via the regular SBI PMU driver and
121bc969d6cSYu Chien Peter Lin	  interface.
122bc969d6cSYu Chien Peter Lin
123bc969d6cSYu Chien Peter Lin	  If you don't know what to do here, say "Y".
124bc969d6cSYu Chien Peter Lin
12545736a72SMark Rutlandconfig ARM_PMU_ACPI
12645736a72SMark Rutland	depends on ARM_PMU && ACPI
12745736a72SMark Rutland	def_bool y
12845736a72SMark Rutland
1297d839b4bSNeil Leederconfig ARM_SMMU_V3_PMU
1307d839b4bSNeil Leeder	 tristate "ARM SMMUv3 Performance Monitors Extension"
1317c3f204eSVincent Whitchurch	 depends on ARM64 || (COMPILE_TEST && 64BIT)
13213e7accbSThomas Gleixner	 depends on GENERIC_MSI_IRQ
1337d839b4bSNeil Leeder	   help
1347d839b4bSNeil Leeder	   Provides support for the ARM SMMUv3 Performance Monitor Counter
1357d839b4bSNeil Leeder	   Groups (PMCG), which provide monitoring of transactions passing
1367d839b4bSNeil Leeder	   through the SMMU and allow the resulting information to be filtered
1377d839b4bSNeil Leeder	   based on the Stream ID of the corresponding master.
1387d839b4bSNeil Leeder
1397755cec6SMarc Zyngierconfig ARM_PMUV3
140009d6dc8SMarc Zyngier	depends on HW_PERF_EVENTS && ((ARM && CPU_V7) || ARM64)
1417755cec6SMarc Zyngier	bool "ARM PMUv3 support" if !ARM64
142009d6dc8SMarc Zyngier	default ARM64
1437755cec6SMarc Zyngier	  help
1447755cec6SMarc Zyngier	  Say y if you want to use the ARM performance monitor unit (PMU)
1457755cec6SMarc Zyngier	  version 3. The PMUv3 is the CPU performance monitors on ARMv8
1467755cec6SMarc Zyngier	  (aarch32 and aarch64) systems that implement the PMUv3
1477755cec6SMarc Zyngier	  architecture.
1487755cec6SMarc Zyngier
1497520fa99SSuzuki K Pouloseconfig ARM_DSU_PMU
1507520fa99SSuzuki K Poulose	tristate "ARM DynamIQ Shared Unit (DSU) PMU"
1517520fa99SSuzuki K Poulose	depends on ARM64
1527520fa99SSuzuki K Poulose	  help
1537520fa99SSuzuki K Poulose	  Provides support for performance monitor unit in ARM DynamIQ Shared
1547520fa99SSuzuki K Poulose	  Unit (DSU). The DSU integrates one or more cores with an L3 memory
1557520fa99SSuzuki K Poulose	  system, control logic. The PMU allows counting various events related
1567520fa99SSuzuki K Poulose	  to DSU.
1577520fa99SSuzuki K Poulose
1589a66d36cSFrank Liconfig FSL_IMX8_DDR_PMU
1599a66d36cSFrank Li	tristate "Freescale i.MX8 DDR perf monitor"
160e656972bSJohn Garry	depends on ARCH_MXC || COMPILE_TEST
1619a66d36cSFrank Li	  help
1629a66d36cSFrank Li	  Provides support for the DDR performance monitor in i.MX8, which
1639a66d36cSFrank Li	  can give information about memory throughput and other related
1649a66d36cSFrank Li	  events.
1659a66d36cSFrank Li
16655691f99SXu Yangconfig FSL_IMX9_DDR_PMU
16755691f99SXu Yang	tristate "Freescale i.MX9 DDR perf monitor"
16855691f99SXu Yang	depends on ARCH_MXC
16955691f99SXu Yang	 help
17055691f99SXu Yang	 Provides support for the DDR performance monitor in i.MX9, which
17155691f99SXu Yang	 can give information about memory throughput and other related
17255691f99SXu Yang	 events.
17355691f99SXu Yang
17421bdbb71SNeil Leederconfig QCOM_L2_PMU
17521bdbb71SNeil Leeder	bool "Qualcomm Technologies L2-cache PMU"
176bddb9b68SMark Rutland	depends on ARCH_QCOM && ARM64 && ACPI
1776d0efeb1SIlia Lin	select QCOM_KRYO_L2_ACCESSORS
17821bdbb71SNeil Leeder	  help
17921bdbb71SNeil Leeder	  Provides support for the L2 cache performance monitor unit (PMU)
18021bdbb71SNeil Leeder	  in Qualcomm Technologies processors.
18121bdbb71SNeil Leeder	  Adds the L2 cache PMU into the perf events subsystem for
18221bdbb71SNeil Leeder	  monitoring L2 cache events.
18321bdbb71SNeil Leeder
1843071f13dSAgustin Vega-Friasconfig QCOM_L3_PMU
1853071f13dSAgustin Vega-Frias	bool "Qualcomm Technologies L3-cache PMU"
186bddb9b68SMark Rutland	depends on ARCH_QCOM && ARM64 && ACPI
1873071f13dSAgustin Vega-Frias	select QCOM_IRQ_COMBINER
1883071f13dSAgustin Vega-Frias	help
1893071f13dSAgustin Vega-Frias	   Provides support for the L3 cache performance monitor unit (PMU)
1903071f13dSAgustin Vega-Frias	   in Qualcomm Technologies processors.
1913071f13dSAgustin Vega-Frias	   Adds the L3 cache PMU into the perf events subsystem for
1923071f13dSAgustin Vega-Frias	   monitoring L3 cache events.
1933071f13dSAgustin Vega-Frias
19469c32972SKulkarni, Ganapatraoconfig THUNDERX2_PMU
19569c32972SKulkarni, Ganapatrao	tristate "Cavium ThunderX2 SoC PMU UNCORE"
196e656972bSJohn Garry	depends on ARCH_THUNDER2 || COMPILE_TEST
197e656972bSJohn Garry	depends on NUMA && ACPI
19869c32972SKulkarni, Ganapatrao	default m
19969c32972SKulkarni, Ganapatrao	help
20069c32972SKulkarni, Ganapatrao	   Provides support for ThunderX2 UNCORE events.
20169c32972SKulkarni, Ganapatrao	   The SoC has PMU support in its L3 cache controller (L3C) and
20269c32972SKulkarni, Ganapatrao	   in the DDR4 Memory Controller (DMC).
20369c32972SKulkarni, Ganapatrao
204832c927dSTai Nguyenconfig XGENE_PMU
205e656972bSJohn Garry        depends on ARCH_XGENE || (COMPILE_TEST && 64BIT)
206832c927dSTai Nguyen        bool "APM X-Gene SoC PMU"
207832c927dSTai Nguyen        default n
208832c927dSTai Nguyen        help
209832c927dSTai Nguyen          Say y if you want to use APM X-Gene SoC performance monitors.
210832c927dSTai Nguyen
211d5d9696bSWill Deaconconfig ARM_SPE_PMU
212d5d9696bSWill Deacon	tristate "Enable support for the ARMv8.2 Statistical Profiling Extension"
213b89205bdSJohn Garry	depends on ARM64
214d5d9696bSWill Deacon	help
215d5d9696bSWill Deacon	  Enable perf support for the ARMv8.2 Statistical Profiling
216d5d9696bSWill Deacon	  Extension, which provides periodic sampling of operations in
217d5d9696bSWill Deacon	  the CPU pipeline and reports this via the perf AUX interface.
218d5d9696bSWill Deacon
21953c218daSTuan Phanconfig ARM_DMC620_PMU
22053c218daSTuan Phan	tristate "Enable PMU support for the ARM DMC-620 memory controller"
22153c218daSTuan Phan	depends on (ARM64 && ACPI) || COMPILE_TEST
22253c218daSTuan Phan	help
22353c218daSTuan Phan	  Support for PMU events monitoring on the ARM DMC-620 memory
22453c218daSTuan Phan	  controller.
22553c218daSTuan Phan
226036a7584SBhaskara Budiredlaconfig MARVELL_CN10K_TAD_PMU
227036a7584SBhaskara Budiredla	tristate "Marvell CN10K LLC-TAD PMU"
228e564518bSGeert Uytterhoeven	depends on ARCH_THUNDER || (COMPILE_TEST && 64BIT)
229036a7584SBhaskara Budiredla	help
230036a7584SBhaskara Budiredla	  Provides support for Last-Level cache Tag-and-data Units (LLC-TAD)
231036a7584SBhaskara Budiredla	  performance monitors on CN10K family silicons.
232036a7584SBhaskara Budiredla
233a639027aSMarc Zyngierconfig APPLE_M1_CPU_PMU
234a639027aSMarc Zyngier	bool "Apple M1 CPU PMU support"
235a639027aSMarc Zyngier	depends on ARM_PMU && ARCH_APPLE
236a639027aSMarc Zyngier	help
237a639027aSMarc Zyngier	  Provides support for the non-architectural CPU PMUs present on
238a639027aSMarc Zyngier	  the Apple M1 SoCs and derivatives.
239a639027aSMarc Zyngier
240cf7b6107SShuai Xueconfig ALIBABA_UNCORE_DRW_PMU
241cf7b6107SShuai Xue	tristate "Alibaba T-Head Yitian 710 DDR Sub-system Driveway PMU driver"
242e08d07ddSGeert Uytterhoeven	depends on (ARM64 && ACPI) || COMPILE_TEST
243cf7b6107SShuai Xue	help
244cf7b6107SShuai Xue	  Support for Driveway PMU events monitoring on Yitian 710 DDR
245cf7b6107SShuai Xue	  Sub-system.
246cf7b6107SShuai Xue
24797807325SZhou Wangsource "drivers/perf/hisilicon/Kconfig"
24897807325SZhou Wang
24968fa55f0SBharat Bhushanconfig MARVELL_CN10K_DDR_PMU
25068fa55f0SBharat Bhushan	tristate "Enable MARVELL CN10K DRAM Subsystem(DSS) PMU Support"
2511d8e926aSGeert Uytterhoeven	depends on ARCH_THUNDER || (COMPILE_TEST && 64BIT)
25268fa55f0SBharat Bhushan	help
25368fa55f0SBharat Bhushan	  Enable perf support for Marvell DDR Performance monitoring
25468fa55f0SBharat Bhushan	  event on CN10K platform.
25568fa55f0SBharat Bhushan
256af9597adSShuai Xueconfig DWC_PCIE_PMU
257af9597adSShuai Xue	tristate "Synopsys DesignWare PCIe PMU"
258af9597adSShuai Xue	depends on PCI
259af9597adSShuai Xue	help
260af9597adSShuai Xue	  Enable perf support for Synopsys DesignWare PCIe PMU Performance
261af9597adSShuai Xue	  monitoring event on platform including the Alibaba Yitian 710.
262af9597adSShuai Xue
263e37dfd65SBesar Wicaksonosource "drivers/perf/arm_cspmu/Kconfig"
264e37dfd65SBesar Wicaksono
2652016e211SJiucheng Xusource "drivers/perf/amlogic/Kconfig"
2662016e211SJiucheng Xu
2675d7107c7SJonathan Cameronconfig CXL_PMU
2685d7107c7SJonathan Cameron	tristate "CXL Performance Monitoring Unit"
2695d7107c7SJonathan Cameron	depends on CXL_BUS
2705d7107c7SJonathan Cameron	help
2715d7107c7SJonathan Cameron	  Support performance monitoring as defined in CXL rev 3.0
2725d7107c7SJonathan Cameron	  section 13.2: Performance Monitoring. CXL components may have
2735d7107c7SJonathan Cameron	  one or more CXL Performance Monitoring Units (CPMUs).
2745d7107c7SJonathan Cameron
2755d7107c7SJonathan Cameron	  Say 'y/m' to enable a driver that will attach to performance
2765d7107c7SJonathan Cameron	  monitoring units and provide standard perf based interfaces.
2775d7107c7SJonathan Cameron
2785d7107c7SJonathan Cameron	  If unsure say 'm'.
2795d7107c7SJonathan Cameron
280fa8ad788SMark Rutlandendmenu
281