1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * This file contains work-arounds for many known PCI hardware bugs. 4 * Devices present only on certain architectures (host bridges et cetera) 5 * should be handled in arch-specific code. 6 * 7 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init. 8 * 9 * Copyright (c) 1999 Martin Mares <mj@ucw.cz> 10 * 11 * Init/reset quirks for USB host controllers should be in the USB quirks 12 * file, where their drivers can use them. 13 */ 14 15 #include <linux/types.h> 16 #include <linux/kernel.h> 17 #include <linux/export.h> 18 #include <linux/pci.h> 19 #include <linux/init.h> 20 #include <linux/delay.h> 21 #include <linux/acpi.h> 22 #include <linux/dmi.h> 23 #include <linux/ioport.h> 24 #include <linux/sched.h> 25 #include <linux/ktime.h> 26 #include <linux/mm.h> 27 #include <linux/nvme.h> 28 #include <linux/platform_data/x86/apple.h> 29 #include <linux/pm_runtime.h> 30 #include <linux/switchtec.h> 31 #include <asm/dma.h> /* isa_dma_bridge_buggy */ 32 #include "pci.h" 33 34 static ktime_t fixup_debug_start(struct pci_dev *dev, 35 void (*fn)(struct pci_dev *dev)) 36 { 37 if (initcall_debug) 38 pci_info(dev, "calling %pS @ %i\n", fn, task_pid_nr(current)); 39 40 return ktime_get(); 41 } 42 43 static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime, 44 void (*fn)(struct pci_dev *dev)) 45 { 46 ktime_t delta, rettime; 47 unsigned long long duration; 48 49 rettime = ktime_get(); 50 delta = ktime_sub(rettime, calltime); 51 duration = (unsigned long long) ktime_to_ns(delta) >> 10; 52 if (initcall_debug || duration > 10000) 53 pci_info(dev, "%pS took %lld usecs\n", fn, duration); 54 } 55 56 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, 57 struct pci_fixup *end) 58 { 59 ktime_t calltime; 60 61 for (; f < end; f++) 62 if ((f->class == (u32) (dev->class >> f->class_shift) || 63 f->class == (u32) PCI_ANY_ID) && 64 (f->vendor == dev->vendor || 65 f->vendor == (u16) PCI_ANY_ID) && 66 (f->device == dev->device || 67 f->device == (u16) PCI_ANY_ID)) { 68 void (*hook)(struct pci_dev *dev); 69 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS 70 hook = offset_to_ptr(&f->hook_offset); 71 #else 72 hook = f->hook; 73 #endif 74 calltime = fixup_debug_start(dev, hook); 75 hook(dev); 76 fixup_debug_report(dev, calltime, hook); 77 } 78 } 79 80 extern struct pci_fixup __start_pci_fixups_early[]; 81 extern struct pci_fixup __end_pci_fixups_early[]; 82 extern struct pci_fixup __start_pci_fixups_header[]; 83 extern struct pci_fixup __end_pci_fixups_header[]; 84 extern struct pci_fixup __start_pci_fixups_final[]; 85 extern struct pci_fixup __end_pci_fixups_final[]; 86 extern struct pci_fixup __start_pci_fixups_enable[]; 87 extern struct pci_fixup __end_pci_fixups_enable[]; 88 extern struct pci_fixup __start_pci_fixups_resume[]; 89 extern struct pci_fixup __end_pci_fixups_resume[]; 90 extern struct pci_fixup __start_pci_fixups_resume_early[]; 91 extern struct pci_fixup __end_pci_fixups_resume_early[]; 92 extern struct pci_fixup __start_pci_fixups_suspend[]; 93 extern struct pci_fixup __end_pci_fixups_suspend[]; 94 extern struct pci_fixup __start_pci_fixups_suspend_late[]; 95 extern struct pci_fixup __end_pci_fixups_suspend_late[]; 96 97 static bool pci_apply_fixup_final_quirks; 98 99 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) 100 { 101 struct pci_fixup *start, *end; 102 103 switch (pass) { 104 case pci_fixup_early: 105 start = __start_pci_fixups_early; 106 end = __end_pci_fixups_early; 107 break; 108 109 case pci_fixup_header: 110 start = __start_pci_fixups_header; 111 end = __end_pci_fixups_header; 112 break; 113 114 case pci_fixup_final: 115 if (!pci_apply_fixup_final_quirks) 116 return; 117 start = __start_pci_fixups_final; 118 end = __end_pci_fixups_final; 119 break; 120 121 case pci_fixup_enable: 122 start = __start_pci_fixups_enable; 123 end = __end_pci_fixups_enable; 124 break; 125 126 case pci_fixup_resume: 127 start = __start_pci_fixups_resume; 128 end = __end_pci_fixups_resume; 129 break; 130 131 case pci_fixup_resume_early: 132 start = __start_pci_fixups_resume_early; 133 end = __end_pci_fixups_resume_early; 134 break; 135 136 case pci_fixup_suspend: 137 start = __start_pci_fixups_suspend; 138 end = __end_pci_fixups_suspend; 139 break; 140 141 case pci_fixup_suspend_late: 142 start = __start_pci_fixups_suspend_late; 143 end = __end_pci_fixups_suspend_late; 144 break; 145 146 default: 147 /* stupid compiler warning, you would think with an enum... */ 148 return; 149 } 150 pci_do_fixups(dev, start, end); 151 } 152 EXPORT_SYMBOL(pci_fixup_device); 153 154 static int __init pci_apply_final_quirks(void) 155 { 156 struct pci_dev *dev = NULL; 157 u8 cls = 0; 158 u8 tmp; 159 160 if (pci_cache_line_size) 161 pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2); 162 163 pci_apply_fixup_final_quirks = true; 164 for_each_pci_dev(dev) { 165 pci_fixup_device(pci_fixup_final, dev); 166 /* 167 * If arch hasn't set it explicitly yet, use the CLS 168 * value shared by all PCI devices. If there's a 169 * mismatch, fall back to the default value. 170 */ 171 if (!pci_cache_line_size) { 172 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp); 173 if (!cls) 174 cls = tmp; 175 if (!tmp || cls == tmp) 176 continue; 177 178 pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n", 179 cls << 2, tmp << 2, 180 pci_dfl_cache_line_size << 2); 181 pci_cache_line_size = pci_dfl_cache_line_size; 182 } 183 } 184 185 if (!pci_cache_line_size) { 186 pr_info("PCI: CLS %u bytes, default %u\n", cls << 2, 187 pci_dfl_cache_line_size << 2); 188 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size; 189 } 190 191 return 0; 192 } 193 fs_initcall_sync(pci_apply_final_quirks); 194 195 /* 196 * Decoding should be disabled for a PCI device during BAR sizing to avoid 197 * conflict. But doing so may cause problems on host bridge and perhaps other 198 * key system devices. For devices that need to have mmio decoding always-on, 199 * we need to set the dev->mmio_always_on bit. 200 */ 201 static void quirk_mmio_always_on(struct pci_dev *dev) 202 { 203 dev->mmio_always_on = 1; 204 } 205 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID, 206 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on); 207 208 /* 209 * The Mellanox Tavor device gives false positive parity errors. Disable 210 * parity error reporting. 211 */ 212 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, pci_disable_parity); 213 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, pci_disable_parity); 214 215 /* 216 * Deal with broken BIOSes that neglect to enable passive release, 217 * which can cause problems in combination with the 82441FX/PPro MTRRs 218 */ 219 static void quirk_passive_release(struct pci_dev *dev) 220 { 221 struct pci_dev *d = NULL; 222 unsigned char dlc; 223 224 /* 225 * We have to make sure a particular bit is set in the PIIX3 226 * ISA bridge, so we have to go out and find it. 227 */ 228 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) { 229 pci_read_config_byte(d, 0x82, &dlc); 230 if (!(dlc & 1<<1)) { 231 pci_info(d, "PIIX3: Enabling Passive Release\n"); 232 dlc |= 1<<1; 233 pci_write_config_byte(d, 0x82, dlc); 234 } 235 } 236 } 237 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release); 238 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release); 239 240 /* 241 * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a 242 * workaround but VIA don't answer queries. If you happen to have good 243 * contacts at VIA ask them for me please -- Alan 244 * 245 * This appears to be BIOS not version dependent. So presumably there is a 246 * chipset level fix. 247 */ 248 static void quirk_isa_dma_hangs(struct pci_dev *dev) 249 { 250 if (!isa_dma_bridge_buggy) { 251 isa_dma_bridge_buggy = 1; 252 pci_info(dev, "Activating ISA DMA hang workarounds\n"); 253 } 254 } 255 /* 256 * It's not totally clear which chipsets are the problematic ones. We know 257 * 82C586 and 82C596 variants are affected. 258 */ 259 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs); 260 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs); 261 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs); 262 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs); 263 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs); 264 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs); 265 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs); 266 267 /* 268 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear 269 * for some HT machines to use C4 w/o hanging. 270 */ 271 static void quirk_tigerpoint_bm_sts(struct pci_dev *dev) 272 { 273 u32 pmbase; 274 u16 pm1a; 275 276 pci_read_config_dword(dev, 0x40, &pmbase); 277 pmbase = pmbase & 0xff80; 278 pm1a = inw(pmbase); 279 280 if (pm1a & 0x10) { 281 pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n"); 282 outw(0x10, pmbase); 283 } 284 } 285 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts); 286 287 /* Chipsets where PCI->PCI transfers vanish or hang */ 288 static void quirk_nopcipci(struct pci_dev *dev) 289 { 290 if ((pci_pci_problems & PCIPCI_FAIL) == 0) { 291 pci_info(dev, "Disabling direct PCI/PCI transfers\n"); 292 pci_pci_problems |= PCIPCI_FAIL; 293 } 294 } 295 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci); 296 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci); 297 298 static void quirk_nopciamd(struct pci_dev *dev) 299 { 300 u8 rev; 301 pci_read_config_byte(dev, 0x08, &rev); 302 if (rev == 0x13) { 303 /* Erratum 24 */ 304 pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n"); 305 pci_pci_problems |= PCIAGP_FAIL; 306 } 307 } 308 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd); 309 310 /* Triton requires workarounds to be used by the drivers */ 311 static void quirk_triton(struct pci_dev *dev) 312 { 313 if ((pci_pci_problems&PCIPCI_TRITON) == 0) { 314 pci_info(dev, "Limiting direct PCI/PCI transfers\n"); 315 pci_pci_problems |= PCIPCI_TRITON; 316 } 317 } 318 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton); 319 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton); 320 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton); 321 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton); 322 323 /* 324 * VIA Apollo KT133 needs PCI latency patch 325 * Made according to a Windows driver-based patch by George E. Breese; 326 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm 327 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on 328 * which Mr Breese based his work. 329 * 330 * Updated based on further information from the site and also on 331 * information provided by VIA 332 */ 333 static void quirk_vialatency(struct pci_dev *dev) 334 { 335 struct pci_dev *p; 336 u8 busarb; 337 338 /* 339 * Ok, we have a potential problem chipset here. Now see if we have 340 * a buggy southbridge. 341 */ 342 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL); 343 if (p != NULL) { 344 345 /* 346 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; 347 * thanks Dan Hollis. 348 * Check for buggy part revisions 349 */ 350 if (p->revision < 0x40 || p->revision > 0x42) 351 goto exit; 352 } else { 353 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL); 354 if (p == NULL) /* No problem parts */ 355 goto exit; 356 357 /* Check for buggy part revisions */ 358 if (p->revision < 0x10 || p->revision > 0x12) 359 goto exit; 360 } 361 362 /* 363 * Ok we have the problem. Now set the PCI master grant to occur 364 * every master grant. The apparent bug is that under high PCI load 365 * (quite common in Linux of course) you can get data loss when the 366 * CPU is held off the bus for 3 bus master requests. This happens 367 * to include the IDE controllers.... 368 * 369 * VIA only apply this fix when an SB Live! is present but under 370 * both Linux and Windows this isn't enough, and we have seen 371 * corruption without SB Live! but with things like 3 UDMA IDE 372 * controllers. So we ignore that bit of the VIA recommendation.. 373 */ 374 pci_read_config_byte(dev, 0x76, &busarb); 375 376 /* 377 * Set bit 4 and bit 5 of byte 76 to 0x01 378 * "Master priority rotation on every PCI master grant" 379 */ 380 busarb &= ~(1<<5); 381 busarb |= (1<<4); 382 pci_write_config_byte(dev, 0x76, busarb); 383 pci_info(dev, "Applying VIA southbridge workaround\n"); 384 exit: 385 pci_dev_put(p); 386 } 387 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency); 388 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency); 389 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency); 390 /* Must restore this on a resume from RAM */ 391 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency); 392 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency); 393 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency); 394 395 /* VIA Apollo VP3 needs ETBF on BT848/878 */ 396 static void quirk_viaetbf(struct pci_dev *dev) 397 { 398 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) { 399 pci_info(dev, "Limiting direct PCI/PCI transfers\n"); 400 pci_pci_problems |= PCIPCI_VIAETBF; 401 } 402 } 403 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf); 404 405 static void quirk_vsfx(struct pci_dev *dev) 406 { 407 if ((pci_pci_problems&PCIPCI_VSFX) == 0) { 408 pci_info(dev, "Limiting direct PCI/PCI transfers\n"); 409 pci_pci_problems |= PCIPCI_VSFX; 410 } 411 } 412 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx); 413 414 /* 415 * ALi Magik requires workarounds to be used by the drivers that DMA to AGP 416 * space. Latency must be set to 0xA and Triton workaround applied too. 417 * [Info kindly provided by ALi] 418 */ 419 static void quirk_alimagik(struct pci_dev *dev) 420 { 421 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) { 422 pci_info(dev, "Limiting direct PCI/PCI transfers\n"); 423 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON; 424 } 425 } 426 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik); 427 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik); 428 429 /* Natoma has some interesting boundary conditions with Zoran stuff at least */ 430 static void quirk_natoma(struct pci_dev *dev) 431 { 432 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) { 433 pci_info(dev, "Limiting direct PCI/PCI transfers\n"); 434 pci_pci_problems |= PCIPCI_NATOMA; 435 } 436 } 437 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma); 438 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma); 439 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma); 440 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma); 441 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma); 442 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma); 443 444 /* 445 * This chip can cause PCI parity errors if config register 0xA0 is read 446 * while DMAs are occurring. 447 */ 448 static void quirk_citrine(struct pci_dev *dev) 449 { 450 dev->cfg_size = 0xA0; 451 } 452 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine); 453 454 /* 455 * This chip can cause bus lockups if config addresses above 0x600 456 * are read or written. 457 */ 458 static void quirk_nfp6000(struct pci_dev *dev) 459 { 460 dev->cfg_size = 0x600; 461 } 462 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000); 463 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000); 464 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000); 465 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000); 466 467 /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */ 468 static void quirk_extend_bar_to_page(struct pci_dev *dev) 469 { 470 int i; 471 472 for (i = 0; i < PCI_STD_NUM_BARS; i++) { 473 struct resource *r = &dev->resource[i]; 474 475 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) { 476 r->end = PAGE_SIZE - 1; 477 r->start = 0; 478 r->flags |= IORESOURCE_UNSET; 479 pci_info(dev, "expanded BAR %d to page size: %pR\n", 480 i, r); 481 } 482 } 483 } 484 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page); 485 486 /* 487 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M. 488 * If it's needed, re-allocate the region. 489 */ 490 static void quirk_s3_64M(struct pci_dev *dev) 491 { 492 struct resource *r = &dev->resource[0]; 493 494 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) { 495 r->flags |= IORESOURCE_UNSET; 496 r->start = 0; 497 r->end = 0x3ffffff; 498 } 499 } 500 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M); 501 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M); 502 503 static void quirk_io(struct pci_dev *dev, int pos, unsigned size, 504 const char *name) 505 { 506 u32 region; 507 struct pci_bus_region bus_region; 508 struct resource *res = dev->resource + pos; 509 510 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), ®ion); 511 512 if (!region) 513 return; 514 515 res->name = pci_name(dev); 516 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK; 517 res->flags |= 518 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN); 519 region &= ~(size - 1); 520 521 /* Convert from PCI bus to resource space */ 522 bus_region.start = region; 523 bus_region.end = region + size - 1; 524 pcibios_bus_to_resource(dev->bus, res, &bus_region); 525 526 pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n", 527 name, PCI_BASE_ADDRESS_0 + (pos << 2), res); 528 } 529 530 /* 531 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS 532 * ver. 1.33 20070103) don't set the correct ISA PCI region header info. 533 * BAR0 should be 8 bytes; instead, it may be set to something like 8k 534 * (which conflicts w/ BAR1's memory range). 535 * 536 * CS553x's ISA PCI BARs may also be read-only (ref: 537 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward). 538 */ 539 static void quirk_cs5536_vsa(struct pci_dev *dev) 540 { 541 static char *name = "CS5536 ISA bridge"; 542 543 if (pci_resource_len(dev, 0) != 8) { 544 quirk_io(dev, 0, 8, name); /* SMB */ 545 quirk_io(dev, 1, 256, name); /* GPIO */ 546 quirk_io(dev, 2, 64, name); /* MFGPT */ 547 pci_info(dev, "%s bug detected (incorrect header); workaround applied\n", 548 name); 549 } 550 } 551 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa); 552 553 static void quirk_io_region(struct pci_dev *dev, int port, 554 unsigned size, int nr, const char *name) 555 { 556 u16 region; 557 struct pci_bus_region bus_region; 558 struct resource *res = dev->resource + nr; 559 560 pci_read_config_word(dev, port, ®ion); 561 region &= ~(size - 1); 562 563 if (!region) 564 return; 565 566 res->name = pci_name(dev); 567 res->flags = IORESOURCE_IO; 568 569 /* Convert from PCI bus to resource space */ 570 bus_region.start = region; 571 bus_region.end = region + size - 1; 572 pcibios_bus_to_resource(dev->bus, res, &bus_region); 573 574 if (!pci_claim_resource(dev, nr)) 575 pci_info(dev, "quirk: %pR claimed by %s\n", res, name); 576 } 577 578 /* 579 * ATI Northbridge setups MCE the processor if you even read somewhere 580 * between 0x3b0->0x3bb or read 0x3d3 581 */ 582 static void quirk_ati_exploding_mce(struct pci_dev *dev) 583 { 584 pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n"); 585 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */ 586 request_region(0x3b0, 0x0C, "RadeonIGP"); 587 request_region(0x3d3, 0x01, "RadeonIGP"); 588 } 589 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce); 590 591 /* 592 * In the AMD NL platform, this device ([1022:7912]) has a class code of 593 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will 594 * claim it. 595 * 596 * But the dwc3 driver is a more specific driver for this device, and we'd 597 * prefer to use it instead of xhci. To prevent xhci from claiming the 598 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec 599 * defines as "USB device (not host controller)". The dwc3 driver can then 600 * claim it based on its Vendor and Device ID. 601 */ 602 static void quirk_amd_nl_class(struct pci_dev *pdev) 603 { 604 u32 class = pdev->class; 605 606 /* Use "USB Device (not host controller)" class */ 607 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE; 608 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n", 609 class, pdev->class); 610 } 611 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB, 612 quirk_amd_nl_class); 613 614 /* 615 * Synopsys USB 3.x host HAPS platform has a class code of 616 * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it. However, these 617 * devices should use dwc3-haps driver. Change these devices' class code to 618 * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming 619 * them. 620 */ 621 static void quirk_synopsys_haps(struct pci_dev *pdev) 622 { 623 u32 class = pdev->class; 624 625 switch (pdev->device) { 626 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3: 627 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI: 628 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31: 629 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE; 630 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n", 631 class, pdev->class); 632 break; 633 } 634 } 635 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID, 636 PCI_CLASS_SERIAL_USB_XHCI, 0, 637 quirk_synopsys_haps); 638 639 /* 640 * Let's make the southbridge information explicit instead of having to 641 * worry about people probing the ACPI areas, for example.. (Yes, it 642 * happens, and if you read the wrong ACPI register it will put the machine 643 * to sleep with no way of waking it up again. Bummer). 644 * 645 * ALI M7101: Two IO regions pointed to by words at 646 * 0xE0 (64 bytes of ACPI registers) 647 * 0xE2 (32 bytes of SMB registers) 648 */ 649 static void quirk_ali7101_acpi(struct pci_dev *dev) 650 { 651 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI"); 652 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB"); 653 } 654 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi); 655 656 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable) 657 { 658 u32 devres; 659 u32 mask, size, base; 660 661 pci_read_config_dword(dev, port, &devres); 662 if ((devres & enable) != enable) 663 return; 664 mask = (devres >> 16) & 15; 665 base = devres & 0xffff; 666 size = 16; 667 for (;;) { 668 unsigned bit = size >> 1; 669 if ((bit & mask) == bit) 670 break; 671 size = bit; 672 } 673 /* 674 * For now we only print it out. Eventually we'll want to 675 * reserve it (at least if it's in the 0x1000+ range), but 676 * let's get enough confirmation reports first. 677 */ 678 base &= -size; 679 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1); 680 } 681 682 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable) 683 { 684 u32 devres; 685 u32 mask, size, base; 686 687 pci_read_config_dword(dev, port, &devres); 688 if ((devres & enable) != enable) 689 return; 690 base = devres & 0xffff0000; 691 mask = (devres & 0x3f) << 16; 692 size = 128 << 16; 693 for (;;) { 694 unsigned bit = size >> 1; 695 if ((bit & mask) == bit) 696 break; 697 size = bit; 698 } 699 700 /* 701 * For now we only print it out. Eventually we'll want to 702 * reserve it, but let's get enough confirmation reports first. 703 */ 704 base &= -size; 705 pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1); 706 } 707 708 /* 709 * PIIX4 ACPI: Two IO regions pointed to by longwords at 710 * 0x40 (64 bytes of ACPI registers) 711 * 0x90 (16 bytes of SMB registers) 712 * and a few strange programmable PIIX4 device resources. 713 */ 714 static void quirk_piix4_acpi(struct pci_dev *dev) 715 { 716 u32 res_a; 717 718 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI"); 719 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB"); 720 721 /* Device resource A has enables for some of the other ones */ 722 pci_read_config_dword(dev, 0x5c, &res_a); 723 724 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21); 725 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21); 726 727 /* Device resource D is just bitfields for static resources */ 728 729 /* Device 12 enabled? */ 730 if (res_a & (1 << 29)) { 731 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20); 732 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7); 733 } 734 /* Device 13 enabled? */ 735 if (res_a & (1 << 30)) { 736 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20); 737 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7); 738 } 739 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20); 740 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20); 741 } 742 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi); 743 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi); 744 745 #define ICH_PMBASE 0x40 746 #define ICH_ACPI_CNTL 0x44 747 #define ICH4_ACPI_EN 0x10 748 #define ICH6_ACPI_EN 0x80 749 #define ICH4_GPIOBASE 0x58 750 #define ICH4_GPIO_CNTL 0x5c 751 #define ICH4_GPIO_EN 0x10 752 #define ICH6_GPIOBASE 0x48 753 #define ICH6_GPIO_CNTL 0x4c 754 #define ICH6_GPIO_EN 0x10 755 756 /* 757 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at 758 * 0x40 (128 bytes of ACPI, GPIO & TCO registers) 759 * 0x58 (64 bytes of GPIO I/O space) 760 */ 761 static void quirk_ich4_lpc_acpi(struct pci_dev *dev) 762 { 763 u8 enable; 764 765 /* 766 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict 767 * with low legacy (and fixed) ports. We don't know the decoding 768 * priority and can't tell whether the legacy device or the one created 769 * here is really at that address. This happens on boards with broken 770 * BIOSes. 771 */ 772 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable); 773 if (enable & ICH4_ACPI_EN) 774 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES, 775 "ICH4 ACPI/GPIO/TCO"); 776 777 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable); 778 if (enable & ICH4_GPIO_EN) 779 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1, 780 "ICH4 GPIO"); 781 } 782 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi); 783 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi); 784 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi); 785 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi); 786 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi); 787 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi); 788 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi); 789 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi); 790 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi); 791 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi); 792 793 static void ich6_lpc_acpi_gpio(struct pci_dev *dev) 794 { 795 u8 enable; 796 797 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable); 798 if (enable & ICH6_ACPI_EN) 799 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES, 800 "ICH6 ACPI/GPIO/TCO"); 801 802 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable); 803 if (enable & ICH6_GPIO_EN) 804 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1, 805 "ICH6 GPIO"); 806 } 807 808 static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, 809 const char *name, int dynsize) 810 { 811 u32 val; 812 u32 size, base; 813 814 pci_read_config_dword(dev, reg, &val); 815 816 /* Enabled? */ 817 if (!(val & 1)) 818 return; 819 base = val & 0xfffc; 820 if (dynsize) { 821 /* 822 * This is not correct. It is 16, 32 or 64 bytes depending on 823 * register D31:F0:ADh bits 5:4. 824 * 825 * But this gets us at least _part_ of it. 826 */ 827 size = 16; 828 } else { 829 size = 128; 830 } 831 base &= ~(size-1); 832 833 /* 834 * Just print it out for now. We should reserve it after more 835 * debugging. 836 */ 837 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1); 838 } 839 840 static void quirk_ich6_lpc(struct pci_dev *dev) 841 { 842 /* Shared ACPI/GPIO decode with all ICH6+ */ 843 ich6_lpc_acpi_gpio(dev); 844 845 /* ICH6-specific generic IO decode */ 846 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0); 847 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1); 848 } 849 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc); 850 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc); 851 852 static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, 853 const char *name) 854 { 855 u32 val; 856 u32 mask, base; 857 858 pci_read_config_dword(dev, reg, &val); 859 860 /* Enabled? */ 861 if (!(val & 1)) 862 return; 863 864 /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */ 865 base = val & 0xfffc; 866 mask = (val >> 16) & 0xfc; 867 mask |= 3; 868 869 /* 870 * Just print it out for now. We should reserve it after more 871 * debugging. 872 */ 873 pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask); 874 } 875 876 /* ICH7-10 has the same common LPC generic IO decode registers */ 877 static void quirk_ich7_lpc(struct pci_dev *dev) 878 { 879 /* We share the common ACPI/GPIO decode with ICH6 */ 880 ich6_lpc_acpi_gpio(dev); 881 882 /* And have 4 ICH7+ generic decodes */ 883 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1"); 884 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2"); 885 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3"); 886 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4"); 887 } 888 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc); 889 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc); 890 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc); 891 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc); 892 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc); 893 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc); 894 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc); 895 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc); 896 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc); 897 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc); 898 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc); 899 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc); 900 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc); 901 902 /* 903 * VIA ACPI: One IO region pointed to by longword at 904 * 0x48 or 0x20 (256 bytes of ACPI registers) 905 */ 906 static void quirk_vt82c586_acpi(struct pci_dev *dev) 907 { 908 if (dev->revision & 0x10) 909 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES, 910 "vt82c586 ACPI"); 911 } 912 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi); 913 914 /* 915 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at 916 * 0x48 (256 bytes of ACPI registers) 917 * 0x70 (128 bytes of hardware monitoring register) 918 * 0x90 (16 bytes of SMB registers) 919 */ 920 static void quirk_vt82c686_acpi(struct pci_dev *dev) 921 { 922 quirk_vt82c586_acpi(dev); 923 924 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1, 925 "vt82c686 HW-mon"); 926 927 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB"); 928 } 929 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi); 930 931 /* 932 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at 933 * 0x88 (128 bytes of power management registers) 934 * 0xd0 (16 bytes of SMB registers) 935 */ 936 static void quirk_vt8235_acpi(struct pci_dev *dev) 937 { 938 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM"); 939 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB"); 940 } 941 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi); 942 943 /* 944 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast 945 * back-to-back: Disable fast back-to-back on the secondary bus segment 946 */ 947 static void quirk_xio2000a(struct pci_dev *dev) 948 { 949 struct pci_dev *pdev; 950 u16 command; 951 952 pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n"); 953 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) { 954 pci_read_config_word(pdev, PCI_COMMAND, &command); 955 if (command & PCI_COMMAND_FAST_BACK) 956 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK); 957 } 958 } 959 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A, 960 quirk_xio2000a); 961 962 #ifdef CONFIG_X86_IO_APIC 963 964 #include <asm/io_apic.h> 965 966 /* 967 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip 968 * devices to the external APIC. 969 * 970 * TODO: When we have device-specific interrupt routers, this code will go 971 * away from quirks. 972 */ 973 static void quirk_via_ioapic(struct pci_dev *dev) 974 { 975 u8 tmp; 976 977 if (nr_ioapics < 1) 978 tmp = 0; /* nothing routed to external APIC */ 979 else 980 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */ 981 982 pci_info(dev, "%sbling VIA external APIC routing\n", 983 tmp == 0 ? "Disa" : "Ena"); 984 985 /* Offset 0x58: External APIC IRQ output control */ 986 pci_write_config_byte(dev, 0x58, tmp); 987 } 988 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic); 989 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic); 990 991 /* 992 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit. 993 * This leads to doubled level interrupt rates. 994 * Set this bit to get rid of cycle wastage. 995 * Otherwise uncritical. 996 */ 997 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev) 998 { 999 u8 misc_control2; 1000 #define BYPASS_APIC_DEASSERT 8 1001 1002 pci_read_config_byte(dev, 0x5B, &misc_control2); 1003 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) { 1004 pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n"); 1005 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT); 1006 } 1007 } 1008 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert); 1009 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert); 1010 1011 /* 1012 * The AMD IO-APIC can hang the box when an APIC IRQ is masked. 1013 * We check all revs >= B0 (yet not in the pre production!) as the bug 1014 * is currently marked NoFix 1015 * 1016 * We have multiple reports of hangs with this chipset that went away with 1017 * noapic specified. For the moment we assume it's the erratum. We may be wrong 1018 * of course. However the advice is demonstrably good even if so. 1019 */ 1020 static void quirk_amd_ioapic(struct pci_dev *dev) 1021 { 1022 if (dev->revision >= 0x02) { 1023 pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n"); 1024 pci_warn(dev, " : booting with the \"noapic\" option\n"); 1025 } 1026 } 1027 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic); 1028 #endif /* CONFIG_X86_IO_APIC */ 1029 1030 #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS) 1031 1032 static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev) 1033 { 1034 /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */ 1035 if (dev->subsystem_device == 0xa118) 1036 dev->sriov->link = dev->devfn; 1037 } 1038 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link); 1039 #endif 1040 1041 /* 1042 * Some settings of MMRBC can lead to data corruption so block changes. 1043 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide 1044 */ 1045 static void quirk_amd_8131_mmrbc(struct pci_dev *dev) 1046 { 1047 if (dev->subordinate && dev->revision <= 0x12) { 1048 pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n", 1049 dev->revision); 1050 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC; 1051 } 1052 } 1053 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc); 1054 1055 /* 1056 * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up 1057 * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register 1058 * at all. Therefore it seems like setting the pci_dev's IRQ to the value 1059 * of the ACPI SCI interrupt is only done for convenience. 1060 * -jgarzik 1061 */ 1062 static void quirk_via_acpi(struct pci_dev *d) 1063 { 1064 u8 irq; 1065 1066 /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */ 1067 pci_read_config_byte(d, 0x42, &irq); 1068 irq &= 0xf; 1069 if (irq && (irq != 2)) 1070 d->irq = irq; 1071 } 1072 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi); 1073 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi); 1074 1075 /* VIA bridges which have VLink */ 1076 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18; 1077 1078 static void quirk_via_bridge(struct pci_dev *dev) 1079 { 1080 /* See what bridge we have and find the device ranges */ 1081 switch (dev->device) { 1082 case PCI_DEVICE_ID_VIA_82C686: 1083 /* 1084 * The VT82C686 is special; it attaches to PCI and can have 1085 * any device number. All its subdevices are functions of 1086 * that single device. 1087 */ 1088 via_vlink_dev_lo = PCI_SLOT(dev->devfn); 1089 via_vlink_dev_hi = PCI_SLOT(dev->devfn); 1090 break; 1091 case PCI_DEVICE_ID_VIA_8237: 1092 case PCI_DEVICE_ID_VIA_8237A: 1093 via_vlink_dev_lo = 15; 1094 break; 1095 case PCI_DEVICE_ID_VIA_8235: 1096 via_vlink_dev_lo = 16; 1097 break; 1098 case PCI_DEVICE_ID_VIA_8231: 1099 case PCI_DEVICE_ID_VIA_8233_0: 1100 case PCI_DEVICE_ID_VIA_8233A: 1101 case PCI_DEVICE_ID_VIA_8233C_0: 1102 via_vlink_dev_lo = 17; 1103 break; 1104 } 1105 } 1106 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge); 1107 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge); 1108 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge); 1109 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge); 1110 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge); 1111 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge); 1112 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge); 1113 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge); 1114 1115 /* 1116 * quirk_via_vlink - VIA VLink IRQ number update 1117 * @dev: PCI device 1118 * 1119 * If the device we are dealing with is on a PIC IRQ we need to ensure that 1120 * the IRQ line register which usually is not relevant for PCI cards, is 1121 * actually written so that interrupts get sent to the right place. 1122 * 1123 * We only do this on systems where a VIA south bridge was detected, and 1124 * only for VIA devices on the motherboard (see quirk_via_bridge above). 1125 */ 1126 static void quirk_via_vlink(struct pci_dev *dev) 1127 { 1128 u8 irq, new_irq; 1129 1130 /* Check if we have VLink at all */ 1131 if (via_vlink_dev_lo == -1) 1132 return; 1133 1134 new_irq = dev->irq; 1135 1136 /* Don't quirk interrupts outside the legacy IRQ range */ 1137 if (!new_irq || new_irq > 15) 1138 return; 1139 1140 /* Internal device ? */ 1141 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi || 1142 PCI_SLOT(dev->devfn) < via_vlink_dev_lo) 1143 return; 1144 1145 /* 1146 * This is an internal VLink device on a PIC interrupt. The BIOS 1147 * ought to have set this but may not have, so we redo it. 1148 */ 1149 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); 1150 if (new_irq != irq) { 1151 pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n", 1152 irq, new_irq); 1153 udelay(15); /* unknown if delay really needed */ 1154 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq); 1155 } 1156 } 1157 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink); 1158 1159 /* 1160 * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID 1161 * of VT82C597 for backward compatibility. We need to switch it off to be 1162 * able to recognize the real type of the chip. 1163 */ 1164 static void quirk_vt82c598_id(struct pci_dev *dev) 1165 { 1166 pci_write_config_byte(dev, 0xfc, 0); 1167 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device); 1168 } 1169 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id); 1170 1171 /* 1172 * CardBus controllers have a legacy base address that enables them to 1173 * respond as i82365 pcmcia controllers. We don't want them to do this 1174 * even if the Linux CardBus driver is not loaded, because the Linux i82365 1175 * driver does not (and should not) handle CardBus. 1176 */ 1177 static void quirk_cardbus_legacy(struct pci_dev *dev) 1178 { 1179 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0); 1180 } 1181 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, 1182 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy); 1183 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, 1184 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy); 1185 1186 /* 1187 * Following the PCI ordering rules is optional on the AMD762. I'm not sure 1188 * what the designers were smoking but let's not inhale... 1189 * 1190 * To be fair to AMD, it follows the spec by default, it's BIOS people who 1191 * turn it off! 1192 */ 1193 static void quirk_amd_ordering(struct pci_dev *dev) 1194 { 1195 u32 pcic; 1196 pci_read_config_dword(dev, 0x4C, &pcic); 1197 if ((pcic & 6) != 6) { 1198 pcic |= 6; 1199 pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n"); 1200 pci_write_config_dword(dev, 0x4C, pcic); 1201 pci_read_config_dword(dev, 0x84, &pcic); 1202 pcic |= (1 << 23); /* Required in this mode */ 1203 pci_write_config_dword(dev, 0x84, pcic); 1204 } 1205 } 1206 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering); 1207 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering); 1208 1209 /* 1210 * DreamWorks-provided workaround for Dunord I-3000 problem 1211 * 1212 * This card decodes and responds to addresses not apparently assigned to 1213 * it. We force a larger allocation to ensure that nothing gets put too 1214 * close to it. 1215 */ 1216 static void quirk_dunord(struct pci_dev *dev) 1217 { 1218 struct resource *r = &dev->resource[1]; 1219 1220 r->flags |= IORESOURCE_UNSET; 1221 r->start = 0; 1222 r->end = 0xffffff; 1223 } 1224 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord); 1225 1226 /* 1227 * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive 1228 * decoding (transparent), and does indicate this in the ProgIf. 1229 * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01. 1230 */ 1231 static void quirk_transparent_bridge(struct pci_dev *dev) 1232 { 1233 dev->transparent = 1; 1234 } 1235 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge); 1236 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge); 1237 1238 /* 1239 * Common misconfiguration of the MediaGX/Geode PCI master that will reduce 1240 * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets 1241 * found at http://www.national.com/analog for info on what these bits do. 1242 * <christer@weinigel.se> 1243 */ 1244 static void quirk_mediagx_master(struct pci_dev *dev) 1245 { 1246 u8 reg; 1247 1248 pci_read_config_byte(dev, 0x41, ®); 1249 if (reg & 2) { 1250 reg &= ~2; 1251 pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", 1252 reg); 1253 pci_write_config_byte(dev, 0x41, reg); 1254 } 1255 } 1256 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master); 1257 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master); 1258 1259 /* 1260 * Ensure C0 rev restreaming is off. This is normally done by the BIOS but 1261 * in the odd case it is not the results are corruption hence the presence 1262 * of a Linux check. 1263 */ 1264 static void quirk_disable_pxb(struct pci_dev *pdev) 1265 { 1266 u16 config; 1267 1268 if (pdev->revision != 0x04) /* Only C0 requires this */ 1269 return; 1270 pci_read_config_word(pdev, 0x40, &config); 1271 if (config & (1<<6)) { 1272 config &= ~(1<<6); 1273 pci_write_config_word(pdev, 0x40, config); 1274 pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n"); 1275 } 1276 } 1277 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb); 1278 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb); 1279 1280 static void quirk_amd_ide_mode(struct pci_dev *pdev) 1281 { 1282 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */ 1283 u8 tmp; 1284 1285 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp); 1286 if (tmp == 0x01) { 1287 pci_read_config_byte(pdev, 0x40, &tmp); 1288 pci_write_config_byte(pdev, 0x40, tmp|1); 1289 pci_write_config_byte(pdev, 0x9, 1); 1290 pci_write_config_byte(pdev, 0xa, 6); 1291 pci_write_config_byte(pdev, 0x40, tmp); 1292 1293 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI; 1294 pci_info(pdev, "set SATA to AHCI mode\n"); 1295 } 1296 } 1297 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode); 1298 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode); 1299 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode); 1300 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode); 1301 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode); 1302 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode); 1303 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode); 1304 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode); 1305 1306 /* Serverworks CSB5 IDE does not fully support native mode */ 1307 static void quirk_svwks_csb5ide(struct pci_dev *pdev) 1308 { 1309 u8 prog; 1310 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); 1311 if (prog & 5) { 1312 prog &= ~5; 1313 pdev->class &= ~5; 1314 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog); 1315 /* PCI layer will sort out resources */ 1316 } 1317 } 1318 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide); 1319 1320 /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */ 1321 static void quirk_ide_samemode(struct pci_dev *pdev) 1322 { 1323 u8 prog; 1324 1325 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); 1326 1327 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) { 1328 pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n"); 1329 prog &= ~5; 1330 pdev->class &= ~5; 1331 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog); 1332 } 1333 } 1334 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode); 1335 1336 /* Some ATA devices break if put into D3 */ 1337 static void quirk_no_ata_d3(struct pci_dev *pdev) 1338 { 1339 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3; 1340 } 1341 /* Quirk the legacy ATA devices only. The AHCI ones are ok */ 1342 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, 1343 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); 1344 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, 1345 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); 1346 /* ALi loses some register settings that we cannot then restore */ 1347 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, 1348 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); 1349 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures 1350 occur when mode detecting */ 1351 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, 1352 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); 1353 1354 /* 1355 * This was originally an Alpha-specific thing, but it really fits here. 1356 * The i82375 PCI/EISA bridge appears as non-classified. Fix that. 1357 */ 1358 static void quirk_eisa_bridge(struct pci_dev *dev) 1359 { 1360 dev->class = PCI_CLASS_BRIDGE_EISA << 8; 1361 } 1362 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge); 1363 1364 /* 1365 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge 1366 * is not activated. The myth is that Asus said that they do not want the 1367 * users to be irritated by just another PCI Device in the Win98 device 1368 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors 1369 * package 2.7.0 for details) 1370 * 1371 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC 1372 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it 1373 * becomes necessary to do this tweak in two steps -- the chosen trigger 1374 * is either the Host bridge (preferred) or on-board VGA controller. 1375 * 1376 * Note that we used to unhide the SMBus that way on Toshiba laptops 1377 * (Satellite A40 and Tecra M2) but then found that the thermal management 1378 * was done by SMM code, which could cause unsynchronized concurrent 1379 * accesses to the SMBus registers, with potentially bad effects. Thus you 1380 * should be very careful when adding new entries: if SMM is accessing the 1381 * Intel SMBus, this is a very good reason to leave it hidden. 1382 * 1383 * Likewise, many recent laptops use ACPI for thermal management. If the 1384 * ACPI DSDT code accesses the SMBus, then Linux should not access it 1385 * natively, and keeping the SMBus hidden is the right thing to do. If you 1386 * are about to add an entry in the table below, please first disassemble 1387 * the DSDT and double-check that there is no code accessing the SMBus. 1388 */ 1389 static int asus_hides_smbus; 1390 1391 static void asus_hides_smbus_hostbridge(struct pci_dev *dev) 1392 { 1393 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) { 1394 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB) 1395 switch (dev->subsystem_device) { 1396 case 0x8025: /* P4B-LX */ 1397 case 0x8070: /* P4B */ 1398 case 0x8088: /* P4B533 */ 1399 case 0x1626: /* L3C notebook */ 1400 asus_hides_smbus = 1; 1401 } 1402 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) 1403 switch (dev->subsystem_device) { 1404 case 0x80b1: /* P4GE-V */ 1405 case 0x80b2: /* P4PE */ 1406 case 0x8093: /* P4B533-V */ 1407 asus_hides_smbus = 1; 1408 } 1409 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB) 1410 switch (dev->subsystem_device) { 1411 case 0x8030: /* P4T533 */ 1412 asus_hides_smbus = 1; 1413 } 1414 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0) 1415 switch (dev->subsystem_device) { 1416 case 0x8070: /* P4G8X Deluxe */ 1417 asus_hides_smbus = 1; 1418 } 1419 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH) 1420 switch (dev->subsystem_device) { 1421 case 0x80c9: /* PU-DLS */ 1422 asus_hides_smbus = 1; 1423 } 1424 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB) 1425 switch (dev->subsystem_device) { 1426 case 0x1751: /* M2N notebook */ 1427 case 0x1821: /* M5N notebook */ 1428 case 0x1897: /* A6L notebook */ 1429 asus_hides_smbus = 1; 1430 } 1431 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) 1432 switch (dev->subsystem_device) { 1433 case 0x184b: /* W1N notebook */ 1434 case 0x186a: /* M6Ne notebook */ 1435 asus_hides_smbus = 1; 1436 } 1437 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB) 1438 switch (dev->subsystem_device) { 1439 case 0x80f2: /* P4P800-X */ 1440 asus_hides_smbus = 1; 1441 } 1442 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) 1443 switch (dev->subsystem_device) { 1444 case 0x1882: /* M6V notebook */ 1445 case 0x1977: /* A6VA notebook */ 1446 asus_hides_smbus = 1; 1447 } 1448 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) { 1449 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) 1450 switch (dev->subsystem_device) { 1451 case 0x088C: /* HP Compaq nc8000 */ 1452 case 0x0890: /* HP Compaq nc6000 */ 1453 asus_hides_smbus = 1; 1454 } 1455 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB) 1456 switch (dev->subsystem_device) { 1457 case 0x12bc: /* HP D330L */ 1458 case 0x12bd: /* HP D530 */ 1459 case 0x006a: /* HP Compaq nx9500 */ 1460 asus_hides_smbus = 1; 1461 } 1462 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB) 1463 switch (dev->subsystem_device) { 1464 case 0x12bf: /* HP xw4100 */ 1465 asus_hides_smbus = 1; 1466 } 1467 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) { 1468 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) 1469 switch (dev->subsystem_device) { 1470 case 0xC00C: /* Samsung P35 notebook */ 1471 asus_hides_smbus = 1; 1472 } 1473 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) { 1474 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) 1475 switch (dev->subsystem_device) { 1476 case 0x0058: /* Compaq Evo N620c */ 1477 asus_hides_smbus = 1; 1478 } 1479 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3) 1480 switch (dev->subsystem_device) { 1481 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */ 1482 /* Motherboard doesn't have Host bridge 1483 * subvendor/subdevice IDs, therefore checking 1484 * its on-board VGA controller */ 1485 asus_hides_smbus = 1; 1486 } 1487 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2) 1488 switch (dev->subsystem_device) { 1489 case 0x00b8: /* Compaq Evo D510 CMT */ 1490 case 0x00b9: /* Compaq Evo D510 SFF */ 1491 case 0x00ba: /* Compaq Evo D510 USDT */ 1492 /* Motherboard doesn't have Host bridge 1493 * subvendor/subdevice IDs and on-board VGA 1494 * controller is disabled if an AGP card is 1495 * inserted, therefore checking USB UHCI 1496 * Controller #1 */ 1497 asus_hides_smbus = 1; 1498 } 1499 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC) 1500 switch (dev->subsystem_device) { 1501 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */ 1502 /* Motherboard doesn't have host bridge 1503 * subvendor/subdevice IDs, therefore checking 1504 * its on-board VGA controller */ 1505 asus_hides_smbus = 1; 1506 } 1507 } 1508 } 1509 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge); 1510 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge); 1511 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge); 1512 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge); 1513 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge); 1514 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge); 1515 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge); 1516 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge); 1517 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge); 1518 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge); 1519 1520 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge); 1521 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge); 1522 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge); 1523 1524 static void asus_hides_smbus_lpc(struct pci_dev *dev) 1525 { 1526 u16 val; 1527 1528 if (likely(!asus_hides_smbus)) 1529 return; 1530 1531 pci_read_config_word(dev, 0xF2, &val); 1532 if (val & 0x8) { 1533 pci_write_config_word(dev, 0xF2, val & (~0x8)); 1534 pci_read_config_word(dev, 0xF2, &val); 1535 if (val & 0x8) 1536 pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", 1537 val); 1538 else 1539 pci_info(dev, "Enabled i801 SMBus device\n"); 1540 } 1541 } 1542 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc); 1543 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc); 1544 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc); 1545 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc); 1546 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc); 1547 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc); 1548 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc); 1549 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc); 1550 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc); 1551 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc); 1552 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc); 1553 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc); 1554 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc); 1555 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc); 1556 1557 /* It appears we just have one such device. If not, we have a warning */ 1558 static void __iomem *asus_rcba_base; 1559 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev) 1560 { 1561 u32 rcba; 1562 1563 if (likely(!asus_hides_smbus)) 1564 return; 1565 WARN_ON(asus_rcba_base); 1566 1567 pci_read_config_dword(dev, 0xF0, &rcba); 1568 /* use bits 31:14, 16 kB aligned */ 1569 asus_rcba_base = ioremap(rcba & 0xFFFFC000, 0x4000); 1570 if (asus_rcba_base == NULL) 1571 return; 1572 } 1573 1574 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev) 1575 { 1576 u32 val; 1577 1578 if (likely(!asus_hides_smbus || !asus_rcba_base)) 1579 return; 1580 1581 /* read the Function Disable register, dword mode only */ 1582 val = readl(asus_rcba_base + 0x3418); 1583 1584 /* enable the SMBus device */ 1585 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); 1586 } 1587 1588 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev) 1589 { 1590 if (likely(!asus_hides_smbus || !asus_rcba_base)) 1591 return; 1592 1593 iounmap(asus_rcba_base); 1594 asus_rcba_base = NULL; 1595 pci_info(dev, "Enabled ICH6/i801 SMBus device\n"); 1596 } 1597 1598 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev) 1599 { 1600 asus_hides_smbus_lpc_ich6_suspend(dev); 1601 asus_hides_smbus_lpc_ich6_resume_early(dev); 1602 asus_hides_smbus_lpc_ich6_resume(dev); 1603 } 1604 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6); 1605 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend); 1606 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume); 1607 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early); 1608 1609 /* SiS 96x south bridge: BIOS typically hides SMBus device... */ 1610 static void quirk_sis_96x_smbus(struct pci_dev *dev) 1611 { 1612 u8 val = 0; 1613 pci_read_config_byte(dev, 0x77, &val); 1614 if (val & 0x10) { 1615 pci_info(dev, "Enabling SiS 96x SMBus\n"); 1616 pci_write_config_byte(dev, 0x77, val & ~0x10); 1617 } 1618 } 1619 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus); 1620 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus); 1621 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus); 1622 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus); 1623 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus); 1624 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus); 1625 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus); 1626 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus); 1627 1628 /* 1629 * ... This is further complicated by the fact that some SiS96x south 1630 * bridges pretend to be 85C503/5513 instead. In that case see if we 1631 * spotted a compatible north bridge to make sure. 1632 * (pci_find_device() doesn't work yet) 1633 * 1634 * We can also enable the sis96x bit in the discovery register.. 1635 */ 1636 #define SIS_DETECT_REGISTER 0x40 1637 1638 static void quirk_sis_503(struct pci_dev *dev) 1639 { 1640 u8 reg; 1641 u16 devid; 1642 1643 pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®); 1644 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6)); 1645 pci_read_config_word(dev, PCI_DEVICE_ID, &devid); 1646 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) { 1647 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg); 1648 return; 1649 } 1650 1651 /* 1652 * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case 1653 * it has already been processed. (Depends on link order, which is 1654 * apparently not guaranteed) 1655 */ 1656 dev->device = devid; 1657 quirk_sis_96x_smbus(dev); 1658 } 1659 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503); 1660 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503); 1661 1662 /* 1663 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller 1664 * and MC97 modem controller are disabled when a second PCI soundcard is 1665 * present. This patch, tweaking the VT8237 ISA bridge, enables them. 1666 * -- bjd 1667 */ 1668 static void asus_hides_ac97_lpc(struct pci_dev *dev) 1669 { 1670 u8 val; 1671 int asus_hides_ac97 = 0; 1672 1673 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) { 1674 if (dev->device == PCI_DEVICE_ID_VIA_8237) 1675 asus_hides_ac97 = 1; 1676 } 1677 1678 if (!asus_hides_ac97) 1679 return; 1680 1681 pci_read_config_byte(dev, 0x50, &val); 1682 if (val & 0xc0) { 1683 pci_write_config_byte(dev, 0x50, val & (~0xc0)); 1684 pci_read_config_byte(dev, 0x50, &val); 1685 if (val & 0xc0) 1686 pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", 1687 val); 1688 else 1689 pci_info(dev, "Enabled onboard AC97/MC97 devices\n"); 1690 } 1691 } 1692 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc); 1693 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc); 1694 1695 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE) 1696 1697 /* 1698 * If we are using libata we can drive this chip properly but must do this 1699 * early on to make the additional device appear during the PCI scanning. 1700 */ 1701 static void quirk_jmicron_ata(struct pci_dev *pdev) 1702 { 1703 u32 conf1, conf5, class; 1704 u8 hdr; 1705 1706 /* Only poke fn 0 */ 1707 if (PCI_FUNC(pdev->devfn)) 1708 return; 1709 1710 pci_read_config_dword(pdev, 0x40, &conf1); 1711 pci_read_config_dword(pdev, 0x80, &conf5); 1712 1713 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */ 1714 conf5 &= ~(1 << 24); /* Clear bit 24 */ 1715 1716 switch (pdev->device) { 1717 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */ 1718 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */ 1719 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */ 1720 /* The controller should be in single function ahci mode */ 1721 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */ 1722 break; 1723 1724 case PCI_DEVICE_ID_JMICRON_JMB365: 1725 case PCI_DEVICE_ID_JMICRON_JMB366: 1726 /* Redirect IDE second PATA port to the right spot */ 1727 conf5 |= (1 << 24); 1728 fallthrough; 1729 case PCI_DEVICE_ID_JMICRON_JMB361: 1730 case PCI_DEVICE_ID_JMICRON_JMB363: 1731 case PCI_DEVICE_ID_JMICRON_JMB369: 1732 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */ 1733 /* Set the class codes correctly and then direct IDE 0 */ 1734 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */ 1735 break; 1736 1737 case PCI_DEVICE_ID_JMICRON_JMB368: 1738 /* The controller should be in single function IDE mode */ 1739 conf1 |= 0x00C00000; /* Set 22, 23 */ 1740 break; 1741 } 1742 1743 pci_write_config_dword(pdev, 0x40, conf1); 1744 pci_write_config_dword(pdev, 0x80, conf5); 1745 1746 /* Update pdev accordingly */ 1747 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr); 1748 pdev->hdr_type = hdr & 0x7f; 1749 pdev->multifunction = !!(hdr & 0x80); 1750 1751 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class); 1752 pdev->class = class >> 8; 1753 } 1754 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata); 1755 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata); 1756 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata); 1757 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata); 1758 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata); 1759 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata); 1760 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata); 1761 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata); 1762 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata); 1763 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata); 1764 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata); 1765 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata); 1766 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata); 1767 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata); 1768 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata); 1769 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata); 1770 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata); 1771 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata); 1772 1773 #endif 1774 1775 static void quirk_jmicron_async_suspend(struct pci_dev *dev) 1776 { 1777 if (dev->multifunction) { 1778 device_disable_async_suspend(&dev->dev); 1779 pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n"); 1780 } 1781 } 1782 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend); 1783 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend); 1784 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend); 1785 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend); 1786 1787 #ifdef CONFIG_X86_IO_APIC 1788 static void quirk_alder_ioapic(struct pci_dev *pdev) 1789 { 1790 int i; 1791 1792 if ((pdev->class >> 8) != 0xff00) 1793 return; 1794 1795 /* 1796 * The first BAR is the location of the IO-APIC... we must 1797 * not touch this (and it's already covered by the fixmap), so 1798 * forcibly insert it into the resource tree. 1799 */ 1800 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0)) 1801 insert_resource(&iomem_resource, &pdev->resource[0]); 1802 1803 /* 1804 * The next five BARs all seem to be rubbish, so just clean 1805 * them out. 1806 */ 1807 for (i = 1; i < PCI_STD_NUM_BARS; i++) 1808 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i])); 1809 } 1810 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic); 1811 #endif 1812 1813 static void quirk_pcie_mch(struct pci_dev *pdev) 1814 { 1815 pdev->no_msi = 1; 1816 } 1817 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch); 1818 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch); 1819 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch); 1820 1821 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch); 1822 1823 /* 1824 * It's possible for the MSI to get corrupted if SHPC and ACPI are used 1825 * together on certain PXH-based systems. 1826 */ 1827 static void quirk_pcie_pxh(struct pci_dev *dev) 1828 { 1829 dev->no_msi = 1; 1830 pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n"); 1831 } 1832 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh); 1833 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh); 1834 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh); 1835 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh); 1836 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh); 1837 1838 /* 1839 * Some Intel PCI Express chipsets have trouble with downstream device 1840 * power management. 1841 */ 1842 static void quirk_intel_pcie_pm(struct pci_dev *dev) 1843 { 1844 pci_pm_d3hot_delay = 120; 1845 dev->no_d1d2 = 1; 1846 } 1847 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm); 1848 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm); 1849 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm); 1850 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm); 1851 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm); 1852 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm); 1853 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm); 1854 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm); 1855 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm); 1856 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm); 1857 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm); 1858 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm); 1859 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm); 1860 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm); 1861 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm); 1862 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm); 1863 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm); 1864 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm); 1865 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm); 1866 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm); 1867 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm); 1868 1869 static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay) 1870 { 1871 if (dev->d3hot_delay >= delay) 1872 return; 1873 1874 dev->d3hot_delay = delay; 1875 pci_info(dev, "extending delay after power-on from D3hot to %d msec\n", 1876 dev->d3hot_delay); 1877 } 1878 1879 static void quirk_radeon_pm(struct pci_dev *dev) 1880 { 1881 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE && 1882 dev->subsystem_device == 0x00e2) 1883 quirk_d3hot_delay(dev, 20); 1884 } 1885 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm); 1886 1887 /* 1888 * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle. 1889 * https://bugzilla.kernel.org/show_bug.cgi?id=205587 1890 * 1891 * The kernel attempts to transition these devices to D3cold, but that seems 1892 * to be ineffective on the platforms in question; the PCI device appears to 1893 * remain on in D3hot state. The D3hot-to-D0 transition then requires an 1894 * extended delay in order to succeed. 1895 */ 1896 static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev) 1897 { 1898 quirk_d3hot_delay(dev, 20); 1899 } 1900 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot); 1901 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot); 1902 1903 #ifdef CONFIG_X86_IO_APIC 1904 static int dmi_disable_ioapicreroute(const struct dmi_system_id *d) 1905 { 1906 noioapicreroute = 1; 1907 pr_info("%s detected: disable boot interrupt reroute\n", d->ident); 1908 1909 return 0; 1910 } 1911 1912 static const struct dmi_system_id boot_interrupt_dmi_table[] = { 1913 /* 1914 * Systems to exclude from boot interrupt reroute quirks 1915 */ 1916 { 1917 .callback = dmi_disable_ioapicreroute, 1918 .ident = "ASUSTek Computer INC. M2N-LR", 1919 .matches = { 1920 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."), 1921 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"), 1922 }, 1923 }, 1924 {} 1925 }; 1926 1927 /* 1928 * Boot interrupts on some chipsets cannot be turned off. For these chipsets, 1929 * remap the original interrupt in the Linux kernel to the boot interrupt, so 1930 * that a PCI device's interrupt handler is installed on the boot interrupt 1931 * line instead. 1932 */ 1933 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev) 1934 { 1935 dmi_check_system(boot_interrupt_dmi_table); 1936 if (noioapicquirk || noioapicreroute) 1937 return; 1938 1939 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT; 1940 pci_info(dev, "rerouting interrupts for [%04x:%04x]\n", 1941 dev->vendor, dev->device); 1942 } 1943 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel); 1944 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel); 1945 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel); 1946 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel); 1947 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel); 1948 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel); 1949 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel); 1950 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel); 1951 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel); 1952 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel); 1953 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel); 1954 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel); 1955 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel); 1956 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel); 1957 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel); 1958 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel); 1959 1960 /* 1961 * On some chipsets we can disable the generation of legacy INTx boot 1962 * interrupts. 1963 */ 1964 1965 /* 1966 * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no 1967 * 300641-004US, section 5.7.3. 1968 * 1969 * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003. 1970 * Core IO on Xeon E5 v2, see Intel order no 329188-003. 1971 * Core IO on Xeon E7 v2, see Intel order no 329595-002. 1972 * Core IO on Xeon E5 v3, see Intel order no 330784-003. 1973 * Core IO on Xeon E7 v3, see Intel order no 332315-001US. 1974 * Core IO on Xeon E5 v4, see Intel order no 333810-002US. 1975 * Core IO on Xeon E7 v4, see Intel order no 332315-001US. 1976 * Core IO on Xeon D-1500, see Intel order no 332051-001. 1977 * Core IO on Xeon Scalable, see Intel order no 610950. 1978 */ 1979 #define INTEL_6300_IOAPIC_ABAR 0x40 /* Bus 0, Dev 29, Func 5 */ 1980 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14) 1981 1982 #define INTEL_CIPINTRC_CFG_OFFSET 0x14C /* Bus 0, Dev 5, Func 0 */ 1983 #define INTEL_CIPINTRC_DIS_INTX_ICH (1<<25) 1984 1985 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev) 1986 { 1987 u16 pci_config_word; 1988 u32 pci_config_dword; 1989 1990 if (noioapicquirk) 1991 return; 1992 1993 switch (dev->device) { 1994 case PCI_DEVICE_ID_INTEL_ESB_10: 1995 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, 1996 &pci_config_word); 1997 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ; 1998 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, 1999 pci_config_word); 2000 break; 2001 case 0x3c28: /* Xeon E5 1600/2600/4600 */ 2002 case 0x0e28: /* Xeon E5/E7 V2 */ 2003 case 0x2f28: /* Xeon E5/E7 V3,V4 */ 2004 case 0x6f28: /* Xeon D-1500 */ 2005 case 0x2034: /* Xeon Scalable Family */ 2006 pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET, 2007 &pci_config_dword); 2008 pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH; 2009 pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET, 2010 pci_config_dword); 2011 break; 2012 default: 2013 return; 2014 } 2015 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", 2016 dev->vendor, dev->device); 2017 } 2018 /* 2019 * Device 29 Func 5 Device IDs of IO-APIC 2020 * containing ABAR—APIC1 Alternate Base Address Register 2021 */ 2022 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, 2023 quirk_disable_intel_boot_interrupt); 2024 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, 2025 quirk_disable_intel_boot_interrupt); 2026 2027 /* 2028 * Device 5 Func 0 Device IDs of Core IO modules/hubs 2029 * containing Coherent Interface Protocol Interrupt Control 2030 * 2031 * Device IDs obtained from volume 2 datasheets of commented 2032 * families above. 2033 */ 2034 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x3c28, 2035 quirk_disable_intel_boot_interrupt); 2036 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0e28, 2037 quirk_disable_intel_boot_interrupt); 2038 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2f28, 2039 quirk_disable_intel_boot_interrupt); 2040 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x6f28, 2041 quirk_disable_intel_boot_interrupt); 2042 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2034, 2043 quirk_disable_intel_boot_interrupt); 2044 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x3c28, 2045 quirk_disable_intel_boot_interrupt); 2046 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x0e28, 2047 quirk_disable_intel_boot_interrupt); 2048 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2f28, 2049 quirk_disable_intel_boot_interrupt); 2050 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x6f28, 2051 quirk_disable_intel_boot_interrupt); 2052 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2034, 2053 quirk_disable_intel_boot_interrupt); 2054 2055 /* Disable boot interrupts on HT-1000 */ 2056 #define BC_HT1000_FEATURE_REG 0x64 2057 #define BC_HT1000_PIC_REGS_ENABLE (1<<0) 2058 #define BC_HT1000_MAP_IDX 0xC00 2059 #define BC_HT1000_MAP_DATA 0xC01 2060 2061 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev) 2062 { 2063 u32 pci_config_dword; 2064 u8 irq; 2065 2066 if (noioapicquirk) 2067 return; 2068 2069 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword); 2070 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword | 2071 BC_HT1000_PIC_REGS_ENABLE); 2072 2073 for (irq = 0x10; irq < 0x10 + 32; irq++) { 2074 outb(irq, BC_HT1000_MAP_IDX); 2075 outb(0x00, BC_HT1000_MAP_DATA); 2076 } 2077 2078 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword); 2079 2080 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", 2081 dev->vendor, dev->device); 2082 } 2083 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt); 2084 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt); 2085 2086 /* Disable boot interrupts on AMD and ATI chipsets */ 2087 2088 /* 2089 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131 2090 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode 2091 * (due to an erratum). 2092 */ 2093 #define AMD_813X_MISC 0x40 2094 #define AMD_813X_NOIOAMODE (1<<0) 2095 #define AMD_813X_REV_B1 0x12 2096 #define AMD_813X_REV_B2 0x13 2097 2098 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev) 2099 { 2100 u32 pci_config_dword; 2101 2102 if (noioapicquirk) 2103 return; 2104 if ((dev->revision == AMD_813X_REV_B1) || 2105 (dev->revision == AMD_813X_REV_B2)) 2106 return; 2107 2108 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword); 2109 pci_config_dword &= ~AMD_813X_NOIOAMODE; 2110 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword); 2111 2112 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", 2113 dev->vendor, dev->device); 2114 } 2115 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt); 2116 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt); 2117 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt); 2118 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt); 2119 2120 #define AMD_8111_PCI_IRQ_ROUTING 0x56 2121 2122 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev) 2123 { 2124 u16 pci_config_word; 2125 2126 if (noioapicquirk) 2127 return; 2128 2129 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word); 2130 if (!pci_config_word) { 2131 pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n", 2132 dev->vendor, dev->device); 2133 return; 2134 } 2135 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0); 2136 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", 2137 dev->vendor, dev->device); 2138 } 2139 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt); 2140 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt); 2141 #endif /* CONFIG_X86_IO_APIC */ 2142 2143 /* 2144 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size 2145 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes. 2146 * Re-allocate the region if needed... 2147 */ 2148 static void quirk_tc86c001_ide(struct pci_dev *dev) 2149 { 2150 struct resource *r = &dev->resource[0]; 2151 2152 if (r->start & 0x8) { 2153 r->flags |= IORESOURCE_UNSET; 2154 r->start = 0; 2155 r->end = 0xf; 2156 } 2157 } 2158 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2, 2159 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE, 2160 quirk_tc86c001_ide); 2161 2162 /* 2163 * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the 2164 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o) 2165 * being read correctly if bit 7 of the base address is set. 2166 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128). 2167 * Re-allocate the regions to a 256-byte boundary if necessary. 2168 */ 2169 static void quirk_plx_pci9050(struct pci_dev *dev) 2170 { 2171 unsigned int bar; 2172 2173 /* Fixed in revision 2 (PCI 9052). */ 2174 if (dev->revision >= 2) 2175 return; 2176 for (bar = 0; bar <= 1; bar++) 2177 if (pci_resource_len(dev, bar) == 0x80 && 2178 (pci_resource_start(dev, bar) & 0x80)) { 2179 struct resource *r = &dev->resource[bar]; 2180 pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n", 2181 bar); 2182 r->flags |= IORESOURCE_UNSET; 2183 r->start = 0; 2184 r->end = 0xff; 2185 } 2186 } 2187 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, 2188 quirk_plx_pci9050); 2189 /* 2190 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others) 2191 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b, 2192 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c, 2193 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b. 2194 * 2195 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq" 2196 * driver. 2197 */ 2198 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050); 2199 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050); 2200 2201 static void quirk_netmos(struct pci_dev *dev) 2202 { 2203 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4; 2204 unsigned int num_serial = dev->subsystem_device & 0xf; 2205 2206 /* 2207 * These Netmos parts are multiport serial devices with optional 2208 * parallel ports. Even when parallel ports are present, they 2209 * are identified as class SERIAL, which means the serial driver 2210 * will claim them. To prevent this, mark them as class OTHER. 2211 * These combo devices should be claimed by parport_serial. 2212 * 2213 * The subdevice ID is of the form 0x00PS, where <P> is the number 2214 * of parallel ports and <S> is the number of serial ports. 2215 */ 2216 switch (dev->device) { 2217 case PCI_DEVICE_ID_NETMOS_9835: 2218 /* Well, this rule doesn't hold for the following 9835 device */ 2219 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM && 2220 dev->subsystem_device == 0x0299) 2221 return; 2222 fallthrough; 2223 case PCI_DEVICE_ID_NETMOS_9735: 2224 case PCI_DEVICE_ID_NETMOS_9745: 2225 case PCI_DEVICE_ID_NETMOS_9845: 2226 case PCI_DEVICE_ID_NETMOS_9855: 2227 if (num_parallel) { 2228 pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n", 2229 dev->device, num_parallel, num_serial); 2230 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) | 2231 (dev->class & 0xff); 2232 } 2233 } 2234 } 2235 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, 2236 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos); 2237 2238 static void quirk_e100_interrupt(struct pci_dev *dev) 2239 { 2240 u16 command, pmcsr; 2241 u8 __iomem *csr; 2242 u8 cmd_hi; 2243 2244 switch (dev->device) { 2245 /* PCI IDs taken from drivers/net/e100.c */ 2246 case 0x1029: 2247 case 0x1030 ... 0x1034: 2248 case 0x1038 ... 0x103E: 2249 case 0x1050 ... 0x1057: 2250 case 0x1059: 2251 case 0x1064 ... 0x106B: 2252 case 0x1091 ... 0x1095: 2253 case 0x1209: 2254 case 0x1229: 2255 case 0x2449: 2256 case 0x2459: 2257 case 0x245D: 2258 case 0x27DC: 2259 break; 2260 default: 2261 return; 2262 } 2263 2264 /* 2265 * Some firmware hands off the e100 with interrupts enabled, 2266 * which can cause a flood of interrupts if packets are 2267 * received before the driver attaches to the device. So 2268 * disable all e100 interrupts here. The driver will 2269 * re-enable them when it's ready. 2270 */ 2271 pci_read_config_word(dev, PCI_COMMAND, &command); 2272 2273 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0)) 2274 return; 2275 2276 /* 2277 * Check that the device is in the D0 power state. If it's not, 2278 * there is no point to look any further. 2279 */ 2280 if (dev->pm_cap) { 2281 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); 2282 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0) 2283 return; 2284 } 2285 2286 /* Convert from PCI bus to resource space. */ 2287 csr = ioremap(pci_resource_start(dev, 0), 8); 2288 if (!csr) { 2289 pci_warn(dev, "Can't map e100 registers\n"); 2290 return; 2291 } 2292 2293 cmd_hi = readb(csr + 3); 2294 if (cmd_hi == 0) { 2295 pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n"); 2296 writeb(1, csr + 3); 2297 } 2298 2299 iounmap(csr); 2300 } 2301 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, 2302 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt); 2303 2304 /* 2305 * The 82575 and 82598 may experience data corruption issues when transitioning 2306 * out of L0S. To prevent this we need to disable L0S on the PCIe link. 2307 */ 2308 static void quirk_disable_aspm_l0s(struct pci_dev *dev) 2309 { 2310 pci_info(dev, "Disabling L0s\n"); 2311 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S); 2312 } 2313 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s); 2314 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s); 2315 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s); 2316 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s); 2317 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s); 2318 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s); 2319 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s); 2320 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s); 2321 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s); 2322 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s); 2323 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s); 2324 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s); 2325 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s); 2326 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s); 2327 2328 static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev) 2329 { 2330 pci_info(dev, "Disabling ASPM L0s/L1\n"); 2331 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1); 2332 } 2333 2334 /* 2335 * ASM1083/1085 PCIe-PCI bridge devices cause AER timeout errors on the 2336 * upstream PCIe root port when ASPM is enabled. At least L0s mode is affected; 2337 * disable both L0s and L1 for now to be safe. 2338 */ 2339 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1); 2340 2341 /* 2342 * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain 2343 * Link bit cleared after starting the link retrain process to allow this 2344 * process to finish. 2345 * 2346 * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the 2347 * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf. 2348 */ 2349 static void quirk_enable_clear_retrain_link(struct pci_dev *dev) 2350 { 2351 dev->clear_retrain_link = 1; 2352 pci_info(dev, "Enable PCIe Retrain Link quirk\n"); 2353 } 2354 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe110, quirk_enable_clear_retrain_link); 2355 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe111, quirk_enable_clear_retrain_link); 2356 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe130, quirk_enable_clear_retrain_link); 2357 2358 static void fixup_rev1_53c810(struct pci_dev *dev) 2359 { 2360 u32 class = dev->class; 2361 2362 /* 2363 * rev 1 ncr53c810 chips don't set the class at all which means 2364 * they don't get their resources remapped. Fix that here. 2365 */ 2366 if (class) 2367 return; 2368 2369 dev->class = PCI_CLASS_STORAGE_SCSI << 8; 2370 pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n", 2371 class, dev->class); 2372 } 2373 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810); 2374 2375 /* Enable 1k I/O space granularity on the Intel P64H2 */ 2376 static void quirk_p64h2_1k_io(struct pci_dev *dev) 2377 { 2378 u16 en1k; 2379 2380 pci_read_config_word(dev, 0x40, &en1k); 2381 2382 if (en1k & 0x200) { 2383 pci_info(dev, "Enable I/O Space to 1KB granularity\n"); 2384 dev->io_window_1k = 1; 2385 } 2386 } 2387 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io); 2388 2389 /* 2390 * Under some circumstances, AER is not linked with extended capabilities. 2391 * Force it to be linked by setting the corresponding control bit in the 2392 * config space. 2393 */ 2394 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev) 2395 { 2396 uint8_t b; 2397 2398 if (pci_read_config_byte(dev, 0xf41, &b) == 0) { 2399 if (!(b & 0x20)) { 2400 pci_write_config_byte(dev, 0xf41, b | 0x20); 2401 pci_info(dev, "Linking AER extended capability\n"); 2402 } 2403 } 2404 } 2405 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, 2406 quirk_nvidia_ck804_pcie_aer_ext_cap); 2407 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, 2408 quirk_nvidia_ck804_pcie_aer_ext_cap); 2409 2410 static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev) 2411 { 2412 /* 2413 * Disable PCI Bus Parking and PCI Master read caching on CX700 2414 * which causes unspecified timing errors with a VT6212L on the PCI 2415 * bus leading to USB2.0 packet loss. 2416 * 2417 * This quirk is only enabled if a second (on the external PCI bus) 2418 * VT6212L is found -- the CX700 core itself also contains a USB 2419 * host controller with the same PCI ID as the VT6212L. 2420 */ 2421 2422 /* Count VT6212L instances */ 2423 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA, 2424 PCI_DEVICE_ID_VIA_8235_USB_2, NULL); 2425 uint8_t b; 2426 2427 /* 2428 * p should contain the first (internal) VT6212L -- see if we have 2429 * an external one by searching again. 2430 */ 2431 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p); 2432 if (!p) 2433 return; 2434 pci_dev_put(p); 2435 2436 if (pci_read_config_byte(dev, 0x76, &b) == 0) { 2437 if (b & 0x40) { 2438 /* Turn off PCI Bus Parking */ 2439 pci_write_config_byte(dev, 0x76, b ^ 0x40); 2440 2441 pci_info(dev, "Disabling VIA CX700 PCI parking\n"); 2442 } 2443 } 2444 2445 if (pci_read_config_byte(dev, 0x72, &b) == 0) { 2446 if (b != 0) { 2447 /* Turn off PCI Master read caching */ 2448 pci_write_config_byte(dev, 0x72, 0x0); 2449 2450 /* Set PCI Master Bus time-out to "1x16 PCLK" */ 2451 pci_write_config_byte(dev, 0x75, 0x1); 2452 2453 /* Disable "Read FIFO Timer" */ 2454 pci_write_config_byte(dev, 0x77, 0x0); 2455 2456 pci_info(dev, "Disabling VIA CX700 PCI caching\n"); 2457 } 2458 } 2459 } 2460 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching); 2461 2462 static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev) 2463 { 2464 u32 rev; 2465 2466 pci_read_config_dword(dev, 0xf4, &rev); 2467 2468 /* Only CAP the MRRS if the device is a 5719 A0 */ 2469 if (rev == 0x05719000) { 2470 int readrq = pcie_get_readrq(dev); 2471 if (readrq > 2048) 2472 pcie_set_readrq(dev, 2048); 2473 } 2474 } 2475 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM, 2476 PCI_DEVICE_ID_TIGON3_5719, 2477 quirk_brcm_5719_limit_mrrs); 2478 2479 /* 2480 * Originally in EDAC sources for i82875P: Intel tells BIOS developers to 2481 * hide device 6 which configures the overflow device access containing the 2482 * DRBs - this is where we expose device 6. 2483 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm 2484 */ 2485 static void quirk_unhide_mch_dev6(struct pci_dev *dev) 2486 { 2487 u8 reg; 2488 2489 if (pci_read_config_byte(dev, 0xF4, ®) == 0 && !(reg & 0x02)) { 2490 pci_info(dev, "Enabling MCH 'Overflow' Device\n"); 2491 pci_write_config_byte(dev, 0xF4, reg | 0x02); 2492 } 2493 } 2494 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, 2495 quirk_unhide_mch_dev6); 2496 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, 2497 quirk_unhide_mch_dev6); 2498 2499 #ifdef CONFIG_PCI_MSI 2500 /* 2501 * Some chipsets do not support MSI. We cannot easily rely on setting 2502 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some 2503 * other buses controlled by the chipset even if Linux is not aware of it. 2504 * Instead of setting the flag on all buses in the machine, simply disable 2505 * MSI globally. 2506 */ 2507 static void quirk_disable_all_msi(struct pci_dev *dev) 2508 { 2509 pci_no_msi(); 2510 pci_warn(dev, "MSI quirk detected; MSI disabled\n"); 2511 } 2512 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi); 2513 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi); 2514 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi); 2515 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi); 2516 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi); 2517 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi); 2518 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi); 2519 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi); 2520 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SAMSUNG, 0xa5e3, quirk_disable_all_msi); 2521 2522 /* Disable MSI on chipsets that are known to not support it */ 2523 static void quirk_disable_msi(struct pci_dev *dev) 2524 { 2525 if (dev->subordinate) { 2526 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n"); 2527 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI; 2528 } 2529 } 2530 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi); 2531 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi); 2532 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi); 2533 2534 /* 2535 * The APC bridge device in AMD 780 family northbridges has some random 2536 * OEM subsystem ID in its vendor ID register (erratum 18), so instead 2537 * we use the possible vendor/device IDs of the host bridge for the 2538 * declared quirk, and search for the APC bridge by slot number. 2539 */ 2540 static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge) 2541 { 2542 struct pci_dev *apc_bridge; 2543 2544 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0)); 2545 if (apc_bridge) { 2546 if (apc_bridge->device == 0x9602) 2547 quirk_disable_msi(apc_bridge); 2548 pci_dev_put(apc_bridge); 2549 } 2550 } 2551 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi); 2552 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi); 2553 2554 /* 2555 * Go through the list of HyperTransport capabilities and return 1 if a HT 2556 * MSI capability is found and enabled. 2557 */ 2558 static int msi_ht_cap_enabled(struct pci_dev *dev) 2559 { 2560 int pos, ttl = PCI_FIND_CAP_TTL; 2561 2562 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); 2563 while (pos && ttl--) { 2564 u8 flags; 2565 2566 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, 2567 &flags) == 0) { 2568 pci_info(dev, "Found %s HT MSI Mapping\n", 2569 flags & HT_MSI_FLAGS_ENABLE ? 2570 "enabled" : "disabled"); 2571 return (flags & HT_MSI_FLAGS_ENABLE) != 0; 2572 } 2573 2574 pos = pci_find_next_ht_capability(dev, pos, 2575 HT_CAPTYPE_MSI_MAPPING); 2576 } 2577 return 0; 2578 } 2579 2580 /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */ 2581 static void quirk_msi_ht_cap(struct pci_dev *dev) 2582 { 2583 if (!msi_ht_cap_enabled(dev)) 2584 quirk_disable_msi(dev); 2585 } 2586 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE, 2587 quirk_msi_ht_cap); 2588 2589 /* 2590 * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported 2591 * if the MSI capability is set in any of these mappings. 2592 */ 2593 static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev) 2594 { 2595 struct pci_dev *pdev; 2596 2597 /* 2598 * Check HT MSI cap on this chipset and the root one. A single one 2599 * having MSI is enough to be sure that MSI is supported. 2600 */ 2601 pdev = pci_get_slot(dev->bus, 0); 2602 if (!pdev) 2603 return; 2604 if (!msi_ht_cap_enabled(pdev)) 2605 quirk_msi_ht_cap(dev); 2606 pci_dev_put(pdev); 2607 } 2608 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, 2609 quirk_nvidia_ck804_msi_ht_cap); 2610 2611 /* Force enable MSI mapping capability on HT bridges */ 2612 static void ht_enable_msi_mapping(struct pci_dev *dev) 2613 { 2614 int pos, ttl = PCI_FIND_CAP_TTL; 2615 2616 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); 2617 while (pos && ttl--) { 2618 u8 flags; 2619 2620 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, 2621 &flags) == 0) { 2622 pci_info(dev, "Enabling HT MSI Mapping\n"); 2623 2624 pci_write_config_byte(dev, pos + HT_MSI_FLAGS, 2625 flags | HT_MSI_FLAGS_ENABLE); 2626 } 2627 pos = pci_find_next_ht_capability(dev, pos, 2628 HT_CAPTYPE_MSI_MAPPING); 2629 } 2630 } 2631 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, 2632 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB, 2633 ht_enable_msi_mapping); 2634 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, 2635 ht_enable_msi_mapping); 2636 2637 /* 2638 * The P5N32-SLI motherboards from Asus have a problem with MSI 2639 * for the MCP55 NIC. It is not yet determined whether the MSI problem 2640 * also affects other devices. As for now, turn off MSI for this device. 2641 */ 2642 static void nvenet_msi_disable(struct pci_dev *dev) 2643 { 2644 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME); 2645 2646 if (board_name && 2647 (strstr(board_name, "P5N32-SLI PREMIUM") || 2648 strstr(board_name, "P5N32-E SLI"))) { 2649 pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n"); 2650 dev->no_msi = 1; 2651 } 2652 } 2653 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 2654 PCI_DEVICE_ID_NVIDIA_NVENET_15, 2655 nvenet_msi_disable); 2656 2657 /* 2658 * PCIe spec r4.0 sec 7.7.1.2 and sec 7.7.2.2 say that if MSI/MSI-X is enabled, 2659 * then the device can't use INTx interrupts. Tegra's PCIe root ports don't 2660 * generate MSI interrupts for PME and AER events instead only INTx interrupts 2661 * are generated. Though Tegra's PCIe root ports can generate MSI interrupts 2662 * for other events, since PCIe specificiation doesn't support using a mix of 2663 * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port 2664 * service drivers registering their respective ISRs for MSIs. 2665 */ 2666 static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev) 2667 { 2668 dev->no_msi = 1; 2669 } 2670 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0, 2671 PCI_CLASS_BRIDGE_PCI, 8, 2672 pci_quirk_nvidia_tegra_disable_rp_msi); 2673 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1, 2674 PCI_CLASS_BRIDGE_PCI, 8, 2675 pci_quirk_nvidia_tegra_disable_rp_msi); 2676 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2, 2677 PCI_CLASS_BRIDGE_PCI, 8, 2678 pci_quirk_nvidia_tegra_disable_rp_msi); 2679 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0, 2680 PCI_CLASS_BRIDGE_PCI, 8, 2681 pci_quirk_nvidia_tegra_disable_rp_msi); 2682 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1, 2683 PCI_CLASS_BRIDGE_PCI, 8, 2684 pci_quirk_nvidia_tegra_disable_rp_msi); 2685 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c, 2686 PCI_CLASS_BRIDGE_PCI, 8, 2687 pci_quirk_nvidia_tegra_disable_rp_msi); 2688 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d, 2689 PCI_CLASS_BRIDGE_PCI, 8, 2690 pci_quirk_nvidia_tegra_disable_rp_msi); 2691 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12, 2692 PCI_CLASS_BRIDGE_PCI, 8, 2693 pci_quirk_nvidia_tegra_disable_rp_msi); 2694 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13, 2695 PCI_CLASS_BRIDGE_PCI, 8, 2696 pci_quirk_nvidia_tegra_disable_rp_msi); 2697 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae, 2698 PCI_CLASS_BRIDGE_PCI, 8, 2699 pci_quirk_nvidia_tegra_disable_rp_msi); 2700 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf, 2701 PCI_CLASS_BRIDGE_PCI, 8, 2702 pci_quirk_nvidia_tegra_disable_rp_msi); 2703 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5, 2704 PCI_CLASS_BRIDGE_PCI, 8, 2705 pci_quirk_nvidia_tegra_disable_rp_msi); 2706 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6, 2707 PCI_CLASS_BRIDGE_PCI, 8, 2708 pci_quirk_nvidia_tegra_disable_rp_msi); 2709 2710 /* 2711 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing 2712 * config register. This register controls the routing of legacy 2713 * interrupts from devices that route through the MCP55. If this register 2714 * is misprogrammed, interrupts are only sent to the BSP, unlike 2715 * conventional systems where the IRQ is broadcast to all online CPUs. Not 2716 * having this register set properly prevents kdump from booting up 2717 * properly, so let's make sure that we have it set correctly. 2718 * Note that this is an undocumented register. 2719 */ 2720 static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev) 2721 { 2722 u32 cfg; 2723 2724 if (!pci_find_capability(dev, PCI_CAP_ID_HT)) 2725 return; 2726 2727 pci_read_config_dword(dev, 0x74, &cfg); 2728 2729 if (cfg & ((1 << 2) | (1 << 15))) { 2730 pr_info("Rewriting IRQ routing register on MCP55\n"); 2731 cfg &= ~((1 << 2) | (1 << 15)); 2732 pci_write_config_dword(dev, 0x74, cfg); 2733 } 2734 } 2735 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 2736 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0, 2737 nvbridge_check_legacy_irq_routing); 2738 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 2739 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4, 2740 nvbridge_check_legacy_irq_routing); 2741 2742 static int ht_check_msi_mapping(struct pci_dev *dev) 2743 { 2744 int pos, ttl = PCI_FIND_CAP_TTL; 2745 int found = 0; 2746 2747 /* Check if there is HT MSI cap or enabled on this device */ 2748 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); 2749 while (pos && ttl--) { 2750 u8 flags; 2751 2752 if (found < 1) 2753 found = 1; 2754 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, 2755 &flags) == 0) { 2756 if (flags & HT_MSI_FLAGS_ENABLE) { 2757 if (found < 2) { 2758 found = 2; 2759 break; 2760 } 2761 } 2762 } 2763 pos = pci_find_next_ht_capability(dev, pos, 2764 HT_CAPTYPE_MSI_MAPPING); 2765 } 2766 2767 return found; 2768 } 2769 2770 static int host_bridge_with_leaf(struct pci_dev *host_bridge) 2771 { 2772 struct pci_dev *dev; 2773 int pos; 2774 int i, dev_no; 2775 int found = 0; 2776 2777 dev_no = host_bridge->devfn >> 3; 2778 for (i = dev_no + 1; i < 0x20; i++) { 2779 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0)); 2780 if (!dev) 2781 continue; 2782 2783 /* found next host bridge? */ 2784 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE); 2785 if (pos != 0) { 2786 pci_dev_put(dev); 2787 break; 2788 } 2789 2790 if (ht_check_msi_mapping(dev)) { 2791 found = 1; 2792 pci_dev_put(dev); 2793 break; 2794 } 2795 pci_dev_put(dev); 2796 } 2797 2798 return found; 2799 } 2800 2801 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */ 2802 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */ 2803 2804 static int is_end_of_ht_chain(struct pci_dev *dev) 2805 { 2806 int pos, ctrl_off; 2807 int end = 0; 2808 u16 flags, ctrl; 2809 2810 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE); 2811 2812 if (!pos) 2813 goto out; 2814 2815 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags); 2816 2817 ctrl_off = ((flags >> 10) & 1) ? 2818 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1; 2819 pci_read_config_word(dev, pos + ctrl_off, &ctrl); 2820 2821 if (ctrl & (1 << 6)) 2822 end = 1; 2823 2824 out: 2825 return end; 2826 } 2827 2828 static void nv_ht_enable_msi_mapping(struct pci_dev *dev) 2829 { 2830 struct pci_dev *host_bridge; 2831 int pos; 2832 int i, dev_no; 2833 int found = 0; 2834 2835 dev_no = dev->devfn >> 3; 2836 for (i = dev_no; i >= 0; i--) { 2837 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0)); 2838 if (!host_bridge) 2839 continue; 2840 2841 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE); 2842 if (pos != 0) { 2843 found = 1; 2844 break; 2845 } 2846 pci_dev_put(host_bridge); 2847 } 2848 2849 if (!found) 2850 return; 2851 2852 /* don't enable end_device/host_bridge with leaf directly here */ 2853 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) && 2854 host_bridge_with_leaf(host_bridge)) 2855 goto out; 2856 2857 /* root did that ! */ 2858 if (msi_ht_cap_enabled(host_bridge)) 2859 goto out; 2860 2861 ht_enable_msi_mapping(dev); 2862 2863 out: 2864 pci_dev_put(host_bridge); 2865 } 2866 2867 static void ht_disable_msi_mapping(struct pci_dev *dev) 2868 { 2869 int pos, ttl = PCI_FIND_CAP_TTL; 2870 2871 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); 2872 while (pos && ttl--) { 2873 u8 flags; 2874 2875 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, 2876 &flags) == 0) { 2877 pci_info(dev, "Disabling HT MSI Mapping\n"); 2878 2879 pci_write_config_byte(dev, pos + HT_MSI_FLAGS, 2880 flags & ~HT_MSI_FLAGS_ENABLE); 2881 } 2882 pos = pci_find_next_ht_capability(dev, pos, 2883 HT_CAPTYPE_MSI_MAPPING); 2884 } 2885 } 2886 2887 static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all) 2888 { 2889 struct pci_dev *host_bridge; 2890 int pos; 2891 int found; 2892 2893 if (!pci_msi_enabled()) 2894 return; 2895 2896 /* check if there is HT MSI cap or enabled on this device */ 2897 found = ht_check_msi_mapping(dev); 2898 2899 /* no HT MSI CAP */ 2900 if (found == 0) 2901 return; 2902 2903 /* 2904 * HT MSI mapping should be disabled on devices that are below 2905 * a non-Hypertransport host bridge. Locate the host bridge... 2906 */ 2907 host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0, 2908 PCI_DEVFN(0, 0)); 2909 if (host_bridge == NULL) { 2910 pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n"); 2911 return; 2912 } 2913 2914 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE); 2915 if (pos != 0) { 2916 /* Host bridge is to HT */ 2917 if (found == 1) { 2918 /* it is not enabled, try to enable it */ 2919 if (all) 2920 ht_enable_msi_mapping(dev); 2921 else 2922 nv_ht_enable_msi_mapping(dev); 2923 } 2924 goto out; 2925 } 2926 2927 /* HT MSI is not enabled */ 2928 if (found == 1) 2929 goto out; 2930 2931 /* Host bridge is not to HT, disable HT MSI mapping on this device */ 2932 ht_disable_msi_mapping(dev); 2933 2934 out: 2935 pci_dev_put(host_bridge); 2936 } 2937 2938 static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev) 2939 { 2940 return __nv_msi_ht_cap_quirk(dev, 1); 2941 } 2942 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all); 2943 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all); 2944 2945 static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev) 2946 { 2947 return __nv_msi_ht_cap_quirk(dev, 0); 2948 } 2949 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf); 2950 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf); 2951 2952 static void quirk_msi_intx_disable_bug(struct pci_dev *dev) 2953 { 2954 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; 2955 } 2956 2957 static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev) 2958 { 2959 struct pci_dev *p; 2960 2961 /* 2962 * SB700 MSI issue will be fixed at HW level from revision A21; 2963 * we need check PCI REVISION ID of SMBus controller to get SB700 2964 * revision. 2965 */ 2966 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS, 2967 NULL); 2968 if (!p) 2969 return; 2970 2971 if ((p->revision < 0x3B) && (p->revision >= 0x30)) 2972 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; 2973 pci_dev_put(p); 2974 } 2975 2976 static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev) 2977 { 2978 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */ 2979 if (dev->revision < 0x18) { 2980 pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n"); 2981 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; 2982 } 2983 } 2984 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, 2985 PCI_DEVICE_ID_TIGON3_5780, 2986 quirk_msi_intx_disable_bug); 2987 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, 2988 PCI_DEVICE_ID_TIGON3_5780S, 2989 quirk_msi_intx_disable_bug); 2990 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, 2991 PCI_DEVICE_ID_TIGON3_5714, 2992 quirk_msi_intx_disable_bug); 2993 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, 2994 PCI_DEVICE_ID_TIGON3_5714S, 2995 quirk_msi_intx_disable_bug); 2996 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, 2997 PCI_DEVICE_ID_TIGON3_5715, 2998 quirk_msi_intx_disable_bug); 2999 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, 3000 PCI_DEVICE_ID_TIGON3_5715S, 3001 quirk_msi_intx_disable_bug); 3002 3003 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390, 3004 quirk_msi_intx_disable_ati_bug); 3005 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391, 3006 quirk_msi_intx_disable_ati_bug); 3007 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392, 3008 quirk_msi_intx_disable_ati_bug); 3009 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393, 3010 quirk_msi_intx_disable_ati_bug); 3011 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394, 3012 quirk_msi_intx_disable_ati_bug); 3013 3014 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373, 3015 quirk_msi_intx_disable_bug); 3016 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374, 3017 quirk_msi_intx_disable_bug); 3018 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375, 3019 quirk_msi_intx_disable_bug); 3020 3021 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062, 3022 quirk_msi_intx_disable_bug); 3023 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063, 3024 quirk_msi_intx_disable_bug); 3025 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060, 3026 quirk_msi_intx_disable_bug); 3027 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062, 3028 quirk_msi_intx_disable_bug); 3029 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073, 3030 quirk_msi_intx_disable_bug); 3031 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083, 3032 quirk_msi_intx_disable_bug); 3033 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090, 3034 quirk_msi_intx_disable_qca_bug); 3035 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091, 3036 quirk_msi_intx_disable_qca_bug); 3037 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0, 3038 quirk_msi_intx_disable_qca_bug); 3039 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1, 3040 quirk_msi_intx_disable_qca_bug); 3041 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091, 3042 quirk_msi_intx_disable_qca_bug); 3043 3044 /* 3045 * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it 3046 * should be disabled on platforms where the device (mistakenly) advertises it. 3047 * 3048 * Notice that this quirk also disables MSI (which may work, but hasn't been 3049 * tested), since currently there is no standard way to disable only MSI-X. 3050 * 3051 * The 0031 device id is reused for other non Root Port device types, 3052 * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class. 3053 */ 3054 static void quirk_al_msi_disable(struct pci_dev *dev) 3055 { 3056 dev->no_msi = 1; 3057 pci_warn(dev, "Disabling MSI/MSI-X\n"); 3058 } 3059 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, 3060 PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable); 3061 #endif /* CONFIG_PCI_MSI */ 3062 3063 /* 3064 * Allow manual resource allocation for PCI hotplug bridges via 3065 * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI 3066 * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to 3067 * allocate resources when hotplug device is inserted and PCI bus is 3068 * rescanned. 3069 */ 3070 static void quirk_hotplug_bridge(struct pci_dev *dev) 3071 { 3072 dev->is_hotplug_bridge = 1; 3073 } 3074 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge); 3075 3076 /* 3077 * This is a quirk for the Ricoh MMC controller found as a part of some 3078 * multifunction chips. 3079 * 3080 * This is very similar and based on the ricoh_mmc driver written by 3081 * Philip Langdale. Thank you for these magic sequences. 3082 * 3083 * These chips implement the four main memory card controllers (SD, MMC, 3084 * MS, xD) and one or both of CardBus or FireWire. 3085 * 3086 * It happens that they implement SD and MMC support as separate 3087 * controllers (and PCI functions). The Linux SDHCI driver supports MMC 3088 * cards but the chip detects MMC cards in hardware and directs them to the 3089 * MMC controller - so the SDHCI driver never sees them. 3090 * 3091 * To get around this, we must disable the useless MMC controller. At that 3092 * point, the SDHCI controller will start seeing them. It seems to be the 3093 * case that the relevant PCI registers to deactivate the MMC controller 3094 * live on PCI function 0, which might be the CardBus controller or the 3095 * FireWire controller, depending on the particular chip in question 3096 * 3097 * This has to be done early, because as soon as we disable the MMC controller 3098 * other PCI functions shift up one level, e.g. function #2 becomes function 3099 * #1, and this will confuse the PCI core. 3100 */ 3101 #ifdef CONFIG_MMC_RICOH_MMC 3102 static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev) 3103 { 3104 u8 write_enable; 3105 u8 write_target; 3106 u8 disable; 3107 3108 /* 3109 * Disable via CardBus interface 3110 * 3111 * This must be done via function #0 3112 */ 3113 if (PCI_FUNC(dev->devfn)) 3114 return; 3115 3116 pci_read_config_byte(dev, 0xB7, &disable); 3117 if (disable & 0x02) 3118 return; 3119 3120 pci_read_config_byte(dev, 0x8E, &write_enable); 3121 pci_write_config_byte(dev, 0x8E, 0xAA); 3122 pci_read_config_byte(dev, 0x8D, &write_target); 3123 pci_write_config_byte(dev, 0x8D, 0xB7); 3124 pci_write_config_byte(dev, 0xB7, disable | 0x02); 3125 pci_write_config_byte(dev, 0x8E, write_enable); 3126 pci_write_config_byte(dev, 0x8D, write_target); 3127 3128 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n"); 3129 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n"); 3130 } 3131 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476); 3132 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476); 3133 3134 static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev) 3135 { 3136 u8 write_enable; 3137 u8 disable; 3138 3139 /* 3140 * Disable via FireWire interface 3141 * 3142 * This must be done via function #0 3143 */ 3144 if (PCI_FUNC(dev->devfn)) 3145 return; 3146 /* 3147 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize 3148 * certain types of SD/MMC cards. Lowering the SD base clock 3149 * frequency from 200Mhz to 50Mhz fixes this issue. 3150 * 3151 * 0x150 - SD2.0 mode enable for changing base clock 3152 * frequency to 50Mhz 3153 * 0xe1 - Base clock frequency 3154 * 0x32 - 50Mhz new clock frequency 3155 * 0xf9 - Key register for 0x150 3156 * 0xfc - key register for 0xe1 3157 */ 3158 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 || 3159 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) { 3160 pci_write_config_byte(dev, 0xf9, 0xfc); 3161 pci_write_config_byte(dev, 0x150, 0x10); 3162 pci_write_config_byte(dev, 0xf9, 0x00); 3163 pci_write_config_byte(dev, 0xfc, 0x01); 3164 pci_write_config_byte(dev, 0xe1, 0x32); 3165 pci_write_config_byte(dev, 0xfc, 0x00); 3166 3167 pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n"); 3168 } 3169 3170 pci_read_config_byte(dev, 0xCB, &disable); 3171 3172 if (disable & 0x02) 3173 return; 3174 3175 pci_read_config_byte(dev, 0xCA, &write_enable); 3176 pci_write_config_byte(dev, 0xCA, 0x57); 3177 pci_write_config_byte(dev, 0xCB, disable | 0x02); 3178 pci_write_config_byte(dev, 0xCA, write_enable); 3179 3180 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n"); 3181 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n"); 3182 3183 } 3184 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832); 3185 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832); 3186 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832); 3187 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832); 3188 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832); 3189 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832); 3190 #endif /*CONFIG_MMC_RICOH_MMC*/ 3191 3192 #ifdef CONFIG_DMAR_TABLE 3193 #define VTUNCERRMSK_REG 0x1ac 3194 #define VTD_MSK_SPEC_ERRORS (1 << 31) 3195 /* 3196 * This is a quirk for masking VT-d spec-defined errors to platform error 3197 * handling logic. Without this, platforms using Intel 7500, 5500 chipsets 3198 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based 3199 * on the RAS config settings of the platform) when a VT-d fault happens. 3200 * The resulting SMI caused the system to hang. 3201 * 3202 * VT-d spec-related errors are already handled by the VT-d OS code, so no 3203 * need to report the same error through other channels. 3204 */ 3205 static void vtd_mask_spec_errors(struct pci_dev *dev) 3206 { 3207 u32 word; 3208 3209 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word); 3210 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS); 3211 } 3212 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors); 3213 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors); 3214 #endif 3215 3216 static void fixup_ti816x_class(struct pci_dev *dev) 3217 { 3218 u32 class = dev->class; 3219 3220 /* TI 816x devices do not have class code set when in PCIe boot mode */ 3221 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8; 3222 pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n", 3223 class, dev->class); 3224 } 3225 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800, 3226 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class); 3227 3228 /* 3229 * Some PCIe devices do not work reliably with the claimed maximum 3230 * payload size supported. 3231 */ 3232 static void fixup_mpss_256(struct pci_dev *dev) 3233 { 3234 dev->pcie_mpss = 1; /* 256 bytes */ 3235 } 3236 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE, 3237 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256); 3238 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE, 3239 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256); 3240 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE, 3241 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256); 3242 3243 /* 3244 * Intel 5000 and 5100 Memory controllers have an erratum with read completion 3245 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B. 3246 * Since there is no way of knowing what the PCIe MPS on each fabric will be 3247 * until all of the devices are discovered and buses walked, read completion 3248 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because 3249 * it is possible to hotplug a device with MPS of 256B. 3250 */ 3251 static void quirk_intel_mc_errata(struct pci_dev *dev) 3252 { 3253 int err; 3254 u16 rcc; 3255 3256 if (pcie_bus_config == PCIE_BUS_TUNE_OFF || 3257 pcie_bus_config == PCIE_BUS_DEFAULT) 3258 return; 3259 3260 /* 3261 * Intel erratum specifies bits to change but does not say what 3262 * they are. Keeping them magical until such time as the registers 3263 * and values can be explained. 3264 */ 3265 err = pci_read_config_word(dev, 0x48, &rcc); 3266 if (err) { 3267 pci_err(dev, "Error attempting to read the read completion coalescing register\n"); 3268 return; 3269 } 3270 3271 if (!(rcc & (1 << 10))) 3272 return; 3273 3274 rcc &= ~(1 << 10); 3275 3276 err = pci_write_config_word(dev, 0x48, rcc); 3277 if (err) { 3278 pci_err(dev, "Error attempting to write the read completion coalescing register\n"); 3279 return; 3280 } 3281 3282 pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n"); 3283 } 3284 /* Intel 5000 series memory controllers and ports 2-7 */ 3285 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata); 3286 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata); 3287 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata); 3288 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata); 3289 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata); 3290 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata); 3291 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata); 3292 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata); 3293 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata); 3294 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata); 3295 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata); 3296 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata); 3297 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata); 3298 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata); 3299 /* Intel 5100 series memory controllers and ports 2-7 */ 3300 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata); 3301 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata); 3302 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata); 3303 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata); 3304 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata); 3305 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata); 3306 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata); 3307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata); 3308 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata); 3309 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata); 3310 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata); 3311 3312 /* 3313 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. 3314 * To work around this, query the size it should be configured to by the 3315 * device and modify the resource end to correspond to this new size. 3316 */ 3317 static void quirk_intel_ntb(struct pci_dev *dev) 3318 { 3319 int rc; 3320 u8 val; 3321 3322 rc = pci_read_config_byte(dev, 0x00D0, &val); 3323 if (rc) 3324 return; 3325 3326 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1; 3327 3328 rc = pci_read_config_byte(dev, 0x00D1, &val); 3329 if (rc) 3330 return; 3331 3332 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1; 3333 } 3334 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb); 3335 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb); 3336 3337 /* 3338 * Some BIOS implementations leave the Intel GPU interrupts enabled, even 3339 * though no one is handling them (e.g., if the i915 driver is never 3340 * loaded). Additionally the interrupt destination is not set up properly 3341 * and the interrupt ends up -somewhere-. 3342 * 3343 * These spurious interrupts are "sticky" and the kernel disables the 3344 * (shared) interrupt line after 100,000+ generated interrupts. 3345 * 3346 * Fix it by disabling the still enabled interrupts. This resolves crashes 3347 * often seen on monitor unplug. 3348 */ 3349 #define I915_DEIER_REG 0x4400c 3350 static void disable_igfx_irq(struct pci_dev *dev) 3351 { 3352 void __iomem *regs = pci_iomap(dev, 0, 0); 3353 if (regs == NULL) { 3354 pci_warn(dev, "igfx quirk: Can't iomap PCI device\n"); 3355 return; 3356 } 3357 3358 /* Check if any interrupt line is still enabled */ 3359 if (readl(regs + I915_DEIER_REG) != 0) { 3360 pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n"); 3361 3362 writel(0, regs + I915_DEIER_REG); 3363 } 3364 3365 pci_iounmap(dev, regs); 3366 } 3367 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq); 3368 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq); 3369 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq); 3370 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq); 3371 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq); 3372 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq); 3373 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq); 3374 3375 /* 3376 * PCI devices which are on Intel chips can skip the 10ms delay 3377 * before entering D3 mode. 3378 */ 3379 static void quirk_remove_d3hot_delay(struct pci_dev *dev) 3380 { 3381 dev->d3hot_delay = 0; 3382 } 3383 /* C600 Series devices do not need 10ms d3hot_delay */ 3384 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3hot_delay); 3385 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3hot_delay); 3386 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3hot_delay); 3387 /* Lynxpoint-H PCH devices do not need 10ms d3hot_delay */ 3388 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3hot_delay); 3389 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3hot_delay); 3390 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3hot_delay); 3391 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3hot_delay); 3392 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3hot_delay); 3393 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3hot_delay); 3394 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3hot_delay); 3395 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3hot_delay); 3396 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3hot_delay); 3397 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3hot_delay); 3398 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3hot_delay); 3399 /* Intel Cherrytrail devices do not need 10ms d3hot_delay */ 3400 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3hot_delay); 3401 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3hot_delay); 3402 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3hot_delay); 3403 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3hot_delay); 3404 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3hot_delay); 3405 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3hot_delay); 3406 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3hot_delay); 3407 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3hot_delay); 3408 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3hot_delay); 3409 3410 /* 3411 * Some devices may pass our check in pci_intx_mask_supported() if 3412 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly 3413 * support this feature. 3414 */ 3415 static void quirk_broken_intx_masking(struct pci_dev *dev) 3416 { 3417 dev->broken_intx_masking = 1; 3418 } 3419 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030, 3420 quirk_broken_intx_masking); 3421 DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */ 3422 quirk_broken_intx_masking); 3423 DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */ 3424 quirk_broken_intx_masking); 3425 3426 /* 3427 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10) 3428 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC 3429 * 3430 * RTL8110SC - Fails under PCI device assignment using DisINTx masking. 3431 */ 3432 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169, 3433 quirk_broken_intx_masking); 3434 3435 /* 3436 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking, 3437 * DisINTx can be set but the interrupt status bit is non-functional. 3438 */ 3439 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking); 3440 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking); 3441 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking); 3442 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking); 3443 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking); 3444 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking); 3445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking); 3446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking); 3447 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking); 3448 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking); 3449 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking); 3450 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking); 3451 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking); 3452 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking); 3453 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking); 3454 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking); 3455 3456 static u16 mellanox_broken_intx_devs[] = { 3457 PCI_DEVICE_ID_MELLANOX_HERMON_SDR, 3458 PCI_DEVICE_ID_MELLANOX_HERMON_DDR, 3459 PCI_DEVICE_ID_MELLANOX_HERMON_QDR, 3460 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2, 3461 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2, 3462 PCI_DEVICE_ID_MELLANOX_HERMON_EN, 3463 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2, 3464 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN, 3465 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2, 3466 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2, 3467 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2, 3468 PCI_DEVICE_ID_MELLANOX_CONNECTX2, 3469 PCI_DEVICE_ID_MELLANOX_CONNECTX3, 3470 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO, 3471 }; 3472 3473 #define CONNECTX_4_CURR_MAX_MINOR 99 3474 #define CONNECTX_4_INTX_SUPPORT_MINOR 14 3475 3476 /* 3477 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts. 3478 * If so, don't mark it as broken. 3479 * FW minor > 99 means older FW version format and no INTx masking support. 3480 * FW minor < 14 means new FW version format and no INTx masking support. 3481 */ 3482 static void mellanox_check_broken_intx_masking(struct pci_dev *pdev) 3483 { 3484 __be32 __iomem *fw_ver; 3485 u16 fw_major; 3486 u16 fw_minor; 3487 u16 fw_subminor; 3488 u32 fw_maj_min; 3489 u32 fw_sub_min; 3490 int i; 3491 3492 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) { 3493 if (pdev->device == mellanox_broken_intx_devs[i]) { 3494 pdev->broken_intx_masking = 1; 3495 return; 3496 } 3497 } 3498 3499 /* 3500 * Getting here means Connect-IB cards and up. Connect-IB has no INTx 3501 * support so shouldn't be checked further 3502 */ 3503 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB) 3504 return; 3505 3506 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 && 3507 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX) 3508 return; 3509 3510 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */ 3511 if (pci_enable_device_mem(pdev)) { 3512 pci_warn(pdev, "Can't enable device memory\n"); 3513 return; 3514 } 3515 3516 fw_ver = ioremap(pci_resource_start(pdev, 0), 4); 3517 if (!fw_ver) { 3518 pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n"); 3519 goto out; 3520 } 3521 3522 /* Reading from resource space should be 32b aligned */ 3523 fw_maj_min = ioread32be(fw_ver); 3524 fw_sub_min = ioread32be(fw_ver + 1); 3525 fw_major = fw_maj_min & 0xffff; 3526 fw_minor = fw_maj_min >> 16; 3527 fw_subminor = fw_sub_min & 0xffff; 3528 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR || 3529 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) { 3530 pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n", 3531 fw_major, fw_minor, fw_subminor, pdev->device == 3532 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14); 3533 pdev->broken_intx_masking = 1; 3534 } 3535 3536 iounmap(fw_ver); 3537 3538 out: 3539 pci_disable_device(pdev); 3540 } 3541 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID, 3542 mellanox_check_broken_intx_masking); 3543 3544 static void quirk_no_bus_reset(struct pci_dev *dev) 3545 { 3546 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET; 3547 } 3548 3549 /* 3550 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset. 3551 * The device will throw a Link Down error on AER-capable systems and 3552 * regardless of AER, config space of the device is never accessible again 3553 * and typically causes the system to hang or reset when access is attempted. 3554 * https://lore.kernel.org/r/20140923210318.498dacbd@dualc.maya.org/ 3555 */ 3556 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset); 3557 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset); 3558 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset); 3559 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset); 3560 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset); 3561 3562 /* 3563 * Root port on some Cavium CN8xxx chips do not successfully complete a bus 3564 * reset when used with certain child devices. After the reset, config 3565 * accesses to the child may fail. 3566 */ 3567 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset); 3568 3569 static void quirk_no_pm_reset(struct pci_dev *dev) 3570 { 3571 /* 3572 * We can't do a bus reset on root bus devices, but an ineffective 3573 * PM reset may be better than nothing. 3574 */ 3575 if (!pci_is_root_bus(dev->bus)) 3576 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET; 3577 } 3578 3579 /* 3580 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition 3581 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems 3582 * to have no effect on the device: it retains the framebuffer contents and 3583 * monitor sync. Advertising this support makes other layers, like VFIO, 3584 * assume pci_reset_function() is viable for this device. Mark it as 3585 * unavailable to skip it when testing reset methods. 3586 */ 3587 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID, 3588 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset); 3589 3590 /* 3591 * Thunderbolt controllers with broken MSI hotplug signaling: 3592 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part 3593 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge). 3594 */ 3595 static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev) 3596 { 3597 if (pdev->is_hotplug_bridge && 3598 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C || 3599 pdev->revision <= 1)) 3600 pdev->no_msi = 1; 3601 } 3602 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE, 3603 quirk_thunderbolt_hotplug_msi); 3604 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE, 3605 quirk_thunderbolt_hotplug_msi); 3606 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK, 3607 quirk_thunderbolt_hotplug_msi); 3608 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C, 3609 quirk_thunderbolt_hotplug_msi); 3610 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE, 3611 quirk_thunderbolt_hotplug_msi); 3612 3613 #ifdef CONFIG_ACPI 3614 /* 3615 * Apple: Shutdown Cactus Ridge Thunderbolt controller. 3616 * 3617 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be 3618 * shutdown before suspend. Otherwise the native host interface (NHI) will not 3619 * be present after resume if a device was plugged in before suspend. 3620 * 3621 * The Thunderbolt controller consists of a PCIe switch with downstream 3622 * bridges leading to the NHI and to the tunnel PCI bridges. 3623 * 3624 * This quirk cuts power to the whole chip. Therefore we have to apply it 3625 * during suspend_noirq of the upstream bridge. 3626 * 3627 * Power is automagically restored before resume. No action is needed. 3628 */ 3629 static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev) 3630 { 3631 acpi_handle bridge, SXIO, SXFP, SXLV; 3632 3633 if (!x86_apple_machine) 3634 return; 3635 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM) 3636 return; 3637 bridge = ACPI_HANDLE(&dev->dev); 3638 if (!bridge) 3639 return; 3640 3641 /* 3642 * SXIO and SXLV are present only on machines requiring this quirk. 3643 * Thunderbolt bridges in external devices might have the same 3644 * device ID as those on the host, but they will not have the 3645 * associated ACPI methods. This implicitly checks that we are at 3646 * the right bridge. 3647 */ 3648 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO)) 3649 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP)) 3650 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV))) 3651 return; 3652 pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n"); 3653 3654 /* magic sequence */ 3655 acpi_execute_simple_method(SXIO, NULL, 1); 3656 acpi_execute_simple_method(SXFP, NULL, 0); 3657 msleep(300); 3658 acpi_execute_simple_method(SXLV, NULL, 0); 3659 acpi_execute_simple_method(SXIO, NULL, 0); 3660 acpi_execute_simple_method(SXLV, NULL, 0); 3661 } 3662 DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 3663 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C, 3664 quirk_apple_poweroff_thunderbolt); 3665 #endif 3666 3667 /* 3668 * Following are device-specific reset methods which can be used to 3669 * reset a single function if other methods (e.g. FLR, PM D0->D3) are 3670 * not available. 3671 */ 3672 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe) 3673 { 3674 /* 3675 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf 3676 * 3677 * The 82599 supports FLR on VFs, but FLR support is reported only 3678 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5). 3679 * Thus we must call pcie_flr() directly without first checking if it is 3680 * supported. 3681 */ 3682 if (!probe) 3683 pcie_flr(dev); 3684 return 0; 3685 } 3686 3687 #define SOUTH_CHICKEN2 0xc2004 3688 #define PCH_PP_STATUS 0xc7200 3689 #define PCH_PP_CONTROL 0xc7204 3690 #define MSG_CTL 0x45010 3691 #define NSDE_PWR_STATE 0xd0100 3692 #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */ 3693 3694 static int reset_ivb_igd(struct pci_dev *dev, int probe) 3695 { 3696 void __iomem *mmio_base; 3697 unsigned long timeout; 3698 u32 val; 3699 3700 if (probe) 3701 return 0; 3702 3703 mmio_base = pci_iomap(dev, 0, 0); 3704 if (!mmio_base) 3705 return -ENOMEM; 3706 3707 iowrite32(0x00000002, mmio_base + MSG_CTL); 3708 3709 /* 3710 * Clobbering SOUTH_CHICKEN2 register is fine only if the next 3711 * driver loaded sets the right bits. However, this's a reset and 3712 * the bits have been set by i915 previously, so we clobber 3713 * SOUTH_CHICKEN2 register directly here. 3714 */ 3715 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2); 3716 3717 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe; 3718 iowrite32(val, mmio_base + PCH_PP_CONTROL); 3719 3720 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT); 3721 do { 3722 val = ioread32(mmio_base + PCH_PP_STATUS); 3723 if ((val & 0xb0000000) == 0) 3724 goto reset_complete; 3725 msleep(10); 3726 } while (time_before(jiffies, timeout)); 3727 pci_warn(dev, "timeout during reset\n"); 3728 3729 reset_complete: 3730 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE); 3731 3732 pci_iounmap(dev, mmio_base); 3733 return 0; 3734 } 3735 3736 /* Device-specific reset method for Chelsio T4-based adapters */ 3737 static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe) 3738 { 3739 u16 old_command; 3740 u16 msix_flags; 3741 3742 /* 3743 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating 3744 * that we have no device-specific reset method. 3745 */ 3746 if ((dev->device & 0xf000) != 0x4000) 3747 return -ENOTTY; 3748 3749 /* 3750 * If this is the "probe" phase, return 0 indicating that we can 3751 * reset this device. 3752 */ 3753 if (probe) 3754 return 0; 3755 3756 /* 3757 * T4 can wedge if there are DMAs in flight within the chip and Bus 3758 * Master has been disabled. We need to have it on till the Function 3759 * Level Reset completes. (BUS_MASTER is disabled in 3760 * pci_reset_function()). 3761 */ 3762 pci_read_config_word(dev, PCI_COMMAND, &old_command); 3763 pci_write_config_word(dev, PCI_COMMAND, 3764 old_command | PCI_COMMAND_MASTER); 3765 3766 /* 3767 * Perform the actual device function reset, saving and restoring 3768 * configuration information around the reset. 3769 */ 3770 pci_save_state(dev); 3771 3772 /* 3773 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts 3774 * are disabled when an MSI-X interrupt message needs to be delivered. 3775 * So we briefly re-enable MSI-X interrupts for the duration of the 3776 * FLR. The pci_restore_state() below will restore the original 3777 * MSI-X state. 3778 */ 3779 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags); 3780 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0) 3781 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, 3782 msix_flags | 3783 PCI_MSIX_FLAGS_ENABLE | 3784 PCI_MSIX_FLAGS_MASKALL); 3785 3786 pcie_flr(dev); 3787 3788 /* 3789 * Restore the configuration information (BAR values, etc.) including 3790 * the original PCI Configuration Space Command word, and return 3791 * success. 3792 */ 3793 pci_restore_state(dev); 3794 pci_write_config_word(dev, PCI_COMMAND, old_command); 3795 return 0; 3796 } 3797 3798 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed 3799 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156 3800 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166 3801 3802 /* 3803 * The Samsung SM961/PM961 controller can sometimes enter a fatal state after 3804 * FLR where config space reads from the device return -1. We seem to be 3805 * able to avoid this condition if we disable the NVMe controller prior to 3806 * FLR. This quirk is generic for any NVMe class device requiring similar 3807 * assistance to quiesce the device prior to FLR. 3808 * 3809 * NVMe specification: https://nvmexpress.org/resources/specifications/ 3810 * Revision 1.0e: 3811 * Chapter 2: Required and optional PCI config registers 3812 * Chapter 3: NVMe control registers 3813 * Chapter 7.3: Reset behavior 3814 */ 3815 static int nvme_disable_and_flr(struct pci_dev *dev, int probe) 3816 { 3817 void __iomem *bar; 3818 u16 cmd; 3819 u32 cfg; 3820 3821 if (dev->class != PCI_CLASS_STORAGE_EXPRESS || 3822 !pcie_has_flr(dev) || !pci_resource_start(dev, 0)) 3823 return -ENOTTY; 3824 3825 if (probe) 3826 return 0; 3827 3828 bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg)); 3829 if (!bar) 3830 return -ENOTTY; 3831 3832 pci_read_config_word(dev, PCI_COMMAND, &cmd); 3833 pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY); 3834 3835 cfg = readl(bar + NVME_REG_CC); 3836 3837 /* Disable controller if enabled */ 3838 if (cfg & NVME_CC_ENABLE) { 3839 u32 cap = readl(bar + NVME_REG_CAP); 3840 unsigned long timeout; 3841 3842 /* 3843 * Per nvme_disable_ctrl() skip shutdown notification as it 3844 * could complete commands to the admin queue. We only intend 3845 * to quiesce the device before reset. 3846 */ 3847 cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE); 3848 3849 writel(cfg, bar + NVME_REG_CC); 3850 3851 /* 3852 * Some controllers require an additional delay here, see 3853 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet 3854 * supported by this quirk. 3855 */ 3856 3857 /* Cap register provides max timeout in 500ms increments */ 3858 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies; 3859 3860 for (;;) { 3861 u32 status = readl(bar + NVME_REG_CSTS); 3862 3863 /* Ready status becomes zero on disable complete */ 3864 if (!(status & NVME_CSTS_RDY)) 3865 break; 3866 3867 msleep(100); 3868 3869 if (time_after(jiffies, timeout)) { 3870 pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n"); 3871 break; 3872 } 3873 } 3874 } 3875 3876 pci_iounmap(dev, bar); 3877 3878 pcie_flr(dev); 3879 3880 return 0; 3881 } 3882 3883 /* 3884 * Intel DC P3700 NVMe controller will timeout waiting for ready status 3885 * to change after NVMe enable if the driver starts interacting with the 3886 * device too soon after FLR. A 250ms delay after FLR has heuristically 3887 * proven to produce reliably working results for device assignment cases. 3888 */ 3889 static int delay_250ms_after_flr(struct pci_dev *dev, int probe) 3890 { 3891 if (!pcie_has_flr(dev)) 3892 return -ENOTTY; 3893 3894 if (probe) 3895 return 0; 3896 3897 pcie_flr(dev); 3898 3899 msleep(250); 3900 3901 return 0; 3902 } 3903 3904 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = { 3905 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF, 3906 reset_intel_82599_sfp_virtfn }, 3907 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA, 3908 reset_ivb_igd }, 3909 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA, 3910 reset_ivb_igd }, 3911 { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr }, 3912 { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr }, 3913 { PCI_VENDOR_ID_INTEL, 0x0a54, delay_250ms_after_flr }, 3914 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID, 3915 reset_chelsio_generic_dev }, 3916 { 0 } 3917 }; 3918 3919 /* 3920 * These device-specific reset methods are here rather than in a driver 3921 * because when a host assigns a device to a guest VM, the host may need 3922 * to reset the device but probably doesn't have a driver for it. 3923 */ 3924 int pci_dev_specific_reset(struct pci_dev *dev, int probe) 3925 { 3926 const struct pci_dev_reset_methods *i; 3927 3928 for (i = pci_dev_reset_methods; i->reset; i++) { 3929 if ((i->vendor == dev->vendor || 3930 i->vendor == (u16)PCI_ANY_ID) && 3931 (i->device == dev->device || 3932 i->device == (u16)PCI_ANY_ID)) 3933 return i->reset(dev, probe); 3934 } 3935 3936 return -ENOTTY; 3937 } 3938 3939 static void quirk_dma_func0_alias(struct pci_dev *dev) 3940 { 3941 if (PCI_FUNC(dev->devfn) != 0) 3942 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1); 3943 } 3944 3945 /* 3946 * https://bugzilla.redhat.com/show_bug.cgi?id=605888 3947 * 3948 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA. 3949 */ 3950 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias); 3951 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias); 3952 3953 static void quirk_dma_func1_alias(struct pci_dev *dev) 3954 { 3955 if (PCI_FUNC(dev->devfn) != 1) 3956 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1); 3957 } 3958 3959 /* 3960 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some 3961 * SKUs function 1 is present and is a legacy IDE controller, in other 3962 * SKUs this function is not present, making this a ghost requester. 3963 * https://bugzilla.kernel.org/show_bug.cgi?id=42679 3964 */ 3965 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120, 3966 quirk_dma_func1_alias); 3967 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123, 3968 quirk_dma_func1_alias); 3969 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128, 3970 quirk_dma_func1_alias); 3971 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */ 3972 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130, 3973 quirk_dma_func1_alias); 3974 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170, 3975 quirk_dma_func1_alias); 3976 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */ 3977 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172, 3978 quirk_dma_func1_alias); 3979 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */ 3980 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a, 3981 quirk_dma_func1_alias); 3982 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */ 3983 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182, 3984 quirk_dma_func1_alias); 3985 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */ 3986 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183, 3987 quirk_dma_func1_alias); 3988 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */ 3989 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0, 3990 quirk_dma_func1_alias); 3991 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c135 */ 3992 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9215, 3993 quirk_dma_func1_alias); 3994 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */ 3995 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220, 3996 quirk_dma_func1_alias); 3997 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */ 3998 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230, 3999 quirk_dma_func1_alias); 4000 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642, 4001 quirk_dma_func1_alias); 4002 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645, 4003 quirk_dma_func1_alias); 4004 /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */ 4005 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON, 4006 PCI_DEVICE_ID_JMICRON_JMB388_ESD, 4007 quirk_dma_func1_alias); 4008 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */ 4009 DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */ 4010 0x0122, /* Plextor M6E (Marvell 88SS9183)*/ 4011 quirk_dma_func1_alias); 4012 4013 /* 4014 * Some devices DMA with the wrong devfn, not just the wrong function. 4015 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where 4016 * the alias is "fixed" and independent of the device devfn. 4017 * 4018 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O 4019 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a 4020 * single device on the secondary bus. In reality, the single exposed 4021 * device at 0e.0 is the Address Translation Unit (ATU) of the controller 4022 * that provides a bridge to the internal bus of the I/O processor. The 4023 * controller supports private devices, which can be hidden from PCI config 4024 * space. In the case of the Adaptec 3405, a private device at 01.0 4025 * appears to be the DMA engine, which therefore needs to become a DMA 4026 * alias for the device. 4027 */ 4028 static const struct pci_device_id fixed_dma_alias_tbl[] = { 4029 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285, 4030 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */ 4031 .driver_data = PCI_DEVFN(1, 0) }, 4032 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285, 4033 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */ 4034 .driver_data = PCI_DEVFN(1, 0) }, 4035 { 0 } 4036 }; 4037 4038 static void quirk_fixed_dma_alias(struct pci_dev *dev) 4039 { 4040 const struct pci_device_id *id; 4041 4042 id = pci_match_id(fixed_dma_alias_tbl, dev); 4043 if (id) 4044 pci_add_dma_alias(dev, id->driver_data, 1); 4045 } 4046 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias); 4047 4048 /* 4049 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in 4050 * using the wrong DMA alias for the device. Some of these devices can be 4051 * used as either forward or reverse bridges, so we need to test whether the 4052 * device is operating in the correct mode. We could probably apply this 4053 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test 4054 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and 4055 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge. 4056 */ 4057 static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev) 4058 { 4059 if (!pci_is_root_bus(pdev->bus) && 4060 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE && 4061 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) && 4062 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE) 4063 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS; 4064 } 4065 /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */ 4066 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080, 4067 quirk_use_pcie_bridge_dma_alias); 4068 /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */ 4069 DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias); 4070 /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */ 4071 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias); 4072 /* ITE 8893 has the same problem as the 8892 */ 4073 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias); 4074 /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */ 4075 DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias); 4076 4077 /* 4078 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to 4079 * be added as aliases to the DMA device in order to allow buffer access 4080 * when IOMMU is enabled. Following devfns have to match RIT-LUT table 4081 * programmed in the EEPROM. 4082 */ 4083 static void quirk_mic_x200_dma_alias(struct pci_dev *pdev) 4084 { 4085 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1); 4086 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1); 4087 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1); 4088 } 4089 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias); 4090 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias); 4091 4092 /* 4093 * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices 4094 * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx). 4095 * 4096 * Similarly to MIC x200, we need to add DMA aliases to allow buffer access 4097 * when IOMMU is enabled. These aliases allow computational unit access to 4098 * host memory. These aliases mark the whole VCA device as one IOMMU 4099 * group. 4100 * 4101 * All possible slot numbers (0x20) are used, since we are unable to tell 4102 * what slot is used on other side. This quirk is intended for both host 4103 * and computational unit sides. The VCA devices have up to five functions 4104 * (four for DMA channels and one additional). 4105 */ 4106 static void quirk_pex_vca_alias(struct pci_dev *pdev) 4107 { 4108 const unsigned int num_pci_slots = 0x20; 4109 unsigned int slot; 4110 4111 for (slot = 0; slot < num_pci_slots; slot++) 4112 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5); 4113 } 4114 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias); 4115 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias); 4116 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias); 4117 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias); 4118 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias); 4119 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias); 4120 4121 /* 4122 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are 4123 * associated not at the root bus, but at a bridge below. This quirk avoids 4124 * generating invalid DMA aliases. 4125 */ 4126 static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev) 4127 { 4128 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT; 4129 } 4130 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000, 4131 quirk_bridge_cavm_thrx2_pcie_root); 4132 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084, 4133 quirk_bridge_cavm_thrx2_pcie_root); 4134 4135 /* 4136 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero) 4137 * class code. Fix it. 4138 */ 4139 static void quirk_tw686x_class(struct pci_dev *pdev) 4140 { 4141 u32 class = pdev->class; 4142 4143 /* Use "Multimedia controller" class */ 4144 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01; 4145 pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n", 4146 class, pdev->class); 4147 } 4148 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8, 4149 quirk_tw686x_class); 4150 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8, 4151 quirk_tw686x_class); 4152 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8, 4153 quirk_tw686x_class); 4154 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8, 4155 quirk_tw686x_class); 4156 4157 /* 4158 * Some devices have problems with Transaction Layer Packets with the Relaxed 4159 * Ordering Attribute set. Such devices should mark themselves and other 4160 * device drivers should check before sending TLPs with RO set. 4161 */ 4162 static void quirk_relaxedordering_disable(struct pci_dev *dev) 4163 { 4164 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING; 4165 pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n"); 4166 } 4167 4168 /* 4169 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root 4170 * Complex have a Flow Control Credit issue which can cause performance 4171 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set. 4172 */ 4173 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8, 4174 quirk_relaxedordering_disable); 4175 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8, 4176 quirk_relaxedordering_disable); 4177 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8, 4178 quirk_relaxedordering_disable); 4179 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8, 4180 quirk_relaxedordering_disable); 4181 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8, 4182 quirk_relaxedordering_disable); 4183 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8, 4184 quirk_relaxedordering_disable); 4185 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8, 4186 quirk_relaxedordering_disable); 4187 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8, 4188 quirk_relaxedordering_disable); 4189 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8, 4190 quirk_relaxedordering_disable); 4191 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8, 4192 quirk_relaxedordering_disable); 4193 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8, 4194 quirk_relaxedordering_disable); 4195 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8, 4196 quirk_relaxedordering_disable); 4197 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8, 4198 quirk_relaxedordering_disable); 4199 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8, 4200 quirk_relaxedordering_disable); 4201 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8, 4202 quirk_relaxedordering_disable); 4203 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8, 4204 quirk_relaxedordering_disable); 4205 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8, 4206 quirk_relaxedordering_disable); 4207 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8, 4208 quirk_relaxedordering_disable); 4209 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8, 4210 quirk_relaxedordering_disable); 4211 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8, 4212 quirk_relaxedordering_disable); 4213 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8, 4214 quirk_relaxedordering_disable); 4215 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8, 4216 quirk_relaxedordering_disable); 4217 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8, 4218 quirk_relaxedordering_disable); 4219 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8, 4220 quirk_relaxedordering_disable); 4221 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8, 4222 quirk_relaxedordering_disable); 4223 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8, 4224 quirk_relaxedordering_disable); 4225 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8, 4226 quirk_relaxedordering_disable); 4227 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8, 4228 quirk_relaxedordering_disable); 4229 4230 /* 4231 * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex 4232 * where Upstream Transaction Layer Packets with the Relaxed Ordering 4233 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering 4234 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules 4235 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0 4236 * November 10, 2010). As a result, on this platform we can't use Relaxed 4237 * Ordering for Upstream TLPs. 4238 */ 4239 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8, 4240 quirk_relaxedordering_disable); 4241 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8, 4242 quirk_relaxedordering_disable); 4243 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8, 4244 quirk_relaxedordering_disable); 4245 4246 /* 4247 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same 4248 * values for the Attribute as were supplied in the header of the 4249 * corresponding Request, except as explicitly allowed when IDO is used." 4250 * 4251 * If a non-compliant device generates a completion with a different 4252 * attribute than the request, the receiver may accept it (which itself 4253 * seems non-compliant based on sec 2.3.2), or it may handle it as a 4254 * Malformed TLP or an Unexpected Completion, which will probably lead to a 4255 * device access timeout. 4256 * 4257 * If the non-compliant device generates completions with zero attributes 4258 * (instead of copying the attributes from the request), we can work around 4259 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in 4260 * upstream devices so they always generate requests with zero attributes. 4261 * 4262 * This affects other devices under the same Root Port, but since these 4263 * attributes are performance hints, there should be no functional problem. 4264 * 4265 * Note that Configuration Space accesses are never supposed to have TLP 4266 * Attributes, so we're safe waiting till after any Configuration Space 4267 * accesses to do the Root Port fixup. 4268 */ 4269 static void quirk_disable_root_port_attributes(struct pci_dev *pdev) 4270 { 4271 struct pci_dev *root_port = pcie_find_root_port(pdev); 4272 4273 if (!root_port) { 4274 pci_warn(pdev, "PCIe Completion erratum may cause device errors\n"); 4275 return; 4276 } 4277 4278 pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n", 4279 dev_name(&pdev->dev)); 4280 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL, 4281 PCI_EXP_DEVCTL_RELAX_EN | 4282 PCI_EXP_DEVCTL_NOSNOOP_EN, 0); 4283 } 4284 4285 /* 4286 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the 4287 * Completion it generates. 4288 */ 4289 static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev) 4290 { 4291 /* 4292 * This mask/compare operation selects for Physical Function 4 on a 4293 * T5. We only need to fix up the Root Port once for any of the 4294 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely 4295 * 0x54xx so we use that one. 4296 */ 4297 if ((pdev->device & 0xff00) == 0x5400) 4298 quirk_disable_root_port_attributes(pdev); 4299 } 4300 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID, 4301 quirk_chelsio_T5_disable_root_port_attributes); 4302 4303 /* 4304 * pci_acs_ctrl_enabled - compare desired ACS controls with those provided 4305 * by a device 4306 * @acs_ctrl_req: Bitmask of desired ACS controls 4307 * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by 4308 * the hardware design 4309 * 4310 * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included 4311 * in @acs_ctrl_ena, i.e., the device provides all the access controls the 4312 * caller desires. Return 0 otherwise. 4313 */ 4314 static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena) 4315 { 4316 if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req) 4317 return 1; 4318 return 0; 4319 } 4320 4321 /* 4322 * AMD has indicated that the devices below do not support peer-to-peer 4323 * in any system where they are found in the southbridge with an AMD 4324 * IOMMU in the system. Multifunction devices that do not support 4325 * peer-to-peer between functions can claim to support a subset of ACS. 4326 * Such devices effectively enable request redirect (RR) and completion 4327 * redirect (CR) since all transactions are redirected to the upstream 4328 * root complex. 4329 * 4330 * https://lore.kernel.org/r/201207111426.q6BEQTbh002928@mail.maya.org/ 4331 * https://lore.kernel.org/r/20120711165854.GM25282@amd.com/ 4332 * https://lore.kernel.org/r/20121005130857.GX4009@amd.com/ 4333 * 4334 * 1002:4385 SBx00 SMBus Controller 4335 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller 4336 * 1002:4383 SBx00 Azalia (Intel HDA) 4337 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller 4338 * 1002:4384 SBx00 PCI to PCI Bridge 4339 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller 4340 * 4341 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15 4342 * 4343 * 1022:780f [AMD] FCH PCI Bridge 4344 * 1022:7809 [AMD] FCH USB OHCI Controller 4345 */ 4346 static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags) 4347 { 4348 #ifdef CONFIG_ACPI 4349 struct acpi_table_header *header = NULL; 4350 acpi_status status; 4351 4352 /* Targeting multifunction devices on the SB (appears on root bus) */ 4353 if (!dev->multifunction || !pci_is_root_bus(dev->bus)) 4354 return -ENODEV; 4355 4356 /* The IVRS table describes the AMD IOMMU */ 4357 status = acpi_get_table("IVRS", 0, &header); 4358 if (ACPI_FAILURE(status)) 4359 return -ENODEV; 4360 4361 acpi_put_table(header); 4362 4363 /* Filter out flags not applicable to multifunction */ 4364 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT); 4365 4366 return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR); 4367 #else 4368 return -ENODEV; 4369 #endif 4370 } 4371 4372 static bool pci_quirk_cavium_acs_match(struct pci_dev *dev) 4373 { 4374 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) 4375 return false; 4376 4377 switch (dev->device) { 4378 /* 4379 * Effectively selects all downstream ports for whole ThunderX1 4380 * (which represents 8 SoCs). 4381 */ 4382 case 0xa000 ... 0xa7ff: /* ThunderX1 */ 4383 case 0xaf84: /* ThunderX2 */ 4384 case 0xb884: /* ThunderX3 */ 4385 return true; 4386 default: 4387 return false; 4388 } 4389 } 4390 4391 static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags) 4392 { 4393 if (!pci_quirk_cavium_acs_match(dev)) 4394 return -ENOTTY; 4395 4396 /* 4397 * Cavium Root Ports don't advertise an ACS capability. However, 4398 * the RTL internally implements similar protection as if ACS had 4399 * Source Validation, Request Redirection, Completion Redirection, 4400 * and Upstream Forwarding features enabled. Assert that the 4401 * hardware implements and enables equivalent ACS functionality for 4402 * these flags. 4403 */ 4404 return pci_acs_ctrl_enabled(acs_flags, 4405 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); 4406 } 4407 4408 static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags) 4409 { 4410 /* 4411 * X-Gene Root Ports matching this quirk do not allow peer-to-peer 4412 * transactions with others, allowing masking out these bits as if they 4413 * were unimplemented in the ACS capability. 4414 */ 4415 return pci_acs_ctrl_enabled(acs_flags, 4416 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); 4417 } 4418 4419 /* 4420 * Many Zhaoxin Root Ports and Switch Downstream Ports have no ACS capability. 4421 * But the implementation could block peer-to-peer transactions between them 4422 * and provide ACS-like functionality. 4423 */ 4424 static int pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev *dev, u16 acs_flags) 4425 { 4426 if (!pci_is_pcie(dev) || 4427 ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) && 4428 (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM))) 4429 return -ENOTTY; 4430 4431 switch (dev->device) { 4432 case 0x0710 ... 0x071e: 4433 case 0x0721: 4434 case 0x0723 ... 0x0732: 4435 return pci_acs_ctrl_enabled(acs_flags, 4436 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); 4437 } 4438 4439 return false; 4440 } 4441 4442 /* 4443 * Many Intel PCH Root Ports do provide ACS-like features to disable peer 4444 * transactions and validate bus numbers in requests, but do not provide an 4445 * actual PCIe ACS capability. This is the list of device IDs known to fall 4446 * into that category as provided by Intel in Red Hat bugzilla 1037684. 4447 */ 4448 static const u16 pci_quirk_intel_pch_acs_ids[] = { 4449 /* Ibexpeak PCH */ 4450 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49, 4451 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51, 4452 /* Cougarpoint PCH */ 4453 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17, 4454 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f, 4455 /* Pantherpoint PCH */ 4456 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17, 4457 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f, 4458 /* Lynxpoint-H PCH */ 4459 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17, 4460 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f, 4461 /* Lynxpoint-LP PCH */ 4462 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17, 4463 0x9c18, 0x9c19, 0x9c1a, 0x9c1b, 4464 /* Wildcat PCH */ 4465 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97, 4466 0x9c98, 0x9c99, 0x9c9a, 0x9c9b, 4467 /* Patsburg (X79) PCH */ 4468 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e, 4469 /* Wellsburg (X99) PCH */ 4470 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17, 4471 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e, 4472 /* Lynx Point (9 series) PCH */ 4473 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e, 4474 }; 4475 4476 static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev) 4477 { 4478 int i; 4479 4480 /* Filter out a few obvious non-matches first */ 4481 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) 4482 return false; 4483 4484 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++) 4485 if (pci_quirk_intel_pch_acs_ids[i] == dev->device) 4486 return true; 4487 4488 return false; 4489 } 4490 4491 static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags) 4492 { 4493 if (!pci_quirk_intel_pch_acs_match(dev)) 4494 return -ENOTTY; 4495 4496 if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK) 4497 return pci_acs_ctrl_enabled(acs_flags, 4498 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); 4499 4500 return pci_acs_ctrl_enabled(acs_flags, 0); 4501 } 4502 4503 /* 4504 * These QCOM Root Ports do provide ACS-like features to disable peer 4505 * transactions and validate bus numbers in requests, but do not provide an 4506 * actual PCIe ACS capability. Hardware supports source validation but it 4507 * will report the issue as Completer Abort instead of ACS Violation. 4508 * Hardware doesn't support peer-to-peer and each Root Port is a Root 4509 * Complex with unique segment numbers. It is not possible for one Root 4510 * Port to pass traffic to another Root Port. All PCIe transactions are 4511 * terminated inside the Root Port. 4512 */ 4513 static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags) 4514 { 4515 return pci_acs_ctrl_enabled(acs_flags, 4516 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); 4517 } 4518 4519 static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags) 4520 { 4521 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) 4522 return -ENOTTY; 4523 4524 /* 4525 * Amazon's Annapurna Labs root ports don't include an ACS capability, 4526 * but do include ACS-like functionality. The hardware doesn't support 4527 * peer-to-peer transactions via the root port and each has a unique 4528 * segment number. 4529 * 4530 * Additionally, the root ports cannot send traffic to each other. 4531 */ 4532 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); 4533 4534 return acs_flags ? 0 : 1; 4535 } 4536 4537 /* 4538 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in 4539 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2, 4540 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and 4541 * control registers whereas the PCIe spec packs them into words (Rev 3.0, 4542 * 7.16 ACS Extended Capability). The bit definitions are correct, but the 4543 * control register is at offset 8 instead of 6 and we should probably use 4544 * dword accesses to them. This applies to the following PCI Device IDs, as 4545 * found in volume 1 of the datasheet[2]: 4546 * 4547 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16} 4548 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20} 4549 * 4550 * N.B. This doesn't fix what lspci shows. 4551 * 4552 * The 100 series chipset specification update includes this as errata #23[3]. 4553 * 4554 * The 200 series chipset (Union Point) has the same bug according to the 4555 * specification update (Intel 200 Series Chipset Family Platform Controller 4556 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001, 4557 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this 4558 * chipset include: 4559 * 4560 * 0xa290-0xa29f PCI Express Root port #{0-16} 4561 * 0xa2e7-0xa2ee PCI Express Root port #{17-24} 4562 * 4563 * Mobile chipsets are also affected, 7th & 8th Generation 4564 * Specification update confirms ACS errata 22, status no fix: (7th Generation 4565 * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel 4566 * Processor Family I/O for U Quad Core Platforms Specification Update, 4567 * August 2017, Revision 002, Document#: 334660-002)[6] 4568 * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O 4569 * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U 4570 * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7] 4571 * 4572 * 0x9d10-0x9d1b PCI Express Root port #{1-12} 4573 * 4574 * [1] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html 4575 * [2] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html 4576 * [3] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html 4577 * [4] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html 4578 * [5] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html 4579 * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html 4580 * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html 4581 */ 4582 static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev) 4583 { 4584 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) 4585 return false; 4586 4587 switch (dev->device) { 4588 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */ 4589 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */ 4590 case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */ 4591 return true; 4592 } 4593 4594 return false; 4595 } 4596 4597 #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4) 4598 4599 static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags) 4600 { 4601 int pos; 4602 u32 cap, ctrl; 4603 4604 if (!pci_quirk_intel_spt_pch_acs_match(dev)) 4605 return -ENOTTY; 4606 4607 pos = dev->acs_cap; 4608 if (!pos) 4609 return -ENOTTY; 4610 4611 /* see pci_acs_flags_enabled() */ 4612 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); 4613 acs_flags &= (cap | PCI_ACS_EC); 4614 4615 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); 4616 4617 return pci_acs_ctrl_enabled(acs_flags, ctrl); 4618 } 4619 4620 static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags) 4621 { 4622 /* 4623 * SV, TB, and UF are not relevant to multifunction endpoints. 4624 * 4625 * Multifunction devices are only required to implement RR, CR, and DT 4626 * in their ACS capability if they support peer-to-peer transactions. 4627 * Devices matching this quirk have been verified by the vendor to not 4628 * perform peer-to-peer with other functions, allowing us to mask out 4629 * these bits as if they were unimplemented in the ACS capability. 4630 */ 4631 return pci_acs_ctrl_enabled(acs_flags, 4632 PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR | 4633 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT); 4634 } 4635 4636 static int pci_quirk_rciep_acs(struct pci_dev *dev, u16 acs_flags) 4637 { 4638 /* 4639 * Intel RCiEP's are required to allow p2p only on translated 4640 * addresses. Refer to Intel VT-d specification, r3.1, sec 3.16, 4641 * "Root-Complex Peer to Peer Considerations". 4642 */ 4643 if (pci_pcie_type(dev) != PCI_EXP_TYPE_RC_END) 4644 return -ENOTTY; 4645 4646 return pci_acs_ctrl_enabled(acs_flags, 4647 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); 4648 } 4649 4650 static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags) 4651 { 4652 /* 4653 * iProc PAXB Root Ports don't advertise an ACS capability, but 4654 * they do not allow peer-to-peer transactions between Root Ports. 4655 * Allow each Root Port to be in a separate IOMMU group by masking 4656 * SV/RR/CR/UF bits. 4657 */ 4658 return pci_acs_ctrl_enabled(acs_flags, 4659 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); 4660 } 4661 4662 static const struct pci_dev_acs_enabled { 4663 u16 vendor; 4664 u16 device; 4665 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags); 4666 } pci_dev_acs_enabled[] = { 4667 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs }, 4668 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs }, 4669 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs }, 4670 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs }, 4671 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs }, 4672 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs }, 4673 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs }, 4674 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs }, 4675 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs }, 4676 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs }, 4677 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs }, 4678 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs }, 4679 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs }, 4680 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs }, 4681 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs }, 4682 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs }, 4683 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs }, 4684 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs }, 4685 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs }, 4686 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs }, 4687 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs }, 4688 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs }, 4689 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs }, 4690 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs }, 4691 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs }, 4692 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs }, 4693 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs }, 4694 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs }, 4695 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs }, 4696 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs }, 4697 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs }, 4698 /* 82580 */ 4699 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs }, 4700 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs }, 4701 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs }, 4702 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs }, 4703 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs }, 4704 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs }, 4705 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs }, 4706 /* 82576 */ 4707 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs }, 4708 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs }, 4709 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs }, 4710 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs }, 4711 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs }, 4712 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs }, 4713 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs }, 4714 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs }, 4715 /* 82575 */ 4716 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs }, 4717 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs }, 4718 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs }, 4719 /* I350 */ 4720 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs }, 4721 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs }, 4722 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs }, 4723 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs }, 4724 /* 82571 (Quads omitted due to non-ACS switch) */ 4725 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs }, 4726 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs }, 4727 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs }, 4728 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs }, 4729 /* I219 */ 4730 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs }, 4731 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs }, 4732 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_rciep_acs }, 4733 /* QCOM QDF2xxx root ports */ 4734 { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs }, 4735 { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs }, 4736 /* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */ 4737 { PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs }, 4738 /* Intel PCH root ports */ 4739 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs }, 4740 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs }, 4741 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */ 4742 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */ 4743 /* Cavium ThunderX */ 4744 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs }, 4745 /* APM X-Gene */ 4746 { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs }, 4747 /* Ampere Computing */ 4748 { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs }, 4749 { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs }, 4750 { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs }, 4751 { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs }, 4752 { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs }, 4753 { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs }, 4754 { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs }, 4755 { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs }, 4756 { PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs }, 4757 /* Amazon Annapurna Labs */ 4758 { PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs }, 4759 /* Zhaoxin multi-function devices */ 4760 { PCI_VENDOR_ID_ZHAOXIN, 0x3038, pci_quirk_mf_endpoint_acs }, 4761 { PCI_VENDOR_ID_ZHAOXIN, 0x3104, pci_quirk_mf_endpoint_acs }, 4762 { PCI_VENDOR_ID_ZHAOXIN, 0x9083, pci_quirk_mf_endpoint_acs }, 4763 /* Zhaoxin Root/Downstream Ports */ 4764 { PCI_VENDOR_ID_ZHAOXIN, PCI_ANY_ID, pci_quirk_zhaoxin_pcie_ports_acs }, 4765 { 0 } 4766 }; 4767 4768 /* 4769 * pci_dev_specific_acs_enabled - check whether device provides ACS controls 4770 * @dev: PCI device 4771 * @acs_flags: Bitmask of desired ACS controls 4772 * 4773 * Returns: 4774 * -ENOTTY: No quirk applies to this device; we can't tell whether the 4775 * device provides the desired controls 4776 * 0: Device does not provide all the desired controls 4777 * >0: Device provides all the controls in @acs_flags 4778 */ 4779 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags) 4780 { 4781 const struct pci_dev_acs_enabled *i; 4782 int ret; 4783 4784 /* 4785 * Allow devices that do not expose standard PCIe ACS capabilities 4786 * or control to indicate their support here. Multi-function express 4787 * devices which do not allow internal peer-to-peer between functions, 4788 * but do not implement PCIe ACS may wish to return true here. 4789 */ 4790 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) { 4791 if ((i->vendor == dev->vendor || 4792 i->vendor == (u16)PCI_ANY_ID) && 4793 (i->device == dev->device || 4794 i->device == (u16)PCI_ANY_ID)) { 4795 ret = i->acs_enabled(dev, acs_flags); 4796 if (ret >= 0) 4797 return ret; 4798 } 4799 } 4800 4801 return -ENOTTY; 4802 } 4803 4804 /* Config space offset of Root Complex Base Address register */ 4805 #define INTEL_LPC_RCBA_REG 0xf0 4806 /* 31:14 RCBA address */ 4807 #define INTEL_LPC_RCBA_MASK 0xffffc000 4808 /* RCBA Enable */ 4809 #define INTEL_LPC_RCBA_ENABLE (1 << 0) 4810 4811 /* Backbone Scratch Pad Register */ 4812 #define INTEL_BSPR_REG 0x1104 4813 /* Backbone Peer Non-Posted Disable */ 4814 #define INTEL_BSPR_REG_BPNPD (1 << 8) 4815 /* Backbone Peer Posted Disable */ 4816 #define INTEL_BSPR_REG_BPPD (1 << 9) 4817 4818 /* Upstream Peer Decode Configuration Register */ 4819 #define INTEL_UPDCR_REG 0x1014 4820 /* 5:0 Peer Decode Enable bits */ 4821 #define INTEL_UPDCR_REG_MASK 0x3f 4822 4823 static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev) 4824 { 4825 u32 rcba, bspr, updcr; 4826 void __iomem *rcba_mem; 4827 4828 /* 4829 * Read the RCBA register from the LPC (D31:F0). PCH root ports 4830 * are D28:F* and therefore get probed before LPC, thus we can't 4831 * use pci_get_slot()/pci_read_config_dword() here. 4832 */ 4833 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0), 4834 INTEL_LPC_RCBA_REG, &rcba); 4835 if (!(rcba & INTEL_LPC_RCBA_ENABLE)) 4836 return -EINVAL; 4837 4838 rcba_mem = ioremap(rcba & INTEL_LPC_RCBA_MASK, 4839 PAGE_ALIGN(INTEL_UPDCR_REG)); 4840 if (!rcba_mem) 4841 return -ENOMEM; 4842 4843 /* 4844 * The BSPR can disallow peer cycles, but it's set by soft strap and 4845 * therefore read-only. If both posted and non-posted peer cycles are 4846 * disallowed, we're ok. If either are allowed, then we need to use 4847 * the UPDCR to disable peer decodes for each port. This provides the 4848 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF 4849 */ 4850 bspr = readl(rcba_mem + INTEL_BSPR_REG); 4851 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD; 4852 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) { 4853 updcr = readl(rcba_mem + INTEL_UPDCR_REG); 4854 if (updcr & INTEL_UPDCR_REG_MASK) { 4855 pci_info(dev, "Disabling UPDCR peer decodes\n"); 4856 updcr &= ~INTEL_UPDCR_REG_MASK; 4857 writel(updcr, rcba_mem + INTEL_UPDCR_REG); 4858 } 4859 } 4860 4861 iounmap(rcba_mem); 4862 return 0; 4863 } 4864 4865 /* Miscellaneous Port Configuration register */ 4866 #define INTEL_MPC_REG 0xd8 4867 /* MPC: Invalid Receive Bus Number Check Enable */ 4868 #define INTEL_MPC_REG_IRBNCE (1 << 26) 4869 4870 static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev) 4871 { 4872 u32 mpc; 4873 4874 /* 4875 * When enabled, the IRBNCE bit of the MPC register enables the 4876 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which 4877 * ensures that requester IDs fall within the bus number range 4878 * of the bridge. Enable if not already. 4879 */ 4880 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc); 4881 if (!(mpc & INTEL_MPC_REG_IRBNCE)) { 4882 pci_info(dev, "Enabling MPC IRBNCE\n"); 4883 mpc |= INTEL_MPC_REG_IRBNCE; 4884 pci_write_config_word(dev, INTEL_MPC_REG, mpc); 4885 } 4886 } 4887 4888 /* 4889 * Currently this quirk does the equivalent of 4890 * PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF 4891 * 4892 * TODO: This quirk also needs to do equivalent of PCI_ACS_TB, 4893 * if dev->external_facing || dev->untrusted 4894 */ 4895 static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev) 4896 { 4897 if (!pci_quirk_intel_pch_acs_match(dev)) 4898 return -ENOTTY; 4899 4900 if (pci_quirk_enable_intel_lpc_acs(dev)) { 4901 pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n"); 4902 return 0; 4903 } 4904 4905 pci_quirk_enable_intel_rp_mpc_acs(dev); 4906 4907 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK; 4908 4909 pci_info(dev, "Intel PCH root port ACS workaround enabled\n"); 4910 4911 return 0; 4912 } 4913 4914 static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev) 4915 { 4916 int pos; 4917 u32 cap, ctrl; 4918 4919 if (!pci_quirk_intel_spt_pch_acs_match(dev)) 4920 return -ENOTTY; 4921 4922 pos = dev->acs_cap; 4923 if (!pos) 4924 return -ENOTTY; 4925 4926 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); 4927 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); 4928 4929 ctrl |= (cap & PCI_ACS_SV); 4930 ctrl |= (cap & PCI_ACS_RR); 4931 ctrl |= (cap & PCI_ACS_CR); 4932 ctrl |= (cap & PCI_ACS_UF); 4933 4934 if (dev->external_facing || dev->untrusted) 4935 ctrl |= (cap & PCI_ACS_TB); 4936 4937 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl); 4938 4939 pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n"); 4940 4941 return 0; 4942 } 4943 4944 static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev) 4945 { 4946 int pos; 4947 u32 cap, ctrl; 4948 4949 if (!pci_quirk_intel_spt_pch_acs_match(dev)) 4950 return -ENOTTY; 4951 4952 pos = dev->acs_cap; 4953 if (!pos) 4954 return -ENOTTY; 4955 4956 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); 4957 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); 4958 4959 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC); 4960 4961 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl); 4962 4963 pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n"); 4964 4965 return 0; 4966 } 4967 4968 static const struct pci_dev_acs_ops { 4969 u16 vendor; 4970 u16 device; 4971 int (*enable_acs)(struct pci_dev *dev); 4972 int (*disable_acs_redir)(struct pci_dev *dev); 4973 } pci_dev_acs_ops[] = { 4974 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, 4975 .enable_acs = pci_quirk_enable_intel_pch_acs, 4976 }, 4977 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, 4978 .enable_acs = pci_quirk_enable_intel_spt_pch_acs, 4979 .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir, 4980 }, 4981 }; 4982 4983 int pci_dev_specific_enable_acs(struct pci_dev *dev) 4984 { 4985 const struct pci_dev_acs_ops *p; 4986 int i, ret; 4987 4988 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) { 4989 p = &pci_dev_acs_ops[i]; 4990 if ((p->vendor == dev->vendor || 4991 p->vendor == (u16)PCI_ANY_ID) && 4992 (p->device == dev->device || 4993 p->device == (u16)PCI_ANY_ID) && 4994 p->enable_acs) { 4995 ret = p->enable_acs(dev); 4996 if (ret >= 0) 4997 return ret; 4998 } 4999 } 5000 5001 return -ENOTTY; 5002 } 5003 5004 int pci_dev_specific_disable_acs_redir(struct pci_dev *dev) 5005 { 5006 const struct pci_dev_acs_ops *p; 5007 int i, ret; 5008 5009 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) { 5010 p = &pci_dev_acs_ops[i]; 5011 if ((p->vendor == dev->vendor || 5012 p->vendor == (u16)PCI_ANY_ID) && 5013 (p->device == dev->device || 5014 p->device == (u16)PCI_ANY_ID) && 5015 p->disable_acs_redir) { 5016 ret = p->disable_acs_redir(dev); 5017 if (ret >= 0) 5018 return ret; 5019 } 5020 } 5021 5022 return -ENOTTY; 5023 } 5024 5025 /* 5026 * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with 5027 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The 5028 * Next Capability pointer in the MSI Capability Structure should point to 5029 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating 5030 * the list. 5031 */ 5032 static void quirk_intel_qat_vf_cap(struct pci_dev *pdev) 5033 { 5034 int pos, i = 0; 5035 u8 next_cap; 5036 u16 reg16, *cap; 5037 struct pci_cap_saved_state *state; 5038 5039 /* Bail if the hardware bug is fixed */ 5040 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP)) 5041 return; 5042 5043 /* Bail if MSI Capability Structure is not found for some reason */ 5044 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI); 5045 if (!pos) 5046 return; 5047 5048 /* 5049 * Bail if Next Capability pointer in the MSI Capability Structure 5050 * is not the expected incorrect 0x00. 5051 */ 5052 pci_read_config_byte(pdev, pos + 1, &next_cap); 5053 if (next_cap) 5054 return; 5055 5056 /* 5057 * PCIe Capability Structure is expected to be at 0x50 and should 5058 * terminate the list (Next Capability pointer is 0x00). Verify 5059 * Capability Id and Next Capability pointer is as expected. 5060 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext() 5061 * to correctly set kernel data structures which have already been 5062 * set incorrectly due to the hardware bug. 5063 */ 5064 pos = 0x50; 5065 pci_read_config_word(pdev, pos, ®16); 5066 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) { 5067 u32 status; 5068 #ifndef PCI_EXP_SAVE_REGS 5069 #define PCI_EXP_SAVE_REGS 7 5070 #endif 5071 int size = PCI_EXP_SAVE_REGS * sizeof(u16); 5072 5073 pdev->pcie_cap = pos; 5074 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); 5075 pdev->pcie_flags_reg = reg16; 5076 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16); 5077 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD; 5078 5079 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE; 5080 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) != 5081 PCIBIOS_SUCCESSFUL || (status == 0xffffffff)) 5082 pdev->cfg_size = PCI_CFG_SPACE_SIZE; 5083 5084 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP)) 5085 return; 5086 5087 /* Save PCIe cap */ 5088 state = kzalloc(sizeof(*state) + size, GFP_KERNEL); 5089 if (!state) 5090 return; 5091 5092 state->cap.cap_nr = PCI_CAP_ID_EXP; 5093 state->cap.cap_extended = 0; 5094 state->cap.size = size; 5095 cap = (u16 *)&state->cap.data[0]; 5096 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]); 5097 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]); 5098 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]); 5099 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]); 5100 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]); 5101 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]); 5102 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]); 5103 hlist_add_head(&state->next, &pdev->saved_cap_space); 5104 } 5105 } 5106 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap); 5107 5108 /* 5109 * FLR may cause the following to devices to hang: 5110 * 5111 * AMD Starship/Matisse HD Audio Controller 0x1487 5112 * AMD Starship USB 3.0 Host Controller 0x148c 5113 * AMD Matisse USB 3.0 Host Controller 0x149c 5114 * Intel 82579LM Gigabit Ethernet Controller 0x1502 5115 * Intel 82579V Gigabit Ethernet Controller 0x1503 5116 * 5117 */ 5118 static void quirk_no_flr(struct pci_dev *dev) 5119 { 5120 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET; 5121 } 5122 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1487, quirk_no_flr); 5123 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x148c, quirk_no_flr); 5124 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x149c, quirk_no_flr); 5125 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_no_flr); 5126 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_no_flr); 5127 5128 static void quirk_no_ext_tags(struct pci_dev *pdev) 5129 { 5130 struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus); 5131 5132 if (!bridge) 5133 return; 5134 5135 bridge->no_ext_tags = 1; 5136 pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n"); 5137 5138 pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL); 5139 } 5140 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags); 5141 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags); 5142 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags); 5143 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags); 5144 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags); 5145 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags); 5146 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags); 5147 5148 #ifdef CONFIG_PCI_ATS 5149 /* 5150 * Some devices require additional driver setup to enable ATS. Don't use 5151 * ATS for those devices as ATS will be enabled before the driver has had a 5152 * chance to load and configure the device. 5153 */ 5154 static void quirk_amd_harvest_no_ats(struct pci_dev *pdev) 5155 { 5156 if ((pdev->device == 0x7312 && pdev->revision != 0x00) || 5157 (pdev->device == 0x7340 && pdev->revision != 0xc5)) 5158 return; 5159 5160 if (pdev->device == 0x15d8) { 5161 if (pdev->revision == 0xcf && 5162 pdev->subsystem_vendor == 0xea50 && 5163 (pdev->subsystem_device == 0xce19 || 5164 pdev->subsystem_device == 0xcc10 || 5165 pdev->subsystem_device == 0xcc08)) 5166 goto no_ats; 5167 else 5168 return; 5169 } 5170 5171 no_ats: 5172 pci_info(pdev, "disabling ATS\n"); 5173 pdev->ats_cap = 0; 5174 } 5175 5176 /* AMD Stoney platform GPU */ 5177 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats); 5178 /* AMD Iceland dGPU */ 5179 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats); 5180 /* AMD Navi10 dGPU */ 5181 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7312, quirk_amd_harvest_no_ats); 5182 /* AMD Navi14 dGPU */ 5183 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats); 5184 /* AMD Raven platform iGPU */ 5185 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x15d8, quirk_amd_harvest_no_ats); 5186 #endif /* CONFIG_PCI_ATS */ 5187 5188 /* Freescale PCIe doesn't support MSI in RC mode */ 5189 static void quirk_fsl_no_msi(struct pci_dev *pdev) 5190 { 5191 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT) 5192 pdev->no_msi = 1; 5193 } 5194 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi); 5195 5196 /* 5197 * Although not allowed by the spec, some multi-function devices have 5198 * dependencies of one function (consumer) on another (supplier). For the 5199 * consumer to work in D0, the supplier must also be in D0. Create a 5200 * device link from the consumer to the supplier to enforce this 5201 * dependency. Runtime PM is allowed by default on the consumer to prevent 5202 * it from permanently keeping the supplier awake. 5203 */ 5204 static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer, 5205 unsigned int supplier, unsigned int class, 5206 unsigned int class_shift) 5207 { 5208 struct pci_dev *supplier_pdev; 5209 5210 if (PCI_FUNC(pdev->devfn) != consumer) 5211 return; 5212 5213 supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus), 5214 pdev->bus->number, 5215 PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier)); 5216 if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) { 5217 pci_dev_put(supplier_pdev); 5218 return; 5219 } 5220 5221 if (device_link_add(&pdev->dev, &supplier_pdev->dev, 5222 DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME)) 5223 pci_info(pdev, "D0 power state depends on %s\n", 5224 pci_name(supplier_pdev)); 5225 else 5226 pci_err(pdev, "Cannot enforce power dependency on %s\n", 5227 pci_name(supplier_pdev)); 5228 5229 pm_runtime_allow(&pdev->dev); 5230 pci_dev_put(supplier_pdev); 5231 } 5232 5233 /* 5234 * Create device link for GPUs with integrated HDA controller for streaming 5235 * audio to attached displays. 5236 */ 5237 static void quirk_gpu_hda(struct pci_dev *hda) 5238 { 5239 pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16); 5240 } 5241 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID, 5242 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); 5243 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID, 5244 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); 5245 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, 5246 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); 5247 5248 /* 5249 * Create device link for NVIDIA GPU with integrated USB xHCI Host 5250 * controller to VGA. 5251 */ 5252 static void quirk_gpu_usb(struct pci_dev *usb) 5253 { 5254 pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16); 5255 } 5256 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, 5257 PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb); 5258 5259 /* 5260 * Create device link for NVIDIA GPU with integrated Type-C UCSI controller 5261 * to VGA. Currently there is no class code defined for UCSI device over PCI 5262 * so using UNKNOWN class for now and it will be updated when UCSI 5263 * over PCI gets a class code. 5264 */ 5265 #define PCI_CLASS_SERIAL_UNKNOWN 0x0c80 5266 static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi) 5267 { 5268 pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16); 5269 } 5270 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, 5271 PCI_CLASS_SERIAL_UNKNOWN, 8, 5272 quirk_gpu_usb_typec_ucsi); 5273 5274 /* 5275 * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it 5276 * disabled. https://devtalk.nvidia.com/default/topic/1024022 5277 */ 5278 static void quirk_nvidia_hda(struct pci_dev *gpu) 5279 { 5280 u8 hdr_type; 5281 u32 val; 5282 5283 /* There was no integrated HDA controller before MCP89 */ 5284 if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M) 5285 return; 5286 5287 /* Bit 25 at offset 0x488 enables the HDA controller */ 5288 pci_read_config_dword(gpu, 0x488, &val); 5289 if (val & BIT(25)) 5290 return; 5291 5292 pci_info(gpu, "Enabling HDA controller\n"); 5293 pci_write_config_dword(gpu, 0x488, val | BIT(25)); 5294 5295 /* The GPU becomes a multi-function device when the HDA is enabled */ 5296 pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type); 5297 gpu->multifunction = !!(hdr_type & 0x80); 5298 } 5299 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, 5300 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda); 5301 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, 5302 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda); 5303 5304 /* 5305 * Some IDT switches incorrectly flag an ACS Source Validation error on 5306 * completions for config read requests even though PCIe r4.0, sec 5307 * 6.12.1.1, says that completions are never affected by ACS Source 5308 * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36: 5309 * 5310 * Item #36 - Downstream port applies ACS Source Validation to Completions 5311 * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that 5312 * completions are never affected by ACS Source Validation. However, 5313 * completions received by a downstream port of the PCIe switch from a 5314 * device that has not yet captured a PCIe bus number are incorrectly 5315 * dropped by ACS Source Validation by the switch downstream port. 5316 * 5317 * The workaround suggested by IDT is to issue a config write to the 5318 * downstream device before issuing the first config read. This allows the 5319 * downstream device to capture its bus and device numbers (see PCIe r4.0, 5320 * sec 2.2.9), thus avoiding the ACS error on the completion. 5321 * 5322 * However, we don't know when the device is ready to accept the config 5323 * write, so we do config reads until we receive a non-Config Request Retry 5324 * Status, then do the config write. 5325 * 5326 * To avoid hitting the erratum when doing the config reads, we disable ACS 5327 * SV around this process. 5328 */ 5329 int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout) 5330 { 5331 int pos; 5332 u16 ctrl = 0; 5333 bool found; 5334 struct pci_dev *bridge = bus->self; 5335 5336 pos = bridge->acs_cap; 5337 5338 /* Disable ACS SV before initial config reads */ 5339 if (pos) { 5340 pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl); 5341 if (ctrl & PCI_ACS_SV) 5342 pci_write_config_word(bridge, pos + PCI_ACS_CTRL, 5343 ctrl & ~PCI_ACS_SV); 5344 } 5345 5346 found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout); 5347 5348 /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */ 5349 if (found) 5350 pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0); 5351 5352 /* Re-enable ACS_SV if it was previously enabled */ 5353 if (ctrl & PCI_ACS_SV) 5354 pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl); 5355 5356 return found; 5357 } 5358 5359 /* 5360 * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between 5361 * NT endpoints via the internal switch fabric. These IDs replace the 5362 * originating requestor ID TLPs which access host memory on peer NTB 5363 * ports. Therefore, all proxy IDs must be aliased to the NTB device 5364 * to permit access when the IOMMU is turned on. 5365 */ 5366 static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev) 5367 { 5368 void __iomem *mmio; 5369 struct ntb_info_regs __iomem *mmio_ntb; 5370 struct ntb_ctrl_regs __iomem *mmio_ctrl; 5371 u64 partition_map; 5372 u8 partition; 5373 int pp; 5374 5375 if (pci_enable_device(pdev)) { 5376 pci_err(pdev, "Cannot enable Switchtec device\n"); 5377 return; 5378 } 5379 5380 mmio = pci_iomap(pdev, 0, 0); 5381 if (mmio == NULL) { 5382 pci_disable_device(pdev); 5383 pci_err(pdev, "Cannot iomap Switchtec device\n"); 5384 return; 5385 } 5386 5387 pci_info(pdev, "Setting Switchtec proxy ID aliases\n"); 5388 5389 mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET; 5390 mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET; 5391 5392 partition = ioread8(&mmio_ntb->partition_id); 5393 5394 partition_map = ioread32(&mmio_ntb->ep_map); 5395 partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32; 5396 partition_map &= ~(1ULL << partition); 5397 5398 for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) { 5399 struct ntb_ctrl_regs __iomem *mmio_peer_ctrl; 5400 u32 table_sz = 0; 5401 int te; 5402 5403 if (!(partition_map & (1ULL << pp))) 5404 continue; 5405 5406 pci_dbg(pdev, "Processing partition %d\n", pp); 5407 5408 mmio_peer_ctrl = &mmio_ctrl[pp]; 5409 5410 table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size); 5411 if (!table_sz) { 5412 pci_warn(pdev, "Partition %d table_sz 0\n", pp); 5413 continue; 5414 } 5415 5416 if (table_sz > 512) { 5417 pci_warn(pdev, 5418 "Invalid Switchtec partition %d table_sz %d\n", 5419 pp, table_sz); 5420 continue; 5421 } 5422 5423 for (te = 0; te < table_sz; te++) { 5424 u32 rid_entry; 5425 u8 devfn; 5426 5427 rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]); 5428 devfn = (rid_entry >> 1) & 0xFF; 5429 pci_dbg(pdev, 5430 "Aliasing Partition %d Proxy ID %02x.%d\n", 5431 pp, PCI_SLOT(devfn), PCI_FUNC(devfn)); 5432 pci_add_dma_alias(pdev, devfn, 1); 5433 } 5434 } 5435 5436 pci_iounmap(pdev, mmio); 5437 pci_disable_device(pdev); 5438 } 5439 #define SWITCHTEC_QUIRK(vid) \ 5440 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \ 5441 PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias) 5442 5443 SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */ 5444 SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */ 5445 SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */ 5446 SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */ 5447 SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */ 5448 SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */ 5449 SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */ 5450 SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */ 5451 SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */ 5452 SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */ 5453 SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */ 5454 SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */ 5455 SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */ 5456 SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */ 5457 SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */ 5458 SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */ 5459 SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */ 5460 SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */ 5461 SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */ 5462 SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */ 5463 SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */ 5464 SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */ 5465 SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */ 5466 SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */ 5467 SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */ 5468 SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */ 5469 SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */ 5470 SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */ 5471 SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */ 5472 SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */ 5473 SWITCHTEC_QUIRK(0x4000); /* PFX 100XG4 */ 5474 SWITCHTEC_QUIRK(0x4084); /* PFX 84XG4 */ 5475 SWITCHTEC_QUIRK(0x4068); /* PFX 68XG4 */ 5476 SWITCHTEC_QUIRK(0x4052); /* PFX 52XG4 */ 5477 SWITCHTEC_QUIRK(0x4036); /* PFX 36XG4 */ 5478 SWITCHTEC_QUIRK(0x4028); /* PFX 28XG4 */ 5479 SWITCHTEC_QUIRK(0x4100); /* PSX 100XG4 */ 5480 SWITCHTEC_QUIRK(0x4184); /* PSX 84XG4 */ 5481 SWITCHTEC_QUIRK(0x4168); /* PSX 68XG4 */ 5482 SWITCHTEC_QUIRK(0x4152); /* PSX 52XG4 */ 5483 SWITCHTEC_QUIRK(0x4136); /* PSX 36XG4 */ 5484 SWITCHTEC_QUIRK(0x4128); /* PSX 28XG4 */ 5485 SWITCHTEC_QUIRK(0x4200); /* PAX 100XG4 */ 5486 SWITCHTEC_QUIRK(0x4284); /* PAX 84XG4 */ 5487 SWITCHTEC_QUIRK(0x4268); /* PAX 68XG4 */ 5488 SWITCHTEC_QUIRK(0x4252); /* PAX 52XG4 */ 5489 SWITCHTEC_QUIRK(0x4236); /* PAX 36XG4 */ 5490 SWITCHTEC_QUIRK(0x4228); /* PAX 28XG4 */ 5491 5492 /* 5493 * The PLX NTB uses devfn proxy IDs to move TLPs between NT endpoints. 5494 * These IDs are used to forward responses to the originator on the other 5495 * side of the NTB. Alias all possible IDs to the NTB to permit access when 5496 * the IOMMU is turned on. 5497 */ 5498 static void quirk_plx_ntb_dma_alias(struct pci_dev *pdev) 5499 { 5500 pci_info(pdev, "Setting PLX NTB proxy ID aliases\n"); 5501 /* PLX NTB may use all 256 devfns */ 5502 pci_add_dma_alias(pdev, 0, 256); 5503 } 5504 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b0, quirk_plx_ntb_dma_alias); 5505 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b1, quirk_plx_ntb_dma_alias); 5506 5507 /* 5508 * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does 5509 * not always reset the secondary Nvidia GPU between reboots if the system 5510 * is configured to use Hybrid Graphics mode. This results in the GPU 5511 * being left in whatever state it was in during the *previous* boot, which 5512 * causes spurious interrupts from the GPU, which in turn causes us to 5513 * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly, 5514 * this also completely breaks nouveau. 5515 * 5516 * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a 5517 * clean state and fixes all these issues. 5518 * 5519 * When the machine is configured in Dedicated display mode, the issue 5520 * doesn't occur. Fortunately the GPU advertises NoReset+ when in this 5521 * mode, so we can detect that and avoid resetting it. 5522 */ 5523 static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev) 5524 { 5525 void __iomem *map; 5526 int ret; 5527 5528 if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO || 5529 pdev->subsystem_device != 0x222e || 5530 !pdev->reset_fn) 5531 return; 5532 5533 if (pci_enable_device_mem(pdev)) 5534 return; 5535 5536 /* 5537 * Based on nvkm_device_ctor() in 5538 * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c 5539 */ 5540 map = pci_iomap(pdev, 0, 0x23000); 5541 if (!map) { 5542 pci_err(pdev, "Can't map MMIO space\n"); 5543 goto out_disable; 5544 } 5545 5546 /* 5547 * Make sure the GPU looks like it's been POSTed before resetting 5548 * it. 5549 */ 5550 if (ioread32(map + 0x2240c) & 0x2) { 5551 pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n"); 5552 ret = pci_reset_bus(pdev); 5553 if (ret < 0) 5554 pci_err(pdev, "Failed to reset GPU: %d\n", ret); 5555 } 5556 5557 iounmap(map); 5558 out_disable: 5559 pci_disable_device(pdev); 5560 } 5561 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1, 5562 PCI_CLASS_DISPLAY_VGA, 8, 5563 quirk_reset_lenovo_thinkpad_p50_nvgpu); 5564 5565 /* 5566 * Device [1b21:2142] 5567 * When in D0, PME# doesn't get asserted when plugging USB 3.0 device. 5568 */ 5569 static void pci_fixup_no_d0_pme(struct pci_dev *dev) 5570 { 5571 pci_info(dev, "PME# does not work under D0, disabling it\n"); 5572 dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT); 5573 } 5574 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme); 5575 5576 /* 5577 * Device 12d8:0x400e [OHCI] and 12d8:0x400f [EHCI] 5578 * 5579 * These devices advertise PME# support in all power states but don't 5580 * reliably assert it. 5581 * 5582 * These devices also advertise MSI, but documentation (PI7C9X440SL.pdf) 5583 * says "The MSI Function is not implemented on this device" in chapters 5584 * 7.3.27, 7.3.29-7.3.31. 5585 */ 5586 static void pci_fixup_no_msi_no_pme(struct pci_dev *dev) 5587 { 5588 #ifdef CONFIG_PCI_MSI 5589 pci_info(dev, "MSI is not implemented on this device, disabling it\n"); 5590 dev->no_msi = 1; 5591 #endif 5592 pci_info(dev, "PME# is unreliable, disabling it\n"); 5593 dev->pme_support = 0; 5594 } 5595 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400e, pci_fixup_no_msi_no_pme); 5596 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400f, pci_fixup_no_msi_no_pme); 5597 5598 static void apex_pci_fixup_class(struct pci_dev *pdev) 5599 { 5600 pdev->class = (PCI_CLASS_SYSTEM_OTHER << 8) | pdev->class; 5601 } 5602 DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a, 5603 PCI_CLASS_NOT_DEFINED, 8, apex_pci_fixup_class); 5604