xref: /linux/drivers/nvme/host/core.c (revision f990ad67f0febc51274adb604d5bdeab0d06d024)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * NVM Express device driver
4  * Copyright (c) 2011-2014, Intel Corporation.
5  */
6 
7 #include <linux/async.h>
8 #include <linux/blkdev.h>
9 #include <linux/blk-mq.h>
10 #include <linux/blk-integrity.h>
11 #include <linux/compat.h>
12 #include <linux/delay.h>
13 #include <linux/errno.h>
14 #include <linux/hdreg.h>
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/backing-dev.h>
18 #include <linux/slab.h>
19 #include <linux/types.h>
20 #include <linux/pr.h>
21 #include <linux/ptrace.h>
22 #include <linux/nvme_ioctl.h>
23 #include <linux/pm_qos.h>
24 #include <linux/ratelimit.h>
25 #include <linux/unaligned.h>
26 
27 #include "nvme.h"
28 #include "fabrics.h"
29 #include <linux/nvme-auth.h>
30 
31 #define CREATE_TRACE_POINTS
32 #include "trace.h"
33 
34 #define NVME_MINORS		(1U << MINORBITS)
35 
36 struct nvme_ns_info {
37 	struct nvme_ns_ids ids;
38 	u32 nsid;
39 	__le32 anagrpid;
40 	u8 pi_offset;
41 	u16 endgid;
42 	u64 runs;
43 	bool is_shared;
44 	bool is_readonly;
45 	bool is_ready;
46 	bool is_removed;
47 	bool is_rotational;
48 	bool no_vwc;
49 };
50 
51 unsigned int admin_timeout = 60;
52 module_param(admin_timeout, uint, 0644);
53 MODULE_PARM_DESC(admin_timeout, "timeout in seconds for admin commands");
54 EXPORT_SYMBOL_GPL(admin_timeout);
55 
56 unsigned int nvme_io_timeout = 30;
57 module_param_named(io_timeout, nvme_io_timeout, uint, 0644);
58 MODULE_PARM_DESC(io_timeout, "timeout in seconds for I/O");
59 EXPORT_SYMBOL_GPL(nvme_io_timeout);
60 
61 static unsigned char shutdown_timeout = 5;
62 module_param(shutdown_timeout, byte, 0644);
63 MODULE_PARM_DESC(shutdown_timeout, "timeout in seconds for controller shutdown");
64 
65 static u8 nvme_max_retries = 5;
66 module_param_named(max_retries, nvme_max_retries, byte, 0644);
67 MODULE_PARM_DESC(max_retries, "max number of retries a command may have");
68 
69 static unsigned long default_ps_max_latency_us = 100000;
70 module_param(default_ps_max_latency_us, ulong, 0644);
71 MODULE_PARM_DESC(default_ps_max_latency_us,
72 		 "max power saving latency for new devices; use PM QOS to change per device");
73 
74 static bool force_apst;
75 module_param(force_apst, bool, 0644);
76 MODULE_PARM_DESC(force_apst, "allow APST for newly enumerated devices even if quirked off");
77 
78 static unsigned long apst_primary_timeout_ms = 100;
79 module_param(apst_primary_timeout_ms, ulong, 0644);
80 MODULE_PARM_DESC(apst_primary_timeout_ms,
81 	"primary APST timeout in ms");
82 
83 static unsigned long apst_secondary_timeout_ms = 2000;
84 module_param(apst_secondary_timeout_ms, ulong, 0644);
85 MODULE_PARM_DESC(apst_secondary_timeout_ms,
86 	"secondary APST timeout in ms");
87 
88 static unsigned long apst_primary_latency_tol_us = 15000;
89 module_param(apst_primary_latency_tol_us, ulong, 0644);
90 MODULE_PARM_DESC(apst_primary_latency_tol_us,
91 	"primary APST latency tolerance in us");
92 
93 static unsigned long apst_secondary_latency_tol_us = 100000;
94 module_param(apst_secondary_latency_tol_us, ulong, 0644);
95 MODULE_PARM_DESC(apst_secondary_latency_tol_us,
96 	"secondary APST latency tolerance in us");
97 
98 /*
99  * Older kernels didn't enable protection information if it was at an offset.
100  * Newer kernels do, so it breaks reads on the upgrade if such formats were
101  * used in prior kernels since the metadata written did not contain a valid
102  * checksum.
103  */
104 static bool disable_pi_offsets = false;
105 module_param(disable_pi_offsets, bool, 0444);
106 MODULE_PARM_DESC(disable_pi_offsets,
107 	"disable protection information if it has an offset");
108 
109 /*
110  * nvme_wq - hosts nvme related works that are not reset or delete
111  * nvme_reset_wq - hosts nvme reset works
112  * nvme_delete_wq - hosts nvme delete works
113  *
114  * nvme_wq will host works such as scan, aen handling, fw activation,
115  * keep-alive, periodic reconnects etc. nvme_reset_wq
116  * runs reset works which also flush works hosted on nvme_wq for
117  * serialization purposes. nvme_delete_wq host controller deletion
118  * works which flush reset works for serialization.
119  */
120 struct workqueue_struct *nvme_wq;
121 EXPORT_SYMBOL_GPL(nvme_wq);
122 
123 struct workqueue_struct *nvme_reset_wq;
124 EXPORT_SYMBOL_GPL(nvme_reset_wq);
125 
126 struct workqueue_struct *nvme_delete_wq;
127 EXPORT_SYMBOL_GPL(nvme_delete_wq);
128 
129 static LIST_HEAD(nvme_subsystems);
130 DEFINE_MUTEX(nvme_subsystems_lock);
131 
132 static DEFINE_IDA(nvme_instance_ida);
133 static dev_t nvme_ctrl_base_chr_devt;
134 static int nvme_class_uevent(const struct device *dev, struct kobj_uevent_env *env);
135 static const struct class nvme_class = {
136 	.name = "nvme",
137 	.dev_uevent = nvme_class_uevent,
138 };
139 
140 static const struct class nvme_subsys_class = {
141 	.name = "nvme-subsystem",
142 };
143 
144 static DEFINE_IDA(nvme_ns_chr_minor_ida);
145 static dev_t nvme_ns_chr_devt;
146 static const struct class nvme_ns_chr_class = {
147 	.name = "nvme-generic",
148 };
149 
150 static void nvme_put_subsystem(struct nvme_subsystem *subsys);
151 static void nvme_remove_invalid_namespaces(struct nvme_ctrl *ctrl,
152 					   unsigned nsid);
153 static void nvme_update_keep_alive(struct nvme_ctrl *ctrl,
154 				   struct nvme_command *cmd);
155 static int nvme_get_log_lsi(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page,
156 		u8 lsp, u8 csi, void *log, size_t size, u64 offset, u16 lsi);
157 
158 void nvme_queue_scan(struct nvme_ctrl *ctrl)
159 {
160 	/*
161 	 * Only new queue scan work when admin and IO queues are both alive
162 	 */
163 	if (nvme_ctrl_state(ctrl) == NVME_CTRL_LIVE && ctrl->tagset)
164 		queue_work(nvme_wq, &ctrl->scan_work);
165 }
166 
167 /*
168  * Use this function to proceed with scheduling reset_work for a controller
169  * that had previously been set to the resetting state. This is intended for
170  * code paths that can't be interrupted by other reset attempts. A hot removal
171  * may prevent this from succeeding.
172  */
173 int nvme_try_sched_reset(struct nvme_ctrl *ctrl)
174 {
175 	if (nvme_ctrl_state(ctrl) != NVME_CTRL_RESETTING)
176 		return -EBUSY;
177 	if (!queue_work(nvme_reset_wq, &ctrl->reset_work))
178 		return -EBUSY;
179 	return 0;
180 }
181 EXPORT_SYMBOL_GPL(nvme_try_sched_reset);
182 
183 static void nvme_failfast_work(struct work_struct *work)
184 {
185 	struct nvme_ctrl *ctrl = container_of(to_delayed_work(work),
186 			struct nvme_ctrl, failfast_work);
187 
188 	if (nvme_ctrl_state(ctrl) != NVME_CTRL_CONNECTING)
189 		return;
190 
191 	set_bit(NVME_CTRL_FAILFAST_EXPIRED, &ctrl->flags);
192 	dev_info(ctrl->device, "failfast expired\n");
193 	nvme_kick_requeue_lists(ctrl);
194 }
195 
196 static inline void nvme_start_failfast_work(struct nvme_ctrl *ctrl)
197 {
198 	if (!ctrl->opts || ctrl->opts->fast_io_fail_tmo == -1)
199 		return;
200 
201 	schedule_delayed_work(&ctrl->failfast_work,
202 			      ctrl->opts->fast_io_fail_tmo * HZ);
203 }
204 
205 static inline void nvme_stop_failfast_work(struct nvme_ctrl *ctrl)
206 {
207 	if (!ctrl->opts)
208 		return;
209 
210 	cancel_delayed_work_sync(&ctrl->failfast_work);
211 	clear_bit(NVME_CTRL_FAILFAST_EXPIRED, &ctrl->flags);
212 }
213 
214 
215 int nvme_reset_ctrl(struct nvme_ctrl *ctrl)
216 {
217 	if (!nvme_change_ctrl_state(ctrl, NVME_CTRL_RESETTING))
218 		return -EBUSY;
219 	if (!queue_work(nvme_reset_wq, &ctrl->reset_work))
220 		return -EBUSY;
221 	return 0;
222 }
223 EXPORT_SYMBOL_GPL(nvme_reset_ctrl);
224 
225 int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl)
226 {
227 	int ret;
228 
229 	ret = nvme_reset_ctrl(ctrl);
230 	if (!ret) {
231 		flush_work(&ctrl->reset_work);
232 		if (nvme_ctrl_state(ctrl) != NVME_CTRL_LIVE)
233 			ret = -ENETRESET;
234 	}
235 
236 	return ret;
237 }
238 
239 static void nvme_do_delete_ctrl(struct nvme_ctrl *ctrl)
240 {
241 	dev_info(ctrl->device,
242 		 "Removing ctrl: NQN \"%s\"\n", nvmf_ctrl_subsysnqn(ctrl));
243 
244 	flush_work(&ctrl->reset_work);
245 	nvme_stop_ctrl(ctrl);
246 	nvme_remove_namespaces(ctrl);
247 	ctrl->ops->delete_ctrl(ctrl);
248 	nvme_uninit_ctrl(ctrl);
249 }
250 
251 static void nvme_delete_ctrl_work(struct work_struct *work)
252 {
253 	struct nvme_ctrl *ctrl =
254 		container_of(work, struct nvme_ctrl, delete_work);
255 
256 	nvme_do_delete_ctrl(ctrl);
257 }
258 
259 int nvme_delete_ctrl(struct nvme_ctrl *ctrl)
260 {
261 	if (!nvme_change_ctrl_state(ctrl, NVME_CTRL_DELETING))
262 		return -EBUSY;
263 	if (!queue_work(nvme_delete_wq, &ctrl->delete_work))
264 		return -EBUSY;
265 	return 0;
266 }
267 EXPORT_SYMBOL_GPL(nvme_delete_ctrl);
268 
269 void nvme_delete_ctrl_sync(struct nvme_ctrl *ctrl)
270 {
271 	/*
272 	 * Keep a reference until nvme_do_delete_ctrl() complete,
273 	 * since ->delete_ctrl can free the controller.
274 	 */
275 	nvme_get_ctrl(ctrl);
276 	if (nvme_change_ctrl_state(ctrl, NVME_CTRL_DELETING))
277 		nvme_do_delete_ctrl(ctrl);
278 	nvme_put_ctrl(ctrl);
279 }
280 
281 static blk_status_t nvme_error_status(u16 status)
282 {
283 	switch (status & NVME_SCT_SC_MASK) {
284 	case NVME_SC_SUCCESS:
285 		return BLK_STS_OK;
286 	case NVME_SC_CAP_EXCEEDED:
287 		return BLK_STS_NOSPC;
288 	case NVME_SC_LBA_RANGE:
289 	case NVME_SC_CMD_INTERRUPTED:
290 	case NVME_SC_NS_NOT_READY:
291 		return BLK_STS_TARGET;
292 	case NVME_SC_BAD_ATTRIBUTES:
293 	case NVME_SC_INVALID_OPCODE:
294 	case NVME_SC_INVALID_FIELD:
295 	case NVME_SC_INVALID_NS:
296 		return BLK_STS_NOTSUPP;
297 	case NVME_SC_WRITE_FAULT:
298 	case NVME_SC_READ_ERROR:
299 	case NVME_SC_UNWRITTEN_BLOCK:
300 	case NVME_SC_ACCESS_DENIED:
301 	case NVME_SC_READ_ONLY:
302 	case NVME_SC_COMPARE_FAILED:
303 		return BLK_STS_MEDIUM;
304 	case NVME_SC_GUARD_CHECK:
305 	case NVME_SC_APPTAG_CHECK:
306 	case NVME_SC_REFTAG_CHECK:
307 	case NVME_SC_INVALID_PI:
308 		return BLK_STS_PROTECTION;
309 	case NVME_SC_RESERVATION_CONFLICT:
310 		return BLK_STS_RESV_CONFLICT;
311 	case NVME_SC_HOST_PATH_ERROR:
312 		return BLK_STS_TRANSPORT;
313 	case NVME_SC_ZONE_TOO_MANY_ACTIVE:
314 		return BLK_STS_ZONE_ACTIVE_RESOURCE;
315 	case NVME_SC_ZONE_TOO_MANY_OPEN:
316 		return BLK_STS_ZONE_OPEN_RESOURCE;
317 	default:
318 		return BLK_STS_IOERR;
319 	}
320 }
321 
322 static void nvme_retry_req(struct request *req)
323 {
324 	unsigned long delay = 0;
325 	u16 crd;
326 
327 	/* The mask and shift result must be <= 3 */
328 	crd = (nvme_req(req)->status & NVME_STATUS_CRD) >> 11;
329 	if (crd)
330 		delay = nvme_req(req)->ctrl->crdt[crd - 1] * 100;
331 
332 	nvme_req(req)->retries++;
333 	blk_mq_requeue_request(req, false);
334 	blk_mq_delay_kick_requeue_list(req->q, delay);
335 }
336 
337 static void nvme_log_error(struct request *req)
338 {
339 	struct nvme_ns *ns = req->q->queuedata;
340 	struct nvme_request *nr = nvme_req(req);
341 
342 	if (ns) {
343 		pr_err_ratelimited("%s: %s(0x%x) @ LBA %llu, %u blocks, %s (sct 0x%x / sc 0x%x) %s%s\n",
344 		       ns->disk ? ns->disk->disk_name : "?",
345 		       nvme_get_opcode_str(nr->cmd->common.opcode),
346 		       nr->cmd->common.opcode,
347 		       nvme_sect_to_lba(ns->head, blk_rq_pos(req)),
348 		       blk_rq_bytes(req) >> ns->head->lba_shift,
349 		       nvme_get_error_status_str(nr->status),
350 		       NVME_SCT(nr->status),		/* Status Code Type */
351 		       nr->status & NVME_SC_MASK,	/* Status Code */
352 		       nr->status & NVME_STATUS_MORE ? "MORE " : "",
353 		       nr->status & NVME_STATUS_DNR  ? "DNR "  : "");
354 		return;
355 	}
356 
357 	pr_err_ratelimited("%s: %s(0x%x), %s (sct 0x%x / sc 0x%x) %s%s\n",
358 			   dev_name(nr->ctrl->device),
359 			   nvme_get_admin_opcode_str(nr->cmd->common.opcode),
360 			   nr->cmd->common.opcode,
361 			   nvme_get_error_status_str(nr->status),
362 			   NVME_SCT(nr->status),	/* Status Code Type */
363 			   nr->status & NVME_SC_MASK,	/* Status Code */
364 			   nr->status & NVME_STATUS_MORE ? "MORE " : "",
365 			   nr->status & NVME_STATUS_DNR  ? "DNR "  : "");
366 }
367 
368 static void nvme_log_err_passthru(struct request *req)
369 {
370 	struct nvme_ns *ns = req->q->queuedata;
371 	struct nvme_request *nr = nvme_req(req);
372 
373 	pr_err_ratelimited("%s: %s(0x%x), %s (sct 0x%x / sc 0x%x) %s%s"
374 		"cdw10=0x%x cdw11=0x%x cdw12=0x%x cdw13=0x%x cdw14=0x%x cdw15=0x%x\n",
375 		ns ? ns->disk->disk_name : dev_name(nr->ctrl->device),
376 		ns ? nvme_get_opcode_str(nr->cmd->common.opcode) :
377 		     nvme_get_admin_opcode_str(nr->cmd->common.opcode),
378 		nr->cmd->common.opcode,
379 		nvme_get_error_status_str(nr->status),
380 		NVME_SCT(nr->status),		/* Status Code Type */
381 		nr->status & NVME_SC_MASK,	/* Status Code */
382 		nr->status & NVME_STATUS_MORE ? "MORE " : "",
383 		nr->status & NVME_STATUS_DNR  ? "DNR "  : "",
384 		le32_to_cpu(nr->cmd->common.cdw10),
385 		le32_to_cpu(nr->cmd->common.cdw11),
386 		le32_to_cpu(nr->cmd->common.cdw12),
387 		le32_to_cpu(nr->cmd->common.cdw13),
388 		le32_to_cpu(nr->cmd->common.cdw14),
389 		le32_to_cpu(nr->cmd->common.cdw15));
390 }
391 
392 enum nvme_disposition {
393 	COMPLETE,
394 	RETRY,
395 	FAILOVER,
396 	AUTHENTICATE,
397 };
398 
399 static inline enum nvme_disposition nvme_decide_disposition(struct request *req)
400 {
401 	if (likely(nvme_req(req)->status == 0))
402 		return COMPLETE;
403 
404 	if (blk_noretry_request(req) ||
405 	    (nvme_req(req)->status & NVME_STATUS_DNR) ||
406 	    nvme_req(req)->retries >= nvme_max_retries)
407 		return COMPLETE;
408 
409 	if ((nvme_req(req)->status & NVME_SCT_SC_MASK) == NVME_SC_AUTH_REQUIRED)
410 		return AUTHENTICATE;
411 
412 	if (req->cmd_flags & REQ_NVME_MPATH) {
413 		if (nvme_is_path_error(nvme_req(req)->status) ||
414 		    blk_queue_dying(req->q))
415 			return FAILOVER;
416 	} else {
417 		if (blk_queue_dying(req->q))
418 			return COMPLETE;
419 	}
420 
421 	return RETRY;
422 }
423 
424 static inline void nvme_end_req_zoned(struct request *req)
425 {
426 	if (IS_ENABLED(CONFIG_BLK_DEV_ZONED) &&
427 	    req_op(req) == REQ_OP_ZONE_APPEND) {
428 		struct nvme_ns *ns = req->q->queuedata;
429 
430 		req->__sector = nvme_lba_to_sect(ns->head,
431 			le64_to_cpu(nvme_req(req)->result.u64));
432 	}
433 }
434 
435 static inline void __nvme_end_req(struct request *req)
436 {
437 	if (unlikely(nvme_req(req)->status && !(req->rq_flags & RQF_QUIET))) {
438 		if (blk_rq_is_passthrough(req))
439 			nvme_log_err_passthru(req);
440 		else
441 			nvme_log_error(req);
442 	}
443 	nvme_end_req_zoned(req);
444 	nvme_trace_bio_complete(req);
445 	if (req->cmd_flags & REQ_NVME_MPATH)
446 		nvme_mpath_end_request(req);
447 }
448 
449 void nvme_end_req(struct request *req)
450 {
451 	blk_status_t status = nvme_error_status(nvme_req(req)->status);
452 
453 	__nvme_end_req(req);
454 	blk_mq_end_request(req, status);
455 }
456 
457 void nvme_complete_rq(struct request *req)
458 {
459 	struct nvme_ctrl *ctrl = nvme_req(req)->ctrl;
460 
461 	trace_nvme_complete_rq(req);
462 	nvme_cleanup_cmd(req);
463 
464 	/*
465 	 * Completions of long-running commands should not be able to
466 	 * defer sending of periodic keep alives, since the controller
467 	 * may have completed processing such commands a long time ago
468 	 * (arbitrarily close to command submission time).
469 	 * req->deadline - req->timeout is the command submission time
470 	 * in jiffies.
471 	 */
472 	if (ctrl->kas &&
473 	    req->deadline - req->timeout >= ctrl->ka_last_check_time)
474 		ctrl->comp_seen = true;
475 
476 	switch (nvme_decide_disposition(req)) {
477 	case COMPLETE:
478 		nvme_end_req(req);
479 		return;
480 	case RETRY:
481 		nvme_retry_req(req);
482 		return;
483 	case FAILOVER:
484 		nvme_failover_req(req);
485 		return;
486 	case AUTHENTICATE:
487 #ifdef CONFIG_NVME_HOST_AUTH
488 		queue_work(nvme_wq, &ctrl->dhchap_auth_work);
489 		nvme_retry_req(req);
490 #else
491 		nvme_end_req(req);
492 #endif
493 		return;
494 	}
495 }
496 EXPORT_SYMBOL_GPL(nvme_complete_rq);
497 
498 void nvme_complete_batch_req(struct request *req)
499 {
500 	trace_nvme_complete_rq(req);
501 	nvme_cleanup_cmd(req);
502 	__nvme_end_req(req);
503 }
504 EXPORT_SYMBOL_GPL(nvme_complete_batch_req);
505 
506 /*
507  * Called to unwind from ->queue_rq on a failed command submission so that the
508  * multipathing code gets called to potentially failover to another path.
509  * The caller needs to unwind all transport specific resource allocations and
510  * must return propagate the return value.
511  */
512 blk_status_t nvme_host_path_error(struct request *req)
513 {
514 	nvme_req(req)->status = NVME_SC_HOST_PATH_ERROR;
515 	blk_mq_set_request_complete(req);
516 	nvme_complete_rq(req);
517 	return BLK_STS_OK;
518 }
519 EXPORT_SYMBOL_GPL(nvme_host_path_error);
520 
521 bool nvme_cancel_request(struct request *req, void *data)
522 {
523 	dev_dbg_ratelimited(((struct nvme_ctrl *) data)->device,
524 				"Cancelling I/O %d", req->tag);
525 
526 	/* don't abort one completed or idle request */
527 	if (blk_mq_rq_state(req) != MQ_RQ_IN_FLIGHT)
528 		return true;
529 
530 	nvme_req(req)->status = NVME_SC_HOST_ABORTED_CMD;
531 	nvme_req(req)->flags |= NVME_REQ_CANCELLED;
532 	blk_mq_complete_request(req);
533 	return true;
534 }
535 EXPORT_SYMBOL_GPL(nvme_cancel_request);
536 
537 void nvme_cancel_tagset(struct nvme_ctrl *ctrl)
538 {
539 	if (ctrl->tagset) {
540 		blk_mq_tagset_busy_iter(ctrl->tagset,
541 				nvme_cancel_request, ctrl);
542 		blk_mq_tagset_wait_completed_request(ctrl->tagset);
543 	}
544 }
545 EXPORT_SYMBOL_GPL(nvme_cancel_tagset);
546 
547 void nvme_cancel_admin_tagset(struct nvme_ctrl *ctrl)
548 {
549 	if (ctrl->admin_tagset) {
550 		blk_mq_tagset_busy_iter(ctrl->admin_tagset,
551 				nvme_cancel_request, ctrl);
552 		blk_mq_tagset_wait_completed_request(ctrl->admin_tagset);
553 	}
554 }
555 EXPORT_SYMBOL_GPL(nvme_cancel_admin_tagset);
556 
557 bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
558 		enum nvme_ctrl_state new_state)
559 {
560 	enum nvme_ctrl_state old_state;
561 	unsigned long flags;
562 	bool changed = false;
563 
564 	spin_lock_irqsave(&ctrl->lock, flags);
565 
566 	old_state = nvme_ctrl_state(ctrl);
567 	switch (new_state) {
568 	case NVME_CTRL_LIVE:
569 		switch (old_state) {
570 		case NVME_CTRL_CONNECTING:
571 			changed = true;
572 			fallthrough;
573 		default:
574 			break;
575 		}
576 		break;
577 	case NVME_CTRL_RESETTING:
578 		switch (old_state) {
579 		case NVME_CTRL_NEW:
580 		case NVME_CTRL_LIVE:
581 			changed = true;
582 			fallthrough;
583 		default:
584 			break;
585 		}
586 		break;
587 	case NVME_CTRL_CONNECTING:
588 		switch (old_state) {
589 		case NVME_CTRL_NEW:
590 		case NVME_CTRL_RESETTING:
591 			changed = true;
592 			fallthrough;
593 		default:
594 			break;
595 		}
596 		break;
597 	case NVME_CTRL_DELETING:
598 		switch (old_state) {
599 		case NVME_CTRL_LIVE:
600 		case NVME_CTRL_RESETTING:
601 		case NVME_CTRL_CONNECTING:
602 			changed = true;
603 			fallthrough;
604 		default:
605 			break;
606 		}
607 		break;
608 	case NVME_CTRL_DELETING_NOIO:
609 		switch (old_state) {
610 		case NVME_CTRL_DELETING:
611 		case NVME_CTRL_DEAD:
612 			changed = true;
613 			fallthrough;
614 		default:
615 			break;
616 		}
617 		break;
618 	case NVME_CTRL_DEAD:
619 		switch (old_state) {
620 		case NVME_CTRL_DELETING:
621 			changed = true;
622 			fallthrough;
623 		default:
624 			break;
625 		}
626 		break;
627 	default:
628 		break;
629 	}
630 
631 	if (changed) {
632 		WRITE_ONCE(ctrl->state, new_state);
633 		wake_up_all(&ctrl->state_wq);
634 	}
635 
636 	spin_unlock_irqrestore(&ctrl->lock, flags);
637 	if (!changed)
638 		return false;
639 
640 	if (new_state == NVME_CTRL_LIVE) {
641 		if (old_state == NVME_CTRL_CONNECTING)
642 			nvme_stop_failfast_work(ctrl);
643 		nvme_kick_requeue_lists(ctrl);
644 	} else if (new_state == NVME_CTRL_CONNECTING &&
645 		old_state == NVME_CTRL_RESETTING) {
646 		nvme_start_failfast_work(ctrl);
647 	}
648 	return changed;
649 }
650 EXPORT_SYMBOL_GPL(nvme_change_ctrl_state);
651 
652 /*
653  * Waits for the controller state to be resetting, or returns false if it is
654  * not possible to ever transition to that state.
655  */
656 bool nvme_wait_reset(struct nvme_ctrl *ctrl)
657 {
658 	wait_event(ctrl->state_wq,
659 		   nvme_change_ctrl_state(ctrl, NVME_CTRL_RESETTING) ||
660 		   nvme_state_terminal(ctrl));
661 	return nvme_ctrl_state(ctrl) == NVME_CTRL_RESETTING;
662 }
663 EXPORT_SYMBOL_GPL(nvme_wait_reset);
664 
665 static void nvme_free_ns_head(struct kref *ref)
666 {
667 	struct nvme_ns_head *head =
668 		container_of(ref, struct nvme_ns_head, ref);
669 
670 	nvme_mpath_put_disk(head);
671 	ida_free(&head->subsys->ns_ida, head->instance);
672 	cleanup_srcu_struct(&head->srcu);
673 	nvme_put_subsystem(head->subsys);
674 	kfree(head->plids);
675 	kfree(head);
676 }
677 
678 bool nvme_tryget_ns_head(struct nvme_ns_head *head)
679 {
680 	return kref_get_unless_zero(&head->ref);
681 }
682 
683 void nvme_put_ns_head(struct nvme_ns_head *head)
684 {
685 	kref_put(&head->ref, nvme_free_ns_head);
686 }
687 
688 static void nvme_free_ns(struct kref *kref)
689 {
690 	struct nvme_ns *ns = container_of(kref, struct nvme_ns, kref);
691 
692 	put_disk(ns->disk);
693 	nvme_put_ns_head(ns->head);
694 	nvme_put_ctrl(ns->ctrl);
695 	kfree(ns);
696 }
697 
698 bool nvme_get_ns(struct nvme_ns *ns)
699 {
700 	return kref_get_unless_zero(&ns->kref);
701 }
702 
703 void nvme_put_ns(struct nvme_ns *ns)
704 {
705 	kref_put(&ns->kref, nvme_free_ns);
706 }
707 EXPORT_SYMBOL_NS_GPL(nvme_put_ns, "NVME_TARGET_PASSTHRU");
708 
709 static inline void nvme_clear_nvme_request(struct request *req)
710 {
711 	nvme_req(req)->status = 0;
712 	nvme_req(req)->retries = 0;
713 	nvme_req(req)->flags = 0;
714 	req->rq_flags |= RQF_DONTPREP;
715 }
716 
717 /* initialize a passthrough request */
718 void nvme_init_request(struct request *req, struct nvme_command *cmd)
719 {
720 	struct nvme_request *nr = nvme_req(req);
721 	bool logging_enabled;
722 
723 	if (req->q->queuedata) {
724 		struct nvme_ns *ns = req->q->disk->private_data;
725 
726 		logging_enabled = ns->head->passthru_err_log_enabled;
727 		req->timeout = NVME_IO_TIMEOUT;
728 	} else { /* no queuedata implies admin queue */
729 		logging_enabled = nr->ctrl->passthru_err_log_enabled;
730 		req->timeout = NVME_ADMIN_TIMEOUT;
731 	}
732 
733 	if (!logging_enabled)
734 		req->rq_flags |= RQF_QUIET;
735 
736 	/* passthru commands should let the driver set the SGL flags */
737 	cmd->common.flags &= ~NVME_CMD_SGL_ALL;
738 
739 	req->cmd_flags |= REQ_FAILFAST_DRIVER;
740 	if (req->mq_hctx->type == HCTX_TYPE_POLL)
741 		req->cmd_flags |= REQ_POLLED;
742 	nvme_clear_nvme_request(req);
743 	memcpy(nr->cmd, cmd, sizeof(*cmd));
744 }
745 EXPORT_SYMBOL_GPL(nvme_init_request);
746 
747 /*
748  * For something we're not in a state to send to the device the default action
749  * is to busy it and retry it after the controller state is recovered.  However,
750  * if the controller is deleting or if anything is marked for failfast or
751  * nvme multipath it is immediately failed.
752  *
753  * Note: commands used to initialize the controller will be marked for failfast.
754  * Note: nvme cli/ioctl commands are marked for failfast.
755  */
756 blk_status_t nvme_fail_nonready_command(struct nvme_ctrl *ctrl,
757 		struct request *rq)
758 {
759 	enum nvme_ctrl_state state = nvme_ctrl_state(ctrl);
760 
761 	if (state != NVME_CTRL_DELETING_NOIO &&
762 	    state != NVME_CTRL_DELETING &&
763 	    state != NVME_CTRL_DEAD &&
764 	    !test_bit(NVME_CTRL_FAILFAST_EXPIRED, &ctrl->flags) &&
765 	    !blk_noretry_request(rq) && !(rq->cmd_flags & REQ_NVME_MPATH))
766 		return BLK_STS_RESOURCE;
767 
768 	if (!(rq->rq_flags & RQF_DONTPREP))
769 		nvme_clear_nvme_request(rq);
770 
771 	return nvme_host_path_error(rq);
772 }
773 EXPORT_SYMBOL_GPL(nvme_fail_nonready_command);
774 
775 bool __nvme_check_ready(struct nvme_ctrl *ctrl, struct request *rq,
776 		bool queue_live, enum nvme_ctrl_state state)
777 {
778 	struct nvme_request *req = nvme_req(rq);
779 
780 	/*
781 	 * currently we have a problem sending passthru commands
782 	 * on the admin_q if the controller is not LIVE because we can't
783 	 * make sure that they are going out after the admin connect,
784 	 * controller enable and/or other commands in the initialization
785 	 * sequence. until the controller will be LIVE, fail with
786 	 * BLK_STS_RESOURCE so that they will be rescheduled.
787 	 */
788 	if (rq->q == ctrl->admin_q && (req->flags & NVME_REQ_USERCMD))
789 		return false;
790 
791 	if (ctrl->ops->flags & NVME_F_FABRICS) {
792 		/*
793 		 * Only allow commands on a live queue, except for the connect
794 		 * command, which is require to set the queue live in the
795 		 * appropinquate states.
796 		 */
797 		switch (state) {
798 		case NVME_CTRL_CONNECTING:
799 			if (blk_rq_is_passthrough(rq) && nvme_is_fabrics(req->cmd) &&
800 			    (req->cmd->fabrics.fctype == nvme_fabrics_type_connect ||
801 			     req->cmd->fabrics.fctype == nvme_fabrics_type_auth_send ||
802 			     req->cmd->fabrics.fctype == nvme_fabrics_type_auth_receive))
803 				return true;
804 			break;
805 		default:
806 			break;
807 		case NVME_CTRL_DEAD:
808 			return false;
809 		}
810 	}
811 
812 	return queue_live;
813 }
814 EXPORT_SYMBOL_GPL(__nvme_check_ready);
815 
816 static inline void nvme_setup_flush(struct nvme_ns *ns,
817 		struct nvme_command *cmnd)
818 {
819 	memset(cmnd, 0, sizeof(*cmnd));
820 	cmnd->common.opcode = nvme_cmd_flush;
821 	cmnd->common.nsid = cpu_to_le32(ns->head->ns_id);
822 }
823 
824 static blk_status_t nvme_setup_discard(struct nvme_ns *ns, struct request *req,
825 		struct nvme_command *cmnd)
826 {
827 	unsigned short segments = blk_rq_nr_discard_segments(req), n = 0;
828 	struct nvme_dsm_range *range;
829 	struct bio *bio;
830 
831 	/*
832 	 * Some devices do not consider the DSM 'Number of Ranges' field when
833 	 * determining how much data to DMA. Always allocate memory for maximum
834 	 * number of segments to prevent device reading beyond end of buffer.
835 	 */
836 	static const size_t alloc_size = sizeof(*range) * NVME_DSM_MAX_RANGES;
837 
838 	range = kzalloc(alloc_size, GFP_ATOMIC | __GFP_NOWARN);
839 	if (!range) {
840 		/*
841 		 * If we fail allocation our range, fallback to the controller
842 		 * discard page. If that's also busy, it's safe to return
843 		 * busy, as we know we can make progress once that's freed.
844 		 */
845 		if (test_and_set_bit_lock(0, &ns->ctrl->discard_page_busy))
846 			return BLK_STS_RESOURCE;
847 
848 		range = page_address(ns->ctrl->discard_page);
849 	}
850 
851 	if (queue_max_discard_segments(req->q) == 1) {
852 		u64 slba = nvme_sect_to_lba(ns->head, blk_rq_pos(req));
853 		u32 nlb = blk_rq_sectors(req) >> (ns->head->lba_shift - 9);
854 
855 		range[0].cattr = cpu_to_le32(0);
856 		range[0].nlb = cpu_to_le32(nlb);
857 		range[0].slba = cpu_to_le64(slba);
858 		n = 1;
859 	} else {
860 		__rq_for_each_bio(bio, req) {
861 			u64 slba = nvme_sect_to_lba(ns->head,
862 						    bio->bi_iter.bi_sector);
863 			u32 nlb = bio->bi_iter.bi_size >> ns->head->lba_shift;
864 
865 			if (n < segments) {
866 				range[n].cattr = cpu_to_le32(0);
867 				range[n].nlb = cpu_to_le32(nlb);
868 				range[n].slba = cpu_to_le64(slba);
869 			}
870 			n++;
871 		}
872 	}
873 
874 	if (WARN_ON_ONCE(n != segments)) {
875 		if (virt_to_page(range) == ns->ctrl->discard_page)
876 			clear_bit_unlock(0, &ns->ctrl->discard_page_busy);
877 		else
878 			kfree(range);
879 		return BLK_STS_IOERR;
880 	}
881 
882 	memset(cmnd, 0, sizeof(*cmnd));
883 	cmnd->dsm.opcode = nvme_cmd_dsm;
884 	cmnd->dsm.nsid = cpu_to_le32(ns->head->ns_id);
885 	cmnd->dsm.nr = cpu_to_le32(segments - 1);
886 	cmnd->dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
887 
888 	bvec_set_virt(&req->special_vec, range, alloc_size);
889 	req->rq_flags |= RQF_SPECIAL_PAYLOAD;
890 
891 	return BLK_STS_OK;
892 }
893 
894 static void nvme_set_app_tag(struct request *req, struct nvme_command *cmnd)
895 {
896 	cmnd->rw.lbat = cpu_to_le16(bio_integrity(req->bio)->app_tag);
897 	cmnd->rw.lbatm = cpu_to_le16(0xffff);
898 }
899 
900 static void nvme_set_ref_tag(struct nvme_ns *ns, struct nvme_command *cmnd,
901 			      struct request *req)
902 {
903 	u32 upper, lower;
904 	u64 ref48;
905 
906 	/* only type1 and type 2 PI formats have a reftag */
907 	switch (ns->head->pi_type) {
908 	case NVME_NS_DPS_PI_TYPE1:
909 	case NVME_NS_DPS_PI_TYPE2:
910 		break;
911 	default:
912 		return;
913 	}
914 
915 	/* both rw and write zeroes share the same reftag format */
916 	switch (ns->head->guard_type) {
917 	case NVME_NVM_NS_16B_GUARD:
918 		cmnd->rw.reftag = cpu_to_le32(t10_pi_ref_tag(req));
919 		break;
920 	case NVME_NVM_NS_64B_GUARD:
921 		ref48 = ext_pi_ref_tag(req);
922 		lower = lower_32_bits(ref48);
923 		upper = upper_32_bits(ref48);
924 
925 		cmnd->rw.reftag = cpu_to_le32(lower);
926 		cmnd->rw.cdw3 = cpu_to_le32(upper);
927 		break;
928 	default:
929 		break;
930 	}
931 }
932 
933 static inline blk_status_t nvme_setup_write_zeroes(struct nvme_ns *ns,
934 		struct request *req, struct nvme_command *cmnd)
935 {
936 	memset(cmnd, 0, sizeof(*cmnd));
937 
938 	if (ns->ctrl->quirks & NVME_QUIRK_DEALLOCATE_ZEROES)
939 		return nvme_setup_discard(ns, req, cmnd);
940 
941 	cmnd->write_zeroes.opcode = nvme_cmd_write_zeroes;
942 	cmnd->write_zeroes.nsid = cpu_to_le32(ns->head->ns_id);
943 	cmnd->write_zeroes.slba =
944 		cpu_to_le64(nvme_sect_to_lba(ns->head, blk_rq_pos(req)));
945 	cmnd->write_zeroes.length =
946 		cpu_to_le16((blk_rq_bytes(req) >> ns->head->lba_shift) - 1);
947 
948 	if (!(req->cmd_flags & REQ_NOUNMAP) &&
949 	    (ns->head->features & NVME_NS_DEAC))
950 		cmnd->write_zeroes.control |= cpu_to_le16(NVME_WZ_DEAC);
951 
952 	if (nvme_ns_has_pi(ns->head)) {
953 		cmnd->write_zeroes.control |= cpu_to_le16(NVME_RW_PRINFO_PRACT);
954 		nvme_set_ref_tag(ns, cmnd, req);
955 	}
956 
957 	return BLK_STS_OK;
958 }
959 
960 /*
961  * NVMe does not support a dedicated command to issue an atomic write. A write
962  * which does adhere to the device atomic limits will silently be executed
963  * non-atomically. The request issuer should ensure that the write is within
964  * the queue atomic writes limits, but just validate this in case it is not.
965  */
966 static bool nvme_valid_atomic_write(struct request *req)
967 {
968 	struct request_queue *q = req->q;
969 	u32 boundary_bytes = queue_atomic_write_boundary_bytes(q);
970 
971 	if (blk_rq_bytes(req) > queue_atomic_write_unit_max_bytes(q))
972 		return false;
973 
974 	if (boundary_bytes) {
975 		u64 mask = boundary_bytes - 1, imask = ~mask;
976 		u64 start = blk_rq_pos(req) << SECTOR_SHIFT;
977 		u64 end = start + blk_rq_bytes(req) - 1;
978 
979 		/* If greater then must be crossing a boundary */
980 		if (blk_rq_bytes(req) > boundary_bytes)
981 			return false;
982 
983 		if ((start & imask) != (end & imask))
984 			return false;
985 	}
986 
987 	return true;
988 }
989 
990 static inline blk_status_t nvme_setup_rw(struct nvme_ns *ns,
991 		struct request *req, struct nvme_command *cmnd,
992 		enum nvme_opcode op)
993 {
994 	u16 control = 0;
995 	u32 dsmgmt = 0;
996 
997 	if (req->cmd_flags & REQ_FUA)
998 		control |= NVME_RW_FUA;
999 	if (req->cmd_flags & (REQ_FAILFAST_DEV | REQ_RAHEAD))
1000 		control |= NVME_RW_LR;
1001 
1002 	if (req->cmd_flags & REQ_RAHEAD)
1003 		dsmgmt |= NVME_RW_DSM_FREQ_PREFETCH;
1004 
1005 	if (op == nvme_cmd_write && ns->head->nr_plids) {
1006 		u16 write_stream = req->bio->bi_write_stream;
1007 
1008 		if (WARN_ON_ONCE(write_stream > ns->head->nr_plids))
1009 			return BLK_STS_INVAL;
1010 
1011 		if (write_stream) {
1012 			dsmgmt |= ns->head->plids[write_stream - 1] << 16;
1013 			control |= NVME_RW_DTYPE_DPLCMT;
1014 		}
1015 	}
1016 
1017 	if (req->cmd_flags & REQ_ATOMIC && !nvme_valid_atomic_write(req))
1018 		return BLK_STS_INVAL;
1019 
1020 	cmnd->rw.opcode = op;
1021 	cmnd->rw.flags = 0;
1022 	cmnd->rw.nsid = cpu_to_le32(ns->head->ns_id);
1023 	cmnd->rw.cdw2 = 0;
1024 	cmnd->rw.cdw3 = 0;
1025 	cmnd->rw.metadata = 0;
1026 	cmnd->rw.slba =
1027 		cpu_to_le64(nvme_sect_to_lba(ns->head, blk_rq_pos(req)));
1028 	cmnd->rw.length =
1029 		cpu_to_le16((blk_rq_bytes(req) >> ns->head->lba_shift) - 1);
1030 	cmnd->rw.reftag = 0;
1031 	cmnd->rw.lbat = 0;
1032 	cmnd->rw.lbatm = 0;
1033 
1034 	if (ns->head->ms) {
1035 		/*
1036 		 * If formatted with metadata, the block layer always provides a
1037 		 * metadata buffer if CONFIG_BLK_DEV_INTEGRITY is enabled.  Else
1038 		 * we enable the PRACT bit for protection information or set the
1039 		 * namespace capacity to zero to prevent any I/O.
1040 		 */
1041 		if (!blk_integrity_rq(req)) {
1042 			if (WARN_ON_ONCE(!nvme_ns_has_pi(ns->head)))
1043 				return BLK_STS_NOTSUPP;
1044 			control |= NVME_RW_PRINFO_PRACT;
1045 			nvme_set_ref_tag(ns, cmnd, req);
1046 		}
1047 
1048 		if (bio_integrity_flagged(req->bio, BIP_CHECK_GUARD))
1049 			control |= NVME_RW_PRINFO_PRCHK_GUARD;
1050 		if (bio_integrity_flagged(req->bio, BIP_CHECK_REFTAG)) {
1051 			control |= NVME_RW_PRINFO_PRCHK_REF;
1052 			if (op == nvme_cmd_zone_append)
1053 				control |= NVME_RW_APPEND_PIREMAP;
1054 			nvme_set_ref_tag(ns, cmnd, req);
1055 		}
1056 		if (bio_integrity_flagged(req->bio, BIP_CHECK_APPTAG)) {
1057 			control |= NVME_RW_PRINFO_PRCHK_APP;
1058 			nvme_set_app_tag(req, cmnd);
1059 		}
1060 	}
1061 
1062 	cmnd->rw.control = cpu_to_le16(control);
1063 	cmnd->rw.dsmgmt = cpu_to_le32(dsmgmt);
1064 	return 0;
1065 }
1066 
1067 void nvme_cleanup_cmd(struct request *req)
1068 {
1069 	if (req->rq_flags & RQF_SPECIAL_PAYLOAD) {
1070 		struct nvme_ctrl *ctrl = nvme_req(req)->ctrl;
1071 
1072 		if (req->special_vec.bv_page == ctrl->discard_page)
1073 			clear_bit_unlock(0, &ctrl->discard_page_busy);
1074 		else
1075 			kfree(bvec_virt(&req->special_vec));
1076 		req->rq_flags &= ~RQF_SPECIAL_PAYLOAD;
1077 	}
1078 }
1079 EXPORT_SYMBOL_GPL(nvme_cleanup_cmd);
1080 
1081 blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req)
1082 {
1083 	struct nvme_command *cmd = nvme_req(req)->cmd;
1084 	blk_status_t ret = BLK_STS_OK;
1085 
1086 	if (!(req->rq_flags & RQF_DONTPREP))
1087 		nvme_clear_nvme_request(req);
1088 
1089 	switch (req_op(req)) {
1090 	case REQ_OP_DRV_IN:
1091 	case REQ_OP_DRV_OUT:
1092 		/* these are setup prior to execution in nvme_init_request() */
1093 		break;
1094 	case REQ_OP_FLUSH:
1095 		nvme_setup_flush(ns, cmd);
1096 		break;
1097 	case REQ_OP_ZONE_RESET_ALL:
1098 	case REQ_OP_ZONE_RESET:
1099 		ret = nvme_setup_zone_mgmt_send(ns, req, cmd, NVME_ZONE_RESET);
1100 		break;
1101 	case REQ_OP_ZONE_OPEN:
1102 		ret = nvme_setup_zone_mgmt_send(ns, req, cmd, NVME_ZONE_OPEN);
1103 		break;
1104 	case REQ_OP_ZONE_CLOSE:
1105 		ret = nvme_setup_zone_mgmt_send(ns, req, cmd, NVME_ZONE_CLOSE);
1106 		break;
1107 	case REQ_OP_ZONE_FINISH:
1108 		ret = nvme_setup_zone_mgmt_send(ns, req, cmd, NVME_ZONE_FINISH);
1109 		break;
1110 	case REQ_OP_WRITE_ZEROES:
1111 		ret = nvme_setup_write_zeroes(ns, req, cmd);
1112 		break;
1113 	case REQ_OP_DISCARD:
1114 		ret = nvme_setup_discard(ns, req, cmd);
1115 		break;
1116 	case REQ_OP_READ:
1117 		ret = nvme_setup_rw(ns, req, cmd, nvme_cmd_read);
1118 		break;
1119 	case REQ_OP_WRITE:
1120 		ret = nvme_setup_rw(ns, req, cmd, nvme_cmd_write);
1121 		break;
1122 	case REQ_OP_ZONE_APPEND:
1123 		ret = nvme_setup_rw(ns, req, cmd, nvme_cmd_zone_append);
1124 		break;
1125 	default:
1126 		WARN_ON_ONCE(1);
1127 		return BLK_STS_IOERR;
1128 	}
1129 
1130 	cmd->common.command_id = nvme_cid(req);
1131 	trace_nvme_setup_cmd(req, cmd);
1132 	return ret;
1133 }
1134 EXPORT_SYMBOL_GPL(nvme_setup_cmd);
1135 
1136 /*
1137  * Return values:
1138  * 0:  success
1139  * >0: nvme controller's cqe status response
1140  * <0: kernel error in lieu of controller response
1141  */
1142 int nvme_execute_rq(struct request *rq, bool at_head)
1143 {
1144 	blk_status_t status;
1145 
1146 	status = blk_execute_rq(rq, at_head);
1147 	if (nvme_req(rq)->flags & NVME_REQ_CANCELLED)
1148 		return -EINTR;
1149 	if (nvme_req(rq)->status)
1150 		return nvme_req(rq)->status;
1151 	return blk_status_to_errno(status);
1152 }
1153 EXPORT_SYMBOL_NS_GPL(nvme_execute_rq, "NVME_TARGET_PASSTHRU");
1154 
1155 /*
1156  * Returns 0 on success.  If the result is negative, it's a Linux error code;
1157  * if the result is positive, it's an NVM Express status code
1158  */
1159 int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
1160 		union nvme_result *result, void *buffer, unsigned bufflen,
1161 		int qid, nvme_submit_flags_t flags)
1162 {
1163 	struct request *req;
1164 	int ret;
1165 	blk_mq_req_flags_t blk_flags = 0;
1166 
1167 	if (flags & NVME_SUBMIT_NOWAIT)
1168 		blk_flags |= BLK_MQ_REQ_NOWAIT;
1169 	if (flags & NVME_SUBMIT_RESERVED)
1170 		blk_flags |= BLK_MQ_REQ_RESERVED;
1171 	if (qid == NVME_QID_ANY)
1172 		req = blk_mq_alloc_request(q, nvme_req_op(cmd), blk_flags);
1173 	else
1174 		req = blk_mq_alloc_request_hctx(q, nvme_req_op(cmd), blk_flags,
1175 						qid - 1);
1176 
1177 	if (IS_ERR(req))
1178 		return PTR_ERR(req);
1179 	nvme_init_request(req, cmd);
1180 	if (flags & NVME_SUBMIT_RETRY)
1181 		req->cmd_flags &= ~REQ_FAILFAST_DRIVER;
1182 
1183 	if (buffer && bufflen) {
1184 		ret = blk_rq_map_kern(req, buffer, bufflen, GFP_KERNEL);
1185 		if (ret)
1186 			goto out;
1187 	}
1188 
1189 	ret = nvme_execute_rq(req, flags & NVME_SUBMIT_AT_HEAD);
1190 	if (result && ret >= 0)
1191 		*result = nvme_req(req)->result;
1192  out:
1193 	blk_mq_free_request(req);
1194 	return ret;
1195 }
1196 EXPORT_SYMBOL_GPL(__nvme_submit_sync_cmd);
1197 
1198 int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
1199 		void *buffer, unsigned bufflen)
1200 {
1201 	return __nvme_submit_sync_cmd(q, cmd, NULL, buffer, bufflen,
1202 			NVME_QID_ANY, 0);
1203 }
1204 EXPORT_SYMBOL_GPL(nvme_submit_sync_cmd);
1205 
1206 u32 nvme_command_effects(struct nvme_ctrl *ctrl, struct nvme_ns *ns, u8 opcode)
1207 {
1208 	u32 effects = 0;
1209 
1210 	if (ns) {
1211 		effects = le32_to_cpu(ns->head->effects->iocs[opcode]);
1212 		if (effects & ~(NVME_CMD_EFFECTS_CSUPP | NVME_CMD_EFFECTS_LBCC))
1213 			dev_warn_once(ctrl->device,
1214 				"IO command:%02x has unusual effects:%08x\n",
1215 				opcode, effects);
1216 
1217 		/*
1218 		 * NVME_CMD_EFFECTS_CSE_MASK causes a freeze all I/O queues,
1219 		 * which would deadlock when done on an I/O command.  Note that
1220 		 * We already warn about an unusual effect above.
1221 		 */
1222 		effects &= ~NVME_CMD_EFFECTS_CSE_MASK;
1223 	} else {
1224 		effects = le32_to_cpu(ctrl->effects->acs[opcode]);
1225 
1226 		/* Ignore execution restrictions if any relaxation bits are set */
1227 		if (effects & NVME_CMD_EFFECTS_CSER_MASK)
1228 			effects &= ~NVME_CMD_EFFECTS_CSE_MASK;
1229 	}
1230 
1231 	return effects;
1232 }
1233 EXPORT_SYMBOL_NS_GPL(nvme_command_effects, "NVME_TARGET_PASSTHRU");
1234 
1235 u32 nvme_passthru_start(struct nvme_ctrl *ctrl, struct nvme_ns *ns, u8 opcode)
1236 {
1237 	u32 effects = nvme_command_effects(ctrl, ns, opcode);
1238 
1239 	/*
1240 	 * For simplicity, IO to all namespaces is quiesced even if the command
1241 	 * effects say only one namespace is affected.
1242 	 */
1243 	if (effects & NVME_CMD_EFFECTS_CSE_MASK) {
1244 		mutex_lock(&ctrl->scan_lock);
1245 		mutex_lock(&ctrl->subsys->lock);
1246 		nvme_mpath_start_freeze(ctrl->subsys);
1247 		nvme_mpath_wait_freeze(ctrl->subsys);
1248 		nvme_start_freeze(ctrl);
1249 		nvme_wait_freeze(ctrl);
1250 	}
1251 	return effects;
1252 }
1253 EXPORT_SYMBOL_NS_GPL(nvme_passthru_start, "NVME_TARGET_PASSTHRU");
1254 
1255 void nvme_passthru_end(struct nvme_ctrl *ctrl, struct nvme_ns *ns, u32 effects,
1256 		       struct nvme_command *cmd, int status)
1257 {
1258 	if (effects & NVME_CMD_EFFECTS_CSE_MASK) {
1259 		nvme_unfreeze(ctrl);
1260 		nvme_mpath_unfreeze(ctrl->subsys);
1261 		mutex_unlock(&ctrl->subsys->lock);
1262 		mutex_unlock(&ctrl->scan_lock);
1263 	}
1264 	if (effects & NVME_CMD_EFFECTS_CCC) {
1265 		if (!test_and_set_bit(NVME_CTRL_DIRTY_CAPABILITY,
1266 				      &ctrl->flags)) {
1267 			dev_info(ctrl->device,
1268 "controller capabilities changed, reset may be required to take effect.\n");
1269 		}
1270 	}
1271 	if (effects & (NVME_CMD_EFFECTS_NIC | NVME_CMD_EFFECTS_NCC)) {
1272 		nvme_queue_scan(ctrl);
1273 		flush_work(&ctrl->scan_work);
1274 	}
1275 	if (ns)
1276 		return;
1277 
1278 	switch (cmd->common.opcode) {
1279 	case nvme_admin_set_features:
1280 		switch (le32_to_cpu(cmd->common.cdw10) & 0xFF) {
1281 		case NVME_FEAT_KATO:
1282 			/*
1283 			 * Keep alive commands interval on the host should be
1284 			 * updated when KATO is modified by Set Features
1285 			 * commands.
1286 			 */
1287 			if (!status)
1288 				nvme_update_keep_alive(ctrl, cmd);
1289 			break;
1290 		default:
1291 			break;
1292 		}
1293 		break;
1294 	default:
1295 		break;
1296 	}
1297 }
1298 EXPORT_SYMBOL_NS_GPL(nvme_passthru_end, "NVME_TARGET_PASSTHRU");
1299 
1300 /*
1301  * Recommended frequency for KATO commands per NVMe 1.4 section 7.12.1:
1302  *
1303  *   The host should send Keep Alive commands at half of the Keep Alive Timeout
1304  *   accounting for transport roundtrip times [..].
1305  */
1306 static unsigned long nvme_keep_alive_work_period(struct nvme_ctrl *ctrl)
1307 {
1308 	unsigned long delay = ctrl->kato * HZ / 2;
1309 
1310 	/*
1311 	 * When using Traffic Based Keep Alive, we need to run
1312 	 * nvme_keep_alive_work at twice the normal frequency, as one
1313 	 * command completion can postpone sending a keep alive command
1314 	 * by up to twice the delay between runs.
1315 	 */
1316 	if (ctrl->ctratt & NVME_CTRL_ATTR_TBKAS)
1317 		delay /= 2;
1318 	return delay;
1319 }
1320 
1321 static void nvme_queue_keep_alive_work(struct nvme_ctrl *ctrl)
1322 {
1323 	unsigned long now = jiffies;
1324 	unsigned long delay = nvme_keep_alive_work_period(ctrl);
1325 	unsigned long ka_next_check_tm = ctrl->ka_last_check_time + delay;
1326 
1327 	if (time_after(now, ka_next_check_tm))
1328 		delay = 0;
1329 	else
1330 		delay = ka_next_check_tm - now;
1331 
1332 	queue_delayed_work(nvme_wq, &ctrl->ka_work, delay);
1333 }
1334 
1335 static enum rq_end_io_ret nvme_keep_alive_end_io(struct request *rq,
1336 						 blk_status_t status,
1337 						 const struct io_comp_batch *iob)
1338 {
1339 	struct nvme_ctrl *ctrl = rq->end_io_data;
1340 	unsigned long rtt = jiffies - (rq->deadline - rq->timeout);
1341 	unsigned long delay = nvme_keep_alive_work_period(ctrl);
1342 	enum nvme_ctrl_state state = nvme_ctrl_state(ctrl);
1343 
1344 	/*
1345 	 * Subtract off the keepalive RTT so nvme_keep_alive_work runs
1346 	 * at the desired frequency.
1347 	 */
1348 	if (rtt <= delay) {
1349 		delay -= rtt;
1350 	} else {
1351 		dev_warn(ctrl->device, "long keepalive RTT (%u ms)\n",
1352 			 jiffies_to_msecs(rtt));
1353 		delay = 0;
1354 	}
1355 
1356 	blk_mq_free_request(rq);
1357 
1358 	if (status) {
1359 		dev_err(ctrl->device,
1360 			"failed nvme_keep_alive_end_io error=%d\n",
1361 				status);
1362 		return RQ_END_IO_NONE;
1363 	}
1364 
1365 	ctrl->ka_last_check_time = jiffies;
1366 	ctrl->comp_seen = false;
1367 	if (state == NVME_CTRL_LIVE || state == NVME_CTRL_CONNECTING)
1368 		queue_delayed_work(nvme_wq, &ctrl->ka_work, delay);
1369 	return RQ_END_IO_NONE;
1370 }
1371 
1372 static void nvme_keep_alive_work(struct work_struct *work)
1373 {
1374 	struct nvme_ctrl *ctrl = container_of(to_delayed_work(work),
1375 			struct nvme_ctrl, ka_work);
1376 	bool comp_seen = ctrl->comp_seen;
1377 	struct request *rq;
1378 
1379 	ctrl->ka_last_check_time = jiffies;
1380 
1381 	if ((ctrl->ctratt & NVME_CTRL_ATTR_TBKAS) && comp_seen) {
1382 		dev_dbg(ctrl->device,
1383 			"reschedule traffic based keep-alive timer\n");
1384 		ctrl->comp_seen = false;
1385 		nvme_queue_keep_alive_work(ctrl);
1386 		return;
1387 	}
1388 
1389 	rq = blk_mq_alloc_request(ctrl->admin_q, nvme_req_op(&ctrl->ka_cmd),
1390 				  BLK_MQ_REQ_RESERVED | BLK_MQ_REQ_NOWAIT);
1391 	if (IS_ERR(rq)) {
1392 		/* allocation failure, reset the controller */
1393 		dev_err(ctrl->device, "keep-alive failed: %ld\n", PTR_ERR(rq));
1394 		nvme_reset_ctrl(ctrl);
1395 		return;
1396 	}
1397 	nvme_init_request(rq, &ctrl->ka_cmd);
1398 
1399 	rq->timeout = ctrl->kato * HZ;
1400 	rq->end_io = nvme_keep_alive_end_io;
1401 	rq->end_io_data = ctrl;
1402 	blk_execute_rq_nowait(rq, false);
1403 }
1404 
1405 static void nvme_start_keep_alive(struct nvme_ctrl *ctrl)
1406 {
1407 	if (unlikely(ctrl->kato == 0))
1408 		return;
1409 
1410 	nvme_queue_keep_alive_work(ctrl);
1411 }
1412 
1413 void nvme_stop_keep_alive(struct nvme_ctrl *ctrl)
1414 {
1415 	if (unlikely(ctrl->kato == 0))
1416 		return;
1417 
1418 	cancel_delayed_work_sync(&ctrl->ka_work);
1419 }
1420 EXPORT_SYMBOL_GPL(nvme_stop_keep_alive);
1421 
1422 static void nvme_update_keep_alive(struct nvme_ctrl *ctrl,
1423 				   struct nvme_command *cmd)
1424 {
1425 	unsigned int new_kato =
1426 		DIV_ROUND_UP(le32_to_cpu(cmd->common.cdw11), 1000);
1427 
1428 	dev_info(ctrl->device,
1429 		 "keep alive interval updated from %u ms to %u ms\n",
1430 		 ctrl->kato * 1000 / 2, new_kato * 1000 / 2);
1431 
1432 	nvme_stop_keep_alive(ctrl);
1433 	ctrl->kato = new_kato;
1434 	nvme_start_keep_alive(ctrl);
1435 }
1436 
1437 static bool nvme_id_cns_ok(struct nvme_ctrl *ctrl, u8 cns)
1438 {
1439 	/*
1440 	 * The CNS field occupies a full byte starting with NVMe 1.2
1441 	 */
1442 	if (ctrl->vs >= NVME_VS(1, 2, 0))
1443 		return true;
1444 
1445 	/*
1446 	 * NVMe 1.1 expanded the CNS value to two bits, which means values
1447 	 * larger than that could get truncated and treated as an incorrect
1448 	 * value.
1449 	 *
1450 	 * Qemu implemented 1.0 behavior for controllers claiming 1.1
1451 	 * compliance, so they need to be quirked here.
1452 	 */
1453 	if (ctrl->vs >= NVME_VS(1, 1, 0) &&
1454 	    !(ctrl->quirks & NVME_QUIRK_IDENTIFY_CNS))
1455 		return cns <= 3;
1456 
1457 	/*
1458 	 * NVMe 1.0 used a single bit for the CNS value.
1459 	 */
1460 	return cns <= 1;
1461 }
1462 
1463 static int nvme_identify_ctrl(struct nvme_ctrl *dev, struct nvme_id_ctrl **id)
1464 {
1465 	struct nvme_command c = { };
1466 	int error;
1467 
1468 	/* gcc-4.4.4 (at least) has issues with initializers and anon unions */
1469 	c.identify.opcode = nvme_admin_identify;
1470 	c.identify.cns = NVME_ID_CNS_CTRL;
1471 
1472 	*id = kmalloc_obj(struct nvme_id_ctrl);
1473 	if (!*id)
1474 		return -ENOMEM;
1475 
1476 	error = nvme_submit_sync_cmd(dev->admin_q, &c, *id,
1477 			sizeof(struct nvme_id_ctrl));
1478 	if (error) {
1479 		kfree(*id);
1480 		*id = NULL;
1481 	}
1482 	return error;
1483 }
1484 
1485 static int nvme_process_ns_desc(struct nvme_ctrl *ctrl, struct nvme_ns_ids *ids,
1486 		struct nvme_ns_id_desc *cur, bool *csi_seen)
1487 {
1488 	const char *warn_str = "ctrl returned bogus length:";
1489 	void *data = cur;
1490 
1491 	switch (cur->nidt) {
1492 	case NVME_NIDT_EUI64:
1493 		if (cur->nidl != NVME_NIDT_EUI64_LEN) {
1494 			dev_warn(ctrl->device, "%s %d for NVME_NIDT_EUI64\n",
1495 				 warn_str, cur->nidl);
1496 			return -1;
1497 		}
1498 		if (ctrl->quirks & NVME_QUIRK_BOGUS_NID)
1499 			return NVME_NIDT_EUI64_LEN;
1500 		memcpy(ids->eui64, data + sizeof(*cur), NVME_NIDT_EUI64_LEN);
1501 		return NVME_NIDT_EUI64_LEN;
1502 	case NVME_NIDT_NGUID:
1503 		if (cur->nidl != NVME_NIDT_NGUID_LEN) {
1504 			dev_warn(ctrl->device, "%s %d for NVME_NIDT_NGUID\n",
1505 				 warn_str, cur->nidl);
1506 			return -1;
1507 		}
1508 		if (ctrl->quirks & NVME_QUIRK_BOGUS_NID)
1509 			return NVME_NIDT_NGUID_LEN;
1510 		memcpy(ids->nguid, data + sizeof(*cur), NVME_NIDT_NGUID_LEN);
1511 		return NVME_NIDT_NGUID_LEN;
1512 	case NVME_NIDT_UUID:
1513 		if (cur->nidl != NVME_NIDT_UUID_LEN) {
1514 			dev_warn(ctrl->device, "%s %d for NVME_NIDT_UUID\n",
1515 				 warn_str, cur->nidl);
1516 			return -1;
1517 		}
1518 		if (ctrl->quirks & NVME_QUIRK_BOGUS_NID)
1519 			return NVME_NIDT_UUID_LEN;
1520 		uuid_copy(&ids->uuid, data + sizeof(*cur));
1521 		return NVME_NIDT_UUID_LEN;
1522 	case NVME_NIDT_CSI:
1523 		if (cur->nidl != NVME_NIDT_CSI_LEN) {
1524 			dev_warn(ctrl->device, "%s %d for NVME_NIDT_CSI\n",
1525 				 warn_str, cur->nidl);
1526 			return -1;
1527 		}
1528 		memcpy(&ids->csi, data + sizeof(*cur), NVME_NIDT_CSI_LEN);
1529 		*csi_seen = true;
1530 		return NVME_NIDT_CSI_LEN;
1531 	default:
1532 		/* Skip unknown types */
1533 		return cur->nidl;
1534 	}
1535 }
1536 
1537 static int nvme_identify_ns_descs(struct nvme_ctrl *ctrl,
1538 		struct nvme_ns_info *info)
1539 {
1540 	struct nvme_command c = { };
1541 	bool csi_seen = false;
1542 	int status, pos, len;
1543 	void *data;
1544 
1545 	if (ctrl->vs < NVME_VS(1, 3, 0) && !nvme_multi_css(ctrl))
1546 		return 0;
1547 	if (ctrl->quirks & NVME_QUIRK_NO_NS_DESC_LIST)
1548 		return 0;
1549 
1550 	c.identify.opcode = nvme_admin_identify;
1551 	c.identify.nsid = cpu_to_le32(info->nsid);
1552 	c.identify.cns = NVME_ID_CNS_NS_DESC_LIST;
1553 
1554 	data = kzalloc(NVME_IDENTIFY_DATA_SIZE, GFP_KERNEL);
1555 	if (!data)
1556 		return -ENOMEM;
1557 
1558 	status = nvme_submit_sync_cmd(ctrl->admin_q, &c, data,
1559 				      NVME_IDENTIFY_DATA_SIZE);
1560 	if (status) {
1561 		dev_warn(ctrl->device,
1562 			"Identify Descriptors failed (nsid=%u, status=0x%x)\n",
1563 			info->nsid, status);
1564 		goto free_data;
1565 	}
1566 
1567 	for (pos = 0; pos < NVME_IDENTIFY_DATA_SIZE; pos += len) {
1568 		struct nvme_ns_id_desc *cur = data + pos;
1569 
1570 		if (cur->nidl == 0)
1571 			break;
1572 
1573 		len = nvme_process_ns_desc(ctrl, &info->ids, cur, &csi_seen);
1574 		if (len < 0)
1575 			break;
1576 
1577 		len += sizeof(*cur);
1578 	}
1579 
1580 	if (nvme_multi_css(ctrl) && !csi_seen) {
1581 		dev_warn(ctrl->device, "Command set not reported for nsid:%d\n",
1582 			 info->nsid);
1583 		status = -EINVAL;
1584 	}
1585 
1586 free_data:
1587 	kfree(data);
1588 	return status;
1589 }
1590 
1591 int nvme_identify_ns(struct nvme_ctrl *ctrl, unsigned nsid,
1592 			struct nvme_id_ns **id)
1593 {
1594 	struct nvme_command c = { };
1595 	int error;
1596 
1597 	/* gcc-4.4.4 (at least) has issues with initializers and anon unions */
1598 	c.identify.opcode = nvme_admin_identify;
1599 	c.identify.nsid = cpu_to_le32(nsid);
1600 	c.identify.cns = NVME_ID_CNS_NS;
1601 
1602 	*id = kmalloc_obj(**id);
1603 	if (!*id)
1604 		return -ENOMEM;
1605 
1606 	error = nvme_submit_sync_cmd(ctrl->admin_q, &c, *id, sizeof(**id));
1607 	if (error) {
1608 		dev_warn(ctrl->device, "Identify namespace failed (%d)\n", error);
1609 		kfree(*id);
1610 		*id = NULL;
1611 	}
1612 	return error;
1613 }
1614 
1615 static int nvme_ns_info_from_identify(struct nvme_ctrl *ctrl,
1616 		struct nvme_ns_info *info)
1617 {
1618 	struct nvme_ns_ids *ids = &info->ids;
1619 	struct nvme_id_ns *id;
1620 	int ret;
1621 
1622 	ret = nvme_identify_ns(ctrl, info->nsid, &id);
1623 	if (ret)
1624 		return ret;
1625 
1626 	if (id->ncap == 0) {
1627 		/* namespace not allocated or attached */
1628 		info->is_removed = true;
1629 		ret = -ENODEV;
1630 		goto error;
1631 	}
1632 
1633 	info->anagrpid = id->anagrpid;
1634 	info->is_shared = id->nmic & NVME_NS_NMIC_SHARED;
1635 	info->is_readonly = id->nsattr & NVME_NS_ATTR_RO;
1636 	info->is_ready = true;
1637 	info->endgid = le16_to_cpu(id->endgid);
1638 	if (ctrl->quirks & NVME_QUIRK_BOGUS_NID) {
1639 		dev_info(ctrl->device,
1640 			 "Ignoring bogus Namespace Identifiers\n");
1641 	} else {
1642 		if (ctrl->vs >= NVME_VS(1, 1, 0) &&
1643 		    !memchr_inv(ids->eui64, 0, sizeof(ids->eui64)))
1644 			memcpy(ids->eui64, id->eui64, sizeof(ids->eui64));
1645 		if (ctrl->vs >= NVME_VS(1, 2, 0) &&
1646 		    !memchr_inv(ids->nguid, 0, sizeof(ids->nguid)))
1647 			memcpy(ids->nguid, id->nguid, sizeof(ids->nguid));
1648 	}
1649 
1650 error:
1651 	kfree(id);
1652 	return ret;
1653 }
1654 
1655 static int nvme_ns_info_from_id_cs_indep(struct nvme_ctrl *ctrl,
1656 		struct nvme_ns_info *info)
1657 {
1658 	struct nvme_id_ns_cs_indep *id;
1659 	struct nvme_command c = {
1660 		.identify.opcode	= nvme_admin_identify,
1661 		.identify.nsid		= cpu_to_le32(info->nsid),
1662 		.identify.cns		= NVME_ID_CNS_NS_CS_INDEP,
1663 	};
1664 	int ret;
1665 
1666 	id = kmalloc_obj(*id);
1667 	if (!id)
1668 		return -ENOMEM;
1669 
1670 	ret = nvme_submit_sync_cmd(ctrl->admin_q, &c, id, sizeof(*id));
1671 	if (!ret) {
1672 		info->anagrpid = id->anagrpid;
1673 		info->is_shared = id->nmic & NVME_NS_NMIC_SHARED;
1674 		info->is_readonly = id->nsattr & NVME_NS_ATTR_RO;
1675 		info->is_ready = id->nstat & NVME_NSTAT_NRDY;
1676 		info->is_rotational = id->nsfeat & NVME_NS_ROTATIONAL;
1677 		info->no_vwc = id->nsfeat & NVME_NS_VWC_NOT_PRESENT;
1678 		info->endgid = le16_to_cpu(id->endgid);
1679 	}
1680 	kfree(id);
1681 	return ret;
1682 }
1683 
1684 static int nvme_features(struct nvme_ctrl *dev, u8 op, unsigned int fid,
1685 		unsigned int dword11, void *buffer, size_t buflen, u32 *result)
1686 {
1687 	union nvme_result res = { 0 };
1688 	struct nvme_command c = { };
1689 	int ret;
1690 
1691 	c.features.opcode = op;
1692 	c.features.fid = cpu_to_le32(fid);
1693 	c.features.dword11 = cpu_to_le32(dword11);
1694 
1695 	ret = __nvme_submit_sync_cmd(dev->admin_q, &c, &res,
1696 			buffer, buflen, NVME_QID_ANY, 0);
1697 	if (ret >= 0 && result)
1698 		*result = le32_to_cpu(res.u32);
1699 	return ret;
1700 }
1701 
1702 int nvme_set_features(struct nvme_ctrl *dev, unsigned int fid,
1703 		      unsigned int dword11, void *buffer, size_t buflen,
1704 		      void *result)
1705 {
1706 	return nvme_features(dev, nvme_admin_set_features, fid, dword11, buffer,
1707 			     buflen, result);
1708 }
1709 EXPORT_SYMBOL_GPL(nvme_set_features);
1710 
1711 int nvme_get_features(struct nvme_ctrl *dev, unsigned int fid,
1712 		      unsigned int dword11, void *buffer, size_t buflen,
1713 		      void *result)
1714 {
1715 	return nvme_features(dev, nvme_admin_get_features, fid, dword11, buffer,
1716 			     buflen, result);
1717 }
1718 EXPORT_SYMBOL_GPL(nvme_get_features);
1719 
1720 int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count)
1721 {
1722 	u32 q_count = (*count - 1) | ((*count - 1) << 16);
1723 	u32 result;
1724 	int status, nr_io_queues;
1725 
1726 	status = nvme_set_features(ctrl, NVME_FEAT_NUM_QUEUES, q_count, NULL, 0,
1727 			&result);
1728 
1729 	/*
1730 	 * It's either a kernel error or the host observed a connection
1731 	 * lost. In either case it's not possible communicate with the
1732 	 * controller and thus enter the error code path.
1733 	 */
1734 	if (status < 0 || status == NVME_SC_HOST_PATH_ERROR)
1735 		return status;
1736 
1737 	/*
1738 	 * Degraded controllers might return an error when setting the queue
1739 	 * count.  We still want to be able to bring them online and offer
1740 	 * access to the admin queue, as that might be only way to fix them up.
1741 	 */
1742 	if (status > 0) {
1743 		dev_err(ctrl->device, "Could not set queue count (%d)\n", status);
1744 		*count = 0;
1745 	} else {
1746 		nr_io_queues = min(result & 0xffff, result >> 16) + 1;
1747 		*count = min(*count, nr_io_queues);
1748 	}
1749 
1750 	return 0;
1751 }
1752 EXPORT_SYMBOL_GPL(nvme_set_queue_count);
1753 
1754 #define NVME_AEN_SUPPORTED \
1755 	(NVME_AEN_CFG_NS_ATTR | NVME_AEN_CFG_FW_ACT | \
1756 	 NVME_AEN_CFG_ANA_CHANGE | NVME_AEN_CFG_DISC_CHANGE)
1757 
1758 static void nvme_enable_aen(struct nvme_ctrl *ctrl)
1759 {
1760 	u32 result, supported_aens = ctrl->oaes & NVME_AEN_SUPPORTED;
1761 	int status;
1762 
1763 	if (!supported_aens)
1764 		return;
1765 
1766 	status = nvme_set_features(ctrl, NVME_FEAT_ASYNC_EVENT, supported_aens,
1767 			NULL, 0, &result);
1768 	if (status)
1769 		dev_warn(ctrl->device, "Failed to configure AEN (cfg %x)\n",
1770 			 supported_aens);
1771 
1772 	queue_work(nvme_wq, &ctrl->async_event_work);
1773 }
1774 
1775 static int nvme_ns_open(struct nvme_ns *ns)
1776 {
1777 
1778 	/* should never be called due to GENHD_FL_HIDDEN */
1779 	if (WARN_ON_ONCE(nvme_ns_head_multipath(ns->head)))
1780 		goto fail;
1781 	if (!nvme_get_ns(ns))
1782 		goto fail;
1783 	if (!try_module_get(ns->ctrl->ops->module))
1784 		goto fail_put_ns;
1785 
1786 	return 0;
1787 
1788 fail_put_ns:
1789 	nvme_put_ns(ns);
1790 fail:
1791 	return -ENXIO;
1792 }
1793 
1794 static void nvme_ns_release(struct nvme_ns *ns)
1795 {
1796 
1797 	module_put(ns->ctrl->ops->module);
1798 	nvme_put_ns(ns);
1799 }
1800 
1801 static int nvme_open(struct gendisk *disk, blk_mode_t mode)
1802 {
1803 	return nvme_ns_open(disk->private_data);
1804 }
1805 
1806 static void nvme_release(struct gendisk *disk)
1807 {
1808 	nvme_ns_release(disk->private_data);
1809 }
1810 
1811 int nvme_getgeo(struct gendisk *disk, struct hd_geometry *geo)
1812 {
1813 	/* some standard values */
1814 	geo->heads = 1 << 6;
1815 	geo->sectors = 1 << 5;
1816 	geo->cylinders = get_capacity(disk) >> 11;
1817 	return 0;
1818 }
1819 
1820 static bool nvme_init_integrity(struct nvme_ns_head *head,
1821 		struct queue_limits *lim, struct nvme_ns_info *info)
1822 {
1823 	struct blk_integrity *bi = &lim->integrity;
1824 
1825 	memset(bi, 0, sizeof(*bi));
1826 
1827 	if (!head->ms)
1828 		return true;
1829 
1830 	/*
1831 	 * PI can always be supported as we can ask the controller to simply
1832 	 * insert/strip it, which is not possible for other kinds of metadata.
1833 	 */
1834 	if (!IS_ENABLED(CONFIG_BLK_DEV_INTEGRITY) ||
1835 	    !(head->features & NVME_NS_METADATA_SUPPORTED))
1836 		return nvme_ns_has_pi(head);
1837 
1838 	switch (head->pi_type) {
1839 	case NVME_NS_DPS_PI_TYPE3:
1840 		switch (head->guard_type) {
1841 		case NVME_NVM_NS_16B_GUARD:
1842 			bi->csum_type = BLK_INTEGRITY_CSUM_CRC;
1843 			bi->tag_size = sizeof(u16) + sizeof(u32);
1844 			bi->flags |= BLK_INTEGRITY_DEVICE_CAPABLE;
1845 			break;
1846 		case NVME_NVM_NS_64B_GUARD:
1847 			bi->csum_type = BLK_INTEGRITY_CSUM_CRC64;
1848 			bi->tag_size = sizeof(u16) + 6;
1849 			bi->flags |= BLK_INTEGRITY_DEVICE_CAPABLE;
1850 			break;
1851 		default:
1852 			break;
1853 		}
1854 		break;
1855 	case NVME_NS_DPS_PI_TYPE1:
1856 	case NVME_NS_DPS_PI_TYPE2:
1857 		switch (head->guard_type) {
1858 		case NVME_NVM_NS_16B_GUARD:
1859 			bi->csum_type = BLK_INTEGRITY_CSUM_CRC;
1860 			bi->tag_size = sizeof(u16);
1861 			bi->flags |= BLK_INTEGRITY_DEVICE_CAPABLE |
1862 				     BLK_INTEGRITY_REF_TAG;
1863 			break;
1864 		case NVME_NVM_NS_64B_GUARD:
1865 			bi->csum_type = BLK_INTEGRITY_CSUM_CRC64;
1866 			bi->tag_size = sizeof(u16);
1867 			bi->flags |= BLK_INTEGRITY_DEVICE_CAPABLE |
1868 				     BLK_INTEGRITY_REF_TAG;
1869 			break;
1870 		default:
1871 			break;
1872 		}
1873 		break;
1874 	default:
1875 		break;
1876 	}
1877 
1878 	bi->flags |= BLK_SPLIT_INTERVAL_CAPABLE;
1879 	bi->metadata_size = head->ms;
1880 	if (bi->csum_type) {
1881 		bi->pi_tuple_size = head->pi_size;
1882 		bi->pi_offset = info->pi_offset;
1883 	}
1884 	return true;
1885 }
1886 
1887 static void nvme_config_discard(struct nvme_ns *ns, struct queue_limits *lim)
1888 {
1889 	struct nvme_ctrl *ctrl = ns->ctrl;
1890 
1891 	if (ctrl->dmrsl && ctrl->dmrsl <= nvme_sect_to_lba(ns->head, UINT_MAX))
1892 		lim->max_hw_discard_sectors =
1893 			nvme_lba_to_sect(ns->head, ctrl->dmrsl);
1894 	else if (ctrl->oncs & NVME_CTRL_ONCS_DSM)
1895 		lim->max_hw_discard_sectors = UINT_MAX;
1896 	else
1897 		lim->max_hw_discard_sectors = 0;
1898 
1899 	lim->discard_granularity = lim->logical_block_size;
1900 
1901 	if (ctrl->dmrl)
1902 		lim->max_discard_segments = ctrl->dmrl;
1903 	else
1904 		lim->max_discard_segments = NVME_DSM_MAX_RANGES;
1905 }
1906 
1907 static bool nvme_ns_ids_equal(struct nvme_ns_ids *a, struct nvme_ns_ids *b)
1908 {
1909 	return uuid_equal(&a->uuid, &b->uuid) &&
1910 		memcmp(&a->nguid, &b->nguid, sizeof(a->nguid)) == 0 &&
1911 		memcmp(&a->eui64, &b->eui64, sizeof(a->eui64)) == 0 &&
1912 		a->csi == b->csi;
1913 }
1914 
1915 static int nvme_identify_ns_nvm(struct nvme_ctrl *ctrl, unsigned int nsid,
1916 		struct nvme_id_ns_nvm **nvmp)
1917 {
1918 	struct nvme_command c = {
1919 		.identify.opcode	= nvme_admin_identify,
1920 		.identify.nsid		= cpu_to_le32(nsid),
1921 		.identify.cns		= NVME_ID_CNS_CS_NS,
1922 		.identify.csi		= NVME_CSI_NVM,
1923 	};
1924 	struct nvme_id_ns_nvm *nvm;
1925 	int ret;
1926 
1927 	nvm = kzalloc_obj(*nvm);
1928 	if (!nvm)
1929 		return -ENOMEM;
1930 
1931 	ret = nvme_submit_sync_cmd(ctrl->admin_q, &c, nvm, sizeof(*nvm));
1932 	if (ret)
1933 		kfree(nvm);
1934 	else
1935 		*nvmp = nvm;
1936 	return ret;
1937 }
1938 
1939 static void nvme_configure_pi_elbas(struct nvme_ns_head *head,
1940 		struct nvme_id_ns *id, struct nvme_id_ns_nvm *nvm)
1941 {
1942 	u32 elbaf = le32_to_cpu(nvm->elbaf[nvme_lbaf_index(id->flbas)]);
1943 	u8 guard_type;
1944 
1945 	/* no support for storage tag formats right now */
1946 	if (nvme_elbaf_sts(elbaf))
1947 		return;
1948 
1949 	guard_type = nvme_elbaf_guard_type(elbaf);
1950 	if ((nvm->pic & NVME_ID_NS_NVM_QPIFS) &&
1951 	     guard_type == NVME_NVM_NS_QTYPE_GUARD)
1952 		guard_type = nvme_elbaf_qualified_guard_type(elbaf);
1953 
1954 	head->guard_type = guard_type;
1955 	switch (head->guard_type) {
1956 	case NVME_NVM_NS_64B_GUARD:
1957 		head->pi_size = sizeof(struct crc64_pi_tuple);
1958 		break;
1959 	case NVME_NVM_NS_16B_GUARD:
1960 		head->pi_size = sizeof(struct t10_pi_tuple);
1961 		break;
1962 	default:
1963 		break;
1964 	}
1965 }
1966 
1967 static void nvme_configure_metadata(struct nvme_ctrl *ctrl,
1968 		struct nvme_ns_head *head, struct nvme_id_ns *id,
1969 		struct nvme_id_ns_nvm *nvm, struct nvme_ns_info *info)
1970 {
1971 	head->features &= ~(NVME_NS_METADATA_SUPPORTED | NVME_NS_EXT_LBAS);
1972 	head->pi_type = 0;
1973 	head->pi_size = 0;
1974 	head->ms = le16_to_cpu(id->lbaf[nvme_lbaf_index(id->flbas)].ms);
1975 	if (!head->ms || !(ctrl->ops->flags & NVME_F_METADATA_SUPPORTED))
1976 		return;
1977 
1978 	if (nvm && (ctrl->ctratt & NVME_CTRL_ATTR_ELBAS)) {
1979 		nvme_configure_pi_elbas(head, id, nvm);
1980 	} else {
1981 		head->pi_size = sizeof(struct t10_pi_tuple);
1982 		head->guard_type = NVME_NVM_NS_16B_GUARD;
1983 	}
1984 
1985 	if (head->pi_size && head->ms >= head->pi_size)
1986 		head->pi_type = id->dps & NVME_NS_DPS_PI_MASK;
1987 	if (!(id->dps & NVME_NS_DPS_PI_FIRST)) {
1988 		if (disable_pi_offsets)
1989 			head->pi_type = 0;
1990 		else
1991 			info->pi_offset = head->ms - head->pi_size;
1992 	}
1993 
1994 	if (ctrl->ops->flags & NVME_F_FABRICS) {
1995 		/*
1996 		 * The NVMe over Fabrics specification only supports metadata as
1997 		 * part of the extended data LBA.  We rely on HCA/HBA support to
1998 		 * remap the separate metadata buffer from the block layer.
1999 		 */
2000 		if (WARN_ON_ONCE(!(id->flbas & NVME_NS_FLBAS_META_EXT)))
2001 			return;
2002 
2003 		head->features |= NVME_NS_EXT_LBAS;
2004 
2005 		/*
2006 		 * The current fabrics transport drivers support namespace
2007 		 * metadata formats only if nvme_ns_has_pi() returns true.
2008 		 * Suppress support for all other formats so the namespace will
2009 		 * have a 0 capacity and not be usable through the block stack.
2010 		 *
2011 		 * Note, this check will need to be modified if any drivers
2012 		 * gain the ability to use other metadata formats.
2013 		 */
2014 		if (ctrl->max_integrity_segments && nvme_ns_has_pi(head))
2015 			head->features |= NVME_NS_METADATA_SUPPORTED;
2016 	} else {
2017 		/*
2018 		 * For PCIe controllers, we can't easily remap the separate
2019 		 * metadata buffer from the block layer and thus require a
2020 		 * separate metadata buffer for block layer metadata/PI support.
2021 		 * We allow extended LBAs for the passthrough interface, though.
2022 		 */
2023 		if (id->flbas & NVME_NS_FLBAS_META_EXT)
2024 			head->features |= NVME_NS_EXT_LBAS;
2025 		else
2026 			head->features |= NVME_NS_METADATA_SUPPORTED;
2027 	}
2028 }
2029 
2030 
2031 static u32 nvme_configure_atomic_write(struct nvme_ns *ns,
2032 		struct nvme_id_ns *id, struct queue_limits *lim, u32 bs)
2033 {
2034 	u32 atomic_bs, boundary = 0;
2035 
2036 	/*
2037 	 * We do not support an offset for the atomic boundaries.
2038 	 */
2039 	if (id->nabo)
2040 		return bs;
2041 
2042 	if ((id->nsfeat & NVME_NS_FEAT_ATOMICS) && id->nawupf) {
2043 		/*
2044 		 * Use the per-namespace atomic write unit when available.
2045 		 */
2046 		atomic_bs = (1 + le16_to_cpu(id->nawupf)) * bs;
2047 		if (id->nabspf)
2048 			boundary = (le16_to_cpu(id->nabspf) + 1) * bs;
2049 	} else {
2050 		if (ns->ctrl->awupf)
2051 			dev_info_once(ns->ctrl->device,
2052 				"AWUPF ignored, only NAWUPF accepted\n");
2053 		atomic_bs = bs;
2054 	}
2055 
2056 	lim->atomic_write_hw_max = atomic_bs;
2057 	lim->atomic_write_hw_boundary = boundary;
2058 	lim->atomic_write_hw_unit_min = bs;
2059 	lim->atomic_write_hw_unit_max = rounddown_pow_of_two(atomic_bs);
2060 	lim->features |= BLK_FEAT_ATOMIC_WRITES;
2061 	return atomic_bs;
2062 }
2063 
2064 static u32 nvme_max_drv_segments(struct nvme_ctrl *ctrl)
2065 {
2066 	return ctrl->max_hw_sectors / (NVME_CTRL_PAGE_SIZE >> SECTOR_SHIFT) + 1;
2067 }
2068 
2069 static void nvme_set_ctrl_limits(struct nvme_ctrl *ctrl,
2070 		struct queue_limits *lim, bool is_admin)
2071 {
2072 	lim->max_hw_sectors = ctrl->max_hw_sectors;
2073 	lim->max_segments = min_t(u32, USHRT_MAX,
2074 		min_not_zero(nvme_max_drv_segments(ctrl), ctrl->max_segments));
2075 	lim->max_integrity_segments = ctrl->max_integrity_segments;
2076 	lim->virt_boundary_mask = ctrl->ops->get_virt_boundary(ctrl, is_admin);
2077 	lim->max_segment_size = UINT_MAX;
2078 	lim->dma_alignment = 3;
2079 }
2080 
2081 static bool nvme_update_disk_info(struct nvme_ns *ns, struct nvme_id_ns *id,
2082 		struct queue_limits *lim)
2083 {
2084 	struct nvme_ns_head *head = ns->head;
2085 	u32 bs = 1U << head->lba_shift;
2086 	u32 atomic_bs, phys_bs, io_opt = 0;
2087 	bool valid = true;
2088 
2089 	/*
2090 	 * The block layer can't support LBA sizes larger than the page size
2091 	 * or smaller than a sector size yet, so catch this early and don't
2092 	 * allow block I/O.
2093 	 */
2094 	if (blk_validate_block_size(bs)) {
2095 		bs = (1 << 9);
2096 		valid = false;
2097 	}
2098 
2099 	phys_bs = bs;
2100 	atomic_bs = nvme_configure_atomic_write(ns, id, lim, bs);
2101 
2102 	if (id->nsfeat & NVME_NS_FEAT_IO_OPT) {
2103 		/* NPWG = Namespace Preferred Write Granularity */
2104 		phys_bs = bs * (1 + le16_to_cpu(id->npwg));
2105 		/* NOWS = Namespace Optimal Write Size */
2106 		if (id->nows)
2107 			io_opt = bs * (1 + le16_to_cpu(id->nows));
2108 	}
2109 
2110 	/*
2111 	 * Linux filesystems assume writing a single physical block is
2112 	 * an atomic operation. Hence limit the physical block size to the
2113 	 * value of the Atomic Write Unit Power Fail parameter.
2114 	 */
2115 	lim->logical_block_size = bs;
2116 	lim->physical_block_size = min(phys_bs, atomic_bs);
2117 	lim->io_min = phys_bs;
2118 	lim->io_opt = io_opt;
2119 	if ((ns->ctrl->quirks & NVME_QUIRK_DEALLOCATE_ZEROES) &&
2120 	    (ns->ctrl->oncs & NVME_CTRL_ONCS_DSM))
2121 		lim->max_write_zeroes_sectors = UINT_MAX;
2122 	else
2123 		lim->max_write_zeroes_sectors = ns->ctrl->max_zeroes_sectors;
2124 	return valid;
2125 }
2126 
2127 static bool nvme_ns_is_readonly(struct nvme_ns *ns, struct nvme_ns_info *info)
2128 {
2129 	return info->is_readonly || test_bit(NVME_NS_FORCE_RO, &ns->flags);
2130 }
2131 
2132 static inline bool nvme_first_scan(struct gendisk *disk)
2133 {
2134 	/* nvme_alloc_ns() scans the disk prior to adding it */
2135 	return !disk_live(disk);
2136 }
2137 
2138 static void nvme_set_chunk_sectors(struct nvme_ns *ns, struct nvme_id_ns *id,
2139 		struct queue_limits *lim)
2140 {
2141 	struct nvme_ctrl *ctrl = ns->ctrl;
2142 	u32 iob;
2143 
2144 	if ((ctrl->quirks & NVME_QUIRK_STRIPE_SIZE) &&
2145 	    is_power_of_2(ctrl->max_hw_sectors))
2146 		iob = ctrl->max_hw_sectors;
2147 	else
2148 		iob = nvme_lba_to_sect(ns->head, le16_to_cpu(id->noiob));
2149 
2150 	if (!iob)
2151 		return;
2152 
2153 	if (!is_power_of_2(iob)) {
2154 		if (nvme_first_scan(ns->disk))
2155 			pr_warn("%s: ignoring unaligned IO boundary:%u\n",
2156 				ns->disk->disk_name, iob);
2157 		return;
2158 	}
2159 
2160 	if (blk_queue_is_zoned(ns->disk->queue)) {
2161 		if (nvme_first_scan(ns->disk))
2162 			pr_warn("%s: ignoring zoned namespace IO boundary\n",
2163 				ns->disk->disk_name);
2164 		return;
2165 	}
2166 
2167 	lim->chunk_sectors = iob;
2168 }
2169 
2170 static int nvme_update_ns_info_generic(struct nvme_ns *ns,
2171 		struct nvme_ns_info *info)
2172 {
2173 	struct queue_limits lim;
2174 	unsigned int memflags;
2175 	int ret;
2176 
2177 	lim = queue_limits_start_update(ns->disk->queue);
2178 	nvme_set_ctrl_limits(ns->ctrl, &lim, false);
2179 
2180 	memflags = blk_mq_freeze_queue(ns->disk->queue);
2181 	ret = queue_limits_commit_update(ns->disk->queue, &lim);
2182 	set_disk_ro(ns->disk, nvme_ns_is_readonly(ns, info));
2183 	blk_mq_unfreeze_queue(ns->disk->queue, memflags);
2184 
2185 	/* Hide the block-interface for these devices */
2186 	if (!ret)
2187 		ret = -ENODEV;
2188 	return ret;
2189 }
2190 
2191 static int nvme_query_fdp_granularity(struct nvme_ctrl *ctrl,
2192 				      struct nvme_ns_info *info, u8 fdp_idx)
2193 {
2194 	struct nvme_fdp_config_log hdr, *h;
2195 	struct nvme_fdp_config_desc *desc;
2196 	size_t size = sizeof(hdr);
2197 	void *log, *end;
2198 	int i, n, ret;
2199 
2200 	ret = nvme_get_log_lsi(ctrl, 0, NVME_LOG_FDP_CONFIGS, 0,
2201 			       NVME_CSI_NVM, &hdr, size, 0, info->endgid);
2202 	if (ret) {
2203 		dev_warn(ctrl->device,
2204 			 "FDP configs log header status:0x%x endgid:%d\n", ret,
2205 			 info->endgid);
2206 		return ret;
2207 	}
2208 
2209 	size = le32_to_cpu(hdr.sze);
2210 	if (size > PAGE_SIZE * MAX_ORDER_NR_PAGES) {
2211 		dev_warn(ctrl->device, "FDP config size too large:%zu\n",
2212 			 size);
2213 		return 0;
2214 	}
2215 
2216 	h = kvmalloc(size, GFP_KERNEL);
2217 	if (!h)
2218 		return -ENOMEM;
2219 
2220 	ret = nvme_get_log_lsi(ctrl, 0, NVME_LOG_FDP_CONFIGS, 0,
2221 			       NVME_CSI_NVM, h, size, 0, info->endgid);
2222 	if (ret) {
2223 		dev_warn(ctrl->device,
2224 			 "FDP configs log status:0x%x endgid:%d\n", ret,
2225 			 info->endgid);
2226 		goto out;
2227 	}
2228 
2229 	n = le16_to_cpu(h->numfdpc) + 1;
2230 	if (fdp_idx > n) {
2231 		dev_warn(ctrl->device, "FDP index:%d out of range:%d\n",
2232 			 fdp_idx, n);
2233 		/* Proceed without registering FDP streams */
2234 		ret = 0;
2235 		goto out;
2236 	}
2237 
2238 	log = h + 1;
2239 	desc = log;
2240 	end = log + size - sizeof(*h);
2241 	for (i = 0; i < fdp_idx; i++) {
2242 		log += le16_to_cpu(desc->dsze);
2243 		desc = log;
2244 		if (log >= end) {
2245 			dev_warn(ctrl->device,
2246 				 "FDP invalid config descriptor list\n");
2247 			ret = 0;
2248 			goto out;
2249 		}
2250 	}
2251 
2252 	if (le32_to_cpu(desc->nrg) > 1) {
2253 		dev_warn(ctrl->device, "FDP NRG > 1 not supported\n");
2254 		ret = 0;
2255 		goto out;
2256 	}
2257 
2258 	info->runs = le64_to_cpu(desc->runs);
2259 out:
2260 	kvfree(h);
2261 	return ret;
2262 }
2263 
2264 static int nvme_query_fdp_info(struct nvme_ns *ns, struct nvme_ns_info *info)
2265 {
2266 	struct nvme_ns_head *head = ns->head;
2267 	struct nvme_ctrl *ctrl = ns->ctrl;
2268 	struct nvme_fdp_ruh_status *ruhs;
2269 	struct nvme_fdp_config fdp;
2270 	struct nvme_command c = {};
2271 	size_t size;
2272 	int i, ret;
2273 
2274 	/*
2275 	 * The FDP configuration is static for the lifetime of the namespace,
2276 	 * so return immediately if we've already registered this namespace's
2277 	 * streams.
2278 	 */
2279 	if (head->nr_plids)
2280 		return 0;
2281 
2282 	ret = nvme_get_features(ctrl, NVME_FEAT_FDP, info->endgid, NULL, 0,
2283 				&fdp);
2284 	if (ret) {
2285 		dev_warn(ctrl->device, "FDP get feature status:0x%x\n", ret);
2286 		return ret;
2287 	}
2288 
2289 	if (!(fdp.flags & FDPCFG_FDPE))
2290 		return 0;
2291 
2292 	ret = nvme_query_fdp_granularity(ctrl, info, fdp.fdpcidx);
2293 	if (!info->runs)
2294 		return ret;
2295 
2296 	size = struct_size(ruhs, ruhsd, S8_MAX - 1);
2297 	ruhs = kzalloc(size, GFP_KERNEL);
2298 	if (!ruhs)
2299 		return -ENOMEM;
2300 
2301 	c.imr.opcode = nvme_cmd_io_mgmt_recv;
2302 	c.imr.nsid = cpu_to_le32(head->ns_id);
2303 	c.imr.mo = NVME_IO_MGMT_RECV_MO_RUHS;
2304 	c.imr.numd = cpu_to_le32(nvme_bytes_to_numd(size));
2305 	ret = nvme_submit_sync_cmd(ns->queue, &c, ruhs, size);
2306 	if (ret) {
2307 		dev_warn(ctrl->device, "FDP io-mgmt status:0x%x\n", ret);
2308 		goto free;
2309 	}
2310 
2311 	head->nr_plids = le16_to_cpu(ruhs->nruhsd);
2312 	if (!head->nr_plids)
2313 		goto free;
2314 
2315 	head->plids = kcalloc(head->nr_plids, sizeof(*head->plids),
2316 			      GFP_KERNEL);
2317 	if (!head->plids) {
2318 		dev_warn(ctrl->device,
2319 			 "failed to allocate %u FDP placement IDs\n",
2320 			 head->nr_plids);
2321 		head->nr_plids = 0;
2322 		ret = -ENOMEM;
2323 		goto free;
2324 	}
2325 
2326 	for (i = 0; i < head->nr_plids; i++)
2327 		head->plids[i] = le16_to_cpu(ruhs->ruhsd[i].pid);
2328 free:
2329 	kfree(ruhs);
2330 	return ret;
2331 }
2332 
2333 static int nvme_update_ns_info_block(struct nvme_ns *ns,
2334 		struct nvme_ns_info *info)
2335 {
2336 	struct queue_limits lim;
2337 	struct nvme_id_ns_nvm *nvm = NULL;
2338 	struct nvme_zone_info zi = {};
2339 	struct nvme_id_ns *id;
2340 	unsigned int memflags;
2341 	sector_t capacity;
2342 	unsigned lbaf;
2343 	int ret;
2344 
2345 	ret = nvme_identify_ns(ns->ctrl, info->nsid, &id);
2346 	if (ret)
2347 		return ret;
2348 
2349 	if (id->ncap == 0) {
2350 		/* namespace not allocated or attached */
2351 		info->is_removed = true;
2352 		ret = -ENXIO;
2353 		goto out;
2354 	}
2355 	lbaf = nvme_lbaf_index(id->flbas);
2356 
2357 	if (ns->ctrl->ctratt & NVME_CTRL_ATTR_ELBAS) {
2358 		ret = nvme_identify_ns_nvm(ns->ctrl, info->nsid, &nvm);
2359 		if (ret < 0)
2360 			goto out;
2361 	}
2362 
2363 	if (IS_ENABLED(CONFIG_BLK_DEV_ZONED) &&
2364 	    ns->head->ids.csi == NVME_CSI_ZNS) {
2365 		ret = nvme_query_zone_info(ns, lbaf, &zi);
2366 		if (ret < 0)
2367 			goto out;
2368 	}
2369 
2370 	if (ns->ctrl->ctratt & NVME_CTRL_ATTR_FDPS) {
2371 		ret = nvme_query_fdp_info(ns, info);
2372 		if (ret < 0)
2373 			goto out;
2374 	}
2375 
2376 	lim = queue_limits_start_update(ns->disk->queue);
2377 
2378 	memflags = blk_mq_freeze_queue(ns->disk->queue);
2379 	ns->head->lba_shift = id->lbaf[lbaf].ds;
2380 	ns->head->nuse = le64_to_cpu(id->nuse);
2381 	capacity = nvme_lba_to_sect(ns->head, le64_to_cpu(id->nsze));
2382 	nvme_set_ctrl_limits(ns->ctrl, &lim, false);
2383 	nvme_configure_metadata(ns->ctrl, ns->head, id, nvm, info);
2384 	nvme_set_chunk_sectors(ns, id, &lim);
2385 	if (!nvme_update_disk_info(ns, id, &lim))
2386 		capacity = 0;
2387 
2388 	nvme_config_discard(ns, &lim);
2389 	if (IS_ENABLED(CONFIG_BLK_DEV_ZONED) &&
2390 	    ns->head->ids.csi == NVME_CSI_ZNS)
2391 		nvme_update_zone_info(ns, &lim, &zi);
2392 
2393 	if ((ns->ctrl->vwc & NVME_CTRL_VWC_PRESENT) && !info->no_vwc)
2394 		lim.features |= BLK_FEAT_WRITE_CACHE | BLK_FEAT_FUA;
2395 	else
2396 		lim.features &= ~(BLK_FEAT_WRITE_CACHE | BLK_FEAT_FUA);
2397 
2398 	if (info->is_rotational)
2399 		lim.features |= BLK_FEAT_ROTATIONAL;
2400 
2401 	/*
2402 	 * Register a metadata profile for PI, or the plain non-integrity NVMe
2403 	 * metadata masquerading as Type 0 if supported, otherwise reject block
2404 	 * I/O to namespaces with metadata except when the namespace supports
2405 	 * PI, as it can strip/insert in that case.
2406 	 */
2407 	if (!nvme_init_integrity(ns->head, &lim, info))
2408 		capacity = 0;
2409 
2410 	lim.max_write_streams = ns->head->nr_plids;
2411 	if (lim.max_write_streams)
2412 		lim.write_stream_granularity = min(info->runs, U32_MAX);
2413 	else
2414 		lim.write_stream_granularity = 0;
2415 
2416 	/*
2417 	 * Only set the DEAC bit if the device guarantees that reads from
2418 	 * deallocated data return zeroes.  While the DEAC bit does not
2419 	 * require that, it must be a no-op if reads from deallocated data
2420 	 * do not return zeroes.
2421 	 */
2422 	if ((id->dlfeat & 0x7) == 0x1 && (id->dlfeat & (1 << 3))) {
2423 		ns->head->features |= NVME_NS_DEAC;
2424 		lim.max_hw_wzeroes_unmap_sectors = lim.max_write_zeroes_sectors;
2425 	}
2426 
2427 	ret = queue_limits_commit_update(ns->disk->queue, &lim);
2428 	if (ret) {
2429 		blk_mq_unfreeze_queue(ns->disk->queue, memflags);
2430 		goto out;
2431 	}
2432 
2433 	set_capacity_and_notify(ns->disk, capacity);
2434 	set_disk_ro(ns->disk, nvme_ns_is_readonly(ns, info));
2435 	set_bit(NVME_NS_READY, &ns->flags);
2436 	blk_mq_unfreeze_queue(ns->disk->queue, memflags);
2437 
2438 	if (blk_queue_is_zoned(ns->queue)) {
2439 		ret = blk_revalidate_disk_zones(ns->disk);
2440 		if (ret && !nvme_first_scan(ns->disk))
2441 			goto out;
2442 	}
2443 
2444 	ret = 0;
2445 out:
2446 	kfree(nvm);
2447 	kfree(id);
2448 	return ret;
2449 }
2450 
2451 static int nvme_update_ns_info(struct nvme_ns *ns, struct nvme_ns_info *info)
2452 {
2453 	bool unsupported = false;
2454 	int ret;
2455 
2456 	switch (info->ids.csi) {
2457 	case NVME_CSI_ZNS:
2458 		if (!IS_ENABLED(CONFIG_BLK_DEV_ZONED)) {
2459 			dev_info(ns->ctrl->device,
2460 	"block device for nsid %u not supported without CONFIG_BLK_DEV_ZONED\n",
2461 				info->nsid);
2462 			ret = nvme_update_ns_info_generic(ns, info);
2463 			break;
2464 		}
2465 		ret = nvme_update_ns_info_block(ns, info);
2466 		break;
2467 	case NVME_CSI_NVM:
2468 		ret = nvme_update_ns_info_block(ns, info);
2469 		break;
2470 	default:
2471 		dev_info(ns->ctrl->device,
2472 			"block device for nsid %u not supported (csi %u)\n",
2473 			info->nsid, info->ids.csi);
2474 		ret = nvme_update_ns_info_generic(ns, info);
2475 		break;
2476 	}
2477 
2478 	/*
2479 	 * If probing fails due an unsupported feature, hide the block device,
2480 	 * but still allow other access.
2481 	 */
2482 	if (ret == -ENODEV) {
2483 		ns->disk->flags |= GENHD_FL_HIDDEN;
2484 		set_bit(NVME_NS_READY, &ns->flags);
2485 		unsupported = true;
2486 		ret = 0;
2487 	}
2488 
2489 	if (!ret && nvme_ns_head_multipath(ns->head)) {
2490 		struct queue_limits *ns_lim = &ns->disk->queue->limits;
2491 		struct queue_limits lim;
2492 		unsigned int memflags;
2493 
2494 		lim = queue_limits_start_update(ns->head->disk->queue);
2495 		memflags = blk_mq_freeze_queue(ns->head->disk->queue);
2496 		/*
2497 		 * queue_limits mixes values that are the hardware limitations
2498 		 * for bio splitting with what is the device configuration.
2499 		 *
2500 		 * For NVMe the device configuration can change after e.g. a
2501 		 * Format command, and we really want to pick up the new format
2502 		 * value here.  But we must still stack the queue limits to the
2503 		 * least common denominator for multipathing to split the bios
2504 		 * properly.
2505 		 *
2506 		 * To work around this, we explicitly set the device
2507 		 * configuration to those that we just queried, but only stack
2508 		 * the splitting limits in to make sure we still obey possibly
2509 		 * lower limitations of other controllers.
2510 		 */
2511 		lim.logical_block_size = ns_lim->logical_block_size;
2512 		lim.physical_block_size = ns_lim->physical_block_size;
2513 		lim.io_min = ns_lim->io_min;
2514 		lim.io_opt = ns_lim->io_opt;
2515 		queue_limits_stack_bdev(&lim, ns->disk->part0, 0,
2516 					ns->head->disk->disk_name);
2517 		if (unsupported)
2518 			ns->head->disk->flags |= GENHD_FL_HIDDEN;
2519 		else
2520 			nvme_init_integrity(ns->head, &lim, info);
2521 		lim.max_write_streams = ns_lim->max_write_streams;
2522 		lim.write_stream_granularity = ns_lim->write_stream_granularity;
2523 		ret = queue_limits_commit_update(ns->head->disk->queue, &lim);
2524 
2525 		set_capacity_and_notify(ns->head->disk, get_capacity(ns->disk));
2526 		set_disk_ro(ns->head->disk, nvme_ns_is_readonly(ns, info));
2527 		nvme_mpath_revalidate_paths(ns);
2528 
2529 		blk_mq_unfreeze_queue(ns->head->disk->queue, memflags);
2530 	}
2531 
2532 	return ret;
2533 }
2534 
2535 int nvme_ns_get_unique_id(struct nvme_ns *ns, u8 id[16],
2536 		enum blk_unique_id type)
2537 {
2538 	struct nvme_ns_ids *ids = &ns->head->ids;
2539 
2540 	if (type != BLK_UID_EUI64)
2541 		return -EINVAL;
2542 
2543 	if (memchr_inv(ids->nguid, 0, sizeof(ids->nguid))) {
2544 		memcpy(id, &ids->nguid, sizeof(ids->nguid));
2545 		return sizeof(ids->nguid);
2546 	}
2547 	if (memchr_inv(ids->eui64, 0, sizeof(ids->eui64))) {
2548 		memcpy(id, &ids->eui64, sizeof(ids->eui64));
2549 		return sizeof(ids->eui64);
2550 	}
2551 
2552 	return -EINVAL;
2553 }
2554 
2555 static int nvme_get_unique_id(struct gendisk *disk, u8 id[16],
2556 		enum blk_unique_id type)
2557 {
2558 	return nvme_ns_get_unique_id(disk->private_data, id, type);
2559 }
2560 
2561 #ifdef CONFIG_BLK_SED_OPAL
2562 static int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
2563 		bool send)
2564 {
2565 	struct nvme_ctrl *ctrl = data;
2566 	struct nvme_command cmd = { };
2567 
2568 	if (send)
2569 		cmd.common.opcode = nvme_admin_security_send;
2570 	else
2571 		cmd.common.opcode = nvme_admin_security_recv;
2572 	cmd.common.nsid = 0;
2573 	cmd.common.cdw10 = cpu_to_le32(((u32)secp) << 24 | ((u32)spsp) << 8);
2574 	cmd.common.cdw11 = cpu_to_le32(len);
2575 
2576 	return __nvme_submit_sync_cmd(ctrl->admin_q, &cmd, NULL, buffer, len,
2577 			NVME_QID_ANY, NVME_SUBMIT_AT_HEAD);
2578 }
2579 
2580 static void nvme_configure_opal(struct nvme_ctrl *ctrl, bool was_suspended)
2581 {
2582 	if (ctrl->oacs & NVME_CTRL_OACS_SEC_SUPP) {
2583 		if (!ctrl->opal_dev)
2584 			ctrl->opal_dev = init_opal_dev(ctrl, &nvme_sec_submit);
2585 		else if (was_suspended)
2586 			opal_unlock_from_suspend(ctrl->opal_dev);
2587 	} else {
2588 		free_opal_dev(ctrl->opal_dev);
2589 		ctrl->opal_dev = NULL;
2590 	}
2591 }
2592 #else
2593 static void nvme_configure_opal(struct nvme_ctrl *ctrl, bool was_suspended)
2594 {
2595 }
2596 #endif /* CONFIG_BLK_SED_OPAL */
2597 
2598 #ifdef CONFIG_BLK_DEV_ZONED
2599 static int nvme_report_zones(struct gendisk *disk, sector_t sector,
2600 		unsigned int nr_zones, struct blk_report_zones_args *args)
2601 {
2602 	return nvme_ns_report_zones(disk->private_data, sector, nr_zones, args);
2603 }
2604 #else
2605 #define nvme_report_zones	NULL
2606 #endif /* CONFIG_BLK_DEV_ZONED */
2607 
2608 const struct block_device_operations nvme_bdev_ops = {
2609 	.owner		= THIS_MODULE,
2610 	.ioctl		= nvme_ioctl,
2611 	.compat_ioctl	= blkdev_compat_ptr_ioctl,
2612 	.open		= nvme_open,
2613 	.release	= nvme_release,
2614 	.getgeo		= nvme_getgeo,
2615 	.get_unique_id	= nvme_get_unique_id,
2616 	.report_zones	= nvme_report_zones,
2617 	.pr_ops		= &nvme_pr_ops,
2618 };
2619 
2620 static int nvme_wait_ready(struct nvme_ctrl *ctrl, u32 mask, u32 val,
2621 		u32 timeout, const char *op)
2622 {
2623 	unsigned long timeout_jiffies = jiffies + timeout * HZ;
2624 	u32 csts;
2625 	int ret;
2626 
2627 	while ((ret = ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &csts)) == 0) {
2628 		if (csts == ~0)
2629 			return -ENODEV;
2630 		if ((csts & mask) == val)
2631 			break;
2632 
2633 		usleep_range(1000, 2000);
2634 		if (fatal_signal_pending(current))
2635 			return -EINTR;
2636 		if (time_after(jiffies, timeout_jiffies)) {
2637 			dev_err(ctrl->device,
2638 				"Device not ready; aborting %s, CSTS=0x%x\n",
2639 				op, csts);
2640 			return -ENODEV;
2641 		}
2642 	}
2643 
2644 	return ret;
2645 }
2646 
2647 int nvme_disable_ctrl(struct nvme_ctrl *ctrl, bool shutdown)
2648 {
2649 	int ret;
2650 
2651 	ctrl->ctrl_config &= ~NVME_CC_SHN_MASK;
2652 	if (shutdown)
2653 		ctrl->ctrl_config |= NVME_CC_SHN_NORMAL;
2654 	else
2655 		ctrl->ctrl_config &= ~NVME_CC_ENABLE;
2656 
2657 	ret = ctrl->ops->reg_write32(ctrl, NVME_REG_CC, ctrl->ctrl_config);
2658 	if (ret)
2659 		return ret;
2660 
2661 	if (shutdown) {
2662 		return nvme_wait_ready(ctrl, NVME_CSTS_SHST_MASK,
2663 				       NVME_CSTS_SHST_CMPLT,
2664 				       ctrl->shutdown_timeout, "shutdown");
2665 	}
2666 	if (ctrl->quirks & NVME_QUIRK_DELAY_BEFORE_CHK_RDY)
2667 		msleep(NVME_QUIRK_DELAY_AMOUNT);
2668 	return nvme_wait_ready(ctrl, NVME_CSTS_RDY, 0,
2669 			       (NVME_CAP_TIMEOUT(ctrl->cap) + 1) / 2, "reset");
2670 }
2671 EXPORT_SYMBOL_GPL(nvme_disable_ctrl);
2672 
2673 int nvme_enable_ctrl(struct nvme_ctrl *ctrl)
2674 {
2675 	unsigned dev_page_min;
2676 	u32 timeout;
2677 	int ret;
2678 
2679 	ret = ctrl->ops->reg_read64(ctrl, NVME_REG_CAP, &ctrl->cap);
2680 	if (ret) {
2681 		dev_err(ctrl->device, "Reading CAP failed (%d)\n", ret);
2682 		return ret;
2683 	}
2684 	dev_page_min = NVME_CAP_MPSMIN(ctrl->cap) + 12;
2685 
2686 	if (NVME_CTRL_PAGE_SHIFT < dev_page_min) {
2687 		dev_err(ctrl->device,
2688 			"Minimum device page size %u too large for host (%u)\n",
2689 			1 << dev_page_min, 1 << NVME_CTRL_PAGE_SHIFT);
2690 		return -ENODEV;
2691 	}
2692 
2693 	if (NVME_CAP_CSS(ctrl->cap) & NVME_CAP_CSS_CSI)
2694 		ctrl->ctrl_config = NVME_CC_CSS_CSI;
2695 	else
2696 		ctrl->ctrl_config = NVME_CC_CSS_NVM;
2697 
2698 	/*
2699 	 * Setting CRIME results in CSTS.RDY before the media is ready. This
2700 	 * makes it possible for media related commands to return the error
2701 	 * NVME_SC_ADMIN_COMMAND_MEDIA_NOT_READY. Until the driver is
2702 	 * restructured to handle retries, disable CC.CRIME.
2703 	 */
2704 	ctrl->ctrl_config &= ~NVME_CC_CRIME;
2705 
2706 	ctrl->ctrl_config |= (NVME_CTRL_PAGE_SHIFT - 12) << NVME_CC_MPS_SHIFT;
2707 	ctrl->ctrl_config |= NVME_CC_AMS_RR | NVME_CC_SHN_NONE;
2708 	ctrl->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES;
2709 	ret = ctrl->ops->reg_write32(ctrl, NVME_REG_CC, ctrl->ctrl_config);
2710 	if (ret)
2711 		return ret;
2712 
2713 	/* CAP value may change after initial CC write */
2714 	ret = ctrl->ops->reg_read64(ctrl, NVME_REG_CAP, &ctrl->cap);
2715 	if (ret)
2716 		return ret;
2717 
2718 	timeout = NVME_CAP_TIMEOUT(ctrl->cap);
2719 	if (ctrl->cap & NVME_CAP_CRMS_CRWMS) {
2720 		u32 crto, ready_timeout;
2721 
2722 		ret = ctrl->ops->reg_read32(ctrl, NVME_REG_CRTO, &crto);
2723 		if (ret) {
2724 			dev_err(ctrl->device, "Reading CRTO failed (%d)\n",
2725 				ret);
2726 			return ret;
2727 		}
2728 
2729 		/*
2730 		 * CRTO should always be greater or equal to CAP.TO, but some
2731 		 * devices are known to get this wrong. Use the larger of the
2732 		 * two values.
2733 		 */
2734 		ready_timeout = NVME_CRTO_CRWMT(crto);
2735 
2736 		if (ready_timeout < timeout)
2737 			dev_warn_once(ctrl->device, "bad crto:%x cap:%llx\n",
2738 				      crto, ctrl->cap);
2739 		else
2740 			timeout = ready_timeout;
2741 	}
2742 
2743 	ctrl->ctrl_config |= NVME_CC_ENABLE;
2744 	ret = ctrl->ops->reg_write32(ctrl, NVME_REG_CC, ctrl->ctrl_config);
2745 	if (ret)
2746 		return ret;
2747 	return nvme_wait_ready(ctrl, NVME_CSTS_RDY, NVME_CSTS_RDY,
2748 			       (timeout + 1) / 2, "initialisation");
2749 }
2750 EXPORT_SYMBOL_GPL(nvme_enable_ctrl);
2751 
2752 static int nvme_configure_timestamp(struct nvme_ctrl *ctrl)
2753 {
2754 	__le64 ts;
2755 	int ret;
2756 
2757 	if (!(ctrl->oncs & NVME_CTRL_ONCS_TIMESTAMP))
2758 		return 0;
2759 
2760 	ts = cpu_to_le64(ktime_to_ms(ktime_get_real()));
2761 	ret = nvme_set_features(ctrl, NVME_FEAT_TIMESTAMP, 0, &ts, sizeof(ts),
2762 			NULL);
2763 	if (ret)
2764 		dev_warn_once(ctrl->device,
2765 			"could not set timestamp (%d)\n", ret);
2766 	return ret;
2767 }
2768 
2769 static int nvme_configure_host_options(struct nvme_ctrl *ctrl)
2770 {
2771 	struct nvme_feat_host_behavior *host;
2772 	u8 acre = 0, lbafee = 0;
2773 	int ret;
2774 
2775 	/* Don't bother enabling the feature if retry delay is not reported */
2776 	if (ctrl->crdt[0])
2777 		acre = NVME_ENABLE_ACRE;
2778 	if (ctrl->ctratt & NVME_CTRL_ATTR_ELBAS)
2779 		lbafee = NVME_ENABLE_LBAFEE;
2780 
2781 	if (!acre && !lbafee)
2782 		return 0;
2783 
2784 	host = kzalloc_obj(*host);
2785 	if (!host)
2786 		return 0;
2787 
2788 	host->acre = acre;
2789 	host->lbafee = lbafee;
2790 	ret = nvme_set_features(ctrl, NVME_FEAT_HOST_BEHAVIOR, 0,
2791 				host, sizeof(*host), NULL);
2792 	kfree(host);
2793 	return ret;
2794 }
2795 
2796 /*
2797  * The function checks whether the given total (exlat + enlat) latency of
2798  * a power state allows the latter to be used as an APST transition target.
2799  * It does so by comparing the latency to the primary and secondary latency
2800  * tolerances defined by module params. If there's a match, the corresponding
2801  * timeout value is returned and the matching tolerance index (1 or 2) is
2802  * reported.
2803  */
2804 static bool nvme_apst_get_transition_time(u64 total_latency,
2805 		u64 *transition_time, unsigned *last_index)
2806 {
2807 	if (total_latency <= apst_primary_latency_tol_us) {
2808 		if (*last_index == 1)
2809 			return false;
2810 		*last_index = 1;
2811 		*transition_time = apst_primary_timeout_ms;
2812 		return true;
2813 	}
2814 	if (apst_secondary_timeout_ms &&
2815 		total_latency <= apst_secondary_latency_tol_us) {
2816 		if (*last_index <= 2)
2817 			return false;
2818 		*last_index = 2;
2819 		*transition_time = apst_secondary_timeout_ms;
2820 		return true;
2821 	}
2822 	return false;
2823 }
2824 
2825 /*
2826  * APST (Autonomous Power State Transition) lets us program a table of power
2827  * state transitions that the controller will perform automatically.
2828  *
2829  * Depending on module params, one of the two supported techniques will be used:
2830  *
2831  * - If the parameters provide explicit timeouts and tolerances, they will be
2832  *   used to build a table with up to 2 non-operational states to transition to.
2833  *   The default parameter values were selected based on the values used by
2834  *   Microsoft's and Intel's NVMe drivers. Yet, since we don't implement dynamic
2835  *   regeneration of the APST table in the event of switching between external
2836  *   and battery power, the timeouts and tolerances reflect a compromise
2837  *   between values used by Microsoft for AC and battery scenarios.
2838  * - If not, we'll configure the table with a simple heuristic: we are willing
2839  *   to spend at most 2% of the time transitioning between power states.
2840  *   Therefore, when running in any given state, we will enter the next
2841  *   lower-power non-operational state after waiting 50 * (enlat + exlat)
2842  *   microseconds, as long as that state's exit latency is under the requested
2843  *   maximum latency.
2844  *
2845  * We will not autonomously enter any non-operational state for which the total
2846  * latency exceeds ps_max_latency_us.
2847  *
2848  * Users can set ps_max_latency_us to zero to turn off APST.
2849  */
2850 static int nvme_configure_apst(struct nvme_ctrl *ctrl)
2851 {
2852 	struct nvme_feat_auto_pst *table;
2853 	unsigned apste = 0;
2854 	u64 max_lat_us = 0;
2855 	__le64 target = 0;
2856 	int max_ps = -1;
2857 	int state;
2858 	int ret;
2859 	unsigned last_lt_index = UINT_MAX;
2860 
2861 	/*
2862 	 * If APST isn't supported or if we haven't been initialized yet,
2863 	 * then don't do anything.
2864 	 */
2865 	if (!ctrl->apsta)
2866 		return 0;
2867 
2868 	if (ctrl->npss > 31) {
2869 		dev_warn(ctrl->device, "NPSS is invalid; not using APST\n");
2870 		return 0;
2871 	}
2872 
2873 	table = kzalloc_obj(*table);
2874 	if (!table)
2875 		return 0;
2876 
2877 	if (!ctrl->apst_enabled || ctrl->ps_max_latency_us == 0) {
2878 		/* Turn off APST. */
2879 		dev_dbg(ctrl->device, "APST disabled\n");
2880 		goto done;
2881 	}
2882 
2883 	/*
2884 	 * Walk through all states from lowest- to highest-power.
2885 	 * According to the spec, lower-numbered states use more power.  NPSS,
2886 	 * despite the name, is the index of the lowest-power state, not the
2887 	 * number of states.
2888 	 */
2889 	for (state = (int)ctrl->npss; state >= 0; state--) {
2890 		u64 total_latency_us, exit_latency_us, transition_ms;
2891 
2892 		if (target)
2893 			table->entries[state] = target;
2894 
2895 		/*
2896 		 * Don't allow transitions to the deepest state if it's quirked
2897 		 * off.
2898 		 */
2899 		if (state == ctrl->npss &&
2900 		    (ctrl->quirks & NVME_QUIRK_NO_DEEPEST_PS))
2901 			continue;
2902 
2903 		/*
2904 		 * Is this state a useful non-operational state for higher-power
2905 		 * states to autonomously transition to?
2906 		 */
2907 		if (!(ctrl->psd[state].flags & NVME_PS_FLAGS_NON_OP_STATE))
2908 			continue;
2909 
2910 		exit_latency_us = (u64)le32_to_cpu(ctrl->psd[state].exit_lat);
2911 		if (exit_latency_us > ctrl->ps_max_latency_us)
2912 			continue;
2913 
2914 		total_latency_us = exit_latency_us +
2915 			le32_to_cpu(ctrl->psd[state].entry_lat);
2916 
2917 		/*
2918 		 * This state is good. It can be used as the APST idle target
2919 		 * for higher power states.
2920 		 */
2921 		if (apst_primary_timeout_ms && apst_primary_latency_tol_us) {
2922 			if (!nvme_apst_get_transition_time(total_latency_us,
2923 					&transition_ms, &last_lt_index))
2924 				continue;
2925 		} else {
2926 			transition_ms = total_latency_us + 19;
2927 			do_div(transition_ms, 20);
2928 			if (transition_ms > (1 << 24) - 1)
2929 				transition_ms = (1 << 24) - 1;
2930 		}
2931 
2932 		target = cpu_to_le64((state << 3) | (transition_ms << 8));
2933 		if (max_ps == -1)
2934 			max_ps = state;
2935 		if (total_latency_us > max_lat_us)
2936 			max_lat_us = total_latency_us;
2937 	}
2938 
2939 	if (max_ps == -1)
2940 		dev_dbg(ctrl->device, "APST enabled but no non-operational states are available\n");
2941 	else
2942 		dev_dbg(ctrl->device, "APST enabled: max PS = %d, max round-trip latency = %lluus, table = %*phN\n",
2943 			max_ps, max_lat_us, (int)sizeof(*table), table);
2944 	apste = 1;
2945 
2946 done:
2947 	ret = nvme_set_features(ctrl, NVME_FEAT_AUTO_PST, apste,
2948 				table, sizeof(*table), NULL);
2949 	if (ret)
2950 		dev_err(ctrl->device, "failed to set APST feature (%d)\n", ret);
2951 	kfree(table);
2952 	return ret;
2953 }
2954 
2955 static void nvme_set_latency_tolerance(struct device *dev, s32 val)
2956 {
2957 	struct nvme_ctrl *ctrl = dev_get_drvdata(dev);
2958 	u64 latency;
2959 
2960 	switch (val) {
2961 	case PM_QOS_LATENCY_TOLERANCE_NO_CONSTRAINT:
2962 	case PM_QOS_LATENCY_ANY:
2963 		latency = U64_MAX;
2964 		break;
2965 
2966 	default:
2967 		latency = val;
2968 	}
2969 
2970 	if (ctrl->ps_max_latency_us != latency) {
2971 		ctrl->ps_max_latency_us = latency;
2972 		if (nvme_ctrl_state(ctrl) == NVME_CTRL_LIVE)
2973 			nvme_configure_apst(ctrl);
2974 	}
2975 }
2976 
2977 struct nvme_core_quirk_entry {
2978 	/*
2979 	 * NVMe model and firmware strings are padded with spaces.  For
2980 	 * simplicity, strings in the quirk table are padded with NULLs
2981 	 * instead.
2982 	 */
2983 	u16 vid;
2984 	const char *mn;
2985 	const char *fr;
2986 	unsigned long quirks;
2987 };
2988 
2989 static const struct nvme_core_quirk_entry core_quirks[] = {
2990 	{
2991 		/*
2992 		 * This Toshiba device seems to die using any APST states.  See:
2993 		 * https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1678184/comments/11
2994 		 */
2995 		.vid = 0x1179,
2996 		.mn = "THNSF5256GPUK TOSHIBA",
2997 		.quirks = NVME_QUIRK_NO_APST,
2998 	},
2999 	{
3000 		/*
3001 		 * This LiteON CL1-3D*-Q11 firmware version has a race
3002 		 * condition associated with actions related to suspend to idle
3003 		 * LiteON has resolved the problem in future firmware
3004 		 */
3005 		.vid = 0x14a4,
3006 		.fr = "22301111",
3007 		.quirks = NVME_QUIRK_SIMPLE_SUSPEND,
3008 	},
3009 	{
3010 		/*
3011 		 * This Kioxia CD6-V Series / HPE PE8030 device times out and
3012 		 * aborts I/O during any load, but more easily reproducible
3013 		 * with discards (fstrim).
3014 		 *
3015 		 * The device is left in a state where it is also not possible
3016 		 * to use "nvme set-feature" to disable APST, but booting with
3017 		 * nvme_core.default_ps_max_latency=0 works.
3018 		 */
3019 		.vid = 0x1e0f,
3020 		.mn = "KCD6XVUL6T40",
3021 		.quirks = NVME_QUIRK_NO_APST,
3022 	},
3023 	{
3024 		/*
3025 		 * The external Samsung X5 SSD fails initialization without a
3026 		 * delay before checking if it is ready and has a whole set of
3027 		 * other problems.  To make this even more interesting, it
3028 		 * shares the PCI ID with internal Samsung 970 Evo Plus that
3029 		 * does not need or want these quirks.
3030 		 */
3031 		.vid = 0x144d,
3032 		.mn = "Samsung Portable SSD X5",
3033 		.quirks = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3034 			  NVME_QUIRK_NO_DEEPEST_PS |
3035 			  NVME_QUIRK_IGNORE_DEV_SUBNQN,
3036 	}
3037 };
3038 
3039 /* match is null-terminated but idstr is space-padded. */
3040 static bool string_matches(const char *idstr, const char *match, size_t len)
3041 {
3042 	size_t matchlen;
3043 
3044 	if (!match)
3045 		return true;
3046 
3047 	matchlen = strlen(match);
3048 	WARN_ON_ONCE(matchlen > len);
3049 
3050 	if (memcmp(idstr, match, matchlen))
3051 		return false;
3052 
3053 	for (; matchlen < len; matchlen++)
3054 		if (idstr[matchlen] != ' ')
3055 			return false;
3056 
3057 	return true;
3058 }
3059 
3060 static bool quirk_matches(const struct nvme_id_ctrl *id,
3061 			  const struct nvme_core_quirk_entry *q)
3062 {
3063 	return q->vid == le16_to_cpu(id->vid) &&
3064 		string_matches(id->mn, q->mn, sizeof(id->mn)) &&
3065 		string_matches(id->fr, q->fr, sizeof(id->fr));
3066 }
3067 
3068 static void nvme_init_subnqn(struct nvme_subsystem *subsys, struct nvme_ctrl *ctrl,
3069 		struct nvme_id_ctrl *id)
3070 {
3071 	size_t nqnlen;
3072 	int off;
3073 
3074 	if(!(ctrl->quirks & NVME_QUIRK_IGNORE_DEV_SUBNQN)) {
3075 		nqnlen = strnlen(id->subnqn, NVMF_NQN_SIZE);
3076 		if (nqnlen > 0 && nqnlen < NVMF_NQN_SIZE) {
3077 			strscpy(subsys->subnqn, id->subnqn, NVMF_NQN_SIZE);
3078 			return;
3079 		}
3080 
3081 		if (ctrl->vs >= NVME_VS(1, 2, 1))
3082 			dev_warn(ctrl->device, "missing or invalid SUBNQN field.\n");
3083 	}
3084 
3085 	/*
3086 	 * Generate a "fake" NQN similar to the one in Section 4.5 of the NVMe
3087 	 * Base Specification 2.0.  It is slightly different from the format
3088 	 * specified there due to historic reasons, and we can't change it now.
3089 	 */
3090 	off = snprintf(subsys->subnqn, NVMF_NQN_SIZE,
3091 			"nqn.2014.08.org.nvmexpress:%04x%04x",
3092 			le16_to_cpu(id->vid), le16_to_cpu(id->ssvid));
3093 	memcpy(subsys->subnqn + off, id->sn, sizeof(id->sn));
3094 	off += sizeof(id->sn);
3095 	memcpy(subsys->subnqn + off, id->mn, sizeof(id->mn));
3096 	off += sizeof(id->mn);
3097 	memset(subsys->subnqn + off, 0, sizeof(subsys->subnqn) - off);
3098 }
3099 
3100 static void nvme_release_subsystem(struct device *dev)
3101 {
3102 	struct nvme_subsystem *subsys =
3103 		container_of(dev, struct nvme_subsystem, dev);
3104 
3105 	if (subsys->instance >= 0)
3106 		ida_free(&nvme_instance_ida, subsys->instance);
3107 	kfree(subsys);
3108 }
3109 
3110 static void nvme_destroy_subsystem(struct kref *ref)
3111 {
3112 	struct nvme_subsystem *subsys =
3113 			container_of(ref, struct nvme_subsystem, ref);
3114 
3115 	mutex_lock(&nvme_subsystems_lock);
3116 	list_del(&subsys->entry);
3117 	mutex_unlock(&nvme_subsystems_lock);
3118 
3119 	ida_destroy(&subsys->ns_ida);
3120 	device_del(&subsys->dev);
3121 	put_device(&subsys->dev);
3122 }
3123 
3124 static void nvme_put_subsystem(struct nvme_subsystem *subsys)
3125 {
3126 	kref_put(&subsys->ref, nvme_destroy_subsystem);
3127 }
3128 
3129 static struct nvme_subsystem *__nvme_find_get_subsystem(const char *subsysnqn)
3130 {
3131 	struct nvme_subsystem *subsys;
3132 
3133 	lockdep_assert_held(&nvme_subsystems_lock);
3134 
3135 	/*
3136 	 * Fail matches for discovery subsystems. This results
3137 	 * in each discovery controller bound to a unique subsystem.
3138 	 * This avoids issues with validating controller values
3139 	 * that can only be true when there is a single unique subsystem.
3140 	 * There may be multiple and completely independent entities
3141 	 * that provide discovery controllers.
3142 	 */
3143 	if (!strcmp(subsysnqn, NVME_DISC_SUBSYS_NAME))
3144 		return NULL;
3145 
3146 	list_for_each_entry(subsys, &nvme_subsystems, entry) {
3147 		if (strcmp(subsys->subnqn, subsysnqn))
3148 			continue;
3149 		if (!kref_get_unless_zero(&subsys->ref))
3150 			continue;
3151 		return subsys;
3152 	}
3153 
3154 	return NULL;
3155 }
3156 
3157 static inline bool nvme_discovery_ctrl(struct nvme_ctrl *ctrl)
3158 {
3159 	return ctrl->opts && ctrl->opts->discovery_nqn;
3160 }
3161 
3162 static inline bool nvme_admin_ctrl(struct nvme_ctrl *ctrl)
3163 {
3164 	return ctrl->cntrltype == NVME_CTRL_ADMIN;
3165 }
3166 
3167 static inline bool nvme_is_io_ctrl(struct nvme_ctrl *ctrl)
3168 {
3169 	return !nvme_discovery_ctrl(ctrl) && !nvme_admin_ctrl(ctrl);
3170 }
3171 
3172 static bool nvme_validate_cntlid(struct nvme_subsystem *subsys,
3173 		struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id)
3174 {
3175 	struct nvme_ctrl *tmp;
3176 
3177 	lockdep_assert_held(&nvme_subsystems_lock);
3178 
3179 	list_for_each_entry(tmp, &subsys->ctrls, subsys_entry) {
3180 		if (nvme_state_terminal(tmp))
3181 			continue;
3182 
3183 		if (tmp->cntlid == ctrl->cntlid) {
3184 			dev_err(ctrl->device,
3185 				"Duplicate cntlid %u with %s, subsys %s, rejecting\n",
3186 				ctrl->cntlid, dev_name(tmp->device),
3187 				subsys->subnqn);
3188 			return false;
3189 		}
3190 
3191 		if ((id->cmic & NVME_CTRL_CMIC_MULTI_CTRL) ||
3192 		    nvme_discovery_ctrl(ctrl))
3193 			continue;
3194 
3195 		dev_err(ctrl->device,
3196 			"Subsystem does not support multiple controllers\n");
3197 		return false;
3198 	}
3199 
3200 	return true;
3201 }
3202 
3203 static int nvme_init_subsystem(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id)
3204 {
3205 	struct nvme_subsystem *subsys, *found;
3206 	int ret;
3207 
3208 	subsys = kzalloc_obj(*subsys);
3209 	if (!subsys)
3210 		return -ENOMEM;
3211 
3212 	subsys->instance = -1;
3213 	mutex_init(&subsys->lock);
3214 	kref_init(&subsys->ref);
3215 	INIT_LIST_HEAD(&subsys->ctrls);
3216 	INIT_LIST_HEAD(&subsys->nsheads);
3217 	nvme_init_subnqn(subsys, ctrl, id);
3218 	memcpy(subsys->serial, id->sn, sizeof(subsys->serial));
3219 	memcpy(subsys->model, id->mn, sizeof(subsys->model));
3220 	subsys->vendor_id = le16_to_cpu(id->vid);
3221 	subsys->cmic = id->cmic;
3222 
3223 	/* Versions prior to 1.4 don't necessarily report a valid type */
3224 	if (id->cntrltype == NVME_CTRL_DISC ||
3225 	    !strcmp(subsys->subnqn, NVME_DISC_SUBSYS_NAME))
3226 		subsys->subtype = NVME_NQN_DISC;
3227 	else
3228 		subsys->subtype = NVME_NQN_NVME;
3229 
3230 	if (nvme_discovery_ctrl(ctrl) && subsys->subtype != NVME_NQN_DISC) {
3231 		dev_err(ctrl->device,
3232 			"Subsystem %s is not a discovery controller",
3233 			subsys->subnqn);
3234 		kfree(subsys);
3235 		return -EINVAL;
3236 	}
3237 	nvme_mpath_default_iopolicy(subsys);
3238 
3239 	subsys->dev.class = &nvme_subsys_class;
3240 	subsys->dev.release = nvme_release_subsystem;
3241 	subsys->dev.groups = nvme_subsys_attrs_groups;
3242 	dev_set_name(&subsys->dev, "nvme-subsys%d", ctrl->instance);
3243 	device_initialize(&subsys->dev);
3244 
3245 	mutex_lock(&nvme_subsystems_lock);
3246 	found = __nvme_find_get_subsystem(subsys->subnqn);
3247 	if (found) {
3248 		put_device(&subsys->dev);
3249 		subsys = found;
3250 
3251 		if (!nvme_validate_cntlid(subsys, ctrl, id)) {
3252 			ret = -EINVAL;
3253 			goto out_put_subsystem;
3254 		}
3255 	} else {
3256 		ret = device_add(&subsys->dev);
3257 		if (ret) {
3258 			dev_err(ctrl->device,
3259 				"failed to register subsystem device.\n");
3260 			put_device(&subsys->dev);
3261 			goto out_unlock;
3262 		}
3263 		ida_init(&subsys->ns_ida);
3264 		list_add_tail(&subsys->entry, &nvme_subsystems);
3265 	}
3266 
3267 	ret = sysfs_create_link(&subsys->dev.kobj, &ctrl->device->kobj,
3268 				dev_name(ctrl->device));
3269 	if (ret) {
3270 		dev_err(ctrl->device,
3271 			"failed to create sysfs link from subsystem.\n");
3272 		goto out_put_subsystem;
3273 	}
3274 
3275 	if (!found)
3276 		subsys->instance = ctrl->instance;
3277 	ctrl->subsys = subsys;
3278 	list_add_tail(&ctrl->subsys_entry, &subsys->ctrls);
3279 	mutex_unlock(&nvme_subsystems_lock);
3280 	return 0;
3281 
3282 out_put_subsystem:
3283 	nvme_put_subsystem(subsys);
3284 out_unlock:
3285 	mutex_unlock(&nvme_subsystems_lock);
3286 	return ret;
3287 }
3288 
3289 static int nvme_get_log_lsi(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page,
3290 		u8 lsp, u8 csi, void *log, size_t size, u64 offset, u16 lsi)
3291 {
3292 	struct nvme_command c = { };
3293 	u32 dwlen = nvme_bytes_to_numd(size);
3294 
3295 	c.get_log_page.opcode = nvme_admin_get_log_page;
3296 	c.get_log_page.nsid = cpu_to_le32(nsid);
3297 	c.get_log_page.lid = log_page;
3298 	c.get_log_page.lsp = lsp;
3299 	c.get_log_page.numdl = cpu_to_le16(dwlen & ((1 << 16) - 1));
3300 	c.get_log_page.numdu = cpu_to_le16(dwlen >> 16);
3301 	c.get_log_page.lpol = cpu_to_le32(lower_32_bits(offset));
3302 	c.get_log_page.lpou = cpu_to_le32(upper_32_bits(offset));
3303 	c.get_log_page.csi = csi;
3304 	c.get_log_page.lsi = cpu_to_le16(lsi);
3305 
3306 	return nvme_submit_sync_cmd(ctrl->admin_q, &c, log, size);
3307 }
3308 
3309 int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp, u8 csi,
3310 		void *log, size_t size, u64 offset)
3311 {
3312 	return nvme_get_log_lsi(ctrl, nsid, log_page, lsp, csi, log, size,
3313 			offset, 0);
3314 }
3315 
3316 static int nvme_get_effects_log(struct nvme_ctrl *ctrl, u8 csi,
3317 				struct nvme_effects_log **log)
3318 {
3319 	struct nvme_effects_log *old, *cel = xa_load(&ctrl->cels, csi);
3320 	int ret;
3321 
3322 	if (cel)
3323 		goto out;
3324 
3325 	cel = kzalloc_obj(*cel);
3326 	if (!cel)
3327 		return -ENOMEM;
3328 
3329 	ret = nvme_get_log(ctrl, 0x00, NVME_LOG_CMD_EFFECTS, 0, csi,
3330 			cel, sizeof(*cel), 0);
3331 	if (ret) {
3332 		kfree(cel);
3333 		return ret;
3334 	}
3335 
3336 	old = xa_store(&ctrl->cels, csi, cel, GFP_KERNEL);
3337 	if (xa_is_err(old)) {
3338 		kfree(cel);
3339 		return xa_err(old);
3340 	}
3341 out:
3342 	*log = cel;
3343 	return 0;
3344 }
3345 
3346 static inline u32 nvme_mps_to_sectors(struct nvme_ctrl *ctrl, u32 units)
3347 {
3348 	u32 page_shift = NVME_CAP_MPSMIN(ctrl->cap) + 12, val;
3349 
3350 	if (check_shl_overflow(1U, units + page_shift - 9, &val))
3351 		return UINT_MAX;
3352 	return val;
3353 }
3354 
3355 static int nvme_init_non_mdts_limits(struct nvme_ctrl *ctrl)
3356 {
3357 	struct nvme_command c = { };
3358 	struct nvme_id_ctrl_nvm *id;
3359 	int ret;
3360 
3361 	/*
3362 	 * Even though NVMe spec explicitly states that MDTS is not applicable
3363 	 * to the write-zeroes, we are cautious and limit the size to the
3364 	 * controllers max_hw_sectors value, which is based on the MDTS field
3365 	 * and possibly other limiting factors.
3366 	 */
3367 	if ((ctrl->oncs & NVME_CTRL_ONCS_WRITE_ZEROES) &&
3368 	    !(ctrl->quirks & NVME_QUIRK_DISABLE_WRITE_ZEROES))
3369 		ctrl->max_zeroes_sectors = ctrl->max_hw_sectors;
3370 	else
3371 		ctrl->max_zeroes_sectors = 0;
3372 
3373 	if (!nvme_is_io_ctrl(ctrl) ||
3374 	    !nvme_id_cns_ok(ctrl, NVME_ID_CNS_CS_CTRL) ||
3375 	    test_bit(NVME_CTRL_SKIP_ID_CNS_CS, &ctrl->flags))
3376 		return 0;
3377 
3378 	id = kzalloc_obj(*id);
3379 	if (!id)
3380 		return -ENOMEM;
3381 
3382 	c.identify.opcode = nvme_admin_identify;
3383 	c.identify.cns = NVME_ID_CNS_CS_CTRL;
3384 	c.identify.csi = NVME_CSI_NVM;
3385 
3386 	ret = nvme_submit_sync_cmd(ctrl->admin_q, &c, id, sizeof(*id));
3387 	if (ret)
3388 		goto free_data;
3389 
3390 	ctrl->dmrl = id->dmrl;
3391 	ctrl->dmrsl = le32_to_cpu(id->dmrsl);
3392 	if (id->wzsl)
3393 		ctrl->max_zeroes_sectors = nvme_mps_to_sectors(ctrl, id->wzsl);
3394 
3395 free_data:
3396 	if (ret > 0)
3397 		set_bit(NVME_CTRL_SKIP_ID_CNS_CS, &ctrl->flags);
3398 	kfree(id);
3399 	return ret;
3400 }
3401 
3402 static int nvme_init_effects_log(struct nvme_ctrl *ctrl,
3403 		u8 csi, struct nvme_effects_log **log)
3404 {
3405 	struct nvme_effects_log *effects, *old;
3406 
3407 	effects = kzalloc_obj(*effects);
3408 	if (!effects)
3409 		return -ENOMEM;
3410 
3411 	old = xa_store(&ctrl->cels, csi, effects, GFP_KERNEL);
3412 	if (xa_is_err(old)) {
3413 		kfree(effects);
3414 		return xa_err(old);
3415 	}
3416 
3417 	*log = effects;
3418 	return 0;
3419 }
3420 
3421 static void nvme_init_known_nvm_effects(struct nvme_ctrl *ctrl)
3422 {
3423 	struct nvme_effects_log	*log = ctrl->effects;
3424 
3425 	log->acs[nvme_admin_format_nvm] |= cpu_to_le32(NVME_CMD_EFFECTS_LBCC |
3426 						NVME_CMD_EFFECTS_NCC |
3427 						NVME_CMD_EFFECTS_CSE_MASK);
3428 	log->acs[nvme_admin_sanitize_nvm] |= cpu_to_le32(NVME_CMD_EFFECTS_LBCC |
3429 						NVME_CMD_EFFECTS_CSE_MASK);
3430 
3431 	/*
3432 	 * The spec says the result of a security receive command depends on
3433 	 * the previous security send command. As such, many vendors log this
3434 	 * command as one to submitted only when no other commands to the same
3435 	 * namespace are outstanding. The intention is to tell the host to
3436 	 * prevent mixing security send and receive.
3437 	 *
3438 	 * This driver can only enforce such exclusive access against IO
3439 	 * queues, though. We are not readily able to enforce such a rule for
3440 	 * two commands to the admin queue, which is the only queue that
3441 	 * matters for this command.
3442 	 *
3443 	 * Rather than blindly freezing the IO queues for this effect that
3444 	 * doesn't even apply to IO, mask it off.
3445 	 */
3446 	log->acs[nvme_admin_security_recv] &= cpu_to_le32(~NVME_CMD_EFFECTS_CSE_MASK);
3447 
3448 	log->iocs[nvme_cmd_write] |= cpu_to_le32(NVME_CMD_EFFECTS_LBCC);
3449 	log->iocs[nvme_cmd_write_zeroes] |= cpu_to_le32(NVME_CMD_EFFECTS_LBCC);
3450 	log->iocs[nvme_cmd_write_uncor] |= cpu_to_le32(NVME_CMD_EFFECTS_LBCC);
3451 }
3452 
3453 static int nvme_init_effects(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id)
3454 {
3455 	int ret = 0;
3456 
3457 	if (ctrl->effects)
3458 		return 0;
3459 
3460 	if (id->lpa & NVME_CTRL_LPA_CMD_EFFECTS_LOG) {
3461 		ret = nvme_get_effects_log(ctrl, NVME_CSI_NVM, &ctrl->effects);
3462 		if (ret < 0)
3463 			return ret;
3464 	}
3465 
3466 	if (!ctrl->effects) {
3467 		ret = nvme_init_effects_log(ctrl, NVME_CSI_NVM, &ctrl->effects);
3468 		if (ret < 0)
3469 			return ret;
3470 	}
3471 
3472 	nvme_init_known_nvm_effects(ctrl);
3473 	return 0;
3474 }
3475 
3476 static int nvme_check_ctrl_fabric_info(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id)
3477 {
3478 	/*
3479 	 * In fabrics we need to verify the cntlid matches the
3480 	 * admin connect
3481 	 */
3482 	if (ctrl->cntlid != le16_to_cpu(id->cntlid)) {
3483 		dev_err(ctrl->device,
3484 			"Mismatching cntlid: Connect %u vs Identify %u, rejecting\n",
3485 			ctrl->cntlid, le16_to_cpu(id->cntlid));
3486 		return -EINVAL;
3487 	}
3488 
3489 	if (!nvme_discovery_ctrl(ctrl) && !ctrl->kas) {
3490 		dev_err(ctrl->device,
3491 			"keep-alive support is mandatory for fabrics\n");
3492 		return -EINVAL;
3493 	}
3494 
3495 	if (nvme_is_io_ctrl(ctrl) && ctrl->ioccsz < 4) {
3496 		dev_err(ctrl->device,
3497 			"I/O queue command capsule supported size %d < 4\n",
3498 			ctrl->ioccsz);
3499 		return -EINVAL;
3500 	}
3501 
3502 	if (nvme_is_io_ctrl(ctrl) && ctrl->iorcsz < 1) {
3503 		dev_err(ctrl->device,
3504 			"I/O queue response capsule supported size %d < 1\n",
3505 			ctrl->iorcsz);
3506 		return -EINVAL;
3507 	}
3508 
3509 	if (!ctrl->maxcmd) {
3510 		dev_warn(ctrl->device,
3511 			"Firmware bug: maximum outstanding commands is 0\n");
3512 		ctrl->maxcmd = ctrl->sqsize + 1;
3513 	}
3514 
3515 	return 0;
3516 }
3517 
3518 static int nvme_init_identify(struct nvme_ctrl *ctrl)
3519 {
3520 	struct queue_limits lim;
3521 	struct nvme_id_ctrl *id;
3522 	u32 max_hw_sectors;
3523 	bool prev_apst_enabled;
3524 	int ret;
3525 
3526 	ret = nvme_identify_ctrl(ctrl, &id);
3527 	if (ret) {
3528 		dev_err(ctrl->device, "Identify Controller failed (%d)\n", ret);
3529 		return -EIO;
3530 	}
3531 
3532 	if (!(ctrl->ops->flags & NVME_F_FABRICS))
3533 		ctrl->cntlid = le16_to_cpu(id->cntlid);
3534 
3535 	if (!ctrl->identified) {
3536 		unsigned int i;
3537 
3538 		/*
3539 		 * Check for quirks.  Quirk can depend on firmware version,
3540 		 * so, in principle, the set of quirks present can change
3541 		 * across a reset.  As a possible future enhancement, we
3542 		 * could re-scan for quirks every time we reinitialize
3543 		 * the device, but we'd have to make sure that the driver
3544 		 * behaves intelligently if the quirks change.
3545 		 */
3546 		for (i = 0; i < ARRAY_SIZE(core_quirks); i++) {
3547 			if (quirk_matches(id, &core_quirks[i]))
3548 				ctrl->quirks |= core_quirks[i].quirks;
3549 		}
3550 
3551 		ret = nvme_init_subsystem(ctrl, id);
3552 		if (ret)
3553 			goto out_free;
3554 
3555 		ret = nvme_init_effects(ctrl, id);
3556 		if (ret)
3557 			goto out_free;
3558 	}
3559 	memcpy(ctrl->subsys->firmware_rev, id->fr,
3560 	       sizeof(ctrl->subsys->firmware_rev));
3561 
3562 	if (force_apst && (ctrl->quirks & NVME_QUIRK_NO_DEEPEST_PS)) {
3563 		dev_warn(ctrl->device, "forcibly allowing all power states due to nvme_core.force_apst -- use at your own risk\n");
3564 		ctrl->quirks &= ~NVME_QUIRK_NO_DEEPEST_PS;
3565 	}
3566 
3567 	ctrl->crdt[0] = le16_to_cpu(id->crdt1);
3568 	ctrl->crdt[1] = le16_to_cpu(id->crdt2);
3569 	ctrl->crdt[2] = le16_to_cpu(id->crdt3);
3570 
3571 	ctrl->oacs = le16_to_cpu(id->oacs);
3572 	ctrl->oncs = le16_to_cpu(id->oncs);
3573 	ctrl->mtfa = le16_to_cpu(id->mtfa);
3574 	ctrl->oaes = le32_to_cpu(id->oaes);
3575 	ctrl->wctemp = le16_to_cpu(id->wctemp);
3576 	ctrl->cctemp = le16_to_cpu(id->cctemp);
3577 
3578 	atomic_set(&ctrl->abort_limit, id->acl + 1);
3579 	ctrl->vwc = id->vwc;
3580 	if (id->mdts)
3581 		max_hw_sectors = nvme_mps_to_sectors(ctrl, id->mdts);
3582 	else
3583 		max_hw_sectors = UINT_MAX;
3584 	ctrl->max_hw_sectors =
3585 		min_not_zero(ctrl->max_hw_sectors, max_hw_sectors);
3586 
3587 	lim = queue_limits_start_update(ctrl->admin_q);
3588 	nvme_set_ctrl_limits(ctrl, &lim, true);
3589 	ret = queue_limits_commit_update(ctrl->admin_q, &lim);
3590 	if (ret)
3591 		goto out_free;
3592 
3593 	ctrl->sgls = le32_to_cpu(id->sgls);
3594 	ctrl->kas = le16_to_cpu(id->kas);
3595 	ctrl->max_namespaces = le32_to_cpu(id->mnan);
3596 	ctrl->ctratt = le32_to_cpu(id->ctratt);
3597 
3598 	ctrl->cntrltype = id->cntrltype;
3599 	ctrl->dctype = id->dctype;
3600 
3601 	if (id->rtd3e) {
3602 		/* us -> s */
3603 		u32 transition_time = le32_to_cpu(id->rtd3e) / USEC_PER_SEC;
3604 
3605 		ctrl->shutdown_timeout = clamp_t(unsigned int, transition_time,
3606 						 shutdown_timeout, 60);
3607 
3608 		if (ctrl->shutdown_timeout != shutdown_timeout)
3609 			dev_info(ctrl->device,
3610 				 "D3 entry latency set to %u seconds\n",
3611 				 ctrl->shutdown_timeout);
3612 	} else
3613 		ctrl->shutdown_timeout = shutdown_timeout;
3614 
3615 	ctrl->npss = id->npss;
3616 	ctrl->apsta = id->apsta;
3617 	prev_apst_enabled = ctrl->apst_enabled;
3618 	if (ctrl->quirks & NVME_QUIRK_NO_APST) {
3619 		if (force_apst && id->apsta) {
3620 			dev_warn(ctrl->device, "forcibly allowing APST due to nvme_core.force_apst -- use at your own risk\n");
3621 			ctrl->apst_enabled = true;
3622 		} else {
3623 			ctrl->apst_enabled = false;
3624 		}
3625 	} else {
3626 		ctrl->apst_enabled = id->apsta;
3627 	}
3628 	memcpy(ctrl->psd, id->psd, sizeof(ctrl->psd));
3629 
3630 	if (ctrl->ops->flags & NVME_F_FABRICS) {
3631 		ctrl->icdoff = le16_to_cpu(id->icdoff);
3632 		ctrl->ioccsz = le32_to_cpu(id->ioccsz);
3633 		ctrl->iorcsz = le32_to_cpu(id->iorcsz);
3634 		ctrl->maxcmd = le16_to_cpu(id->maxcmd);
3635 
3636 		ret = nvme_check_ctrl_fabric_info(ctrl, id);
3637 		if (ret)
3638 			goto out_free;
3639 	} else {
3640 		ctrl->hmpre = le32_to_cpu(id->hmpre);
3641 		ctrl->hmmin = le32_to_cpu(id->hmmin);
3642 		ctrl->hmminds = le32_to_cpu(id->hmminds);
3643 		ctrl->hmmaxd = le16_to_cpu(id->hmmaxd);
3644 	}
3645 
3646 	ret = nvme_mpath_init_identify(ctrl, id);
3647 	if (ret < 0)
3648 		goto out_free;
3649 
3650 	if (ctrl->apst_enabled && !prev_apst_enabled)
3651 		dev_pm_qos_expose_latency_tolerance(ctrl->device);
3652 	else if (!ctrl->apst_enabled && prev_apst_enabled)
3653 		dev_pm_qos_hide_latency_tolerance(ctrl->device);
3654 	ctrl->awupf = le16_to_cpu(id->awupf);
3655 out_free:
3656 	kfree(id);
3657 	return ret;
3658 }
3659 
3660 /*
3661  * Initialize the cached copies of the Identify data and various controller
3662  * register in our nvme_ctrl structure.  This should be called as soon as
3663  * the admin queue is fully up and running.
3664  */
3665 int nvme_init_ctrl_finish(struct nvme_ctrl *ctrl, bool was_suspended)
3666 {
3667 	int ret;
3668 
3669 	ret = ctrl->ops->reg_read32(ctrl, NVME_REG_VS, &ctrl->vs);
3670 	if (ret) {
3671 		dev_err(ctrl->device, "Reading VS failed (%d)\n", ret);
3672 		return ret;
3673 	}
3674 
3675 	ctrl->sqsize = min_t(u16, NVME_CAP_MQES(ctrl->cap), ctrl->sqsize);
3676 
3677 	if (ctrl->vs >= NVME_VS(1, 1, 0))
3678 		ctrl->subsystem = NVME_CAP_NSSRC(ctrl->cap);
3679 
3680 	ret = nvme_init_identify(ctrl);
3681 	if (ret)
3682 		return ret;
3683 
3684 	if (nvme_admin_ctrl(ctrl)) {
3685 		/*
3686 		 * An admin controller has one admin queue, but no I/O queues.
3687 		 * Override queue_count so it only creates an admin queue.
3688 		 */
3689 		dev_dbg(ctrl->device,
3690 			"Subsystem %s is an administrative controller",
3691 			ctrl->subsys->subnqn);
3692 		ctrl->queue_count = 1;
3693 	}
3694 
3695 	ret = nvme_configure_apst(ctrl);
3696 	if (ret < 0)
3697 		return ret;
3698 
3699 	ret = nvme_configure_timestamp(ctrl);
3700 	if (ret < 0)
3701 		return ret;
3702 
3703 	ret = nvme_configure_host_options(ctrl);
3704 	if (ret < 0)
3705 		return ret;
3706 
3707 	nvme_configure_opal(ctrl, was_suspended);
3708 
3709 	if (!ctrl->identified && !nvme_discovery_ctrl(ctrl)) {
3710 		/*
3711 		 * Do not return errors unless we are in a controller reset,
3712 		 * the controller works perfectly fine without hwmon.
3713 		 */
3714 		ret = nvme_hwmon_init(ctrl);
3715 		if (ret == -EINTR)
3716 			return ret;
3717 	}
3718 
3719 	clear_bit(NVME_CTRL_DIRTY_CAPABILITY, &ctrl->flags);
3720 	ctrl->identified = true;
3721 
3722 	nvme_start_keep_alive(ctrl);
3723 
3724 	return 0;
3725 }
3726 EXPORT_SYMBOL_GPL(nvme_init_ctrl_finish);
3727 
3728 static int nvme_dev_open(struct inode *inode, struct file *file)
3729 {
3730 	struct nvme_ctrl *ctrl =
3731 		container_of(inode->i_cdev, struct nvme_ctrl, cdev);
3732 
3733 	switch (nvme_ctrl_state(ctrl)) {
3734 	case NVME_CTRL_LIVE:
3735 		break;
3736 	default:
3737 		return -EWOULDBLOCK;
3738 	}
3739 
3740 	nvme_get_ctrl(ctrl);
3741 	if (!try_module_get(ctrl->ops->module)) {
3742 		nvme_put_ctrl(ctrl);
3743 		return -EINVAL;
3744 	}
3745 
3746 	file->private_data = ctrl;
3747 	return 0;
3748 }
3749 
3750 static int nvme_dev_release(struct inode *inode, struct file *file)
3751 {
3752 	struct nvme_ctrl *ctrl =
3753 		container_of(inode->i_cdev, struct nvme_ctrl, cdev);
3754 
3755 	module_put(ctrl->ops->module);
3756 	nvme_put_ctrl(ctrl);
3757 	return 0;
3758 }
3759 
3760 static const struct file_operations nvme_dev_fops = {
3761 	.owner		= THIS_MODULE,
3762 	.open		= nvme_dev_open,
3763 	.release	= nvme_dev_release,
3764 	.unlocked_ioctl	= nvme_dev_ioctl,
3765 	.compat_ioctl	= compat_ptr_ioctl,
3766 	.uring_cmd	= nvme_dev_uring_cmd,
3767 };
3768 
3769 static struct nvme_ns_head *nvme_find_ns_head(struct nvme_ctrl *ctrl,
3770 		unsigned nsid)
3771 {
3772 	struct nvme_ns_head *h;
3773 
3774 	lockdep_assert_held(&ctrl->subsys->lock);
3775 
3776 	list_for_each_entry(h, &ctrl->subsys->nsheads, entry) {
3777 		/*
3778 		 * Private namespaces can share NSIDs under some conditions.
3779 		 * In that case we can't use the same ns_head for namespaces
3780 		 * with the same NSID.
3781 		 */
3782 		if (h->ns_id != nsid || !nvme_is_unique_nsid(ctrl, h))
3783 			continue;
3784 		if (nvme_tryget_ns_head(h))
3785 			return h;
3786 	}
3787 
3788 	return NULL;
3789 }
3790 
3791 static int nvme_subsys_check_duplicate_ids(struct nvme_subsystem *subsys,
3792 		struct nvme_ns_ids *ids)
3793 {
3794 	bool has_uuid = !uuid_is_null(&ids->uuid);
3795 	bool has_nguid = memchr_inv(ids->nguid, 0, sizeof(ids->nguid));
3796 	bool has_eui64 = memchr_inv(ids->eui64, 0, sizeof(ids->eui64));
3797 	struct nvme_ns_head *h;
3798 
3799 	lockdep_assert_held(&subsys->lock);
3800 
3801 	list_for_each_entry(h, &subsys->nsheads, entry) {
3802 		if (has_uuid && uuid_equal(&ids->uuid, &h->ids.uuid))
3803 			return -EINVAL;
3804 		if (has_nguid &&
3805 		    memcmp(&ids->nguid, &h->ids.nguid, sizeof(ids->nguid)) == 0)
3806 			return -EINVAL;
3807 		if (has_eui64 &&
3808 		    memcmp(&ids->eui64, &h->ids.eui64, sizeof(ids->eui64)) == 0)
3809 			return -EINVAL;
3810 	}
3811 
3812 	return 0;
3813 }
3814 
3815 static void nvme_cdev_rel(struct device *dev)
3816 {
3817 	ida_free(&nvme_ns_chr_minor_ida, MINOR(dev->devt));
3818 }
3819 
3820 void nvme_cdev_del(struct cdev *cdev, struct device *cdev_device)
3821 {
3822 	cdev_device_del(cdev, cdev_device);
3823 	put_device(cdev_device);
3824 }
3825 
3826 int nvme_cdev_add(struct cdev *cdev, struct device *cdev_device,
3827 		const struct file_operations *fops, struct module *owner)
3828 {
3829 	int minor, ret;
3830 
3831 	minor = ida_alloc(&nvme_ns_chr_minor_ida, GFP_KERNEL);
3832 	if (minor < 0)
3833 		return minor;
3834 	cdev_device->devt = MKDEV(MAJOR(nvme_ns_chr_devt), minor);
3835 	cdev_device->class = &nvme_ns_chr_class;
3836 	cdev_device->release = nvme_cdev_rel;
3837 	device_initialize(cdev_device);
3838 	cdev_init(cdev, fops);
3839 	cdev->owner = owner;
3840 	ret = cdev_device_add(cdev, cdev_device);
3841 	if (ret)
3842 		put_device(cdev_device);
3843 
3844 	return ret;
3845 }
3846 
3847 static int nvme_ns_chr_open(struct inode *inode, struct file *file)
3848 {
3849 	return nvme_ns_open(container_of(inode->i_cdev, struct nvme_ns, cdev));
3850 }
3851 
3852 static int nvme_ns_chr_release(struct inode *inode, struct file *file)
3853 {
3854 	nvme_ns_release(container_of(inode->i_cdev, struct nvme_ns, cdev));
3855 	return 0;
3856 }
3857 
3858 static const struct file_operations nvme_ns_chr_fops = {
3859 	.owner		= THIS_MODULE,
3860 	.open		= nvme_ns_chr_open,
3861 	.release	= nvme_ns_chr_release,
3862 	.unlocked_ioctl	= nvme_ns_chr_ioctl,
3863 	.compat_ioctl	= compat_ptr_ioctl,
3864 	.uring_cmd	= nvme_ns_chr_uring_cmd,
3865 	.uring_cmd_iopoll = nvme_ns_chr_uring_cmd_iopoll,
3866 };
3867 
3868 static int nvme_add_ns_cdev(struct nvme_ns *ns)
3869 {
3870 	int ret;
3871 
3872 	ns->cdev_device.parent = ns->ctrl->device;
3873 	ret = dev_set_name(&ns->cdev_device, "ng%dn%d",
3874 			   ns->ctrl->instance, ns->head->instance);
3875 	if (ret)
3876 		return ret;
3877 
3878 	return nvme_cdev_add(&ns->cdev, &ns->cdev_device, &nvme_ns_chr_fops,
3879 			     ns->ctrl->ops->module);
3880 }
3881 
3882 static struct nvme_ns_head *nvme_alloc_ns_head(struct nvme_ctrl *ctrl,
3883 		struct nvme_ns_info *info)
3884 {
3885 	struct nvme_ns_head *head;
3886 	size_t size = sizeof(*head);
3887 	int ret = -ENOMEM;
3888 
3889 #ifdef CONFIG_NVME_MULTIPATH
3890 	size += num_possible_nodes() * sizeof(struct nvme_ns *);
3891 #endif
3892 
3893 	head = kzalloc(size, GFP_KERNEL);
3894 	if (!head)
3895 		goto out;
3896 	ret = ida_alloc_min(&ctrl->subsys->ns_ida, 1, GFP_KERNEL);
3897 	if (ret < 0)
3898 		goto out_free_head;
3899 	head->instance = ret;
3900 	INIT_LIST_HEAD(&head->list);
3901 	ret = init_srcu_struct(&head->srcu);
3902 	if (ret)
3903 		goto out_ida_remove;
3904 	head->subsys = ctrl->subsys;
3905 	head->ns_id = info->nsid;
3906 	head->ids = info->ids;
3907 	head->shared = info->is_shared;
3908 	head->rotational = info->is_rotational;
3909 	ratelimit_state_init(&head->rs_nuse, 5 * HZ, 1);
3910 	ratelimit_set_flags(&head->rs_nuse, RATELIMIT_MSG_ON_RELEASE);
3911 	kref_init(&head->ref);
3912 
3913 	if (head->ids.csi) {
3914 		ret = nvme_get_effects_log(ctrl, head->ids.csi, &head->effects);
3915 		if (ret)
3916 			goto out_cleanup_srcu;
3917 	} else
3918 		head->effects = ctrl->effects;
3919 
3920 	ret = nvme_mpath_alloc_disk(ctrl, head);
3921 	if (ret)
3922 		goto out_cleanup_srcu;
3923 
3924 	list_add_tail(&head->entry, &ctrl->subsys->nsheads);
3925 
3926 	kref_get(&ctrl->subsys->ref);
3927 
3928 	return head;
3929 out_cleanup_srcu:
3930 	cleanup_srcu_struct(&head->srcu);
3931 out_ida_remove:
3932 	ida_free(&ctrl->subsys->ns_ida, head->instance);
3933 out_free_head:
3934 	kfree(head);
3935 out:
3936 	if (ret > 0)
3937 		ret = blk_status_to_errno(nvme_error_status(ret));
3938 	return ERR_PTR(ret);
3939 }
3940 
3941 static int nvme_global_check_duplicate_ids(struct nvme_subsystem *this,
3942 		struct nvme_ns_ids *ids)
3943 {
3944 	struct nvme_subsystem *s;
3945 	int ret = 0;
3946 
3947 	/*
3948 	 * Note that this check is racy as we try to avoid holding the global
3949 	 * lock over the whole ns_head creation.  But it is only intended as
3950 	 * a sanity check anyway.
3951 	 */
3952 	mutex_lock(&nvme_subsystems_lock);
3953 	list_for_each_entry(s, &nvme_subsystems, entry) {
3954 		if (s == this)
3955 			continue;
3956 		mutex_lock(&s->lock);
3957 		ret = nvme_subsys_check_duplicate_ids(s, ids);
3958 		mutex_unlock(&s->lock);
3959 		if (ret)
3960 			break;
3961 	}
3962 	mutex_unlock(&nvme_subsystems_lock);
3963 
3964 	return ret;
3965 }
3966 
3967 static int nvme_init_ns_head(struct nvme_ns *ns, struct nvme_ns_info *info)
3968 {
3969 	struct nvme_ctrl *ctrl = ns->ctrl;
3970 	struct nvme_ns_head *head = NULL;
3971 	int ret;
3972 
3973 	ret = nvme_global_check_duplicate_ids(ctrl->subsys, &info->ids);
3974 	if (ret) {
3975 		/*
3976 		 * We've found two different namespaces on two different
3977 		 * subsystems that report the same ID.  This is pretty nasty
3978 		 * for anything that actually requires unique device
3979 		 * identification.  In the kernel we need this for multipathing,
3980 		 * and in user space the /dev/disk/by-id/ links rely on it.
3981 		 *
3982 		 * If the device also claims to be multi-path capable back off
3983 		 * here now and refuse the probe the second device as this is a
3984 		 * recipe for data corruption.  If not this is probably a
3985 		 * cheap consumer device if on the PCIe bus, so let the user
3986 		 * proceed and use the shiny toy, but warn that with changing
3987 		 * probing order (which due to our async probing could just be
3988 		 * device taking longer to startup) the other device could show
3989 		 * up at any time.
3990 		 */
3991 		nvme_print_device_info(ctrl);
3992 		if ((ns->ctrl->ops->flags & NVME_F_FABRICS) || /* !PCIe */
3993 		    ((ns->ctrl->subsys->cmic & NVME_CTRL_CMIC_MULTI_CTRL) &&
3994 		     info->is_shared)) {
3995 			dev_err(ctrl->device,
3996 				"ignoring nsid %d because of duplicate IDs\n",
3997 				info->nsid);
3998 			return ret;
3999 		}
4000 
4001 		dev_err(ctrl->device,
4002 			"clearing duplicate IDs for nsid %d\n", info->nsid);
4003 		dev_err(ctrl->device,
4004 			"use of /dev/disk/by-id/ may cause data corruption\n");
4005 		memset(&info->ids.nguid, 0, sizeof(info->ids.nguid));
4006 		memset(&info->ids.uuid, 0, sizeof(info->ids.uuid));
4007 		memset(&info->ids.eui64, 0, sizeof(info->ids.eui64));
4008 		ctrl->quirks |= NVME_QUIRK_BOGUS_NID;
4009 	}
4010 
4011 	mutex_lock(&ctrl->subsys->lock);
4012 	head = nvme_find_ns_head(ctrl, info->nsid);
4013 	if (!head) {
4014 		ret = nvme_subsys_check_duplicate_ids(ctrl->subsys, &info->ids);
4015 		if (ret) {
4016 			dev_err(ctrl->device,
4017 				"duplicate IDs in subsystem for nsid %d\n",
4018 				info->nsid);
4019 			goto out_unlock;
4020 		}
4021 		head = nvme_alloc_ns_head(ctrl, info);
4022 		if (IS_ERR(head)) {
4023 			ret = PTR_ERR(head);
4024 			goto out_unlock;
4025 		}
4026 	} else {
4027 		ret = -EINVAL;
4028 		if ((!info->is_shared || !head->shared) &&
4029 		    !list_empty(&head->list)) {
4030 			dev_err(ctrl->device,
4031 				"Duplicate unshared namespace %d\n",
4032 				info->nsid);
4033 			goto out_put_ns_head;
4034 		}
4035 		if (!nvme_ns_ids_equal(&head->ids, &info->ids)) {
4036 			dev_err(ctrl->device,
4037 				"IDs don't match for shared namespace %d\n",
4038 					info->nsid);
4039 			goto out_put_ns_head;
4040 		}
4041 
4042 		if (!multipath) {
4043 			dev_warn(ctrl->device,
4044 				"Found shared namespace %d, but multipathing not supported.\n",
4045 				info->nsid);
4046 			dev_warn_once(ctrl->device,
4047 				"Shared namespace support requires core_nvme.multipath=Y.\n");
4048 		}
4049 	}
4050 
4051 	list_add_tail_rcu(&ns->siblings, &head->list);
4052 	ns->head = head;
4053 	mutex_unlock(&ctrl->subsys->lock);
4054 
4055 #ifdef CONFIG_NVME_MULTIPATH
4056 	cancel_delayed_work(&head->remove_work);
4057 #endif
4058 	return 0;
4059 
4060 out_put_ns_head:
4061 	nvme_put_ns_head(head);
4062 out_unlock:
4063 	mutex_unlock(&ctrl->subsys->lock);
4064 	return ret;
4065 }
4066 
4067 struct nvme_ns *nvme_find_get_ns(struct nvme_ctrl *ctrl, unsigned nsid)
4068 {
4069 	struct nvme_ns *ns, *ret = NULL;
4070 	int srcu_idx;
4071 
4072 	srcu_idx = srcu_read_lock(&ctrl->srcu);
4073 	list_for_each_entry_srcu(ns, &ctrl->namespaces, list,
4074 				 srcu_read_lock_held(&ctrl->srcu)) {
4075 		if (ns->head->ns_id == nsid) {
4076 			if (!nvme_get_ns(ns))
4077 				continue;
4078 			ret = ns;
4079 			break;
4080 		}
4081 		if (ns->head->ns_id > nsid)
4082 			break;
4083 	}
4084 	srcu_read_unlock(&ctrl->srcu, srcu_idx);
4085 	return ret;
4086 }
4087 EXPORT_SYMBOL_NS_GPL(nvme_find_get_ns, "NVME_TARGET_PASSTHRU");
4088 
4089 /*
4090  * Add the namespace to the controller list while keeping the list ordered.
4091  */
4092 static void nvme_ns_add_to_ctrl_list(struct nvme_ns *ns)
4093 {
4094 	struct nvme_ns *tmp;
4095 
4096 	list_for_each_entry_reverse(tmp, &ns->ctrl->namespaces, list) {
4097 		if (tmp->head->ns_id < ns->head->ns_id) {
4098 			list_add_rcu(&ns->list, &tmp->list);
4099 			return;
4100 		}
4101 	}
4102 	list_add_rcu(&ns->list, &ns->ctrl->namespaces);
4103 }
4104 
4105 static void nvme_alloc_ns(struct nvme_ctrl *ctrl, struct nvme_ns_info *info)
4106 {
4107 	struct queue_limits lim = { };
4108 	struct nvme_ns *ns;
4109 	struct gendisk *disk;
4110 	int node = ctrl->numa_node;
4111 	bool last_path = false;
4112 
4113 	ns = kzalloc_node(sizeof(*ns), GFP_KERNEL, node);
4114 	if (!ns)
4115 		return;
4116 
4117 	if (ctrl->opts && ctrl->opts->data_digest)
4118 		lim.features |= BLK_FEAT_STABLE_WRITES;
4119 	if (ctrl->ops->supports_pci_p2pdma &&
4120 	    ctrl->ops->supports_pci_p2pdma(ctrl))
4121 		lim.features |= BLK_FEAT_PCI_P2PDMA;
4122 
4123 	disk = blk_mq_alloc_disk(ctrl->tagset, &lim, ns);
4124 	if (IS_ERR(disk))
4125 		goto out_free_ns;
4126 	disk->fops = &nvme_bdev_ops;
4127 	disk->private_data = ns;
4128 
4129 	ns->disk = disk;
4130 	ns->queue = disk->queue;
4131 	ns->ctrl = ctrl;
4132 	kref_init(&ns->kref);
4133 
4134 	if (nvme_init_ns_head(ns, info))
4135 		goto out_cleanup_disk;
4136 
4137 	/*
4138 	 * If multipathing is enabled, the device name for all disks and not
4139 	 * just those that represent shared namespaces needs to be based on the
4140 	 * subsystem instance.  Using the controller instance for private
4141 	 * namespaces could lead to naming collisions between shared and private
4142 	 * namespaces if they don't use a common numbering scheme.
4143 	 *
4144 	 * If multipathing is not enabled, disk names must use the controller
4145 	 * instance as shared namespaces will show up as multiple block
4146 	 * devices.
4147 	 */
4148 	if (nvme_ns_head_multipath(ns->head)) {
4149 		sprintf(disk->disk_name, "nvme%dc%dn%d", ctrl->subsys->instance,
4150 			ctrl->instance, ns->head->instance);
4151 		disk->flags |= GENHD_FL_HIDDEN;
4152 	} else if (multipath) {
4153 		sprintf(disk->disk_name, "nvme%dn%d", ctrl->subsys->instance,
4154 			ns->head->instance);
4155 	} else {
4156 		sprintf(disk->disk_name, "nvme%dn%d", ctrl->instance,
4157 			ns->head->instance);
4158 	}
4159 
4160 	if (nvme_update_ns_info(ns, info))
4161 		goto out_unlink_ns;
4162 
4163 	mutex_lock(&ctrl->namespaces_lock);
4164 	/*
4165 	 * Ensure that no namespaces are added to the ctrl list after the queues
4166 	 * are frozen, thereby avoiding a deadlock between scan and reset.
4167 	 */
4168 	if (test_bit(NVME_CTRL_FROZEN, &ctrl->flags)) {
4169 		mutex_unlock(&ctrl->namespaces_lock);
4170 		goto out_unlink_ns;
4171 	}
4172 	nvme_ns_add_to_ctrl_list(ns);
4173 	mutex_unlock(&ctrl->namespaces_lock);
4174 	synchronize_srcu(&ctrl->srcu);
4175 	nvme_get_ctrl(ctrl);
4176 
4177 	if (device_add_disk(ctrl->device, ns->disk, nvme_ns_attr_groups))
4178 		goto out_cleanup_ns_from_list;
4179 
4180 	if (!nvme_ns_head_multipath(ns->head))
4181 		nvme_add_ns_cdev(ns);
4182 
4183 	nvme_mpath_add_disk(ns, info->anagrpid);
4184 	nvme_fault_inject_init(&ns->fault_inject, ns->disk->disk_name);
4185 
4186 	return;
4187 
4188  out_cleanup_ns_from_list:
4189 	nvme_put_ctrl(ctrl);
4190 	mutex_lock(&ctrl->namespaces_lock);
4191 	list_del_rcu(&ns->list);
4192 	mutex_unlock(&ctrl->namespaces_lock);
4193 	synchronize_srcu(&ctrl->srcu);
4194  out_unlink_ns:
4195 	mutex_lock(&ctrl->subsys->lock);
4196 	list_del_rcu(&ns->siblings);
4197 	if (list_empty(&ns->head->list)) {
4198 		list_del_init(&ns->head->entry);
4199 		/*
4200 		 * If multipath is not configured, we still create a namespace
4201 		 * head (nshead), but head->disk is not initialized in that
4202 		 * case.  As a result, only a single reference to nshead is held
4203 		 * (via kref_init()) when it is created. Therefore, ensure that
4204 		 * we do not release the reference to nshead twice if head->disk
4205 		 * is not present.
4206 		 */
4207 		if (ns->head->disk)
4208 			last_path = true;
4209 	}
4210 	mutex_unlock(&ctrl->subsys->lock);
4211 	if (last_path)
4212 		nvme_put_ns_head(ns->head);
4213 	nvme_put_ns_head(ns->head);
4214  out_cleanup_disk:
4215 	put_disk(disk);
4216  out_free_ns:
4217 	kfree(ns);
4218 }
4219 
4220 static void nvme_ns_remove(struct nvme_ns *ns)
4221 {
4222 	bool last_path = false;
4223 
4224 	if (test_and_set_bit(NVME_NS_REMOVING, &ns->flags))
4225 		return;
4226 
4227 	clear_bit(NVME_NS_READY, &ns->flags);
4228 	set_capacity(ns->disk, 0);
4229 	nvme_fault_inject_fini(&ns->fault_inject);
4230 
4231 	/*
4232 	 * Ensure that !NVME_NS_READY is seen by other threads to prevent
4233 	 * this ns going back into current_path.
4234 	 */
4235 	synchronize_srcu(&ns->head->srcu);
4236 
4237 	/* wait for concurrent submissions */
4238 	if (nvme_mpath_clear_current_path(ns))
4239 		synchronize_srcu(&ns->head->srcu);
4240 
4241 	mutex_lock(&ns->ctrl->subsys->lock);
4242 	list_del_rcu(&ns->siblings);
4243 	if (list_empty(&ns->head->list)) {
4244 		if (!nvme_mpath_queue_if_no_path(ns->head))
4245 			list_del_init(&ns->head->entry);
4246 		last_path = true;
4247 	}
4248 	mutex_unlock(&ns->ctrl->subsys->lock);
4249 
4250 	/* guarantee not available in head->list */
4251 	synchronize_srcu(&ns->head->srcu);
4252 
4253 	if (!nvme_ns_head_multipath(ns->head))
4254 		nvme_cdev_del(&ns->cdev, &ns->cdev_device);
4255 
4256 	nvme_mpath_remove_sysfs_link(ns);
4257 
4258 	del_gendisk(ns->disk);
4259 
4260 	mutex_lock(&ns->ctrl->namespaces_lock);
4261 	list_del_rcu(&ns->list);
4262 	mutex_unlock(&ns->ctrl->namespaces_lock);
4263 	synchronize_srcu(&ns->ctrl->srcu);
4264 
4265 	if (last_path)
4266 		nvme_mpath_remove_disk(ns->head);
4267 	nvme_put_ns(ns);
4268 }
4269 
4270 static void nvme_ns_remove_by_nsid(struct nvme_ctrl *ctrl, u32 nsid)
4271 {
4272 	struct nvme_ns *ns = nvme_find_get_ns(ctrl, nsid);
4273 
4274 	if (ns) {
4275 		nvme_ns_remove(ns);
4276 		nvme_put_ns(ns);
4277 	}
4278 }
4279 
4280 static void nvme_validate_ns(struct nvme_ns *ns, struct nvme_ns_info *info)
4281 {
4282 	int ret = NVME_SC_INVALID_NS | NVME_STATUS_DNR;
4283 
4284 	if (!nvme_ns_ids_equal(&ns->head->ids, &info->ids)) {
4285 		dev_err(ns->ctrl->device,
4286 			"identifiers changed for nsid %d\n", ns->head->ns_id);
4287 		goto out;
4288 	}
4289 
4290 	ret = nvme_update_ns_info(ns, info);
4291 out:
4292 	/*
4293 	 * Only remove the namespace if we got a fatal error back from the
4294 	 * device, otherwise ignore the error and just move on.
4295 	 *
4296 	 * TODO: we should probably schedule a delayed retry here.
4297 	 */
4298 	if (ret > 0 && (ret & NVME_STATUS_DNR))
4299 		nvme_ns_remove(ns);
4300 }
4301 
4302 static void nvme_scan_ns(struct nvme_ctrl *ctrl, unsigned nsid)
4303 {
4304 	struct nvme_ns_info info = { .nsid = nsid };
4305 	struct nvme_ns *ns;
4306 	int ret = 1;
4307 
4308 	if (nvme_identify_ns_descs(ctrl, &info))
4309 		return;
4310 
4311 	if (info.ids.csi != NVME_CSI_NVM && !nvme_multi_css(ctrl)) {
4312 		dev_warn(ctrl->device,
4313 			"command set not reported for nsid: %d\n", nsid);
4314 		return;
4315 	}
4316 
4317 	/*
4318 	 * If available try to use the Command Set Independent Identify Namespace
4319 	 * data structure to find all the generic information that is needed to
4320 	 * set up a namespace.  If not fall back to the legacy version.
4321 	 */
4322 	if ((ctrl->cap & NVME_CAP_CRMS_CRIMS) ||
4323 	    (info.ids.csi != NVME_CSI_NVM && info.ids.csi != NVME_CSI_ZNS) ||
4324 	    ctrl->vs >= NVME_VS(2, 0, 0))
4325 		ret = nvme_ns_info_from_id_cs_indep(ctrl, &info);
4326 	if (ret > 0)
4327 		ret = nvme_ns_info_from_identify(ctrl, &info);
4328 
4329 	if (info.is_removed)
4330 		nvme_ns_remove_by_nsid(ctrl, nsid);
4331 
4332 	/*
4333 	 * Ignore the namespace if it is not ready. We will get an AEN once it
4334 	 * becomes ready and restart the scan.
4335 	 */
4336 	if (ret || !info.is_ready)
4337 		return;
4338 
4339 	ns = nvme_find_get_ns(ctrl, nsid);
4340 	if (ns) {
4341 		nvme_validate_ns(ns, &info);
4342 		nvme_put_ns(ns);
4343 	} else {
4344 		nvme_alloc_ns(ctrl, &info);
4345 	}
4346 }
4347 
4348 /**
4349  * struct async_scan_info - keeps track of controller & NSIDs to scan
4350  * @ctrl:	Controller on which namespaces are being scanned
4351  * @next_nsid:	Index of next NSID to scan in ns_list
4352  * @ns_list:	Pointer to list of NSIDs to scan
4353  *
4354  * Note: There is a single async_scan_info structure shared by all instances
4355  * of nvme_scan_ns_async() scanning a given controller, so the atomic
4356  * operations on next_nsid are critical to ensure each instance scans a unique
4357  * NSID.
4358  */
4359 struct async_scan_info {
4360 	struct nvme_ctrl *ctrl;
4361 	atomic_t next_nsid;
4362 	__le32 *ns_list;
4363 };
4364 
4365 static void nvme_scan_ns_async(void *data, async_cookie_t cookie)
4366 {
4367 	struct async_scan_info *scan_info = data;
4368 	int idx;
4369 	u32 nsid;
4370 
4371 	idx = (u32)atomic_fetch_inc(&scan_info->next_nsid);
4372 	nsid = le32_to_cpu(scan_info->ns_list[idx]);
4373 
4374 	nvme_scan_ns(scan_info->ctrl, nsid);
4375 }
4376 
4377 static void nvme_remove_invalid_namespaces(struct nvme_ctrl *ctrl,
4378 					unsigned nsid)
4379 {
4380 	struct nvme_ns *ns, *next;
4381 	LIST_HEAD(rm_list);
4382 
4383 	mutex_lock(&ctrl->namespaces_lock);
4384 	list_for_each_entry_safe(ns, next, &ctrl->namespaces, list) {
4385 		if (ns->head->ns_id > nsid) {
4386 			list_del_rcu(&ns->list);
4387 			synchronize_srcu(&ctrl->srcu);
4388 			list_add_tail_rcu(&ns->list, &rm_list);
4389 		}
4390 	}
4391 	mutex_unlock(&ctrl->namespaces_lock);
4392 
4393 	list_for_each_entry_safe(ns, next, &rm_list, list)
4394 		nvme_ns_remove(ns);
4395 }
4396 
4397 static int nvme_scan_ns_list(struct nvme_ctrl *ctrl)
4398 {
4399 	const int nr_entries = NVME_IDENTIFY_DATA_SIZE / sizeof(__le32);
4400 	__le32 *ns_list;
4401 	u32 prev = 0;
4402 	int ret = 0, i;
4403 	ASYNC_DOMAIN(domain);
4404 	struct async_scan_info scan_info;
4405 
4406 	ns_list = kzalloc(NVME_IDENTIFY_DATA_SIZE, GFP_KERNEL);
4407 	if (!ns_list)
4408 		return -ENOMEM;
4409 
4410 	scan_info.ctrl = ctrl;
4411 	scan_info.ns_list = ns_list;
4412 	for (;;) {
4413 		struct nvme_command cmd = {
4414 			.identify.opcode	= nvme_admin_identify,
4415 			.identify.cns		= NVME_ID_CNS_NS_ACTIVE_LIST,
4416 			.identify.nsid		= cpu_to_le32(prev),
4417 		};
4418 
4419 		ret = nvme_submit_sync_cmd(ctrl->admin_q, &cmd, ns_list,
4420 					    NVME_IDENTIFY_DATA_SIZE);
4421 		if (ret) {
4422 			dev_warn(ctrl->device,
4423 				"Identify NS List failed (status=0x%x)\n", ret);
4424 			goto free;
4425 		}
4426 
4427 		atomic_set(&scan_info.next_nsid, 0);
4428 		for (i = 0; i < nr_entries; i++) {
4429 			u32 nsid = le32_to_cpu(ns_list[i]);
4430 
4431 			if (!nsid)	/* end of the list? */
4432 				goto out;
4433 			async_schedule_domain(nvme_scan_ns_async, &scan_info,
4434 						&domain);
4435 			while (++prev < nsid)
4436 				nvme_ns_remove_by_nsid(ctrl, prev);
4437 		}
4438 		async_synchronize_full_domain(&domain);
4439 	}
4440  out:
4441 	nvme_remove_invalid_namespaces(ctrl, prev);
4442  free:
4443 	async_synchronize_full_domain(&domain);
4444 	kfree(ns_list);
4445 	return ret;
4446 }
4447 
4448 static void nvme_scan_ns_sequential(struct nvme_ctrl *ctrl)
4449 {
4450 	struct nvme_id_ctrl *id;
4451 	u32 nn, i;
4452 
4453 	if (nvme_identify_ctrl(ctrl, &id))
4454 		return;
4455 	nn = le32_to_cpu(id->nn);
4456 	kfree(id);
4457 
4458 	for (i = 1; i <= nn; i++)
4459 		nvme_scan_ns(ctrl, i);
4460 
4461 	nvme_remove_invalid_namespaces(ctrl, nn);
4462 }
4463 
4464 static void nvme_clear_changed_ns_log(struct nvme_ctrl *ctrl)
4465 {
4466 	size_t log_size = NVME_MAX_CHANGED_NAMESPACES * sizeof(__le32);
4467 	__le32 *log;
4468 	int error;
4469 
4470 	log = kzalloc(log_size, GFP_KERNEL);
4471 	if (!log)
4472 		return;
4473 
4474 	/*
4475 	 * We need to read the log to clear the AEN, but we don't want to rely
4476 	 * on it for the changed namespace information as userspace could have
4477 	 * raced with us in reading the log page, which could cause us to miss
4478 	 * updates.
4479 	 */
4480 	error = nvme_get_log(ctrl, NVME_NSID_ALL, NVME_LOG_CHANGED_NS, 0,
4481 			NVME_CSI_NVM, log, log_size, 0);
4482 	if (error)
4483 		dev_warn(ctrl->device,
4484 			"reading changed ns log failed: %d\n", error);
4485 
4486 	kfree(log);
4487 }
4488 
4489 static void nvme_scan_work(struct work_struct *work)
4490 {
4491 	struct nvme_ctrl *ctrl =
4492 		container_of(work, struct nvme_ctrl, scan_work);
4493 	int ret;
4494 
4495 	/* No tagset on a live ctrl means IO queues could not created */
4496 	if (nvme_ctrl_state(ctrl) != NVME_CTRL_LIVE || !ctrl->tagset)
4497 		return;
4498 
4499 	/*
4500 	 * Identify controller limits can change at controller reset due to
4501 	 * new firmware download, even though it is not common we cannot ignore
4502 	 * such scenario. Controller's non-mdts limits are reported in the unit
4503 	 * of logical blocks that is dependent on the format of attached
4504 	 * namespace. Hence re-read the limits at the time of ns allocation.
4505 	 */
4506 	ret = nvme_init_non_mdts_limits(ctrl);
4507 	if (ret < 0) {
4508 		dev_warn(ctrl->device,
4509 			"reading non-mdts-limits failed: %d\n", ret);
4510 		return;
4511 	}
4512 
4513 	if (test_and_clear_bit(NVME_AER_NOTICE_NS_CHANGED, &ctrl->events)) {
4514 		dev_info(ctrl->device, "rescanning namespaces.\n");
4515 		nvme_clear_changed_ns_log(ctrl);
4516 	}
4517 
4518 	mutex_lock(&ctrl->scan_lock);
4519 	if (!nvme_id_cns_ok(ctrl, NVME_ID_CNS_NS_ACTIVE_LIST)) {
4520 		nvme_scan_ns_sequential(ctrl);
4521 	} else {
4522 		/*
4523 		 * Fall back to sequential scan if DNR is set to handle broken
4524 		 * devices which should support Identify NS List (as per the VS
4525 		 * they report) but don't actually support it.
4526 		 */
4527 		ret = nvme_scan_ns_list(ctrl);
4528 		if (ret > 0 && ret & NVME_STATUS_DNR)
4529 			nvme_scan_ns_sequential(ctrl);
4530 	}
4531 	mutex_unlock(&ctrl->scan_lock);
4532 
4533 	/* Requeue if we have missed AENs */
4534 	if (test_bit(NVME_AER_NOTICE_NS_CHANGED, &ctrl->events))
4535 		nvme_queue_scan(ctrl);
4536 #ifdef CONFIG_NVME_MULTIPATH
4537 	else if (ctrl->ana_log_buf)
4538 		/* Re-read the ANA log page to not miss updates */
4539 		queue_work(nvme_wq, &ctrl->ana_work);
4540 #endif
4541 }
4542 
4543 /*
4544  * This function iterates the namespace list unlocked to allow recovery from
4545  * controller failure. It is up to the caller to ensure the namespace list is
4546  * not modified by scan work while this function is executing.
4547  */
4548 void nvme_remove_namespaces(struct nvme_ctrl *ctrl)
4549 {
4550 	struct nvme_ns *ns, *next;
4551 	LIST_HEAD(ns_list);
4552 
4553 	/*
4554 	 * make sure to requeue I/O to all namespaces as these
4555 	 * might result from the scan itself and must complete
4556 	 * for the scan_work to make progress
4557 	 */
4558 	nvme_mpath_clear_ctrl_paths(ctrl);
4559 
4560 	/*
4561 	 * Unquiesce io queues so any pending IO won't hang, especially
4562 	 * those submitted from scan work
4563 	 */
4564 	nvme_unquiesce_io_queues(ctrl);
4565 
4566 	/* prevent racing with ns scanning */
4567 	flush_work(&ctrl->scan_work);
4568 
4569 	/*
4570 	 * The dead states indicates the controller was not gracefully
4571 	 * disconnected. In that case, we won't be able to flush any data while
4572 	 * removing the namespaces' disks; fail all the queues now to avoid
4573 	 * potentially having to clean up the failed sync later.
4574 	 */
4575 	if (nvme_ctrl_state(ctrl) == NVME_CTRL_DEAD)
4576 		nvme_mark_namespaces_dead(ctrl);
4577 
4578 	/* this is a no-op when called from the controller reset handler */
4579 	nvme_change_ctrl_state(ctrl, NVME_CTRL_DELETING_NOIO);
4580 
4581 	mutex_lock(&ctrl->namespaces_lock);
4582 	list_splice_init_rcu(&ctrl->namespaces, &ns_list, synchronize_rcu);
4583 	mutex_unlock(&ctrl->namespaces_lock);
4584 	synchronize_srcu(&ctrl->srcu);
4585 
4586 	list_for_each_entry_safe(ns, next, &ns_list, list)
4587 		nvme_ns_remove(ns);
4588 }
4589 EXPORT_SYMBOL_GPL(nvme_remove_namespaces);
4590 
4591 static int nvme_class_uevent(const struct device *dev, struct kobj_uevent_env *env)
4592 {
4593 	const struct nvme_ctrl *ctrl =
4594 		container_of(dev, struct nvme_ctrl, ctrl_device);
4595 	struct nvmf_ctrl_options *opts = ctrl->opts;
4596 	int ret;
4597 
4598 	ret = add_uevent_var(env, "NVME_TRTYPE=%s", ctrl->ops->name);
4599 	if (ret)
4600 		return ret;
4601 
4602 	if (opts) {
4603 		ret = add_uevent_var(env, "NVME_TRADDR=%s", opts->traddr);
4604 		if (ret)
4605 			return ret;
4606 
4607 		ret = add_uevent_var(env, "NVME_TRSVCID=%s",
4608 				opts->trsvcid ?: "none");
4609 		if (ret)
4610 			return ret;
4611 
4612 		ret = add_uevent_var(env, "NVME_HOST_TRADDR=%s",
4613 				opts->host_traddr ?: "none");
4614 		if (ret)
4615 			return ret;
4616 
4617 		ret = add_uevent_var(env, "NVME_HOST_IFACE=%s",
4618 				opts->host_iface ?: "none");
4619 	}
4620 	return ret;
4621 }
4622 
4623 static void nvme_change_uevent(struct nvme_ctrl *ctrl, char *envdata)
4624 {
4625 	char *envp[2] = { envdata, NULL };
4626 
4627 	kobject_uevent_env(&ctrl->device->kobj, KOBJ_CHANGE, envp);
4628 }
4629 
4630 static void nvme_aen_uevent(struct nvme_ctrl *ctrl)
4631 {
4632 	char *envp[2] = { NULL, NULL };
4633 	u32 aen_result = ctrl->aen_result;
4634 
4635 	ctrl->aen_result = 0;
4636 	if (!aen_result)
4637 		return;
4638 
4639 	envp[0] = kasprintf(GFP_KERNEL, "NVME_AEN=%#08x", aen_result);
4640 	if (!envp[0])
4641 		return;
4642 	kobject_uevent_env(&ctrl->device->kobj, KOBJ_CHANGE, envp);
4643 	kfree(envp[0]);
4644 }
4645 
4646 static void nvme_async_event_work(struct work_struct *work)
4647 {
4648 	struct nvme_ctrl *ctrl =
4649 		container_of(work, struct nvme_ctrl, async_event_work);
4650 
4651 	nvme_aen_uevent(ctrl);
4652 
4653 	/*
4654 	 * The transport drivers must guarantee AER submission here is safe by
4655 	 * flushing ctrl async_event_work after changing the controller state
4656 	 * from LIVE and before freeing the admin queue.
4657 	*/
4658 	if (nvme_ctrl_state(ctrl) == NVME_CTRL_LIVE)
4659 		ctrl->ops->submit_async_event(ctrl);
4660 }
4661 
4662 static bool nvme_ctrl_pp_status(struct nvme_ctrl *ctrl)
4663 {
4664 
4665 	u32 csts;
4666 
4667 	if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &csts))
4668 		return false;
4669 
4670 	if (csts == ~0)
4671 		return false;
4672 
4673 	return ((ctrl->ctrl_config & NVME_CC_ENABLE) && (csts & NVME_CSTS_PP));
4674 }
4675 
4676 static void nvme_get_fw_slot_info(struct nvme_ctrl *ctrl)
4677 {
4678 	struct nvme_fw_slot_info_log *log;
4679 	u8 next_fw_slot, cur_fw_slot;
4680 
4681 	log = kmalloc_obj(*log);
4682 	if (!log)
4683 		return;
4684 
4685 	if (nvme_get_log(ctrl, NVME_NSID_ALL, NVME_LOG_FW_SLOT, 0, NVME_CSI_NVM,
4686 			 log, sizeof(*log), 0)) {
4687 		dev_warn(ctrl->device, "Get FW SLOT INFO log error\n");
4688 		goto out_free_log;
4689 	}
4690 
4691 	cur_fw_slot = log->afi & 0x7;
4692 	next_fw_slot = (log->afi & 0x70) >> 4;
4693 	if (!cur_fw_slot || (next_fw_slot && (cur_fw_slot != next_fw_slot))) {
4694 		dev_info(ctrl->device,
4695 			 "Firmware is activated after next Controller Level Reset\n");
4696 		goto out_free_log;
4697 	}
4698 
4699 	memcpy(ctrl->subsys->firmware_rev, &log->frs[cur_fw_slot - 1],
4700 		sizeof(ctrl->subsys->firmware_rev));
4701 
4702 out_free_log:
4703 	kfree(log);
4704 }
4705 
4706 static void nvme_fw_act_work(struct work_struct *work)
4707 {
4708 	struct nvme_ctrl *ctrl = container_of(work,
4709 				struct nvme_ctrl, fw_act_work);
4710 	unsigned long fw_act_timeout;
4711 
4712 	nvme_auth_stop(ctrl);
4713 
4714 	if (ctrl->mtfa)
4715 		fw_act_timeout = jiffies + msecs_to_jiffies(ctrl->mtfa * 100);
4716 	else
4717 		fw_act_timeout = jiffies + secs_to_jiffies(admin_timeout);
4718 
4719 	nvme_quiesce_io_queues(ctrl);
4720 	while (nvme_ctrl_pp_status(ctrl)) {
4721 		if (time_after(jiffies, fw_act_timeout)) {
4722 			dev_warn(ctrl->device,
4723 				"Fw activation timeout, reset controller\n");
4724 			nvme_try_sched_reset(ctrl);
4725 			return;
4726 		}
4727 		msleep(100);
4728 	}
4729 
4730 	if (!nvme_change_ctrl_state(ctrl, NVME_CTRL_CONNECTING) ||
4731 	    !nvme_change_ctrl_state(ctrl, NVME_CTRL_LIVE))
4732 		return;
4733 
4734 	nvme_unquiesce_io_queues(ctrl);
4735 	/* read FW slot information to clear the AER */
4736 	nvme_get_fw_slot_info(ctrl);
4737 
4738 	queue_work(nvme_wq, &ctrl->async_event_work);
4739 }
4740 
4741 static u32 nvme_aer_type(u32 result)
4742 {
4743 	return result & 0x7;
4744 }
4745 
4746 static u32 nvme_aer_subtype(u32 result)
4747 {
4748 	return (result & 0xff00) >> 8;
4749 }
4750 
4751 static bool nvme_handle_aen_notice(struct nvme_ctrl *ctrl, u32 result)
4752 {
4753 	u32 aer_notice_type = nvme_aer_subtype(result);
4754 	bool requeue = true;
4755 
4756 	switch (aer_notice_type) {
4757 	case NVME_AER_NOTICE_NS_CHANGED:
4758 		set_bit(NVME_AER_NOTICE_NS_CHANGED, &ctrl->events);
4759 		nvme_queue_scan(ctrl);
4760 		break;
4761 	case NVME_AER_NOTICE_FW_ACT_STARTING:
4762 		/*
4763 		 * We are (ab)using the RESETTING state to prevent subsequent
4764 		 * recovery actions from interfering with the controller's
4765 		 * firmware activation.
4766 		 */
4767 		if (nvme_change_ctrl_state(ctrl, NVME_CTRL_RESETTING)) {
4768 			requeue = false;
4769 			queue_work(nvme_wq, &ctrl->fw_act_work);
4770 		}
4771 		break;
4772 #ifdef CONFIG_NVME_MULTIPATH
4773 	case NVME_AER_NOTICE_ANA:
4774 		if (!ctrl->ana_log_buf)
4775 			break;
4776 		queue_work(nvme_wq, &ctrl->ana_work);
4777 		break;
4778 #endif
4779 	case NVME_AER_NOTICE_DISC_CHANGED:
4780 		ctrl->aen_result = result;
4781 		break;
4782 	default:
4783 		dev_warn(ctrl->device, "async event result %08x\n", result);
4784 	}
4785 	return requeue;
4786 }
4787 
4788 static void nvme_handle_aer_persistent_error(struct nvme_ctrl *ctrl)
4789 {
4790 	dev_warn(ctrl->device,
4791 		"resetting controller due to persistent internal error\n");
4792 	nvme_reset_ctrl(ctrl);
4793 }
4794 
4795 void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
4796 		volatile union nvme_result *res)
4797 {
4798 	u32 result = le32_to_cpu(res->u32);
4799 	u32 aer_type = nvme_aer_type(result);
4800 	u32 aer_subtype = nvme_aer_subtype(result);
4801 	bool requeue = true;
4802 
4803 	if (le16_to_cpu(status) >> 1 != NVME_SC_SUCCESS)
4804 		return;
4805 
4806 	trace_nvme_async_event(ctrl, result);
4807 	switch (aer_type) {
4808 	case NVME_AER_NOTICE:
4809 		requeue = nvme_handle_aen_notice(ctrl, result);
4810 		break;
4811 	case NVME_AER_ERROR:
4812 		/*
4813 		 * For a persistent internal error, don't run async_event_work
4814 		 * to submit a new AER. The controller reset will do it.
4815 		 */
4816 		if (aer_subtype == NVME_AER_ERROR_PERSIST_INT_ERR) {
4817 			nvme_handle_aer_persistent_error(ctrl);
4818 			return;
4819 		}
4820 		fallthrough;
4821 	case NVME_AER_SMART:
4822 	case NVME_AER_CSS:
4823 	case NVME_AER_VS:
4824 		ctrl->aen_result = result;
4825 		break;
4826 	default:
4827 		break;
4828 	}
4829 
4830 	if (requeue)
4831 		queue_work(nvme_wq, &ctrl->async_event_work);
4832 }
4833 EXPORT_SYMBOL_GPL(nvme_complete_async_event);
4834 
4835 int nvme_alloc_admin_tag_set(struct nvme_ctrl *ctrl, struct blk_mq_tag_set *set,
4836 		const struct blk_mq_ops *ops, unsigned int cmd_size)
4837 {
4838 	struct queue_limits lim = {};
4839 	int ret;
4840 
4841 	memset(set, 0, sizeof(*set));
4842 	set->ops = ops;
4843 	set->queue_depth = NVME_AQ_MQ_TAG_DEPTH;
4844 	if (ctrl->ops->flags & NVME_F_FABRICS)
4845 		/* Reserved for fabric connect and keep alive */
4846 		set->reserved_tags = 2;
4847 	set->numa_node = ctrl->numa_node;
4848 	if (ctrl->ops->flags & NVME_F_BLOCKING)
4849 		set->flags |= BLK_MQ_F_BLOCKING;
4850 	set->cmd_size = cmd_size;
4851 	set->driver_data = ctrl;
4852 	set->nr_hw_queues = 1;
4853 	set->timeout = NVME_ADMIN_TIMEOUT;
4854 	ret = blk_mq_alloc_tag_set(set);
4855 	if (ret)
4856 		return ret;
4857 
4858 	/*
4859 	 * If a previous admin queue exists (e.g., from before a reset),
4860 	 * put it now before allocating a new one to avoid orphaning it.
4861 	 */
4862 	if (ctrl->admin_q)
4863 		blk_put_queue(ctrl->admin_q);
4864 
4865 	ctrl->admin_q = blk_mq_alloc_queue(set, &lim, NULL);
4866 	if (IS_ERR(ctrl->admin_q)) {
4867 		ret = PTR_ERR(ctrl->admin_q);
4868 		goto out_free_tagset;
4869 	}
4870 
4871 	if (ctrl->ops->flags & NVME_F_FABRICS) {
4872 		ctrl->fabrics_q = blk_mq_alloc_queue(set, NULL, NULL);
4873 		if (IS_ERR(ctrl->fabrics_q)) {
4874 			ret = PTR_ERR(ctrl->fabrics_q);
4875 			goto out_cleanup_admin_q;
4876 		}
4877 	}
4878 
4879 	ctrl->admin_tagset = set;
4880 	return 0;
4881 
4882 out_cleanup_admin_q:
4883 	blk_mq_destroy_queue(ctrl->admin_q);
4884 	blk_put_queue(ctrl->admin_q);
4885 out_free_tagset:
4886 	blk_mq_free_tag_set(set);
4887 	ctrl->admin_q = NULL;
4888 	ctrl->fabrics_q = NULL;
4889 	return ret;
4890 }
4891 EXPORT_SYMBOL_GPL(nvme_alloc_admin_tag_set);
4892 
4893 void nvme_remove_admin_tag_set(struct nvme_ctrl *ctrl)
4894 {
4895 	/*
4896 	 * As we're about to destroy the queue and free tagset
4897 	 * we can not have keep-alive work running.
4898 	 */
4899 	nvme_stop_keep_alive(ctrl);
4900 	blk_mq_destroy_queue(ctrl->admin_q);
4901 	if (ctrl->ops->flags & NVME_F_FABRICS) {
4902 		blk_mq_destroy_queue(ctrl->fabrics_q);
4903 		blk_put_queue(ctrl->fabrics_q);
4904 	}
4905 	blk_mq_free_tag_set(ctrl->admin_tagset);
4906 }
4907 EXPORT_SYMBOL_GPL(nvme_remove_admin_tag_set);
4908 
4909 int nvme_alloc_io_tag_set(struct nvme_ctrl *ctrl, struct blk_mq_tag_set *set,
4910 		const struct blk_mq_ops *ops, unsigned int nr_maps,
4911 		unsigned int cmd_size)
4912 {
4913 	int ret;
4914 
4915 	memset(set, 0, sizeof(*set));
4916 	set->ops = ops;
4917 	set->queue_depth = min_t(unsigned, ctrl->sqsize, BLK_MQ_MAX_DEPTH - 1);
4918 	/*
4919 	 * Some Apple controllers requires tags to be unique across admin and
4920 	 * the (only) I/O queue, so reserve the first 32 tags of the I/O queue.
4921 	 */
4922 	if (ctrl->quirks & NVME_QUIRK_SHARED_TAGS)
4923 		set->reserved_tags = NVME_AQ_DEPTH;
4924 	else if (ctrl->ops->flags & NVME_F_FABRICS)
4925 		/* Reserved for fabric connect */
4926 		set->reserved_tags = 1;
4927 	set->numa_node = ctrl->numa_node;
4928 	if (ctrl->ops->flags & NVME_F_BLOCKING)
4929 		set->flags |= BLK_MQ_F_BLOCKING;
4930 	set->cmd_size = cmd_size;
4931 	set->driver_data = ctrl;
4932 	set->nr_hw_queues = ctrl->queue_count - 1;
4933 	set->timeout = NVME_IO_TIMEOUT;
4934 	set->nr_maps = nr_maps;
4935 	ret = blk_mq_alloc_tag_set(set);
4936 	if (ret)
4937 		return ret;
4938 
4939 	if (ctrl->ops->flags & NVME_F_FABRICS) {
4940 		struct queue_limits lim = {
4941 			.features	= BLK_FEAT_SKIP_TAGSET_QUIESCE,
4942 		};
4943 
4944 		ctrl->connect_q = blk_mq_alloc_queue(set, &lim, NULL);
4945         	if (IS_ERR(ctrl->connect_q)) {
4946 			ret = PTR_ERR(ctrl->connect_q);
4947 			goto out_free_tag_set;
4948 		}
4949 	}
4950 
4951 	ctrl->tagset = set;
4952 	return 0;
4953 
4954 out_free_tag_set:
4955 	blk_mq_free_tag_set(set);
4956 	ctrl->connect_q = NULL;
4957 	return ret;
4958 }
4959 EXPORT_SYMBOL_GPL(nvme_alloc_io_tag_set);
4960 
4961 void nvme_remove_io_tag_set(struct nvme_ctrl *ctrl)
4962 {
4963 	if (ctrl->ops->flags & NVME_F_FABRICS) {
4964 		blk_mq_destroy_queue(ctrl->connect_q);
4965 		blk_put_queue(ctrl->connect_q);
4966 	}
4967 	blk_mq_free_tag_set(ctrl->tagset);
4968 }
4969 EXPORT_SYMBOL_GPL(nvme_remove_io_tag_set);
4970 
4971 void nvme_stop_ctrl(struct nvme_ctrl *ctrl)
4972 {
4973 	nvme_mpath_stop(ctrl);
4974 	nvme_auth_stop(ctrl);
4975 	nvme_stop_failfast_work(ctrl);
4976 	flush_work(&ctrl->async_event_work);
4977 	cancel_work_sync(&ctrl->fw_act_work);
4978 	if (ctrl->ops->stop_ctrl)
4979 		ctrl->ops->stop_ctrl(ctrl);
4980 }
4981 EXPORT_SYMBOL_GPL(nvme_stop_ctrl);
4982 
4983 void nvme_start_ctrl(struct nvme_ctrl *ctrl)
4984 {
4985 	nvme_enable_aen(ctrl);
4986 
4987 	/*
4988 	 * persistent discovery controllers need to send indication to userspace
4989 	 * to re-read the discovery log page to learn about possible changes
4990 	 * that were missed. We identify persistent discovery controllers by
4991 	 * checking that they started once before, hence are reconnecting back.
4992 	 */
4993 	if (test_bit(NVME_CTRL_STARTED_ONCE, &ctrl->flags) &&
4994 	    nvme_discovery_ctrl(ctrl)) {
4995 		if (!ctrl->kato) {
4996 			nvme_stop_keep_alive(ctrl);
4997 			ctrl->kato = NVME_DEFAULT_KATO;
4998 			nvme_start_keep_alive(ctrl);
4999 		}
5000 		nvme_change_uevent(ctrl, "NVME_EVENT=rediscover");
5001 	}
5002 
5003 	if (ctrl->queue_count > 1) {
5004 		nvme_queue_scan(ctrl);
5005 		nvme_unquiesce_io_queues(ctrl);
5006 		nvme_mpath_update(ctrl);
5007 	}
5008 
5009 	nvme_change_uevent(ctrl, "NVME_EVENT=connected");
5010 	set_bit(NVME_CTRL_STARTED_ONCE, &ctrl->flags);
5011 }
5012 EXPORT_SYMBOL_GPL(nvme_start_ctrl);
5013 
5014 void nvme_uninit_ctrl(struct nvme_ctrl *ctrl)
5015 {
5016 	nvme_stop_keep_alive(ctrl);
5017 	nvme_hwmon_exit(ctrl);
5018 	nvme_fault_inject_fini(&ctrl->fault_inject);
5019 	dev_pm_qos_hide_latency_tolerance(ctrl->device);
5020 	cdev_device_del(&ctrl->cdev, ctrl->device);
5021 	nvme_put_ctrl(ctrl);
5022 }
5023 EXPORT_SYMBOL_GPL(nvme_uninit_ctrl);
5024 
5025 static void nvme_free_cels(struct nvme_ctrl *ctrl)
5026 {
5027 	struct nvme_effects_log	*cel;
5028 	unsigned long i;
5029 
5030 	xa_for_each(&ctrl->cels, i, cel) {
5031 		xa_erase(&ctrl->cels, i);
5032 		kfree(cel);
5033 	}
5034 
5035 	xa_destroy(&ctrl->cels);
5036 }
5037 
5038 static void nvme_free_ctrl(struct device *dev)
5039 {
5040 	struct nvme_ctrl *ctrl =
5041 		container_of(dev, struct nvme_ctrl, ctrl_device);
5042 	struct nvme_subsystem *subsys = ctrl->subsys;
5043 
5044 	if (ctrl->admin_q)
5045 		blk_put_queue(ctrl->admin_q);
5046 	if (!subsys || ctrl->instance != subsys->instance)
5047 		ida_free(&nvme_instance_ida, ctrl->instance);
5048 	nvme_free_cels(ctrl);
5049 	nvme_mpath_uninit(ctrl);
5050 	cleanup_srcu_struct(&ctrl->srcu);
5051 	nvme_auth_stop(ctrl);
5052 	nvme_auth_free(ctrl);
5053 	__free_page(ctrl->discard_page);
5054 	free_opal_dev(ctrl->opal_dev);
5055 
5056 	if (subsys) {
5057 		mutex_lock(&nvme_subsystems_lock);
5058 		list_del(&ctrl->subsys_entry);
5059 		sysfs_remove_link(&subsys->dev.kobj, dev_name(ctrl->device));
5060 		mutex_unlock(&nvme_subsystems_lock);
5061 	}
5062 
5063 	ctrl->ops->free_ctrl(ctrl);
5064 
5065 	if (subsys)
5066 		nvme_put_subsystem(subsys);
5067 }
5068 
5069 /*
5070  * Initialize a NVMe controller structures.  This needs to be called during
5071  * earliest initialization so that we have the initialized structured around
5072  * during probing.
5073  *
5074  * On success, the caller must use the nvme_put_ctrl() to release this when
5075  * needed, which also invokes the ops->free_ctrl() callback.
5076  */
5077 int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
5078 		const struct nvme_ctrl_ops *ops, unsigned long quirks)
5079 {
5080 	int ret;
5081 
5082 	WRITE_ONCE(ctrl->state, NVME_CTRL_NEW);
5083 	ctrl->passthru_err_log_enabled = false;
5084 	clear_bit(NVME_CTRL_FAILFAST_EXPIRED, &ctrl->flags);
5085 	spin_lock_init(&ctrl->lock);
5086 	mutex_init(&ctrl->namespaces_lock);
5087 
5088 	ret = init_srcu_struct(&ctrl->srcu);
5089 	if (ret)
5090 		return ret;
5091 
5092 	mutex_init(&ctrl->scan_lock);
5093 	INIT_LIST_HEAD(&ctrl->namespaces);
5094 	xa_init(&ctrl->cels);
5095 	ctrl->dev = dev;
5096 	ctrl->ops = ops;
5097 	ctrl->quirks = quirks;
5098 	ctrl->numa_node = NUMA_NO_NODE;
5099 	INIT_WORK(&ctrl->scan_work, nvme_scan_work);
5100 	INIT_WORK(&ctrl->async_event_work, nvme_async_event_work);
5101 	INIT_WORK(&ctrl->fw_act_work, nvme_fw_act_work);
5102 	INIT_WORK(&ctrl->delete_work, nvme_delete_ctrl_work);
5103 	init_waitqueue_head(&ctrl->state_wq);
5104 
5105 	INIT_DELAYED_WORK(&ctrl->ka_work, nvme_keep_alive_work);
5106 	INIT_DELAYED_WORK(&ctrl->failfast_work, nvme_failfast_work);
5107 	memset(&ctrl->ka_cmd, 0, sizeof(ctrl->ka_cmd));
5108 	ctrl->ka_cmd.common.opcode = nvme_admin_keep_alive;
5109 	ctrl->ka_last_check_time = jiffies;
5110 
5111 	BUILD_BUG_ON(NVME_DSM_MAX_RANGES * sizeof(struct nvme_dsm_range) >
5112 			PAGE_SIZE);
5113 	ctrl->discard_page = alloc_page(GFP_KERNEL);
5114 	if (!ctrl->discard_page) {
5115 		ret = -ENOMEM;
5116 		goto out;
5117 	}
5118 
5119 	ret = ida_alloc(&nvme_instance_ida, GFP_KERNEL);
5120 	if (ret < 0)
5121 		goto out;
5122 	ctrl->instance = ret;
5123 
5124 	ret = nvme_auth_init_ctrl(ctrl);
5125 	if (ret)
5126 		goto out_release_instance;
5127 
5128 	nvme_mpath_init_ctrl(ctrl);
5129 
5130 	device_initialize(&ctrl->ctrl_device);
5131 	ctrl->device = &ctrl->ctrl_device;
5132 	ctrl->device->devt = MKDEV(MAJOR(nvme_ctrl_base_chr_devt),
5133 			ctrl->instance);
5134 	ctrl->device->class = &nvme_class;
5135 	ctrl->device->parent = ctrl->dev;
5136 	if (ops->dev_attr_groups)
5137 		ctrl->device->groups = ops->dev_attr_groups;
5138 	else
5139 		ctrl->device->groups = nvme_dev_attr_groups;
5140 	ctrl->device->release = nvme_free_ctrl;
5141 	dev_set_drvdata(ctrl->device, ctrl);
5142 
5143 	return ret;
5144 
5145 out_release_instance:
5146 	ida_free(&nvme_instance_ida, ctrl->instance);
5147 out:
5148 	if (ctrl->discard_page)
5149 		__free_page(ctrl->discard_page);
5150 	cleanup_srcu_struct(&ctrl->srcu);
5151 	return ret;
5152 }
5153 EXPORT_SYMBOL_GPL(nvme_init_ctrl);
5154 
5155 /*
5156  * On success, returns with an elevated controller reference and caller must
5157  * use nvme_uninit_ctrl() to properly free resources associated with the ctrl.
5158  */
5159 int nvme_add_ctrl(struct nvme_ctrl *ctrl)
5160 {
5161 	int ret;
5162 
5163 	ret = dev_set_name(ctrl->device, "nvme%d", ctrl->instance);
5164 	if (ret)
5165 		return ret;
5166 
5167 	cdev_init(&ctrl->cdev, &nvme_dev_fops);
5168 	ctrl->cdev.owner = ctrl->ops->module;
5169 	ret = cdev_device_add(&ctrl->cdev, ctrl->device);
5170 	if (ret)
5171 		return ret;
5172 
5173 	/*
5174 	 * Initialize latency tolerance controls.  The sysfs files won't
5175 	 * be visible to userspace unless the device actually supports APST.
5176 	 */
5177 	ctrl->device->power.set_latency_tolerance = nvme_set_latency_tolerance;
5178 	dev_pm_qos_update_user_latency_tolerance(ctrl->device,
5179 		min(default_ps_max_latency_us, (unsigned long)S32_MAX));
5180 
5181 	nvme_fault_inject_init(&ctrl->fault_inject, dev_name(ctrl->device));
5182 	nvme_get_ctrl(ctrl);
5183 
5184 	return 0;
5185 }
5186 EXPORT_SYMBOL_GPL(nvme_add_ctrl);
5187 
5188 /* let I/O to all namespaces fail in preparation for surprise removal */
5189 void nvme_mark_namespaces_dead(struct nvme_ctrl *ctrl)
5190 {
5191 	struct nvme_ns *ns;
5192 	int srcu_idx;
5193 
5194 	srcu_idx = srcu_read_lock(&ctrl->srcu);
5195 	list_for_each_entry_srcu(ns, &ctrl->namespaces, list,
5196 				 srcu_read_lock_held(&ctrl->srcu))
5197 		blk_mark_disk_dead(ns->disk);
5198 	srcu_read_unlock(&ctrl->srcu, srcu_idx);
5199 }
5200 EXPORT_SYMBOL_GPL(nvme_mark_namespaces_dead);
5201 
5202 void nvme_unfreeze(struct nvme_ctrl *ctrl)
5203 {
5204 	struct nvme_ns *ns;
5205 	int srcu_idx;
5206 
5207 	srcu_idx = srcu_read_lock(&ctrl->srcu);
5208 	list_for_each_entry_srcu(ns, &ctrl->namespaces, list,
5209 				 srcu_read_lock_held(&ctrl->srcu))
5210 		blk_mq_unfreeze_queue_non_owner(ns->queue);
5211 	srcu_read_unlock(&ctrl->srcu, srcu_idx);
5212 	clear_bit(NVME_CTRL_FROZEN, &ctrl->flags);
5213 }
5214 EXPORT_SYMBOL_GPL(nvme_unfreeze);
5215 
5216 int nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout)
5217 {
5218 	struct nvme_ns *ns;
5219 	int srcu_idx;
5220 
5221 	srcu_idx = srcu_read_lock(&ctrl->srcu);
5222 	list_for_each_entry_srcu(ns, &ctrl->namespaces, list,
5223 				 srcu_read_lock_held(&ctrl->srcu)) {
5224 		timeout = blk_mq_freeze_queue_wait_timeout(ns->queue, timeout);
5225 		if (timeout <= 0)
5226 			break;
5227 	}
5228 	srcu_read_unlock(&ctrl->srcu, srcu_idx);
5229 	return timeout;
5230 }
5231 EXPORT_SYMBOL_GPL(nvme_wait_freeze_timeout);
5232 
5233 void nvme_wait_freeze(struct nvme_ctrl *ctrl)
5234 {
5235 	struct nvme_ns *ns;
5236 	int srcu_idx;
5237 
5238 	srcu_idx = srcu_read_lock(&ctrl->srcu);
5239 	list_for_each_entry_srcu(ns, &ctrl->namespaces, list,
5240 				 srcu_read_lock_held(&ctrl->srcu))
5241 		blk_mq_freeze_queue_wait(ns->queue);
5242 	srcu_read_unlock(&ctrl->srcu, srcu_idx);
5243 }
5244 EXPORT_SYMBOL_GPL(nvme_wait_freeze);
5245 
5246 void nvme_start_freeze(struct nvme_ctrl *ctrl)
5247 {
5248 	struct nvme_ns *ns;
5249 	int srcu_idx;
5250 
5251 	set_bit(NVME_CTRL_FROZEN, &ctrl->flags);
5252 	srcu_idx = srcu_read_lock(&ctrl->srcu);
5253 	list_for_each_entry_srcu(ns, &ctrl->namespaces, list,
5254 				 srcu_read_lock_held(&ctrl->srcu))
5255 		/*
5256 		 * Typical non_owner use case is from pci driver, in which
5257 		 * start_freeze is called from timeout work function, but
5258 		 * unfreeze is done in reset work context
5259 		 */
5260 		blk_freeze_queue_start_non_owner(ns->queue);
5261 	srcu_read_unlock(&ctrl->srcu, srcu_idx);
5262 }
5263 EXPORT_SYMBOL_GPL(nvme_start_freeze);
5264 
5265 void nvme_quiesce_io_queues(struct nvme_ctrl *ctrl)
5266 {
5267 	if (!ctrl->tagset)
5268 		return;
5269 	if (!test_and_set_bit(NVME_CTRL_STOPPED, &ctrl->flags))
5270 		blk_mq_quiesce_tagset(ctrl->tagset);
5271 	else
5272 		blk_mq_wait_quiesce_done(ctrl->tagset);
5273 }
5274 EXPORT_SYMBOL_GPL(nvme_quiesce_io_queues);
5275 
5276 void nvme_unquiesce_io_queues(struct nvme_ctrl *ctrl)
5277 {
5278 	if (!ctrl->tagset)
5279 		return;
5280 	if (test_and_clear_bit(NVME_CTRL_STOPPED, &ctrl->flags))
5281 		blk_mq_unquiesce_tagset(ctrl->tagset);
5282 }
5283 EXPORT_SYMBOL_GPL(nvme_unquiesce_io_queues);
5284 
5285 void nvme_quiesce_admin_queue(struct nvme_ctrl *ctrl)
5286 {
5287 	if (!test_and_set_bit(NVME_CTRL_ADMIN_Q_STOPPED, &ctrl->flags))
5288 		blk_mq_quiesce_queue(ctrl->admin_q);
5289 	else
5290 		blk_mq_wait_quiesce_done(ctrl->admin_q->tag_set);
5291 }
5292 EXPORT_SYMBOL_GPL(nvme_quiesce_admin_queue);
5293 
5294 void nvme_unquiesce_admin_queue(struct nvme_ctrl *ctrl)
5295 {
5296 	if (test_and_clear_bit(NVME_CTRL_ADMIN_Q_STOPPED, &ctrl->flags))
5297 		blk_mq_unquiesce_queue(ctrl->admin_q);
5298 }
5299 EXPORT_SYMBOL_GPL(nvme_unquiesce_admin_queue);
5300 
5301 void nvme_sync_io_queues(struct nvme_ctrl *ctrl)
5302 {
5303 	struct nvme_ns *ns;
5304 	int srcu_idx;
5305 
5306 	srcu_idx = srcu_read_lock(&ctrl->srcu);
5307 	list_for_each_entry_srcu(ns, &ctrl->namespaces, list,
5308 				 srcu_read_lock_held(&ctrl->srcu))
5309 		blk_sync_queue(ns->queue);
5310 	srcu_read_unlock(&ctrl->srcu, srcu_idx);
5311 }
5312 EXPORT_SYMBOL_GPL(nvme_sync_io_queues);
5313 
5314 void nvme_sync_queues(struct nvme_ctrl *ctrl)
5315 {
5316 	nvme_sync_io_queues(ctrl);
5317 	if (ctrl->admin_q)
5318 		blk_sync_queue(ctrl->admin_q);
5319 }
5320 EXPORT_SYMBOL_GPL(nvme_sync_queues);
5321 
5322 struct nvme_ctrl *nvme_ctrl_from_file(struct file *file)
5323 {
5324 	if (file->f_op != &nvme_dev_fops)
5325 		return NULL;
5326 	return file->private_data;
5327 }
5328 EXPORT_SYMBOL_NS_GPL(nvme_ctrl_from_file, "NVME_TARGET_PASSTHRU");
5329 
5330 /*
5331  * Check we didn't inadvertently grow the command structure sizes:
5332  */
5333 static inline void _nvme_check_size(void)
5334 {
5335 	BUILD_BUG_ON(sizeof(struct nvme_common_command) != 64);
5336 	BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
5337 	BUILD_BUG_ON(sizeof(struct nvme_identify) != 64);
5338 	BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
5339 	BUILD_BUG_ON(sizeof(struct nvme_download_firmware) != 64);
5340 	BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
5341 	BUILD_BUG_ON(sizeof(struct nvme_dsm_cmd) != 64);
5342 	BUILD_BUG_ON(sizeof(struct nvme_write_zeroes_cmd) != 64);
5343 	BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
5344 	BUILD_BUG_ON(sizeof(struct nvme_get_log_page_command) != 64);
5345 	BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
5346 	BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
5347 	BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
5348 	BUILD_BUG_ON(sizeof(struct nvme_id_ns_cs_indep) !=
5349 			NVME_IDENTIFY_DATA_SIZE);
5350 	BUILD_BUG_ON(sizeof(struct nvme_id_ns_zns) != NVME_IDENTIFY_DATA_SIZE);
5351 	BUILD_BUG_ON(sizeof(struct nvme_id_ns_nvm) != NVME_IDENTIFY_DATA_SIZE);
5352 	BUILD_BUG_ON(sizeof(struct nvme_id_ctrl_zns) != NVME_IDENTIFY_DATA_SIZE);
5353 	BUILD_BUG_ON(sizeof(struct nvme_id_ctrl_nvm) != NVME_IDENTIFY_DATA_SIZE);
5354 	BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
5355 	BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
5356 	BUILD_BUG_ON(sizeof(struct nvme_endurance_group_log) != 512);
5357 	BUILD_BUG_ON(sizeof(struct nvme_rotational_media_log) != 512);
5358 	BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
5359 	BUILD_BUG_ON(sizeof(struct nvme_directive_cmd) != 64);
5360 	BUILD_BUG_ON(sizeof(struct nvme_feat_host_behavior) != 512);
5361 }
5362 
5363 
5364 static int __init nvme_core_init(void)
5365 {
5366 	unsigned int wq_flags = WQ_UNBOUND | WQ_MEM_RECLAIM | WQ_SYSFS;
5367 	int result = -ENOMEM;
5368 
5369 	_nvme_check_size();
5370 
5371 	nvme_wq = alloc_workqueue("nvme-wq", wq_flags, 0);
5372 	if (!nvme_wq)
5373 		goto out;
5374 
5375 	nvme_reset_wq = alloc_workqueue("nvme-reset-wq", wq_flags, 0);
5376 	if (!nvme_reset_wq)
5377 		goto destroy_wq;
5378 
5379 	nvme_delete_wq = alloc_workqueue("nvme-delete-wq", wq_flags, 0);
5380 	if (!nvme_delete_wq)
5381 		goto destroy_reset_wq;
5382 
5383 	result = alloc_chrdev_region(&nvme_ctrl_base_chr_devt, 0,
5384 			NVME_MINORS, "nvme");
5385 	if (result < 0)
5386 		goto destroy_delete_wq;
5387 
5388 	result = class_register(&nvme_class);
5389 	if (result)
5390 		goto unregister_chrdev;
5391 
5392 	result = class_register(&nvme_subsys_class);
5393 	if (result)
5394 		goto destroy_class;
5395 
5396 	result = alloc_chrdev_region(&nvme_ns_chr_devt, 0, NVME_MINORS,
5397 				     "nvme-generic");
5398 	if (result < 0)
5399 		goto destroy_subsys_class;
5400 
5401 	result = class_register(&nvme_ns_chr_class);
5402 	if (result)
5403 		goto unregister_generic_ns;
5404 
5405 	result = nvme_init_auth();
5406 	if (result)
5407 		goto destroy_ns_chr;
5408 	return 0;
5409 
5410 destroy_ns_chr:
5411 	class_unregister(&nvme_ns_chr_class);
5412 unregister_generic_ns:
5413 	unregister_chrdev_region(nvme_ns_chr_devt, NVME_MINORS);
5414 destroy_subsys_class:
5415 	class_unregister(&nvme_subsys_class);
5416 destroy_class:
5417 	class_unregister(&nvme_class);
5418 unregister_chrdev:
5419 	unregister_chrdev_region(nvme_ctrl_base_chr_devt, NVME_MINORS);
5420 destroy_delete_wq:
5421 	destroy_workqueue(nvme_delete_wq);
5422 destroy_reset_wq:
5423 	destroy_workqueue(nvme_reset_wq);
5424 destroy_wq:
5425 	destroy_workqueue(nvme_wq);
5426 out:
5427 	return result;
5428 }
5429 
5430 static void __exit nvme_core_exit(void)
5431 {
5432 	nvme_exit_auth();
5433 	class_unregister(&nvme_ns_chr_class);
5434 	class_unregister(&nvme_subsys_class);
5435 	class_unregister(&nvme_class);
5436 	unregister_chrdev_region(nvme_ns_chr_devt, NVME_MINORS);
5437 	unregister_chrdev_region(nvme_ctrl_base_chr_devt, NVME_MINORS);
5438 	destroy_workqueue(nvme_delete_wq);
5439 	destroy_workqueue(nvme_reset_wq);
5440 	destroy_workqueue(nvme_wq);
5441 	ida_destroy(&nvme_ns_chr_minor_ida);
5442 	ida_destroy(&nvme_instance_ida);
5443 }
5444 
5445 MODULE_LICENSE("GPL");
5446 MODULE_VERSION("1.0");
5447 MODULE_DESCRIPTION("NVMe host core framework");
5448 module_init(nvme_core_init);
5449 module_exit(nvme_core_exit);
5450