xref: /linux/drivers/net/wwan/t7xx/t7xx_dpmaif.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
133f78ab5SHaijun Liu // SPDX-License-Identifier: GPL-2.0-only
233f78ab5SHaijun Liu /*
333f78ab5SHaijun Liu  * Copyright (c) 2021, MediaTek Inc.
433f78ab5SHaijun Liu  * Copyright (c) 2021-2022, Intel Corporation.
533f78ab5SHaijun Liu  *
633f78ab5SHaijun Liu  * Authors:
733f78ab5SHaijun Liu  *  Amir Hanania <amir.hanania@intel.com>
833f78ab5SHaijun Liu  *  Haijun Liu <haijun.liu@mediatek.com>
933f78ab5SHaijun Liu  *  Moises Veleta <moises.veleta@intel.com>
1033f78ab5SHaijun Liu  *  Ricardo Martinez <ricardo.martinez@linux.intel.com>
1133f78ab5SHaijun Liu  *
1233f78ab5SHaijun Liu  * Contributors:
1333f78ab5SHaijun Liu  *  Andy Shevchenko <andriy.shevchenko@linux.intel.com>
1433f78ab5SHaijun Liu  *  Chiranjeevi Rapolu <chiranjeevi.rapolu@intel.com>
1533f78ab5SHaijun Liu  *  Eliot Lee <eliot.lee@intel.com>
1633f78ab5SHaijun Liu  *  Sreehari Kancharla <sreehari.kancharla@intel.com>
1733f78ab5SHaijun Liu  */
1833f78ab5SHaijun Liu 
1933f78ab5SHaijun Liu #include <linux/bits.h>
2033f78ab5SHaijun Liu #include <linux/bitfield.h>
2133f78ab5SHaijun Liu #include <linux/bitops.h>
2233f78ab5SHaijun Liu #include <linux/delay.h>
2333f78ab5SHaijun Liu #include <linux/dev_printk.h>
2433f78ab5SHaijun Liu #include <linux/io.h>
2533f78ab5SHaijun Liu #include <linux/iopoll.h>
2633f78ab5SHaijun Liu #include <linux/types.h>
2733f78ab5SHaijun Liu 
2833f78ab5SHaijun Liu #include "t7xx_dpmaif.h"
2933f78ab5SHaijun Liu #include "t7xx_reg.h"
3033f78ab5SHaijun Liu 
3133f78ab5SHaijun Liu #define ioread32_poll_timeout_atomic(addr, val, cond, delay_us, timeout_us) \
3233f78ab5SHaijun Liu 	readx_poll_timeout_atomic(ioread32, addr, val, cond, delay_us, timeout_us)
3333f78ab5SHaijun Liu 
t7xx_dpmaif_init_intr(struct dpmaif_hw_info * hw_info)3433f78ab5SHaijun Liu static int t7xx_dpmaif_init_intr(struct dpmaif_hw_info *hw_info)
3533f78ab5SHaijun Liu {
3633f78ab5SHaijun Liu 	struct dpmaif_isr_en_mask *isr_en_msk = &hw_info->isr_en_mask;
3733f78ab5SHaijun Liu 	u32 value, ul_intr_enable, dl_intr_enable;
3833f78ab5SHaijun Liu 	int ret;
3933f78ab5SHaijun Liu 
4033f78ab5SHaijun Liu 	ul_intr_enable = DP_UL_INT_ERR_MSK | DP_UL_INT_QDONE_MSK;
4133f78ab5SHaijun Liu 	isr_en_msk->ap_ul_l2intr_en_msk = ul_intr_enable;
4233f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_ALL_L2TISAR0_MASK, hw_info->pcie_base + DPMAIF_AP_L2TISAR0);
4333f78ab5SHaijun Liu 
4433f78ab5SHaijun Liu 	/* Set interrupt enable mask */
4533f78ab5SHaijun Liu 	iowrite32(ul_intr_enable, hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMCR0);
4633f78ab5SHaijun Liu 	iowrite32(~ul_intr_enable, hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMSR0);
4733f78ab5SHaijun Liu 
4833f78ab5SHaijun Liu 	/* Check mask status */
4933f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0,
5033f78ab5SHaijun Liu 					   value, (value & ul_intr_enable) != ul_intr_enable, 0,
5133f78ab5SHaijun Liu 					   DPMAIF_CHECK_INIT_TIMEOUT_US);
5233f78ab5SHaijun Liu 	if (ret)
5333f78ab5SHaijun Liu 		return ret;
5433f78ab5SHaijun Liu 
5533f78ab5SHaijun Liu 	dl_intr_enable = DP_DL_INT_PITCNT_LEN_ERR | DP_DL_INT_BATCNT_LEN_ERR;
5633f78ab5SHaijun Liu 	isr_en_msk->ap_dl_l2intr_err_en_msk = dl_intr_enable;
5733f78ab5SHaijun Liu 	ul_intr_enable = DPMAIF_DL_INT_DLQ0_QDONE | DPMAIF_DL_INT_DLQ0_PITCNT_LEN |
5833f78ab5SHaijun Liu 		    DPMAIF_DL_INT_DLQ1_QDONE | DPMAIF_DL_INT_DLQ1_PITCNT_LEN;
5933f78ab5SHaijun Liu 	isr_en_msk->ap_ul_l2intr_en_msk = ul_intr_enable;
6033f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_APDL_ALL_L2TISAR0_MASK, hw_info->pcie_base + DPMAIF_AP_APDL_L2TISAR0);
6133f78ab5SHaijun Liu 
6233f78ab5SHaijun Liu 	/* Set DL ISR PD enable mask */
6333f78ab5SHaijun Liu 	iowrite32(~ul_intr_enable, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0);
6433f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMR0,
6533f78ab5SHaijun Liu 					   value, (value & ul_intr_enable) != ul_intr_enable, 0,
6633f78ab5SHaijun Liu 					   DPMAIF_CHECK_INIT_TIMEOUT_US);
6733f78ab5SHaijun Liu 	if (ret)
6833f78ab5SHaijun Liu 		return ret;
6933f78ab5SHaijun Liu 
7033f78ab5SHaijun Liu 	isr_en_msk->ap_udl_ip_busy_en_msk = DPMAIF_UDL_IP_BUSY;
7133f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_IP_BUSY_MASK, hw_info->pcie_base + DPMAIF_AP_IP_BUSY);
7233f78ab5SHaijun Liu 	iowrite32(isr_en_msk->ap_udl_ip_busy_en_msk,
7333f78ab5SHaijun Liu 		  hw_info->pcie_base + DPMAIF_AO_AP_DLUL_IP_BUSY_MASK);
7433f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_AP_L1TIMR0);
7533f78ab5SHaijun Liu 	value |= DPMAIF_DL_INT_Q2APTOP | DPMAIF_DL_INT_Q2TOQ1;
7633f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_UL_AP_L1TIMR0);
7733f78ab5SHaijun Liu 	iowrite32(DPMA_HPC_ALL_INT_MASK, hw_info->pcie_base + DPMAIF_HPC_INTR_MASK);
7833f78ab5SHaijun Liu 
7933f78ab5SHaijun Liu 	return 0;
8033f78ab5SHaijun Liu }
8133f78ab5SHaijun Liu 
t7xx_dpmaif_mask_ulq_intr(struct dpmaif_hw_info * hw_info,unsigned int q_num)8233f78ab5SHaijun Liu static void t7xx_dpmaif_mask_ulq_intr(struct dpmaif_hw_info *hw_info, unsigned int q_num)
8333f78ab5SHaijun Liu {
8433f78ab5SHaijun Liu 	struct dpmaif_isr_en_mask *isr_en_msk;
8533f78ab5SHaijun Liu 	u32 value, ul_int_que_done;
8633f78ab5SHaijun Liu 	int ret;
8733f78ab5SHaijun Liu 
8833f78ab5SHaijun Liu 	isr_en_msk = &hw_info->isr_en_mask;
8933f78ab5SHaijun Liu 	ul_int_que_done = BIT(q_num + DP_UL_INT_DONE_OFFSET) & DP_UL_INT_QDONE_MSK;
9033f78ab5SHaijun Liu 	isr_en_msk->ap_ul_l2intr_en_msk &= ~ul_int_que_done;
9133f78ab5SHaijun Liu 	iowrite32(ul_int_que_done, hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMSR0);
9233f78ab5SHaijun Liu 
9333f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0,
9433f78ab5SHaijun Liu 					   value, (value & ul_int_que_done) == ul_int_que_done, 0,
9533f78ab5SHaijun Liu 					   DPMAIF_CHECK_TIMEOUT_US);
9633f78ab5SHaijun Liu 	if (ret)
9733f78ab5SHaijun Liu 		dev_err(hw_info->dev,
9833f78ab5SHaijun Liu 			"Could not mask the UL interrupt. DPMAIF_AO_UL_AP_L2TIMR0 is 0x%x\n",
9933f78ab5SHaijun Liu 			value);
10033f78ab5SHaijun Liu }
10133f78ab5SHaijun Liu 
t7xx_dpmaif_unmask_ulq_intr(struct dpmaif_hw_info * hw_info,unsigned int q_num)10233f78ab5SHaijun Liu void t7xx_dpmaif_unmask_ulq_intr(struct dpmaif_hw_info *hw_info, unsigned int q_num)
10333f78ab5SHaijun Liu {
10433f78ab5SHaijun Liu 	struct dpmaif_isr_en_mask *isr_en_msk;
10533f78ab5SHaijun Liu 	u32 value, ul_int_que_done;
10633f78ab5SHaijun Liu 	int ret;
10733f78ab5SHaijun Liu 
10833f78ab5SHaijun Liu 	isr_en_msk = &hw_info->isr_en_mask;
10933f78ab5SHaijun Liu 	ul_int_que_done = BIT(q_num + DP_UL_INT_DONE_OFFSET) & DP_UL_INT_QDONE_MSK;
11033f78ab5SHaijun Liu 	isr_en_msk->ap_ul_l2intr_en_msk |= ul_int_que_done;
11133f78ab5SHaijun Liu 	iowrite32(ul_int_que_done, hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMCR0);
11233f78ab5SHaijun Liu 
11333f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0,
11433f78ab5SHaijun Liu 					   value, (value & ul_int_que_done) != ul_int_que_done, 0,
11533f78ab5SHaijun Liu 					   DPMAIF_CHECK_TIMEOUT_US);
11633f78ab5SHaijun Liu 	if (ret)
11733f78ab5SHaijun Liu 		dev_err(hw_info->dev,
11833f78ab5SHaijun Liu 			"Could not unmask the UL interrupt. DPMAIF_AO_UL_AP_L2TIMR0 is 0x%x\n",
11933f78ab5SHaijun Liu 			value);
12033f78ab5SHaijun Liu }
12133f78ab5SHaijun Liu 
t7xx_dpmaif_dl_unmask_batcnt_len_err_intr(struct dpmaif_hw_info * hw_info)12233f78ab5SHaijun Liu void t7xx_dpmaif_dl_unmask_batcnt_len_err_intr(struct dpmaif_hw_info *hw_info)
12333f78ab5SHaijun Liu {
12433f78ab5SHaijun Liu 	hw_info->isr_en_mask.ap_dl_l2intr_en_msk |= DP_DL_INT_BATCNT_LEN_ERR;
12533f78ab5SHaijun Liu 	iowrite32(DP_DL_INT_BATCNT_LEN_ERR, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0);
12633f78ab5SHaijun Liu }
12733f78ab5SHaijun Liu 
t7xx_dpmaif_dl_unmask_pitcnt_len_err_intr(struct dpmaif_hw_info * hw_info)12833f78ab5SHaijun Liu void t7xx_dpmaif_dl_unmask_pitcnt_len_err_intr(struct dpmaif_hw_info *hw_info)
12933f78ab5SHaijun Liu {
13033f78ab5SHaijun Liu 	hw_info->isr_en_mask.ap_dl_l2intr_en_msk |= DP_DL_INT_PITCNT_LEN_ERR;
13133f78ab5SHaijun Liu 	iowrite32(DP_DL_INT_PITCNT_LEN_ERR, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0);
13233f78ab5SHaijun Liu }
13333f78ab5SHaijun Liu 
t7xx_update_dlq_intr(struct dpmaif_hw_info * hw_info,u32 q_done)13433f78ab5SHaijun Liu static u32 t7xx_update_dlq_intr(struct dpmaif_hw_info *hw_info, u32 q_done)
13533f78ab5SHaijun Liu {
13633f78ab5SHaijun Liu 	u32 value;
13733f78ab5SHaijun Liu 
13833f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0);
13933f78ab5SHaijun Liu 	iowrite32(q_done, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0);
14033f78ab5SHaijun Liu 	return value;
14133f78ab5SHaijun Liu }
14233f78ab5SHaijun Liu 
t7xx_mask_dlq_intr(struct dpmaif_hw_info * hw_info,unsigned int qno)14333f78ab5SHaijun Liu static int t7xx_mask_dlq_intr(struct dpmaif_hw_info *hw_info, unsigned int qno)
14433f78ab5SHaijun Liu {
14533f78ab5SHaijun Liu 	u32 value, q_done;
14633f78ab5SHaijun Liu 	int ret;
14733f78ab5SHaijun Liu 
14833f78ab5SHaijun Liu 	q_done = qno == DPF_RX_QNO0 ? DPMAIF_DL_INT_DLQ0_QDONE : DPMAIF_DL_INT_DLQ1_QDONE;
14933f78ab5SHaijun Liu 	iowrite32(q_done, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0);
15033f78ab5SHaijun Liu 
15133f78ab5SHaijun Liu 	ret = read_poll_timeout_atomic(t7xx_update_dlq_intr, value, value & q_done,
15233f78ab5SHaijun Liu 				       0, DPMAIF_CHECK_TIMEOUT_US, false, hw_info, q_done);
15333f78ab5SHaijun Liu 	if (ret) {
15433f78ab5SHaijun Liu 		dev_err(hw_info->dev,
15533f78ab5SHaijun Liu 			"Could not mask the DL interrupt. DPMAIF_AO_UL_AP_L2TIMR0 is 0x%x\n",
15633f78ab5SHaijun Liu 			value);
15733f78ab5SHaijun Liu 		return -ETIMEDOUT;
15833f78ab5SHaijun Liu 	}
15933f78ab5SHaijun Liu 
16033f78ab5SHaijun Liu 	hw_info->isr_en_mask.ap_dl_l2intr_en_msk &= ~q_done;
16133f78ab5SHaijun Liu 	return 0;
16233f78ab5SHaijun Liu }
16333f78ab5SHaijun Liu 
t7xx_dpmaif_dlq_unmask_rx_done(struct dpmaif_hw_info * hw_info,unsigned int qno)16433f78ab5SHaijun Liu void t7xx_dpmaif_dlq_unmask_rx_done(struct dpmaif_hw_info *hw_info, unsigned int qno)
16533f78ab5SHaijun Liu {
16633f78ab5SHaijun Liu 	u32 mask;
16733f78ab5SHaijun Liu 
16833f78ab5SHaijun Liu 	mask = qno == DPF_RX_QNO0 ? DPMAIF_DL_INT_DLQ0_QDONE : DPMAIF_DL_INT_DLQ1_QDONE;
16933f78ab5SHaijun Liu 	iowrite32(mask, hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0);
17033f78ab5SHaijun Liu 	hw_info->isr_en_mask.ap_dl_l2intr_en_msk |= mask;
17133f78ab5SHaijun Liu }
17233f78ab5SHaijun Liu 
t7xx_dpmaif_clr_ip_busy_sts(struct dpmaif_hw_info * hw_info)17333f78ab5SHaijun Liu void t7xx_dpmaif_clr_ip_busy_sts(struct dpmaif_hw_info *hw_info)
17433f78ab5SHaijun Liu {
17533f78ab5SHaijun Liu 	u32 ip_busy_sts;
17633f78ab5SHaijun Liu 
17733f78ab5SHaijun Liu 	ip_busy_sts = ioread32(hw_info->pcie_base + DPMAIF_AP_IP_BUSY);
17833f78ab5SHaijun Liu 	iowrite32(ip_busy_sts, hw_info->pcie_base + DPMAIF_AP_IP_BUSY);
17933f78ab5SHaijun Liu }
18033f78ab5SHaijun Liu 
t7xx_dpmaif_dlq_mask_rx_pitcnt_len_err_intr(struct dpmaif_hw_info * hw_info,unsigned int qno)18133f78ab5SHaijun Liu static void t7xx_dpmaif_dlq_mask_rx_pitcnt_len_err_intr(struct dpmaif_hw_info *hw_info,
18233f78ab5SHaijun Liu 							unsigned int qno)
18333f78ab5SHaijun Liu {
18433f78ab5SHaijun Liu 	if (qno == DPF_RX_QNO0)
18533f78ab5SHaijun Liu 		iowrite32(DPMAIF_DL_INT_DLQ0_PITCNT_LEN,
18633f78ab5SHaijun Liu 			  hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0);
18733f78ab5SHaijun Liu 	else
18833f78ab5SHaijun Liu 		iowrite32(DPMAIF_DL_INT_DLQ1_PITCNT_LEN,
18933f78ab5SHaijun Liu 			  hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0);
19033f78ab5SHaijun Liu }
19133f78ab5SHaijun Liu 
t7xx_dpmaif_dlq_unmask_pitcnt_len_err_intr(struct dpmaif_hw_info * hw_info,unsigned int qno)19233f78ab5SHaijun Liu void t7xx_dpmaif_dlq_unmask_pitcnt_len_err_intr(struct dpmaif_hw_info *hw_info,
19333f78ab5SHaijun Liu 						unsigned int qno)
19433f78ab5SHaijun Liu {
19533f78ab5SHaijun Liu 	if (qno == DPF_RX_QNO0)
19633f78ab5SHaijun Liu 		iowrite32(DPMAIF_DL_INT_DLQ0_PITCNT_LEN,
19733f78ab5SHaijun Liu 			  hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0);
19833f78ab5SHaijun Liu 	else
19933f78ab5SHaijun Liu 		iowrite32(DPMAIF_DL_INT_DLQ1_PITCNT_LEN,
20033f78ab5SHaijun Liu 			  hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMCR0);
20133f78ab5SHaijun Liu }
20233f78ab5SHaijun Liu 
t7xx_dpmaif_ul_clr_all_intr(struct dpmaif_hw_info * hw_info)20333f78ab5SHaijun Liu void t7xx_dpmaif_ul_clr_all_intr(struct dpmaif_hw_info *hw_info)
20433f78ab5SHaijun Liu {
20533f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_ALL_L2TISAR0_MASK, hw_info->pcie_base + DPMAIF_AP_L2TISAR0);
20633f78ab5SHaijun Liu }
20733f78ab5SHaijun Liu 
t7xx_dpmaif_dl_clr_all_intr(struct dpmaif_hw_info * hw_info)20833f78ab5SHaijun Liu void t7xx_dpmaif_dl_clr_all_intr(struct dpmaif_hw_info *hw_info)
20933f78ab5SHaijun Liu {
21033f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_APDL_ALL_L2TISAR0_MASK, hw_info->pcie_base + DPMAIF_AP_APDL_L2TISAR0);
21133f78ab5SHaijun Liu }
21233f78ab5SHaijun Liu 
t7xx_dpmaif_set_intr_para(struct dpmaif_hw_intr_st_para * para,enum dpmaif_hw_intr_type intr_type,unsigned int intr_queue)21333f78ab5SHaijun Liu static void t7xx_dpmaif_set_intr_para(struct dpmaif_hw_intr_st_para *para,
21433f78ab5SHaijun Liu 				      enum dpmaif_hw_intr_type intr_type, unsigned int intr_queue)
21533f78ab5SHaijun Liu {
21633f78ab5SHaijun Liu 	para->intr_types[para->intr_cnt] = intr_type;
21733f78ab5SHaijun Liu 	para->intr_queues[para->intr_cnt] = intr_queue;
21833f78ab5SHaijun Liu 	para->intr_cnt++;
21933f78ab5SHaijun Liu }
22033f78ab5SHaijun Liu 
22133f78ab5SHaijun Liu /* The para->intr_cnt counter is set to zero before this function is called.
22233f78ab5SHaijun Liu  * It does not check for overflow as there is no risk of overflowing intr_types or intr_queues.
22333f78ab5SHaijun Liu  */
t7xx_dpmaif_hw_check_tx_intr(struct dpmaif_hw_info * hw_info,unsigned int intr_status,struct dpmaif_hw_intr_st_para * para)22433f78ab5SHaijun Liu static void t7xx_dpmaif_hw_check_tx_intr(struct dpmaif_hw_info *hw_info,
22533f78ab5SHaijun Liu 					 unsigned int intr_status,
22633f78ab5SHaijun Liu 					 struct dpmaif_hw_intr_st_para *para)
22733f78ab5SHaijun Liu {
22833f78ab5SHaijun Liu 	unsigned long value;
22933f78ab5SHaijun Liu 
23033f78ab5SHaijun Liu 	value = FIELD_GET(DP_UL_INT_QDONE_MSK, intr_status);
23133f78ab5SHaijun Liu 	if (value) {
23233f78ab5SHaijun Liu 		unsigned int index;
23333f78ab5SHaijun Liu 
23433f78ab5SHaijun Liu 		t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_DONE, value);
23533f78ab5SHaijun Liu 
23633f78ab5SHaijun Liu 		for_each_set_bit(index, &value, DPMAIF_TXQ_NUM)
23733f78ab5SHaijun Liu 			t7xx_dpmaif_mask_ulq_intr(hw_info, index);
23833f78ab5SHaijun Liu 	}
23933f78ab5SHaijun Liu 
24033f78ab5SHaijun Liu 	value = FIELD_GET(DP_UL_INT_EMPTY_MSK, intr_status);
24133f78ab5SHaijun Liu 	if (value)
24233f78ab5SHaijun Liu 		t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_DRB_EMPTY, value);
24333f78ab5SHaijun Liu 
24433f78ab5SHaijun Liu 	value = FIELD_GET(DP_UL_INT_MD_NOTREADY_MSK, intr_status);
24533f78ab5SHaijun Liu 	if (value)
24633f78ab5SHaijun Liu 		t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_MD_NOTREADY, value);
24733f78ab5SHaijun Liu 
24833f78ab5SHaijun Liu 	value = FIELD_GET(DP_UL_INT_MD_PWR_NOTREADY_MSK, intr_status);
24933f78ab5SHaijun Liu 	if (value)
25033f78ab5SHaijun Liu 		t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_MD_PWR_NOTREADY, value);
25133f78ab5SHaijun Liu 
25233f78ab5SHaijun Liu 	value = FIELD_GET(DP_UL_INT_ERR_MSK, intr_status);
25333f78ab5SHaijun Liu 	if (value)
25433f78ab5SHaijun Liu 		t7xx_dpmaif_set_intr_para(para, DPF_INTR_UL_LEN_ERR, value);
25533f78ab5SHaijun Liu 
25633f78ab5SHaijun Liu 	/* Clear interrupt status */
25733f78ab5SHaijun Liu 	iowrite32(intr_status, hw_info->pcie_base + DPMAIF_AP_L2TISAR0);
25833f78ab5SHaijun Liu }
25933f78ab5SHaijun Liu 
26033f78ab5SHaijun Liu /* The para->intr_cnt counter is set to zero before this function is called.
26133f78ab5SHaijun Liu  * It does not check for overflow as there is no risk of overflowing intr_types or intr_queues.
26233f78ab5SHaijun Liu  */
t7xx_dpmaif_hw_check_rx_intr(struct dpmaif_hw_info * hw_info,unsigned int intr_status,struct dpmaif_hw_intr_st_para * para,int qno)26333f78ab5SHaijun Liu static void t7xx_dpmaif_hw_check_rx_intr(struct dpmaif_hw_info *hw_info,
26433f78ab5SHaijun Liu 					 unsigned int intr_status,
26533f78ab5SHaijun Liu 					 struct dpmaif_hw_intr_st_para *para, int qno)
26633f78ab5SHaijun Liu {
26733f78ab5SHaijun Liu 	if (qno == DPF_RX_QNO_DFT) {
26833f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_SKB_LEN_ERR)
26933f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_SKB_LEN_ERR, DPF_RX_QNO_DFT);
27033f78ab5SHaijun Liu 
27133f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_BATCNT_LEN_ERR) {
27233f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_BATCNT_LEN_ERR, DPF_RX_QNO_DFT);
27333f78ab5SHaijun Liu 			hw_info->isr_en_mask.ap_dl_l2intr_en_msk &= ~DP_DL_INT_BATCNT_LEN_ERR;
27433f78ab5SHaijun Liu 			iowrite32(DP_DL_INT_BATCNT_LEN_ERR,
27533f78ab5SHaijun Liu 				  hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0);
27633f78ab5SHaijun Liu 		}
27733f78ab5SHaijun Liu 
27833f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_PITCNT_LEN_ERR) {
27933f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_PITCNT_LEN_ERR, DPF_RX_QNO_DFT);
28033f78ab5SHaijun Liu 			hw_info->isr_en_mask.ap_dl_l2intr_en_msk &= ~DP_DL_INT_PITCNT_LEN_ERR;
28133f78ab5SHaijun Liu 			iowrite32(DP_DL_INT_PITCNT_LEN_ERR,
28233f78ab5SHaijun Liu 				  hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMSR0);
28333f78ab5SHaijun Liu 		}
28433f78ab5SHaijun Liu 
28533f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_PKT_EMPTY_MSK)
28633f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_PKT_EMPTY_SET, DPF_RX_QNO_DFT);
28733f78ab5SHaijun Liu 
28833f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_FRG_EMPTY_MSK)
28933f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_FRG_EMPTY_SET, DPF_RX_QNO_DFT);
29033f78ab5SHaijun Liu 
29133f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_MTU_ERR_MSK)
29233f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_MTU_ERR, DPF_RX_QNO_DFT);
29333f78ab5SHaijun Liu 
29433f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_FRG_LEN_ERR_MSK)
29533f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_FRGCNT_LEN_ERR, DPF_RX_QNO_DFT);
29633f78ab5SHaijun Liu 
29733f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_Q0_PITCNT_LEN_ERR) {
29833f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_Q0_PITCNT_LEN_ERR, BIT(qno));
29933f78ab5SHaijun Liu 			t7xx_dpmaif_dlq_mask_rx_pitcnt_len_err_intr(hw_info, qno);
30033f78ab5SHaijun Liu 		}
30133f78ab5SHaijun Liu 
30233f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_HPC_ENT_TYPE_ERR)
30333f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_HPC_ENT_TYPE_ERR,
30433f78ab5SHaijun Liu 						  DPF_RX_QNO_DFT);
30533f78ab5SHaijun Liu 
30633f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_Q0_DONE) {
30733f78ab5SHaijun Liu 			/* Mask RX done interrupt immediately after it occurs, do not clear
30833f78ab5SHaijun Liu 			 * the interrupt if the mask operation fails.
30933f78ab5SHaijun Liu 			 */
31033f78ab5SHaijun Liu 			if (!t7xx_mask_dlq_intr(hw_info, qno))
31133f78ab5SHaijun Liu 				t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_Q0_DONE, BIT(qno));
31233f78ab5SHaijun Liu 			else
31333f78ab5SHaijun Liu 				intr_status &= ~DP_DL_INT_Q0_DONE;
31433f78ab5SHaijun Liu 		}
31533f78ab5SHaijun Liu 	} else {
31633f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_Q1_PITCNT_LEN_ERR) {
31733f78ab5SHaijun Liu 			t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_Q1_PITCNT_LEN_ERR, BIT(qno));
31833f78ab5SHaijun Liu 			t7xx_dpmaif_dlq_mask_rx_pitcnt_len_err_intr(hw_info, qno);
31933f78ab5SHaijun Liu 		}
32033f78ab5SHaijun Liu 
32133f78ab5SHaijun Liu 		if (intr_status & DP_DL_INT_Q1_DONE) {
32233f78ab5SHaijun Liu 			if (!t7xx_mask_dlq_intr(hw_info, qno))
32333f78ab5SHaijun Liu 				t7xx_dpmaif_set_intr_para(para, DPF_INTR_DL_Q1_DONE, BIT(qno));
32433f78ab5SHaijun Liu 			else
32533f78ab5SHaijun Liu 				intr_status &= ~DP_DL_INT_Q1_DONE;
32633f78ab5SHaijun Liu 		}
32733f78ab5SHaijun Liu 	}
32833f78ab5SHaijun Liu 
32933f78ab5SHaijun Liu 	intr_status |= DP_DL_INT_BATCNT_LEN_ERR;
33033f78ab5SHaijun Liu 	/* Clear interrupt status */
33133f78ab5SHaijun Liu 	iowrite32(intr_status, hw_info->pcie_base + DPMAIF_AP_APDL_L2TISAR0);
33233f78ab5SHaijun Liu }
33333f78ab5SHaijun Liu 
33433f78ab5SHaijun Liu /**
33533f78ab5SHaijun Liu  * t7xx_dpmaif_hw_get_intr_cnt() - Reads interrupt status and count from HW.
33633f78ab5SHaijun Liu  * @hw_info: Pointer to struct hw_info.
33733f78ab5SHaijun Liu  * @para: Pointer to struct dpmaif_hw_intr_st_para.
33833f78ab5SHaijun Liu  * @qno: Queue number.
33933f78ab5SHaijun Liu  *
34033f78ab5SHaijun Liu  * Reads RX/TX interrupt status from HW and clears UL/DL status as needed.
34133f78ab5SHaijun Liu  *
34233f78ab5SHaijun Liu  * Return: Interrupt count.
34333f78ab5SHaijun Liu  */
t7xx_dpmaif_hw_get_intr_cnt(struct dpmaif_hw_info * hw_info,struct dpmaif_hw_intr_st_para * para,int qno)34433f78ab5SHaijun Liu int t7xx_dpmaif_hw_get_intr_cnt(struct dpmaif_hw_info *hw_info,
34533f78ab5SHaijun Liu 				struct dpmaif_hw_intr_st_para *para, int qno)
34633f78ab5SHaijun Liu {
34733f78ab5SHaijun Liu 	u32 rx_intr_status, tx_intr_status = 0;
34833f78ab5SHaijun Liu 	u32 rx_intr_qdone, tx_intr_qdone = 0;
34933f78ab5SHaijun Liu 
35033f78ab5SHaijun Liu 	rx_intr_status = ioread32(hw_info->pcie_base + DPMAIF_AP_APDL_L2TISAR0);
35133f78ab5SHaijun Liu 	rx_intr_qdone = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_APDL_L2TIMR0);
35233f78ab5SHaijun Liu 
35333f78ab5SHaijun Liu 	/* TX interrupt status */
35433f78ab5SHaijun Liu 	if (qno == DPF_RX_QNO_DFT) {
35533f78ab5SHaijun Liu 		/* All ULQ and DLQ0 interrupts use the same source no need to check ULQ interrupts
35633f78ab5SHaijun Liu 		 * when a DLQ1 interrupt has occurred.
35733f78ab5SHaijun Liu 		 */
35833f78ab5SHaijun Liu 		tx_intr_status = ioread32(hw_info->pcie_base + DPMAIF_AP_L2TISAR0);
35933f78ab5SHaijun Liu 		tx_intr_qdone = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_AP_L2TIMR0);
36033f78ab5SHaijun Liu 	}
36133f78ab5SHaijun Liu 
36233f78ab5SHaijun Liu 	t7xx_dpmaif_clr_ip_busy_sts(hw_info);
36333f78ab5SHaijun Liu 
36433f78ab5SHaijun Liu 	if (qno == DPF_RX_QNO_DFT) {
36533f78ab5SHaijun Liu 		/* Do not schedule bottom half again or clear UL interrupt status when we
36633f78ab5SHaijun Liu 		 * have already masked it.
36733f78ab5SHaijun Liu 		 */
36833f78ab5SHaijun Liu 		tx_intr_status &= ~tx_intr_qdone;
36933f78ab5SHaijun Liu 		if (tx_intr_status)
37033f78ab5SHaijun Liu 			t7xx_dpmaif_hw_check_tx_intr(hw_info, tx_intr_status, para);
37133f78ab5SHaijun Liu 	}
37233f78ab5SHaijun Liu 
37333f78ab5SHaijun Liu 	if (rx_intr_status) {
37433f78ab5SHaijun Liu 		if (qno == DPF_RX_QNO0) {
37533f78ab5SHaijun Liu 			rx_intr_status &= DP_DL_Q0_STATUS_MASK;
37633f78ab5SHaijun Liu 			if (rx_intr_qdone & DPMAIF_DL_INT_DLQ0_QDONE)
37733f78ab5SHaijun Liu 				/* Do not schedule bottom half again or clear DL
37833f78ab5SHaijun Liu 				 * queue done interrupt status when we have already masked it.
37933f78ab5SHaijun Liu 				 */
38033f78ab5SHaijun Liu 				rx_intr_status &= ~DP_DL_INT_Q0_DONE;
38133f78ab5SHaijun Liu 		} else {
38233f78ab5SHaijun Liu 			rx_intr_status &= DP_DL_Q1_STATUS_MASK;
38333f78ab5SHaijun Liu 			if (rx_intr_qdone & DPMAIF_DL_INT_DLQ1_QDONE)
38433f78ab5SHaijun Liu 				rx_intr_status &= ~DP_DL_INT_Q1_DONE;
38533f78ab5SHaijun Liu 		}
38633f78ab5SHaijun Liu 
38733f78ab5SHaijun Liu 		if (rx_intr_status)
38833f78ab5SHaijun Liu 			t7xx_dpmaif_hw_check_rx_intr(hw_info, rx_intr_status, para, qno);
38933f78ab5SHaijun Liu 	}
39033f78ab5SHaijun Liu 
39133f78ab5SHaijun Liu 	return para->intr_cnt;
39233f78ab5SHaijun Liu }
39333f78ab5SHaijun Liu 
t7xx_dpmaif_sram_init(struct dpmaif_hw_info * hw_info)39433f78ab5SHaijun Liu static int t7xx_dpmaif_sram_init(struct dpmaif_hw_info *hw_info)
39533f78ab5SHaijun Liu {
39633f78ab5SHaijun Liu 	u32 value;
39733f78ab5SHaijun Liu 
39833f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AP_MEM_CLR);
39933f78ab5SHaijun Liu 	value |= DPMAIF_MEM_CLR;
40033f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AP_MEM_CLR);
40133f78ab5SHaijun Liu 
40233f78ab5SHaijun Liu 	return ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AP_MEM_CLR,
40333f78ab5SHaijun Liu 					    value, !(value & DPMAIF_MEM_CLR), 0,
40433f78ab5SHaijun Liu 					    DPMAIF_CHECK_INIT_TIMEOUT_US);
40533f78ab5SHaijun Liu }
40633f78ab5SHaijun Liu 
t7xx_dpmaif_hw_reset(struct dpmaif_hw_info * hw_info)40733f78ab5SHaijun Liu static void t7xx_dpmaif_hw_reset(struct dpmaif_hw_info *hw_info)
40833f78ab5SHaijun Liu {
40933f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_AO_RST_BIT, hw_info->pcie_base + DPMAIF_AP_AO_RGU_ASSERT);
41033f78ab5SHaijun Liu 	udelay(2);
41133f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_RST_BIT, hw_info->pcie_base + DPMAIF_AP_RGU_ASSERT);
41233f78ab5SHaijun Liu 	udelay(2);
41333f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_AO_RST_BIT, hw_info->pcie_base + DPMAIF_AP_AO_RGU_DEASSERT);
41433f78ab5SHaijun Liu 	udelay(2);
41533f78ab5SHaijun Liu 	iowrite32(DPMAIF_AP_RST_BIT, hw_info->pcie_base + DPMAIF_AP_RGU_DEASSERT);
41633f78ab5SHaijun Liu 	udelay(2);
41733f78ab5SHaijun Liu }
41833f78ab5SHaijun Liu 
t7xx_dpmaif_hw_config(struct dpmaif_hw_info * hw_info)41933f78ab5SHaijun Liu static int t7xx_dpmaif_hw_config(struct dpmaif_hw_info *hw_info)
42033f78ab5SHaijun Liu {
42133f78ab5SHaijun Liu 	u32 ap_port_mode;
42233f78ab5SHaijun Liu 	int ret;
42333f78ab5SHaijun Liu 
42433f78ab5SHaijun Liu 	t7xx_dpmaif_hw_reset(hw_info);
42533f78ab5SHaijun Liu 
42633f78ab5SHaijun Liu 	ret = t7xx_dpmaif_sram_init(hw_info);
42733f78ab5SHaijun Liu 	if (ret)
42833f78ab5SHaijun Liu 		return ret;
42933f78ab5SHaijun Liu 
43033f78ab5SHaijun Liu 	ap_port_mode = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
43133f78ab5SHaijun Liu 	ap_port_mode |= DPMAIF_PORT_MODE_PCIE;
43233f78ab5SHaijun Liu 	iowrite32(ap_port_mode, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
43333f78ab5SHaijun Liu 	iowrite32(DPMAIF_CG_EN, hw_info->pcie_base + DPMAIF_AP_CG_EN);
43433f78ab5SHaijun Liu 	return 0;
43533f78ab5SHaijun Liu }
43633f78ab5SHaijun Liu 
t7xx_dpmaif_pcie_dpmaif_sign(struct dpmaif_hw_info * hw_info)43733f78ab5SHaijun Liu static void t7xx_dpmaif_pcie_dpmaif_sign(struct dpmaif_hw_info *hw_info)
43833f78ab5SHaijun Liu {
43933f78ab5SHaijun Liu 	iowrite32(DPMAIF_PCIE_MODE_SET_VALUE, hw_info->pcie_base + DPMAIF_UL_RESERVE_AO_RW);
44033f78ab5SHaijun Liu }
44133f78ab5SHaijun Liu 
t7xx_dpmaif_dl_performance(struct dpmaif_hw_info * hw_info)44233f78ab5SHaijun Liu static void t7xx_dpmaif_dl_performance(struct dpmaif_hw_info *hw_info)
44333f78ab5SHaijun Liu {
44433f78ab5SHaijun Liu 	u32 enable_bat_cache, enable_pit_burst;
44533f78ab5SHaijun Liu 
44633f78ab5SHaijun Liu 	enable_bat_cache = ioread32(hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1);
44733f78ab5SHaijun Liu 	enable_bat_cache |= DPMAIF_DL_BAT_CACHE_PRI;
44833f78ab5SHaijun Liu 	iowrite32(enable_bat_cache, hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1);
44933f78ab5SHaijun Liu 
45033f78ab5SHaijun Liu 	enable_pit_burst = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
45133f78ab5SHaijun Liu 	enable_pit_burst |= DPMAIF_DL_BURST_PIT_EN;
45233f78ab5SHaijun Liu 	iowrite32(enable_pit_burst, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
45333f78ab5SHaijun Liu }
45433f78ab5SHaijun Liu 
45533f78ab5SHaijun Liu  /* DPMAIF DL DLQ part HW setting */
45633f78ab5SHaijun Liu 
t7xx_dpmaif_hw_hpc_cntl_set(struct dpmaif_hw_info * hw_info)45733f78ab5SHaijun Liu static void t7xx_dpmaif_hw_hpc_cntl_set(struct dpmaif_hw_info *hw_info)
45833f78ab5SHaijun Liu {
45933f78ab5SHaijun Liu 	unsigned int value;
46033f78ab5SHaijun Liu 
46133f78ab5SHaijun Liu 	value = DPMAIF_HPC_DLQ_PATH_MODE | DPMAIF_HPC_ADD_MODE_DF << 2;
46233f78ab5SHaijun Liu 	value |= DPMAIF_HASH_PRIME_DF << 4;
46333f78ab5SHaijun Liu 	value |= DPMAIF_HPC_TOTAL_NUM << 8;
46433f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_HPC_CNTL);
46533f78ab5SHaijun Liu }
46633f78ab5SHaijun Liu 
t7xx_dpmaif_hw_agg_cfg_set(struct dpmaif_hw_info * hw_info)46733f78ab5SHaijun Liu static void t7xx_dpmaif_hw_agg_cfg_set(struct dpmaif_hw_info *hw_info)
46833f78ab5SHaijun Liu {
46933f78ab5SHaijun Liu 	unsigned int value;
47033f78ab5SHaijun Liu 
47133f78ab5SHaijun Liu 	value = DPMAIF_AGG_MAX_LEN_DF | DPMAIF_AGG_TBL_ENT_NUM_DF << 16;
47233f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_DLQ_AGG_CFG);
47333f78ab5SHaijun Liu }
47433f78ab5SHaijun Liu 
t7xx_dpmaif_hw_hash_bit_choose_set(struct dpmaif_hw_info * hw_info)47533f78ab5SHaijun Liu static void t7xx_dpmaif_hw_hash_bit_choose_set(struct dpmaif_hw_info *hw_info)
47633f78ab5SHaijun Liu {
47733f78ab5SHaijun Liu 	iowrite32(DPMAIF_DLQ_HASH_BIT_CHOOSE_DF,
47833f78ab5SHaijun Liu 		  hw_info->pcie_base + DPMAIF_AO_DL_DLQPIT_INIT_CON5);
47933f78ab5SHaijun Liu }
48033f78ab5SHaijun Liu 
t7xx_dpmaif_hw_mid_pit_timeout_thres_set(struct dpmaif_hw_info * hw_info)48133f78ab5SHaijun Liu static void t7xx_dpmaif_hw_mid_pit_timeout_thres_set(struct dpmaif_hw_info *hw_info)
48233f78ab5SHaijun Liu {
48333f78ab5SHaijun Liu 	iowrite32(DPMAIF_MID_TIMEOUT_THRES_DF, hw_info->pcie_base + DPMAIF_AO_DL_DLQPIT_TIMEOUT0);
48433f78ab5SHaijun Liu }
48533f78ab5SHaijun Liu 
t7xx_dpmaif_hw_dlq_timeout_thres_set(struct dpmaif_hw_info * hw_info)48633f78ab5SHaijun Liu static void t7xx_dpmaif_hw_dlq_timeout_thres_set(struct dpmaif_hw_info *hw_info)
48733f78ab5SHaijun Liu {
48833f78ab5SHaijun Liu 	unsigned int value, i;
48933f78ab5SHaijun Liu 
49033f78ab5SHaijun Liu 	/* Each register holds two DLQ threshold timeout values */
49133f78ab5SHaijun Liu 	for (i = 0; i < DPMAIF_HPC_MAX_TOTAL_NUM / 2; i++) {
49233f78ab5SHaijun Liu 		value = FIELD_PREP(DPMAIF_DLQ_LOW_TIMEOUT_THRES_MKS, DPMAIF_DLQ_TIMEOUT_THRES_DF);
49333f78ab5SHaijun Liu 		value |= FIELD_PREP(DPMAIF_DLQ_HIGH_TIMEOUT_THRES_MSK,
49433f78ab5SHaijun Liu 				    DPMAIF_DLQ_TIMEOUT_THRES_DF);
49533f78ab5SHaijun Liu 		iowrite32(value,
49633f78ab5SHaijun Liu 			  hw_info->pcie_base + DPMAIF_AO_DL_DLQPIT_TIMEOUT1 + sizeof(u32) * i);
49733f78ab5SHaijun Liu 	}
49833f78ab5SHaijun Liu }
49933f78ab5SHaijun Liu 
t7xx_dpmaif_hw_dlq_start_prs_thres_set(struct dpmaif_hw_info * hw_info)50033f78ab5SHaijun Liu static void t7xx_dpmaif_hw_dlq_start_prs_thres_set(struct dpmaif_hw_info *hw_info)
50133f78ab5SHaijun Liu {
50233f78ab5SHaijun Liu 	iowrite32(DPMAIF_DLQ_PRS_THRES_DF, hw_info->pcie_base + DPMAIF_AO_DL_DLQPIT_TRIG_THRES);
50333f78ab5SHaijun Liu }
50433f78ab5SHaijun Liu 
t7xx_dpmaif_dl_dlq_hpc_hw_init(struct dpmaif_hw_info * hw_info)50533f78ab5SHaijun Liu static void t7xx_dpmaif_dl_dlq_hpc_hw_init(struct dpmaif_hw_info *hw_info)
50633f78ab5SHaijun Liu {
50733f78ab5SHaijun Liu 	t7xx_dpmaif_hw_hpc_cntl_set(hw_info);
50833f78ab5SHaijun Liu 	t7xx_dpmaif_hw_agg_cfg_set(hw_info);
50933f78ab5SHaijun Liu 	t7xx_dpmaif_hw_hash_bit_choose_set(hw_info);
51033f78ab5SHaijun Liu 	t7xx_dpmaif_hw_mid_pit_timeout_thres_set(hw_info);
51133f78ab5SHaijun Liu 	t7xx_dpmaif_hw_dlq_timeout_thres_set(hw_info);
51233f78ab5SHaijun Liu 	t7xx_dpmaif_hw_dlq_start_prs_thres_set(hw_info);
51333f78ab5SHaijun Liu }
51433f78ab5SHaijun Liu 
t7xx_dpmaif_dl_bat_init_done(struct dpmaif_hw_info * hw_info,bool frg_en)51533f78ab5SHaijun Liu static int t7xx_dpmaif_dl_bat_init_done(struct dpmaif_hw_info *hw_info, bool frg_en)
51633f78ab5SHaijun Liu {
51733f78ab5SHaijun Liu 	u32 value, dl_bat_init = 0;
51833f78ab5SHaijun Liu 	int ret;
51933f78ab5SHaijun Liu 
52033f78ab5SHaijun Liu 	if (frg_en)
52133f78ab5SHaijun Liu 		dl_bat_init = DPMAIF_DL_BAT_FRG_INIT;
52233f78ab5SHaijun Liu 
52333f78ab5SHaijun Liu 	dl_bat_init |= DPMAIF_DL_BAT_INIT_ALLSET;
52433f78ab5SHaijun Liu 	dl_bat_init |= DPMAIF_DL_BAT_INIT_EN;
52533f78ab5SHaijun Liu 
52633f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_INIT,
52733f78ab5SHaijun Liu 					   value, !(value & DPMAIF_DL_BAT_INIT_NOT_READY), 0,
52833f78ab5SHaijun Liu 					   DPMAIF_CHECK_INIT_TIMEOUT_US);
52933f78ab5SHaijun Liu 	if (ret) {
53033f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem DL BAT is not ready\n");
53133f78ab5SHaijun Liu 		return ret;
53233f78ab5SHaijun Liu 	}
53333f78ab5SHaijun Liu 
53433f78ab5SHaijun Liu 	iowrite32(dl_bat_init, hw_info->pcie_base + DPMAIF_DL_BAT_INIT);
53533f78ab5SHaijun Liu 
53633f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_INIT,
53733f78ab5SHaijun Liu 					   value, !(value & DPMAIF_DL_BAT_INIT_NOT_READY), 0,
53833f78ab5SHaijun Liu 					   DPMAIF_CHECK_INIT_TIMEOUT_US);
53933f78ab5SHaijun Liu 	if (ret)
54033f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem DL BAT initialization failed\n");
54133f78ab5SHaijun Liu 
54233f78ab5SHaijun Liu 	return ret;
54333f78ab5SHaijun Liu }
54433f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_bat_base_addr(struct dpmaif_hw_info * hw_info,dma_addr_t addr)54533f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_bat_base_addr(struct dpmaif_hw_info *hw_info,
54633f78ab5SHaijun Liu 					     dma_addr_t addr)
54733f78ab5SHaijun Liu {
54833f78ab5SHaijun Liu 	iowrite32(lower_32_bits(addr), hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON0);
54933f78ab5SHaijun Liu 	iowrite32(upper_32_bits(addr), hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON3);
55033f78ab5SHaijun Liu }
55133f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_bat_size(struct dpmaif_hw_info * hw_info,unsigned int size)55233f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_bat_size(struct dpmaif_hw_info *hw_info, unsigned int size)
55333f78ab5SHaijun Liu {
55433f78ab5SHaijun Liu 	unsigned int value;
55533f78ab5SHaijun Liu 
55633f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1);
55733f78ab5SHaijun Liu 	value &= ~DPMAIF_BAT_SIZE_MSK;
55833f78ab5SHaijun Liu 	value |= size & DPMAIF_BAT_SIZE_MSK;
55933f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1);
56033f78ab5SHaijun Liu }
56133f78ab5SHaijun Liu 
t7xx_dpmaif_dl_bat_en(struct dpmaif_hw_info * hw_info,bool enable)56233f78ab5SHaijun Liu static void t7xx_dpmaif_dl_bat_en(struct dpmaif_hw_info *hw_info, bool enable)
56333f78ab5SHaijun Liu {
56433f78ab5SHaijun Liu 	unsigned int value;
56533f78ab5SHaijun Liu 
56633f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1);
56733f78ab5SHaijun Liu 
56833f78ab5SHaijun Liu 	if (enable)
56933f78ab5SHaijun Liu 		value |= DPMAIF_BAT_EN_MSK;
57033f78ab5SHaijun Liu 	else
57133f78ab5SHaijun Liu 		value &= ~DPMAIF_BAT_EN_MSK;
57233f78ab5SHaijun Liu 
57333f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1);
57433f78ab5SHaijun Liu }
57533f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_bid_maxcnt(struct dpmaif_hw_info * hw_info)57633f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_bid_maxcnt(struct dpmaif_hw_info *hw_info)
57733f78ab5SHaijun Liu {
57833f78ab5SHaijun Liu 	unsigned int value;
57933f78ab5SHaijun Liu 
58033f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON0);
58133f78ab5SHaijun Liu 	value &= ~DPMAIF_BAT_BID_MAXCNT_MSK;
58233f78ab5SHaijun Liu 	value |= FIELD_PREP(DPMAIF_BAT_BID_MAXCNT_MSK, DPMAIF_HW_PKT_BIDCNT);
58333f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON0);
58433f78ab5SHaijun Liu }
58533f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_mtu(struct dpmaif_hw_info * hw_info)58633f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_mtu(struct dpmaif_hw_info *hw_info)
58733f78ab5SHaijun Liu {
58833f78ab5SHaijun Liu 	iowrite32(DPMAIF_HW_MTU_SIZE, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON1);
58933f78ab5SHaijun Liu }
59033f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_pit_chknum(struct dpmaif_hw_info * hw_info)59133f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_pit_chknum(struct dpmaif_hw_info *hw_info)
59233f78ab5SHaijun Liu {
59333f78ab5SHaijun Liu 	unsigned int value;
59433f78ab5SHaijun Liu 
59533f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2);
59633f78ab5SHaijun Liu 	value &= ~DPMAIF_PIT_CHK_NUM_MSK;
59733f78ab5SHaijun Liu 	value |= FIELD_PREP(DPMAIF_PIT_CHK_NUM_MSK, DPMAIF_HW_CHK_PIT_NUM);
59833f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2);
59933f78ab5SHaijun Liu }
60033f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_remain_minsz(struct dpmaif_hw_info * hw_info)60133f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_remain_minsz(struct dpmaif_hw_info *hw_info)
60233f78ab5SHaijun Liu {
60333f78ab5SHaijun Liu 	unsigned int value;
60433f78ab5SHaijun Liu 
60533f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON0);
60633f78ab5SHaijun Liu 	value &= ~DPMAIF_BAT_REMAIN_MINSZ_MSK;
60733f78ab5SHaijun Liu 	value |= FIELD_PREP(DPMAIF_BAT_REMAIN_MINSZ_MSK,
60833f78ab5SHaijun Liu 			    DPMAIF_HW_BAT_REMAIN / DPMAIF_BAT_REMAIN_SZ_BASE);
60933f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON0);
61033f78ab5SHaijun Liu }
61133f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_bat_bufsz(struct dpmaif_hw_info * hw_info)61233f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_bat_bufsz(struct dpmaif_hw_info *hw_info)
61333f78ab5SHaijun Liu {
61433f78ab5SHaijun Liu 	unsigned int value;
61533f78ab5SHaijun Liu 
61633f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2);
61733f78ab5SHaijun Liu 	value &= ~DPMAIF_BAT_BUF_SZ_MSK;
61833f78ab5SHaijun Liu 	value |= FIELD_PREP(DPMAIF_BAT_BUF_SZ_MSK,
61933f78ab5SHaijun Liu 			    DPMAIF_HW_BAT_PKTBUF / DPMAIF_BAT_BUFFER_SZ_BASE);
62033f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2);
62133f78ab5SHaijun Liu }
62233f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_bat_rsv_length(struct dpmaif_hw_info * hw_info)62333f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_bat_rsv_length(struct dpmaif_hw_info *hw_info)
62433f78ab5SHaijun Liu {
62533f78ab5SHaijun Liu 	unsigned int value;
62633f78ab5SHaijun Liu 
62733f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2);
62833f78ab5SHaijun Liu 	value &= ~DPMAIF_BAT_RSV_LEN_MSK;
62933f78ab5SHaijun Liu 	value |= DPMAIF_HW_BAT_RSVLEN;
63033f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PKTINFO_CON2);
63133f78ab5SHaijun Liu }
63233f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_pkt_alignment(struct dpmaif_hw_info * hw_info)63333f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_pkt_alignment(struct dpmaif_hw_info *hw_info)
63433f78ab5SHaijun Liu {
63533f78ab5SHaijun Liu 	unsigned int value;
63633f78ab5SHaijun Liu 
63733f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
63833f78ab5SHaijun Liu 	value &= ~DPMAIF_PKT_ALIGN_MSK;
63933f78ab5SHaijun Liu 	value |= DPMAIF_PKT_ALIGN_EN;
64033f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
64133f78ab5SHaijun Liu }
64233f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_pkt_checksum(struct dpmaif_hw_info * hw_info)64333f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_pkt_checksum(struct dpmaif_hw_info *hw_info)
64433f78ab5SHaijun Liu {
64533f78ab5SHaijun Liu 	unsigned int value;
64633f78ab5SHaijun Liu 
64733f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
64833f78ab5SHaijun Liu 	value |= DPMAIF_DL_PKT_CHECKSUM_EN;
64933f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
65033f78ab5SHaijun Liu }
65133f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_frg_check_thres(struct dpmaif_hw_info * hw_info)65233f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_frg_check_thres(struct dpmaif_hw_info *hw_info)
65333f78ab5SHaijun Liu {
65433f78ab5SHaijun Liu 	unsigned int value;
65533f78ab5SHaijun Liu 
65633f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES);
65733f78ab5SHaijun Liu 	value &= ~DPMAIF_FRG_CHECK_THRES_MSK;
65833f78ab5SHaijun Liu 	value |= DPMAIF_HW_CHK_FRG_NUM;
65933f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES);
66033f78ab5SHaijun Liu }
66133f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_frg_bufsz(struct dpmaif_hw_info * hw_info)66233f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_frg_bufsz(struct dpmaif_hw_info *hw_info)
66333f78ab5SHaijun Liu {
66433f78ab5SHaijun Liu 	unsigned int value;
66533f78ab5SHaijun Liu 
66633f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES);
66733f78ab5SHaijun Liu 	value &= ~DPMAIF_FRG_BUF_SZ_MSK;
66833f78ab5SHaijun Liu 	value |= FIELD_PREP(DPMAIF_FRG_BUF_SZ_MSK,
66933f78ab5SHaijun Liu 			    DPMAIF_HW_FRG_PKTBUF / DPMAIF_FRG_BUFFER_SZ_BASE);
67033f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES);
67133f78ab5SHaijun Liu }
67233f78ab5SHaijun Liu 
t7xx_dpmaif_dl_frg_ao_en(struct dpmaif_hw_info * hw_info,bool enable)67333f78ab5SHaijun Liu static void t7xx_dpmaif_dl_frg_ao_en(struct dpmaif_hw_info *hw_info, bool enable)
67433f78ab5SHaijun Liu {
67533f78ab5SHaijun Liu 	unsigned int value;
67633f78ab5SHaijun Liu 
67733f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES);
67833f78ab5SHaijun Liu 
67933f78ab5SHaijun Liu 	if (enable)
68033f78ab5SHaijun Liu 		value |= DPMAIF_FRG_EN_MSK;
68133f78ab5SHaijun Liu 	else
68233f78ab5SHaijun Liu 		value &= ~DPMAIF_FRG_EN_MSK;
68333f78ab5SHaijun Liu 
68433f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_FRG_THRES);
68533f78ab5SHaijun Liu }
68633f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_ao_bat_check_thres(struct dpmaif_hw_info * hw_info)68733f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_ao_bat_check_thres(struct dpmaif_hw_info *hw_info)
68833f78ab5SHaijun Liu {
68933f78ab5SHaijun Liu 	unsigned int value;
69033f78ab5SHaijun Liu 
69133f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
69233f78ab5SHaijun Liu 	value &= ~DPMAIF_BAT_CHECK_THRES_MSK;
69333f78ab5SHaijun Liu 	value |= FIELD_PREP(DPMAIF_BAT_CHECK_THRES_MSK, DPMAIF_HW_CHK_BAT_NUM);
69433f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_RDY_CHK_THRES);
69533f78ab5SHaijun Liu }
69633f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_pit_seqnum(struct dpmaif_hw_info * hw_info)69733f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_pit_seqnum(struct dpmaif_hw_info *hw_info)
69833f78ab5SHaijun Liu {
69933f78ab5SHaijun Liu 	unsigned int value;
70033f78ab5SHaijun Liu 
70133f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PIT_SEQ_END);
70233f78ab5SHaijun Liu 	value &= ~DPMAIF_DL_PIT_SEQ_MSK;
70333f78ab5SHaijun Liu 	value |= DPMAIF_DL_PIT_SEQ_VALUE;
70433f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_DL_PIT_SEQ_END);
70533f78ab5SHaijun Liu }
70633f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_dlq_pit_base_addr(struct dpmaif_hw_info * hw_info,dma_addr_t addr)70733f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_dlq_pit_base_addr(struct dpmaif_hw_info *hw_info,
70833f78ab5SHaijun Liu 						 dma_addr_t addr)
70933f78ab5SHaijun Liu {
71033f78ab5SHaijun Liu 	iowrite32(lower_32_bits(addr), hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON0);
71133f78ab5SHaijun Liu 	iowrite32(upper_32_bits(addr), hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON4);
71233f78ab5SHaijun Liu }
71333f78ab5SHaijun Liu 
t7xx_dpmaif_dl_set_dlq_pit_size(struct dpmaif_hw_info * hw_info,unsigned int size)71433f78ab5SHaijun Liu static void t7xx_dpmaif_dl_set_dlq_pit_size(struct dpmaif_hw_info *hw_info, unsigned int size)
71533f78ab5SHaijun Liu {
71633f78ab5SHaijun Liu 	unsigned int value;
71733f78ab5SHaijun Liu 
71833f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON1);
71933f78ab5SHaijun Liu 	value &= ~DPMAIF_PIT_SIZE_MSK;
72033f78ab5SHaijun Liu 	value |= size & DPMAIF_PIT_SIZE_MSK;
72133f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON1);
72233f78ab5SHaijun Liu 	iowrite32(0, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON2);
72333f78ab5SHaijun Liu 	iowrite32(0, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON3);
72433f78ab5SHaijun Liu 	iowrite32(0, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON5);
72533f78ab5SHaijun Liu 	iowrite32(0, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON6);
72633f78ab5SHaijun Liu }
72733f78ab5SHaijun Liu 
t7xx_dpmaif_dl_dlq_pit_en(struct dpmaif_hw_info * hw_info)72833f78ab5SHaijun Liu static void t7xx_dpmaif_dl_dlq_pit_en(struct dpmaif_hw_info *hw_info)
72933f78ab5SHaijun Liu {
73033f78ab5SHaijun Liu 	unsigned int value;
73133f78ab5SHaijun Liu 
73233f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON3);
73333f78ab5SHaijun Liu 	value |= DPMAIF_DLQPIT_EN_MSK;
73433f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT_CON3);
73533f78ab5SHaijun Liu }
73633f78ab5SHaijun Liu 
t7xx_dpmaif_dl_dlq_pit_init_done(struct dpmaif_hw_info * hw_info,unsigned int pit_idx)73733f78ab5SHaijun Liu static void t7xx_dpmaif_dl_dlq_pit_init_done(struct dpmaif_hw_info *hw_info,
73833f78ab5SHaijun Liu 					     unsigned int pit_idx)
73933f78ab5SHaijun Liu {
74033f78ab5SHaijun Liu 	unsigned int dl_pit_init;
74133f78ab5SHaijun Liu 	int timeout;
74233f78ab5SHaijun Liu 	u32 value;
74333f78ab5SHaijun Liu 
74433f78ab5SHaijun Liu 	dl_pit_init = DPMAIF_DL_PIT_INIT_ALLSET;
74533f78ab5SHaijun Liu 	dl_pit_init |= (pit_idx << DPMAIF_DLQPIT_CHAN_OFS);
74633f78ab5SHaijun Liu 	dl_pit_init |= DPMAIF_DL_PIT_INIT_EN;
74733f78ab5SHaijun Liu 
74833f78ab5SHaijun Liu 	timeout = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT,
74933f78ab5SHaijun Liu 					       value, !(value & DPMAIF_DL_PIT_INIT_NOT_READY),
75033f78ab5SHaijun Liu 					       DPMAIF_CHECK_DELAY_US,
75133f78ab5SHaijun Liu 					       DPMAIF_CHECK_INIT_TIMEOUT_US);
75233f78ab5SHaijun Liu 	if (timeout) {
75333f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem DL PIT is not ready\n");
75433f78ab5SHaijun Liu 		return;
75533f78ab5SHaijun Liu 	}
75633f78ab5SHaijun Liu 
75733f78ab5SHaijun Liu 	iowrite32(dl_pit_init, hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT);
75833f78ab5SHaijun Liu 	timeout = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_DLQPIT_INIT,
75933f78ab5SHaijun Liu 					       value, !(value & DPMAIF_DL_PIT_INIT_NOT_READY),
76033f78ab5SHaijun Liu 					       DPMAIF_CHECK_DELAY_US,
76133f78ab5SHaijun Liu 					       DPMAIF_CHECK_INIT_TIMEOUT_US);
76233f78ab5SHaijun Liu 	if (timeout)
76333f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem DL PIT initialization failed\n");
76433f78ab5SHaijun Liu }
76533f78ab5SHaijun Liu 
t7xx_dpmaif_config_dlq_pit_hw(struct dpmaif_hw_info * hw_info,unsigned int q_num,struct dpmaif_dl * dl_que)76633f78ab5SHaijun Liu static void t7xx_dpmaif_config_dlq_pit_hw(struct dpmaif_hw_info *hw_info, unsigned int q_num,
76733f78ab5SHaijun Liu 					  struct dpmaif_dl *dl_que)
76833f78ab5SHaijun Liu {
76933f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_dlq_pit_base_addr(hw_info, dl_que->pit_base);
77033f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_dlq_pit_size(hw_info, dl_que->pit_size_cnt);
77133f78ab5SHaijun Liu 	t7xx_dpmaif_dl_dlq_pit_en(hw_info);
77233f78ab5SHaijun Liu 	t7xx_dpmaif_dl_dlq_pit_init_done(hw_info, q_num);
77333f78ab5SHaijun Liu }
77433f78ab5SHaijun Liu 
t7xx_dpmaif_config_all_dlq_hw(struct dpmaif_hw_info * hw_info)77533f78ab5SHaijun Liu static void t7xx_dpmaif_config_all_dlq_hw(struct dpmaif_hw_info *hw_info)
77633f78ab5SHaijun Liu {
77733f78ab5SHaijun Liu 	int i;
77833f78ab5SHaijun Liu 
77933f78ab5SHaijun Liu 	for (i = 0; i < DPMAIF_RXQ_NUM; i++)
78033f78ab5SHaijun Liu 		t7xx_dpmaif_config_dlq_pit_hw(hw_info, i, &hw_info->dl_que[i]);
78133f78ab5SHaijun Liu }
78233f78ab5SHaijun Liu 
t7xx_dpmaif_dl_all_q_en(struct dpmaif_hw_info * hw_info,bool enable)78333f78ab5SHaijun Liu static void t7xx_dpmaif_dl_all_q_en(struct dpmaif_hw_info *hw_info, bool enable)
78433f78ab5SHaijun Liu {
78533f78ab5SHaijun Liu 	u32 dl_bat_init, value;
78633f78ab5SHaijun Liu 	int timeout;
78733f78ab5SHaijun Liu 
78833f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1);
78933f78ab5SHaijun Liu 
79033f78ab5SHaijun Liu 	if (enable)
79133f78ab5SHaijun Liu 		value |= DPMAIF_BAT_EN_MSK;
79233f78ab5SHaijun Liu 	else
79333f78ab5SHaijun Liu 		value &= ~DPMAIF_BAT_EN_MSK;
79433f78ab5SHaijun Liu 
79533f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_INIT_CON1);
79633f78ab5SHaijun Liu 	dl_bat_init = DPMAIF_DL_BAT_INIT_ONLY_ENABLE_BIT;
79733f78ab5SHaijun Liu 	dl_bat_init |= DPMAIF_DL_BAT_INIT_EN;
79833f78ab5SHaijun Liu 
79933f78ab5SHaijun Liu 	timeout = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_INIT,
80033f78ab5SHaijun Liu 					       value, !(value & DPMAIF_DL_BAT_INIT_NOT_READY), 0,
80133f78ab5SHaijun Liu 					       DPMAIF_CHECK_TIMEOUT_US);
80233f78ab5SHaijun Liu 	if (timeout)
80333f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Timeout updating BAT setting to HW\n");
80433f78ab5SHaijun Liu 
80533f78ab5SHaijun Liu 	iowrite32(dl_bat_init, hw_info->pcie_base + DPMAIF_DL_BAT_INIT);
80633f78ab5SHaijun Liu 	timeout = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_INIT,
80733f78ab5SHaijun Liu 					       value, !(value & DPMAIF_DL_BAT_INIT_NOT_READY), 0,
80833f78ab5SHaijun Liu 					       DPMAIF_CHECK_TIMEOUT_US);
80933f78ab5SHaijun Liu 	if (timeout)
81033f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem DL BAT is not ready\n");
81133f78ab5SHaijun Liu }
81233f78ab5SHaijun Liu 
t7xx_dpmaif_config_dlq_hw(struct dpmaif_hw_info * hw_info)81333f78ab5SHaijun Liu static int t7xx_dpmaif_config_dlq_hw(struct dpmaif_hw_info *hw_info)
81433f78ab5SHaijun Liu {
81533f78ab5SHaijun Liu 	struct dpmaif_dl *dl_que;
81633f78ab5SHaijun Liu 	int ret;
81733f78ab5SHaijun Liu 
81833f78ab5SHaijun Liu 	t7xx_dpmaif_dl_dlq_hpc_hw_init(hw_info);
81933f78ab5SHaijun Liu 
82033f78ab5SHaijun Liu 	dl_que = &hw_info->dl_que[0]; /* All queues share one BAT/frag BAT table */
82133f78ab5SHaijun Liu 	if (!dl_que->que_started)
82233f78ab5SHaijun Liu 		return -EBUSY;
82333f78ab5SHaijun Liu 
82433f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_remain_minsz(hw_info);
82533f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_bat_bufsz(hw_info);
82633f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_frg_bufsz(hw_info);
82733f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_bat_rsv_length(hw_info);
82833f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_bid_maxcnt(hw_info);
82933f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_pkt_alignment(hw_info);
83033f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_pit_seqnum(hw_info);
83133f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_mtu(hw_info);
83233f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_pit_chknum(hw_info);
83333f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_bat_check_thres(hw_info);
83433f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_ao_frg_check_thres(hw_info);
83533f78ab5SHaijun Liu 	t7xx_dpmaif_dl_frg_ao_en(hw_info, true);
83633f78ab5SHaijun Liu 
83733f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_bat_base_addr(hw_info, dl_que->frg_base);
83833f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_bat_size(hw_info, dl_que->frg_size_cnt);
83933f78ab5SHaijun Liu 	t7xx_dpmaif_dl_bat_en(hw_info, true);
84033f78ab5SHaijun Liu 
84133f78ab5SHaijun Liu 	ret = t7xx_dpmaif_dl_bat_init_done(hw_info, true);
84233f78ab5SHaijun Liu 	if (ret)
84333f78ab5SHaijun Liu 		return ret;
84433f78ab5SHaijun Liu 
84533f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_bat_base_addr(hw_info, dl_que->bat_base);
84633f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_bat_size(hw_info, dl_que->bat_size_cnt);
84733f78ab5SHaijun Liu 	t7xx_dpmaif_dl_bat_en(hw_info, false);
84833f78ab5SHaijun Liu 
84933f78ab5SHaijun Liu 	ret = t7xx_dpmaif_dl_bat_init_done(hw_info, false);
85033f78ab5SHaijun Liu 	if (ret)
85133f78ab5SHaijun Liu 		return ret;
85233f78ab5SHaijun Liu 
85333f78ab5SHaijun Liu 	/* Init PIT (two PIT table) */
85433f78ab5SHaijun Liu 	t7xx_dpmaif_config_all_dlq_hw(hw_info);
85533f78ab5SHaijun Liu 	t7xx_dpmaif_dl_all_q_en(hw_info, true);
85633f78ab5SHaijun Liu 	t7xx_dpmaif_dl_set_pkt_checksum(hw_info);
85733f78ab5SHaijun Liu 	return 0;
85833f78ab5SHaijun Liu }
85933f78ab5SHaijun Liu 
t7xx_dpmaif_ul_update_drb_size(struct dpmaif_hw_info * hw_info,unsigned int q_num,unsigned int size)86033f78ab5SHaijun Liu static void t7xx_dpmaif_ul_update_drb_size(struct dpmaif_hw_info *hw_info,
86133f78ab5SHaijun Liu 					   unsigned int q_num, unsigned int size)
86233f78ab5SHaijun Liu {
86333f78ab5SHaijun Liu 	unsigned int value;
86433f78ab5SHaijun Liu 
86533f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_UL_DRBSIZE_ADDRH_n(q_num));
86633f78ab5SHaijun Liu 	value &= ~DPMAIF_DRB_SIZE_MSK;
86733f78ab5SHaijun Liu 	value |= size & DPMAIF_DRB_SIZE_MSK;
86833f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_UL_DRBSIZE_ADDRH_n(q_num));
86933f78ab5SHaijun Liu }
87033f78ab5SHaijun Liu 
t7xx_dpmaif_ul_update_drb_base_addr(struct dpmaif_hw_info * hw_info,unsigned int q_num,dma_addr_t addr)87133f78ab5SHaijun Liu static void t7xx_dpmaif_ul_update_drb_base_addr(struct dpmaif_hw_info *hw_info,
87233f78ab5SHaijun Liu 						unsigned int q_num, dma_addr_t addr)
87333f78ab5SHaijun Liu {
87433f78ab5SHaijun Liu 	iowrite32(lower_32_bits(addr), hw_info->pcie_base + DPMAIF_ULQSAR_n(q_num));
87533f78ab5SHaijun Liu 	iowrite32(upper_32_bits(addr), hw_info->pcie_base + DPMAIF_UL_DRB_ADDRH_n(q_num));
87633f78ab5SHaijun Liu }
87733f78ab5SHaijun Liu 
t7xx_dpmaif_ul_rdy_en(struct dpmaif_hw_info * hw_info,unsigned int q_num,bool ready)87833f78ab5SHaijun Liu static void t7xx_dpmaif_ul_rdy_en(struct dpmaif_hw_info *hw_info,
87933f78ab5SHaijun Liu 				  unsigned int q_num, bool ready)
88033f78ab5SHaijun Liu {
88133f78ab5SHaijun Liu 	u32 value;
88233f78ab5SHaijun Liu 
88333f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0);
88433f78ab5SHaijun Liu 
88533f78ab5SHaijun Liu 	if (ready)
88633f78ab5SHaijun Liu 		value |= BIT(q_num);
88733f78ab5SHaijun Liu 	else
88833f78ab5SHaijun Liu 		value &= ~BIT(q_num);
88933f78ab5SHaijun Liu 
89033f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0);
89133f78ab5SHaijun Liu }
89233f78ab5SHaijun Liu 
t7xx_dpmaif_ul_arb_en(struct dpmaif_hw_info * hw_info,unsigned int q_num,bool enable)89333f78ab5SHaijun Liu static void t7xx_dpmaif_ul_arb_en(struct dpmaif_hw_info *hw_info,
89433f78ab5SHaijun Liu 				  unsigned int q_num, bool enable)
89533f78ab5SHaijun Liu {
89633f78ab5SHaijun Liu 	u32 value;
89733f78ab5SHaijun Liu 
89833f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0);
89933f78ab5SHaijun Liu 
90033f78ab5SHaijun Liu 	if (enable)
90133f78ab5SHaijun Liu 		value |= BIT(q_num + 8);
90233f78ab5SHaijun Liu 	else
90333f78ab5SHaijun Liu 		value &= ~BIT(q_num + 8);
90433f78ab5SHaijun Liu 
90533f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0);
90633f78ab5SHaijun Liu }
90733f78ab5SHaijun Liu 
t7xx_dpmaif_config_ulq_hw(struct dpmaif_hw_info * hw_info)90833f78ab5SHaijun Liu static void t7xx_dpmaif_config_ulq_hw(struct dpmaif_hw_info *hw_info)
90933f78ab5SHaijun Liu {
91033f78ab5SHaijun Liu 	struct dpmaif_ul *ul_que;
91133f78ab5SHaijun Liu 	int i;
91233f78ab5SHaijun Liu 
91333f78ab5SHaijun Liu 	for (i = 0; i < DPMAIF_TXQ_NUM; i++) {
91433f78ab5SHaijun Liu 		ul_que = &hw_info->ul_que[i];
91533f78ab5SHaijun Liu 		if (ul_que->que_started) {
91633f78ab5SHaijun Liu 			t7xx_dpmaif_ul_update_drb_size(hw_info, i, ul_que->drb_size_cnt *
91733f78ab5SHaijun Liu 						       DPMAIF_UL_DRB_SIZE_WORD);
91833f78ab5SHaijun Liu 			t7xx_dpmaif_ul_update_drb_base_addr(hw_info, i, ul_que->drb_base);
91933f78ab5SHaijun Liu 			t7xx_dpmaif_ul_rdy_en(hw_info, i, true);
92033f78ab5SHaijun Liu 			t7xx_dpmaif_ul_arb_en(hw_info, i, true);
92133f78ab5SHaijun Liu 		} else {
92233f78ab5SHaijun Liu 			t7xx_dpmaif_ul_arb_en(hw_info, i, false);
92333f78ab5SHaijun Liu 		}
92433f78ab5SHaijun Liu 	}
92533f78ab5SHaijun Liu }
92633f78ab5SHaijun Liu 
t7xx_dpmaif_hw_init_done(struct dpmaif_hw_info * hw_info)92733f78ab5SHaijun Liu static int t7xx_dpmaif_hw_init_done(struct dpmaif_hw_info *hw_info)
92833f78ab5SHaijun Liu {
92933f78ab5SHaijun Liu 	u32 ap_cfg;
93033f78ab5SHaijun Liu 	int ret;
93133f78ab5SHaijun Liu 
93233f78ab5SHaijun Liu 	ap_cfg = ioread32(hw_info->pcie_base + DPMAIF_AP_OVERWRITE_CFG);
93333f78ab5SHaijun Liu 	ap_cfg |= DPMAIF_SRAM_SYNC;
93433f78ab5SHaijun Liu 	iowrite32(ap_cfg, hw_info->pcie_base + DPMAIF_AP_OVERWRITE_CFG);
93533f78ab5SHaijun Liu 
93633f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_AP_OVERWRITE_CFG,
93733f78ab5SHaijun Liu 					   ap_cfg, !(ap_cfg & DPMAIF_SRAM_SYNC), 0,
93833f78ab5SHaijun Liu 					   DPMAIF_CHECK_TIMEOUT_US);
93933f78ab5SHaijun Liu 	if (ret)
94033f78ab5SHaijun Liu 		return ret;
94133f78ab5SHaijun Liu 
94233f78ab5SHaijun Liu 	iowrite32(DPMAIF_UL_INIT_DONE, hw_info->pcie_base + DPMAIF_AO_UL_INIT_SET);
94333f78ab5SHaijun Liu 	iowrite32(DPMAIF_DL_INIT_DONE, hw_info->pcie_base + DPMAIF_AO_DL_INIT_SET);
94433f78ab5SHaijun Liu 	return 0;
94533f78ab5SHaijun Liu }
94633f78ab5SHaijun Liu 
t7xx_dpmaif_dl_idle_check(struct dpmaif_hw_info * hw_info)94733f78ab5SHaijun Liu static bool t7xx_dpmaif_dl_idle_check(struct dpmaif_hw_info *hw_info)
94833f78ab5SHaijun Liu {
94933f78ab5SHaijun Liu 	u32 dpmaif_dl_is_busy = ioread32(hw_info->pcie_base + DPMAIF_DL_CHK_BUSY);
95033f78ab5SHaijun Liu 
95133f78ab5SHaijun Liu 	return !(dpmaif_dl_is_busy & DPMAIF_DL_IDLE_STS);
95233f78ab5SHaijun Liu }
95333f78ab5SHaijun Liu 
t7xx_dpmaif_ul_all_q_en(struct dpmaif_hw_info * hw_info,bool enable)95433f78ab5SHaijun Liu static void t7xx_dpmaif_ul_all_q_en(struct dpmaif_hw_info *hw_info, bool enable)
95533f78ab5SHaijun Liu {
95633f78ab5SHaijun Liu 	u32 ul_arb_en = ioread32(hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0);
95733f78ab5SHaijun Liu 
95833f78ab5SHaijun Liu 	if (enable)
95933f78ab5SHaijun Liu 		ul_arb_en |= DPMAIF_UL_ALL_QUE_ARB_EN;
96033f78ab5SHaijun Liu 	else
96133f78ab5SHaijun Liu 		ul_arb_en &= ~DPMAIF_UL_ALL_QUE_ARB_EN;
96233f78ab5SHaijun Liu 
96333f78ab5SHaijun Liu 	iowrite32(ul_arb_en, hw_info->pcie_base + DPMAIF_AO_UL_CHNL_ARB0);
96433f78ab5SHaijun Liu }
96533f78ab5SHaijun Liu 
t7xx_dpmaif_ul_idle_check(struct dpmaif_hw_info * hw_info)96633f78ab5SHaijun Liu static bool t7xx_dpmaif_ul_idle_check(struct dpmaif_hw_info *hw_info)
96733f78ab5SHaijun Liu {
96833f78ab5SHaijun Liu 	u32 dpmaif_ul_is_busy = ioread32(hw_info->pcie_base + DPMAIF_UL_CHK_BUSY);
96933f78ab5SHaijun Liu 
97033f78ab5SHaijun Liu 	return !(dpmaif_ul_is_busy & DPMAIF_UL_IDLE_STS);
97133f78ab5SHaijun Liu }
97233f78ab5SHaijun Liu 
t7xx_dpmaif_ul_update_hw_drb_cnt(struct dpmaif_hw_info * hw_info,unsigned int q_num,unsigned int drb_entry_cnt)97333f78ab5SHaijun Liu void t7xx_dpmaif_ul_update_hw_drb_cnt(struct dpmaif_hw_info *hw_info, unsigned int q_num,
97433f78ab5SHaijun Liu 				      unsigned int drb_entry_cnt)
97533f78ab5SHaijun Liu {
97633f78ab5SHaijun Liu 	u32 ul_update, value;
97733f78ab5SHaijun Liu 	int err;
97833f78ab5SHaijun Liu 
97933f78ab5SHaijun Liu 	ul_update = drb_entry_cnt & DPMAIF_UL_ADD_COUNT_MASK;
98033f78ab5SHaijun Liu 	ul_update |= DPMAIF_UL_ADD_UPDATE;
98133f78ab5SHaijun Liu 
98233f78ab5SHaijun Liu 	err = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_ULQ_ADD_DESC_CH_n(q_num),
98333f78ab5SHaijun Liu 					   value, !(value & DPMAIF_UL_ADD_NOT_READY), 0,
98433f78ab5SHaijun Liu 					   DPMAIF_CHECK_TIMEOUT_US);
98533f78ab5SHaijun Liu 	if (err) {
98633f78ab5SHaijun Liu 		dev_err(hw_info->dev, "UL add is not ready\n");
98733f78ab5SHaijun Liu 		return;
98833f78ab5SHaijun Liu 	}
98933f78ab5SHaijun Liu 
99033f78ab5SHaijun Liu 	iowrite32(ul_update, hw_info->pcie_base + DPMAIF_ULQ_ADD_DESC_CH_n(q_num));
99133f78ab5SHaijun Liu 
99233f78ab5SHaijun Liu 	err = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_ULQ_ADD_DESC_CH_n(q_num),
99333f78ab5SHaijun Liu 					   value, !(value & DPMAIF_UL_ADD_NOT_READY), 0,
99433f78ab5SHaijun Liu 					   DPMAIF_CHECK_TIMEOUT_US);
99533f78ab5SHaijun Liu 	if (err)
99633f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Timeout updating UL add\n");
99733f78ab5SHaijun Liu }
99833f78ab5SHaijun Liu 
t7xx_dpmaif_ul_get_rd_idx(struct dpmaif_hw_info * hw_info,unsigned int q_num)99933f78ab5SHaijun Liu unsigned int t7xx_dpmaif_ul_get_rd_idx(struct dpmaif_hw_info *hw_info, unsigned int q_num)
100033f78ab5SHaijun Liu {
100133f78ab5SHaijun Liu 	unsigned int value = ioread32(hw_info->pcie_base + DPMAIF_ULQ_STA0_n(q_num));
100233f78ab5SHaijun Liu 
100333f78ab5SHaijun Liu 	return FIELD_GET(DPMAIF_UL_DRB_RIDX_MSK, value) / DPMAIF_UL_DRB_SIZE_WORD;
100433f78ab5SHaijun Liu }
100533f78ab5SHaijun Liu 
t7xx_dpmaif_dlq_add_pit_remain_cnt(struct dpmaif_hw_info * hw_info,unsigned int dlq_pit_idx,unsigned int pit_remain_cnt)100633f78ab5SHaijun Liu int t7xx_dpmaif_dlq_add_pit_remain_cnt(struct dpmaif_hw_info *hw_info, unsigned int dlq_pit_idx,
100733f78ab5SHaijun Liu 				       unsigned int pit_remain_cnt)
100833f78ab5SHaijun Liu {
100933f78ab5SHaijun Liu 	u32 dl_update, value;
101033f78ab5SHaijun Liu 	int ret;
101133f78ab5SHaijun Liu 
101233f78ab5SHaijun Liu 	dl_update = pit_remain_cnt & DPMAIF_PIT_REM_CNT_MSK;
101333f78ab5SHaijun Liu 	dl_update |= DPMAIF_DL_ADD_UPDATE | (dlq_pit_idx << DPMAIF_ADD_DLQ_PIT_CHAN_OFS);
101433f78ab5SHaijun Liu 
101533f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_DLQPIT_ADD,
101633f78ab5SHaijun Liu 					   value, !(value & DPMAIF_DL_ADD_NOT_READY), 0,
101733f78ab5SHaijun Liu 					   DPMAIF_CHECK_TIMEOUT_US);
101833f78ab5SHaijun Liu 	if (ret) {
101933f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem is not ready to add dlq\n");
102033f78ab5SHaijun Liu 		return ret;
102133f78ab5SHaijun Liu 	}
102233f78ab5SHaijun Liu 
102333f78ab5SHaijun Liu 	iowrite32(dl_update, hw_info->pcie_base + DPMAIF_DL_DLQPIT_ADD);
102433f78ab5SHaijun Liu 
102533f78ab5SHaijun Liu 	ret = ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_DLQPIT_ADD,
102633f78ab5SHaijun Liu 					   value, !(value & DPMAIF_DL_ADD_NOT_READY), 0,
102733f78ab5SHaijun Liu 					   DPMAIF_CHECK_TIMEOUT_US);
102833f78ab5SHaijun Liu 	if (ret) {
102933f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem add dlq failed\n");
103033f78ab5SHaijun Liu 		return ret;
103133f78ab5SHaijun Liu 	}
103233f78ab5SHaijun Liu 
103333f78ab5SHaijun Liu 	return 0;
103433f78ab5SHaijun Liu }
103533f78ab5SHaijun Liu 
t7xx_dpmaif_dl_dlq_pit_get_wr_idx(struct dpmaif_hw_info * hw_info,unsigned int dlq_pit_idx)103633f78ab5SHaijun Liu unsigned int t7xx_dpmaif_dl_dlq_pit_get_wr_idx(struct dpmaif_hw_info *hw_info,
103733f78ab5SHaijun Liu 					       unsigned int dlq_pit_idx)
103833f78ab5SHaijun Liu {
103933f78ab5SHaijun Liu 	u32 value;
104033f78ab5SHaijun Liu 
104133f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_DLQ_WR_IDX +
104233f78ab5SHaijun Liu 			 dlq_pit_idx * DLQ_PIT_IDX_SIZE);
104333f78ab5SHaijun Liu 	return value & DPMAIF_DL_RD_WR_IDX_MSK;
104433f78ab5SHaijun Liu }
104533f78ab5SHaijun Liu 
t7xx_dl_add_timedout(struct dpmaif_hw_info * hw_info)1046*b321dfafSYueHaibing static int t7xx_dl_add_timedout(struct dpmaif_hw_info *hw_info)
104733f78ab5SHaijun Liu {
104833f78ab5SHaijun Liu 	u32 value;
104933f78ab5SHaijun Liu 
1050*b321dfafSYueHaibing 	return ioread32_poll_timeout_atomic(hw_info->pcie_base + DPMAIF_DL_BAT_ADD,
105133f78ab5SHaijun Liu 					   value, !(value & DPMAIF_DL_ADD_NOT_READY), 0,
105233f78ab5SHaijun Liu 					   DPMAIF_CHECK_TIMEOUT_US);
105333f78ab5SHaijun Liu }
105433f78ab5SHaijun Liu 
t7xx_dpmaif_dl_snd_hw_bat_cnt(struct dpmaif_hw_info * hw_info,unsigned int bat_entry_cnt)105533f78ab5SHaijun Liu int t7xx_dpmaif_dl_snd_hw_bat_cnt(struct dpmaif_hw_info *hw_info, unsigned int bat_entry_cnt)
105633f78ab5SHaijun Liu {
105733f78ab5SHaijun Liu 	unsigned int value;
105833f78ab5SHaijun Liu 
105933f78ab5SHaijun Liu 	if (t7xx_dl_add_timedout(hw_info)) {
106033f78ab5SHaijun Liu 		dev_err(hw_info->dev, "DL add BAT not ready\n");
106133f78ab5SHaijun Liu 		return -EBUSY;
106233f78ab5SHaijun Liu 	}
106333f78ab5SHaijun Liu 
106433f78ab5SHaijun Liu 	value = bat_entry_cnt & DPMAIF_DL_ADD_COUNT_MASK;
106533f78ab5SHaijun Liu 	value |= DPMAIF_DL_ADD_UPDATE;
106633f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_ADD);
106733f78ab5SHaijun Liu 
106833f78ab5SHaijun Liu 	if (t7xx_dl_add_timedout(hw_info)) {
106933f78ab5SHaijun Liu 		dev_err(hw_info->dev, "DL add BAT timeout\n");
107033f78ab5SHaijun Liu 		return -EBUSY;
107133f78ab5SHaijun Liu 	}
107233f78ab5SHaijun Liu 
107333f78ab5SHaijun Liu 	return 0;
107433f78ab5SHaijun Liu }
107533f78ab5SHaijun Liu 
t7xx_dpmaif_dl_get_bat_rd_idx(struct dpmaif_hw_info * hw_info,unsigned int q_num)107633f78ab5SHaijun Liu unsigned int t7xx_dpmaif_dl_get_bat_rd_idx(struct dpmaif_hw_info *hw_info, unsigned int q_num)
107733f78ab5SHaijun Liu {
107833f78ab5SHaijun Liu 	u32 value;
107933f78ab5SHaijun Liu 
108033f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_BAT_RD_IDX);
108133f78ab5SHaijun Liu 	return value & DPMAIF_DL_RD_WR_IDX_MSK;
108233f78ab5SHaijun Liu }
108333f78ab5SHaijun Liu 
t7xx_dpmaif_dl_get_bat_wr_idx(struct dpmaif_hw_info * hw_info,unsigned int q_num)108433f78ab5SHaijun Liu unsigned int t7xx_dpmaif_dl_get_bat_wr_idx(struct dpmaif_hw_info *hw_info, unsigned int q_num)
108533f78ab5SHaijun Liu {
108633f78ab5SHaijun Liu 	u32 value;
108733f78ab5SHaijun Liu 
108833f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_BAT_WR_IDX);
108933f78ab5SHaijun Liu 	return value & DPMAIF_DL_RD_WR_IDX_MSK;
109033f78ab5SHaijun Liu }
109133f78ab5SHaijun Liu 
t7xx_dpmaif_dl_snd_hw_frg_cnt(struct dpmaif_hw_info * hw_info,unsigned int frg_entry_cnt)109233f78ab5SHaijun Liu int t7xx_dpmaif_dl_snd_hw_frg_cnt(struct dpmaif_hw_info *hw_info, unsigned int frg_entry_cnt)
109333f78ab5SHaijun Liu {
109433f78ab5SHaijun Liu 	unsigned int value;
109533f78ab5SHaijun Liu 
109633f78ab5SHaijun Liu 	if (t7xx_dl_add_timedout(hw_info)) {
109733f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem is not ready to add frag DLQ\n");
109833f78ab5SHaijun Liu 		return -EBUSY;
109933f78ab5SHaijun Liu 	}
110033f78ab5SHaijun Liu 
110133f78ab5SHaijun Liu 	value = frg_entry_cnt & DPMAIF_DL_ADD_COUNT_MASK;
110233f78ab5SHaijun Liu 	value |= DPMAIF_DL_FRG_ADD_UPDATE | DPMAIF_DL_ADD_UPDATE;
110333f78ab5SHaijun Liu 	iowrite32(value, hw_info->pcie_base + DPMAIF_DL_BAT_ADD);
110433f78ab5SHaijun Liu 
110533f78ab5SHaijun Liu 	if (t7xx_dl_add_timedout(hw_info)) {
110633f78ab5SHaijun Liu 		dev_err(hw_info->dev, "Data plane modem add frag DLQ failed");
110733f78ab5SHaijun Liu 		return -EBUSY;
110833f78ab5SHaijun Liu 	}
110933f78ab5SHaijun Liu 
111033f78ab5SHaijun Liu 	return 0;
111133f78ab5SHaijun Liu }
111233f78ab5SHaijun Liu 
t7xx_dpmaif_dl_get_frg_rd_idx(struct dpmaif_hw_info * hw_info,unsigned int q_num)111333f78ab5SHaijun Liu unsigned int t7xx_dpmaif_dl_get_frg_rd_idx(struct dpmaif_hw_info *hw_info, unsigned int q_num)
111433f78ab5SHaijun Liu {
111533f78ab5SHaijun Liu 	u32 value;
111633f78ab5SHaijun Liu 
111733f78ab5SHaijun Liu 	value = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_FRGBAT_RD_IDX);
111833f78ab5SHaijun Liu 	return value & DPMAIF_DL_RD_WR_IDX_MSK;
111933f78ab5SHaijun Liu }
112033f78ab5SHaijun Liu 
t7xx_dpmaif_set_queue_property(struct dpmaif_hw_info * hw_info,struct dpmaif_hw_params * init_para)112133f78ab5SHaijun Liu static void t7xx_dpmaif_set_queue_property(struct dpmaif_hw_info *hw_info,
112233f78ab5SHaijun Liu 					   struct dpmaif_hw_params *init_para)
112333f78ab5SHaijun Liu {
112433f78ab5SHaijun Liu 	struct dpmaif_dl *dl_que;
112533f78ab5SHaijun Liu 	struct dpmaif_ul *ul_que;
112633f78ab5SHaijun Liu 	int i;
112733f78ab5SHaijun Liu 
112833f78ab5SHaijun Liu 	for (i = 0; i < DPMAIF_RXQ_NUM; i++) {
112933f78ab5SHaijun Liu 		dl_que = &hw_info->dl_que[i];
113033f78ab5SHaijun Liu 		dl_que->bat_base = init_para->pkt_bat_base_addr[i];
113133f78ab5SHaijun Liu 		dl_que->bat_size_cnt = init_para->pkt_bat_size_cnt[i];
113233f78ab5SHaijun Liu 		dl_que->pit_base = init_para->pit_base_addr[i];
113333f78ab5SHaijun Liu 		dl_que->pit_size_cnt = init_para->pit_size_cnt[i];
113433f78ab5SHaijun Liu 		dl_que->frg_base = init_para->frg_bat_base_addr[i];
113533f78ab5SHaijun Liu 		dl_que->frg_size_cnt = init_para->frg_bat_size_cnt[i];
113633f78ab5SHaijun Liu 		dl_que->que_started = true;
113733f78ab5SHaijun Liu 	}
113833f78ab5SHaijun Liu 
113933f78ab5SHaijun Liu 	for (i = 0; i < DPMAIF_TXQ_NUM; i++) {
114033f78ab5SHaijun Liu 		ul_que = &hw_info->ul_que[i];
114133f78ab5SHaijun Liu 		ul_que->drb_base = init_para->drb_base_addr[i];
114233f78ab5SHaijun Liu 		ul_que->drb_size_cnt = init_para->drb_size_cnt[i];
114333f78ab5SHaijun Liu 		ul_que->que_started = true;
114433f78ab5SHaijun Liu 	}
114533f78ab5SHaijun Liu }
114633f78ab5SHaijun Liu 
114733f78ab5SHaijun Liu /**
114833f78ab5SHaijun Liu  * t7xx_dpmaif_hw_stop_all_txq() - Stop all TX queues.
114933f78ab5SHaijun Liu  * @hw_info: Pointer to struct hw_info.
115033f78ab5SHaijun Liu  *
115133f78ab5SHaijun Liu  * Disable HW UL queues. Checks busy UL queues to go to idle
115233f78ab5SHaijun Liu  * with an attempt count of 1000000.
115333f78ab5SHaijun Liu  *
115433f78ab5SHaijun Liu  * Return:
115533f78ab5SHaijun Liu  * * 0			- Success
115633f78ab5SHaijun Liu  * * -ETIMEDOUT		- Timed out checking busy queues
115733f78ab5SHaijun Liu  */
t7xx_dpmaif_hw_stop_all_txq(struct dpmaif_hw_info * hw_info)115833f78ab5SHaijun Liu int t7xx_dpmaif_hw_stop_all_txq(struct dpmaif_hw_info *hw_info)
115933f78ab5SHaijun Liu {
116033f78ab5SHaijun Liu 	int count = 0;
116133f78ab5SHaijun Liu 
116233f78ab5SHaijun Liu 	t7xx_dpmaif_ul_all_q_en(hw_info, false);
116333f78ab5SHaijun Liu 	while (t7xx_dpmaif_ul_idle_check(hw_info)) {
116433f78ab5SHaijun Liu 		if (++count >= DPMAIF_MAX_CHECK_COUNT) {
116533f78ab5SHaijun Liu 			dev_err(hw_info->dev, "Failed to stop TX, status: 0x%x\n",
116633f78ab5SHaijun Liu 				ioread32(hw_info->pcie_base + DPMAIF_UL_CHK_BUSY));
116733f78ab5SHaijun Liu 			return -ETIMEDOUT;
116833f78ab5SHaijun Liu 		}
116933f78ab5SHaijun Liu 	}
117033f78ab5SHaijun Liu 
117133f78ab5SHaijun Liu 	return 0;
117233f78ab5SHaijun Liu }
117333f78ab5SHaijun Liu 
117433f78ab5SHaijun Liu /**
117533f78ab5SHaijun Liu  * t7xx_dpmaif_hw_stop_all_rxq() - Stop all RX queues.
117633f78ab5SHaijun Liu  * @hw_info: Pointer to struct hw_info.
117733f78ab5SHaijun Liu  *
117833f78ab5SHaijun Liu  * Disable HW DL queue. Checks busy UL queues to go to idle
117933f78ab5SHaijun Liu  * with an attempt count of 1000000.
118033f78ab5SHaijun Liu  * Check that HW PIT write index equals read index with the same
118133f78ab5SHaijun Liu  * attempt count.
118233f78ab5SHaijun Liu  *
118333f78ab5SHaijun Liu  * Return:
118433f78ab5SHaijun Liu  * * 0			- Success.
118533f78ab5SHaijun Liu  * * -ETIMEDOUT		- Timed out checking busy queues.
118633f78ab5SHaijun Liu  */
t7xx_dpmaif_hw_stop_all_rxq(struct dpmaif_hw_info * hw_info)118733f78ab5SHaijun Liu int t7xx_dpmaif_hw_stop_all_rxq(struct dpmaif_hw_info *hw_info)
118833f78ab5SHaijun Liu {
118933f78ab5SHaijun Liu 	unsigned int wr_idx, rd_idx;
119033f78ab5SHaijun Liu 	int count = 0;
119133f78ab5SHaijun Liu 
119233f78ab5SHaijun Liu 	t7xx_dpmaif_dl_all_q_en(hw_info, false);
119333f78ab5SHaijun Liu 	while (t7xx_dpmaif_dl_idle_check(hw_info)) {
119433f78ab5SHaijun Liu 		if (++count >= DPMAIF_MAX_CHECK_COUNT) {
119533f78ab5SHaijun Liu 			dev_err(hw_info->dev, "Failed to stop RX, status: 0x%x\n",
119633f78ab5SHaijun Liu 				ioread32(hw_info->pcie_base + DPMAIF_DL_CHK_BUSY));
119733f78ab5SHaijun Liu 			return -ETIMEDOUT;
119833f78ab5SHaijun Liu 		}
119933f78ab5SHaijun Liu 	}
120033f78ab5SHaijun Liu 
120133f78ab5SHaijun Liu 	/* Check middle PIT sync done */
120233f78ab5SHaijun Liu 	count = 0;
120333f78ab5SHaijun Liu 	do {
120433f78ab5SHaijun Liu 		wr_idx = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PIT_WR_IDX);
120533f78ab5SHaijun Liu 		wr_idx &= DPMAIF_DL_RD_WR_IDX_MSK;
120633f78ab5SHaijun Liu 		rd_idx = ioread32(hw_info->pcie_base + DPMAIF_AO_DL_PIT_RD_IDX);
120733f78ab5SHaijun Liu 		rd_idx &= DPMAIF_DL_RD_WR_IDX_MSK;
120833f78ab5SHaijun Liu 
120933f78ab5SHaijun Liu 		if (wr_idx == rd_idx)
121033f78ab5SHaijun Liu 			return 0;
121133f78ab5SHaijun Liu 	} while (++count < DPMAIF_MAX_CHECK_COUNT);
121233f78ab5SHaijun Liu 
121333f78ab5SHaijun Liu 	dev_err(hw_info->dev, "Check middle PIT sync fail\n");
121433f78ab5SHaijun Liu 	return -ETIMEDOUT;
121533f78ab5SHaijun Liu }
121633f78ab5SHaijun Liu 
t7xx_dpmaif_start_hw(struct dpmaif_hw_info * hw_info)121733f78ab5SHaijun Liu void t7xx_dpmaif_start_hw(struct dpmaif_hw_info *hw_info)
121833f78ab5SHaijun Liu {
121933f78ab5SHaijun Liu 	t7xx_dpmaif_ul_all_q_en(hw_info, true);
122033f78ab5SHaijun Liu 	t7xx_dpmaif_dl_all_q_en(hw_info, true);
122133f78ab5SHaijun Liu }
122233f78ab5SHaijun Liu 
122333f78ab5SHaijun Liu /**
122433f78ab5SHaijun Liu  * t7xx_dpmaif_hw_init() - Initialize HW data path API.
122533f78ab5SHaijun Liu  * @hw_info: Pointer to struct hw_info.
122633f78ab5SHaijun Liu  * @init_param: Pointer to struct dpmaif_hw_params.
122733f78ab5SHaijun Liu  *
122833f78ab5SHaijun Liu  * Configures port mode, clock config, HW interrupt initialization, and HW queue.
122933f78ab5SHaijun Liu  *
123033f78ab5SHaijun Liu  * Return:
123133f78ab5SHaijun Liu  * * 0		- Success.
123233f78ab5SHaijun Liu  * * -ERROR	- Error code from failure sub-initializations.
123333f78ab5SHaijun Liu  */
t7xx_dpmaif_hw_init(struct dpmaif_hw_info * hw_info,struct dpmaif_hw_params * init_param)123433f78ab5SHaijun Liu int t7xx_dpmaif_hw_init(struct dpmaif_hw_info *hw_info, struct dpmaif_hw_params *init_param)
123533f78ab5SHaijun Liu {
123633f78ab5SHaijun Liu 	int ret;
123733f78ab5SHaijun Liu 
123833f78ab5SHaijun Liu 	ret = t7xx_dpmaif_hw_config(hw_info);
123933f78ab5SHaijun Liu 	if (ret) {
124033f78ab5SHaijun Liu 		dev_err(hw_info->dev, "DPMAIF HW config failed\n");
124133f78ab5SHaijun Liu 		return ret;
124233f78ab5SHaijun Liu 	}
124333f78ab5SHaijun Liu 
124433f78ab5SHaijun Liu 	ret = t7xx_dpmaif_init_intr(hw_info);
124533f78ab5SHaijun Liu 	if (ret) {
124633f78ab5SHaijun Liu 		dev_err(hw_info->dev, "DPMAIF HW interrupts init failed\n");
124733f78ab5SHaijun Liu 		return ret;
124833f78ab5SHaijun Liu 	}
124933f78ab5SHaijun Liu 
125033f78ab5SHaijun Liu 	t7xx_dpmaif_set_queue_property(hw_info, init_param);
125133f78ab5SHaijun Liu 	t7xx_dpmaif_pcie_dpmaif_sign(hw_info);
125233f78ab5SHaijun Liu 	t7xx_dpmaif_dl_performance(hw_info);
125333f78ab5SHaijun Liu 
125433f78ab5SHaijun Liu 	ret = t7xx_dpmaif_config_dlq_hw(hw_info);
125533f78ab5SHaijun Liu 	if (ret) {
125633f78ab5SHaijun Liu 		dev_err(hw_info->dev, "DPMAIF HW dlq config failed\n");
125733f78ab5SHaijun Liu 		return ret;
125833f78ab5SHaijun Liu 	}
125933f78ab5SHaijun Liu 
126033f78ab5SHaijun Liu 	t7xx_dpmaif_config_ulq_hw(hw_info);
126133f78ab5SHaijun Liu 
126233f78ab5SHaijun Liu 	ret = t7xx_dpmaif_hw_init_done(hw_info);
126333f78ab5SHaijun Liu 	if (ret)
126433f78ab5SHaijun Liu 		dev_err(hw_info->dev, "DPMAIF HW queue init failed\n");
126533f78ab5SHaijun Liu 
126633f78ab5SHaijun Liu 	return ret;
126733f78ab5SHaijun Liu }
126833f78ab5SHaijun Liu 
t7xx_dpmaif_ul_clr_done(struct dpmaif_hw_info * hw_info,unsigned int qno)126933f78ab5SHaijun Liu bool t7xx_dpmaif_ul_clr_done(struct dpmaif_hw_info *hw_info, unsigned int qno)
127033f78ab5SHaijun Liu {
127133f78ab5SHaijun Liu 	u32 intr_status;
127233f78ab5SHaijun Liu 
127333f78ab5SHaijun Liu 	intr_status = ioread32(hw_info->pcie_base + DPMAIF_AP_L2TISAR0);
127433f78ab5SHaijun Liu 	intr_status &= BIT(DP_UL_INT_DONE_OFFSET + qno);
127533f78ab5SHaijun Liu 	if (intr_status) {
127633f78ab5SHaijun Liu 		iowrite32(intr_status, hw_info->pcie_base + DPMAIF_AP_L2TISAR0);
127733f78ab5SHaijun Liu 		return true;
127833f78ab5SHaijun Liu 	}
127933f78ab5SHaijun Liu 
128033f78ab5SHaijun Liu 	return false;
128133f78ab5SHaijun Liu }
1282