xref: /linux/drivers/net/wireless/realtek/rtw89/txrx.h (revision a34b0e4e21d6be3c3d620aa7f9dfbf0e9550c19e)
1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2020  Realtek Corporation
3  */
4 
5 #ifndef __RTW89_TXRX_H__
6 #define __RTW89_TXRX_H__
7 
8 #include "debug.h"
9 
10 #define DATA_RATE_MODE_CTRL_MASK	GENMASK(8, 7)
11 #define DATA_RATE_MODE_CTRL_MASK_V1	GENMASK(10, 8)
12 #define DATA_RATE_NOT_HT_IDX_MASK	GENMASK(3, 0)
13 #define DATA_RATE_MODE_NON_HT		0x0
14 #define DATA_RATE_HT_IDX_MASK		GENMASK(4, 0)
15 #define DATA_RATE_HT_IDX_MASK_V1	GENMASK(4, 0)
16 #define DATA_RATE_MODE_HT		0x1
17 #define DATA_RATE_HT_NSS_MASK		GENMASK(4, 3)
18 #define DATA_RATE_VHT_HE_NSS_MASK	GENMASK(6, 4)
19 #define DATA_RATE_VHT_HE_IDX_MASK	GENMASK(3, 0)
20 #define DATA_RATE_NSS_MASK_V1		GENMASK(7, 5)
21 #define DATA_RATE_MCS_MASK_V1		GENMASK(4, 0)
22 #define DATA_RATE_MODE_VHT		0x2
23 #define DATA_RATE_MODE_HE		0x3
24 #define DATA_RATE_MODE_EHT		0x4
25 
26 static inline u8 rtw89_get_data_rate_mode(struct rtw89_dev *rtwdev, u16 hw_rate)
27 {
28 	if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
29 		return u16_get_bits(hw_rate, DATA_RATE_MODE_CTRL_MASK_V1);
30 
31 	return u16_get_bits(hw_rate, DATA_RATE_MODE_CTRL_MASK);
32 }
33 
34 static inline u8 rtw89_get_data_not_ht_idx(struct rtw89_dev *rtwdev, u16 hw_rate)
35 {
36 	return u16_get_bits(hw_rate, DATA_RATE_NOT_HT_IDX_MASK);
37 }
38 
39 static inline u8 rtw89_get_data_ht_mcs(struct rtw89_dev *rtwdev, u16 hw_rate)
40 {
41 	if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
42 		return u16_get_bits(hw_rate, DATA_RATE_HT_IDX_MASK_V1);
43 
44 	return u16_get_bits(hw_rate, DATA_RATE_HT_IDX_MASK);
45 }
46 
47 static inline u8 rtw89_get_data_mcs(struct rtw89_dev *rtwdev, u16 hw_rate)
48 {
49 	if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
50 		return u16_get_bits(hw_rate, DATA_RATE_MCS_MASK_V1);
51 
52 	return u16_get_bits(hw_rate, DATA_RATE_VHT_HE_IDX_MASK);
53 }
54 
55 static inline u8 rtw89_get_data_ht_nss(struct rtw89_dev *rtwdev, u16 hw_rate)
56 {
57 	return u16_get_bits(hw_rate, DATA_RATE_HT_NSS_MASK);
58 }
59 
60 static inline u8 rtw89_get_data_nss(struct rtw89_dev *rtwdev, u16 hw_rate)
61 {
62 	if (rtwdev->chip->chip_gen == RTW89_CHIP_BE)
63 		return u16_get_bits(hw_rate, DATA_RATE_NSS_MASK_V1);
64 
65 	return u16_get_bits(hw_rate, DATA_RATE_VHT_HE_NSS_MASK);
66 }
67 
68 /* TX WD BODY DWORD 0 */
69 #define RTW89_TXWD_BODY0_WP_OFFSET GENMASK(31, 24)
70 #define RTW89_TXWD_BODY0_WP_OFFSET_V1 GENMASK(28, 24)
71 #define RTW89_TXWD_BODY0_MORE_DATA BIT(23)
72 #define RTW89_TXWD_BODY0_WD_INFO_EN BIT(22)
73 #define RTW89_TXWD_BODY0_FW_DL BIT(20)
74 #define RTW89_TXWD_BODY0_CHANNEL_DMA GENMASK(19, 16)
75 #define RTW89_TXWD_BODY0_HDR_LLC_LEN GENMASK(15, 11)
76 #define RTW89_TXWD_BODY0_STF_MODE BIT(10)
77 #define RTW89_TXWD_BODY0_WD_PAGE BIT(7)
78 #define RTW89_TXWD_BODY0_HW_AMSDU BIT(5)
79 #define RTW89_TXWD_BODY0_HW_SSN_SEL GENMASK(3, 2)
80 #define RTW89_TXWD_BODY0_HW_SSN_MODE GENMASK(1, 0)
81 
82 /* TX WD BODY DWORD 1 */
83 #define RTW89_TXWD_BODY1_ADDR_INFO_NUM GENMASK(31, 26)
84 #define RTW89_TXWD_BODY1_PAYLOAD_ID GENMASK(31, 16)
85 #define RTW89_TXWD_BODY1_SEC_KEYID GENMASK(5, 4)
86 #define RTW89_TXWD_BODY1_SEC_TYPE GENMASK(3, 0)
87 
88 /* TX WD BODY DWORD 2 */
89 #define RTW89_TXWD_BODY2_MACID GENMASK(30, 24)
90 #define RTW89_TXWD_BODY2_TID_INDICATE BIT(23)
91 #define RTW89_TXWD_BODY2_QSEL GENMASK(22, 17)
92 #define RTW89_TXWD_BODY2_TXPKT_SIZE GENMASK(13, 0)
93 
94 /* TX WD BODY DWORD 3 */
95 #define RTW89_TXWD_BODY3_BK BIT(13)
96 #define RTW89_TXWD_BODY3_AGG_EN BIT(12)
97 #define RTW89_TXWD_BODY3_SW_SEQ GENMASK(11, 0)
98 
99 /* TX WD BODY DWORD 4 */
100 #define RTW89_TXWD_BODY4_SEC_IV_L1 GENMASK(31, 24)
101 #define RTW89_TXWD_BODY4_SEC_IV_L0 GENMASK(23, 16)
102 
103 /* TX WD BODY DWORD 5 */
104 #define RTW89_TXWD_BODY5_SEC_IV_H5 GENMASK(31, 24)
105 #define RTW89_TXWD_BODY5_SEC_IV_H4 GENMASK(23, 16)
106 #define RTW89_TXWD_BODY5_SEC_IV_H3 GENMASK(15, 8)
107 #define RTW89_TXWD_BODY5_SEC_IV_H2 GENMASK(7, 0)
108 
109 /* TX WD BODY DWORD 6 (V1) */
110 
111 /* TX WD BODY DWORD 7 (V1) */
112 #define RTW89_TXWD_BODY7_USE_RATE_V1 BIT(31)
113 #define RTW89_TXWD_BODY7_DATA_BW GENMASK(29, 28)
114 #define RTW89_TXWD_BODY7_GI_LTF GENMASK(27, 25)
115 #define RTW89_TXWD_BODY7_DATA_RATE GENMASK(24, 16)
116 
117 /* TX WD INFO DWORD 0 */
118 #define RTW89_TXWD_INFO0_USE_RATE BIT(30)
119 #define RTW89_TXWD_INFO0_DATA_BW GENMASK(29, 28)
120 #define RTW89_TXWD_INFO0_GI_LTF GENMASK(27, 25)
121 #define RTW89_TXWD_INFO0_DATA_RATE GENMASK(24, 16)
122 #define RTW89_TXWD_INFO0_DATA_ER BIT(15)
123 #define RTW89_TXWD_INFO0_DATA_STBC BIT(12)
124 #define RTW89_TXWD_INFO0_DATA_LDPC BIT(11)
125 #define RTW89_TXWD_INFO0_DISDATAFB BIT(10)
126 #define RTW89_TXWD_INFO0_DATA_BW_ER BIT(8)
127 #define RTW89_TXWD_INFO0_MULTIPORT_ID GENMASK(6, 4)
128 
129 /* TX WD INFO DWORD 1 */
130 #define RTW89_TXWD_INFO1_DATA_TXCNT_LMT_SEL BIT(31)
131 #define RTW89_TXWD_INFO1_DATA_TXCNT_LMT GENMASK(30, 25)
132 #define RTW89_TXWD_INFO1_DATA_RTY_LOWEST_RATE GENMASK(24, 16)
133 #define RTW89_TXWD_INFO1_A_CTRL_BSR BIT(14)
134 #define RTW89_TXWD_INFO1_MAX_AGGNUM GENMASK(7, 0)
135 
136 /* TX WD INFO DWORD 2 */
137 #define RTW89_TXWD_INFO2_AMPDU_DENSITY GENMASK(20, 18)
138 #define RTW89_TXWD_INFO2_SEC_TYPE GENMASK(12, 9)
139 #define RTW89_TXWD_INFO2_SEC_HW_ENC BIT(8)
140 #define RTW89_TXWD_INFO2_FORCE_KEY_EN BIT(8)
141 #define RTW89_TXWD_INFO2_SEC_CAM_IDX GENMASK(7, 0)
142 
143 /* TX WD INFO DWORD 3 */
144 #define RTW89_TXWD_INFO3_SPE_RPT BIT(10)
145 
146 /* TX WD INFO DWORD 4 */
147 #define RTW89_TXWD_INFO4_HW_RTS_EN BIT(31)
148 #define RTW89_TXWD_INFO4_RTS_EN BIT(27)
149 #define RTW89_TXWD_INFO4_SW_DEFINE GENMASK(3, 0)
150 
151 /* TX WD INFO DWORD 5 */
152 
153 /* TX WD BODY DWORD 0 */
154 #define BE_TXD_BODY0_EN_HWSEQ_MODE GENMASK(1, 0)
155 #define BE_TXD_BODY0_HW_SSN_SEL GENMASK(4, 2)
156 #define BE_TXD_BODY0_HWAMSDU BIT(5)
157 #define BE_TXD_BODY0_HW_SEC_IV BIT(6)
158 #define BE_TXD_BODY0_WD_PAGE BIT(7)
159 #define BE_TXD_BODY0_CHK_EN BIT(8)
160 #define BE_TXD_BODY0_WP_INT BIT(9)
161 #define BE_TXD_BODY0_STF_MODE BIT(10)
162 #define BE_TXD_BODY0_HDR_LLC_LEN GENMASK(15, 11)
163 #define BE_TXD_BODY0_CH_DMA GENMASK(19, 16)
164 #define BE_TXD_BODY0_SMH_EN BIT(20)
165 #define BE_TXD_BODY0_PKT_OFFSET BIT(21)
166 #define BE_TXD_BODY0_WDINFO_EN BIT(22)
167 #define BE_TXD_BODY0_MOREDATA BIT(23)
168 #define BE_TXD_BODY0_WP_OFFSET_V1 GENMASK(27, 24)
169 #define BE_TXD_BODY0_AZ_FTM_SEC_V1 BIT(28)
170 #define BE_TXD_BODY0_WD_SOURCE GENMASK(30, 29)
171 #define BE_TXD_BODY0_HCI_SEQNUM_MODE BIT(31)
172 
173 /* TX WD BODY DWORD 1 */
174 #define BE_TXD_BODY1_DMA_TXAGG_NUM GENMASK(6, 0)
175 #define BE_TXD_BODY1_REUSE_NUM GENMASK(11, 7)
176 #define BE_TXD_BODY1_SEC_TYPE GENMASK(15, 12)
177 #define BE_TXD_BODY1_SEC_KEYID GENMASK(17, 16)
178 #define BE_TXD_BODY1_SW_SEC_IV BIT(18)
179 #define BE_TXD_BODY1_REUSE_SIZE GENMASK(23, 20)
180 #define BE_TXD_BODY1_REUSE_START_OFFSET GENMASK(25, 24)
181 #define BE_TXD_BODY1_ADDR_INFO_NUM GENMASK(31, 26)
182 
183 /* TX WD BODY DWORD 2 */
184 #define BE_TXD_BODY2_TXPKTSIZE GENMASK(13, 0)
185 #define BE_TXD_BODY2_AGG_EN BIT(14)
186 #define BE_TXD_BODY2_BK BIT(15)
187 #define BE_TXD_BODY2_MACID_EXTEND BIT(16)
188 #define BE_TXD_BODY2_QSEL GENMASK(22, 17)
189 #define BE_TXD_BODY2_TID_IND BIT(23)
190 #define BE_TXD_BODY2_MACID GENMASK(31, 24)
191 #define BE_TXD_BODY2_QSEL_V1 GENMASK(20, 15)
192 #define BE_TXD_BODY2_TID_IND_V1 BIT(21)
193 #define BE_TXD_BODY2_MACID_V1 GENMASK(31, 22)
194 
195 /* TX WD BODY DWORD 3 */
196 #define BE_TXD_BODY3_WIFI_SEQ GENMASK(11, 0)
197 #define BE_TXD_BODY3_MLO_FLAG BIT(12)
198 #define BE_TXD_BODY3_IS_MLD_SW_EN BIT(13)
199 #define BE_TXD_BODY3_TRY_RATE BIT(14)
200 #define BE_TXD_BODY3_BK_V1 BIT(14)
201 #define BE_TXD_BODY3_RELINK_FLAG_V1 BIT(15)
202 #define BE_TXD_BODY3_BAND0_SU_TC_V1 GENMASK(21, 16)
203 #define BE_TXD_BODY3_TOTAL_TC GENMASK(27, 22)
204 #define BE_TXD_BODY3_RU_RTY BIT(28)
205 #define BE_TXD_BODY3_MU_PRI_RTY BIT(29)
206 #define BE_TXD_BODY3_MU_2ND_RTY BIT(30)
207 #define BE_TXD_BODY3_BAND1_SU_RTY_V1 BIT(31)
208 #define BE_TXD_BODY3_DRIVER_QUEUE_TIME GENMASK(31, 16)
209 
210 /* TX WD BODY DWORD 4 */
211 #define BE_TXD_BODY4_TXDESC_CHECKSUM GENMASK(15, 0)
212 #define BE_TXD_BODY4_SEC_IV_L0 GENMASK(23, 16)
213 #define BE_TXD_BODY4_SEC_IV_L1 GENMASK(31, 24)
214 
215 /* TX WD BODY DWORD 5 */
216 #define BE_TXD_BODY5_SEC_IV_H2 GENMASK(7, 0)
217 #define BE_TXD_BODY5_SEC_IV_H3 GENMASK(15, 8)
218 #define BE_TXD_BODY5_SEC_IV_H4 GENMASK(23, 16)
219 #define BE_TXD_BODY5_SEC_IV_H5 GENMASK(31, 24)
220 
221 /* TX WD BODY DWORD 6 */
222 #define BE_TXD_BODY6_MU_TC GENMASK(4, 0)
223 #define BE_TXD_BODY6_RU_TC GENMASK(9, 5)
224 #define BE_TXD_BODY6_PS160 BIT(10)
225 #define BE_TXD_BODY6_BMC BIT(11)
226 #define BE_TXD_BODY6_NO_ACK BIT(12)
227 #define BE_TXD_BODY6_UPD_WLAN_HDR BIT(13)
228 #define BE_TXD_BODY6_A4_HDR BIT(14)
229 #define BE_TXD_BODY6_EOSP_BIT BIT(15)
230 #define BE_TXD_BODY6_S_IDX GENMASK(23, 16)
231 #define BE_TXD_BODY6_RU_POS GENMASK(31, 24)
232 #define BE_TXD_BODY6_MU_TC_V1 GENMASK(3, 0)
233 #define BE_TXD_BODY6_RU_TC_V1 GENMASK(8, 5)
234 #define BE_TXD_BODY6_RELINK_EN BIT(9)
235 #define BE_TXD_BODY6_RELINK_LAST BIT(10)
236 
237 /* TX WD BODY DWORD 7 */
238 #define BE_TXD_BODY7_RTS_TC GENMASK(5, 0)
239 #define BE_TXD_BODY7_MSDU_NUM GENMASK(9, 6)
240 #define BE_TXD_BODY7_DATA_ER BIT(10)
241 #define BE_TXD_BODY7_DATA_BW_ER BIT(11)
242 #define BE_TXD_BODY7_DATA_DCM BIT(12)
243 #define BE_TXD_BODY7_GI_LTF GENMASK(15, 13)
244 #define BE_TXD_BODY7_DATARATE GENMASK(27, 16)
245 #define BE_TXD_BODY7_DATA_BW GENMASK(30, 28)
246 #define BE_TXD_BODY7_USERATE_SEL BIT(31)
247 
248 /* TX WD INFO DWORD 0 */
249 #define BE_TXD_INFO0_MBSSID GENMASK(3, 0)
250 #define BE_TXD_INFO0_MULTIPORT_ID GENMASK(6, 4)
251 #define BE_TXD_INFO0_DISRTSFB BIT(9)
252 #define BE_TXD_INFO0_DISDATAFB BIT(10)
253 #define BE_TXD_INFO0_DATA_LDPC BIT(11)
254 #define BE_TXD_INFO0_DATA_STBC BIT(12)
255 #define BE_TXD_INFO0_DATA_TXCNT_LMT GENMASK(21, 16)
256 #define BE_TXD_INFO0_DATA_TXCNT_LMT_SEL BIT(22)
257 #define BE_TXD_INFO0_RESP_PHYSTS_CSI_EN_V1 BIT(23)
258 #define BE_TXD_INFO0_RLS_TO_CPUIO BIT(30)
259 #define BE_TXD_INFO0_ACK_CH_INFO BIT(31)
260 
261 /* TX WD INFO DWORD 1 */
262 #define BE_TXD_INFO1_MAX_AGG_NUM GENMASK(7, 0)
263 #define BE_TXD_INFO1_BCN_SRCH_SEQ GENMASK(9, 8)
264 #define BE_TXD_INFO1_NAVUSEHDR BIT(10)
265 #define BE_TXD_INFO1_A_CTRL_BQR BIT(12)
266 #define BE_TXD_INFO1_A_CTRL_BSR BIT(14)
267 #define BE_TXD_INFO1_A_CTRL_CAS BIT(15)
268 #define BE_TXD_INFO1_DATA_RTY_LOWEST_RATE GENMASK(27, 16)
269 #define BE_TXD_INFO1_SW_DEFINE GENMASK(31, 28)
270 
271 /* TX WD INFO DWORD 2 */
272 #define BE_TXD_INFO2_SEC_CAM_IDX GENMASK(7, 0)
273 #define BE_TXD_INFO2_FORCE_KEY_EN BIT(8)
274 #define BE_TXD_INFO2_SEC_CAM_IDX_V1 GENMASK(9, 0)
275 #define BE_TXD_INFO2_FORCE_KEY_EN_V1 BIT(10)
276 #define BE_TXD_INFO2_LIFETIME_SEL GENMASK(15, 13)
277 #define BE_TXD_INFO2_FORCE_TXOP BIT(17)
278 #define BE_TXD_INFO2_AMPDU_DENSITY GENMASK(20, 18)
279 #define BE_TXD_INFO2_LSIG_TXOP_EN BIT(21)
280 #define BE_TXD_INFO2_OBW_CTS2SELF_DUP_TYPE GENMASK(29, 26)
281 #define BE_TXD_INFO2_SPE_RPT_V1 BIT(30)
282 #define BE_TXD_INFO2_SIFS_TX_V1 BIT(31)
283 
284 /* TX WD INFO DWORD 3 */
285 #define BE_TXD_INFO3_SPE_PKT GENMASK(3, 0)
286 #define BE_TXD_INFO3_SPE_PKT_TYPE GENMASK(7, 4)
287 #define BE_TXD_INFO3_CQI_SND BIT(8)
288 #define BE_TXD_INFO3_RTT_EN BIT(9)
289 #define BE_TXD_INFO3_HT_DATA_SND_V1 BIT(10)
290 #define BE_TXD_INFO3_BT_NULL BIT(11)
291 #define BE_TXD_INFO3_DISABLE_TXBF BIT(11)
292 #define BE_TXD_INFO3_TRI_FRAME BIT(12)
293 #define BE_TXD_INFO3_NULL_0 BIT(13)
294 #define BE_TXD_INFO3_NULL_1 BIT(14)
295 #define BE_TXD_INFO3_RAW BIT(15)
296 #define BE_TXD_INFO3_GROUP_BIT_IE_OFFSET GENMASK(23, 16)
297 #define BE_TXD_INFO3_SIGNALING_TA_PKT_EN BIT(25)
298 #define BE_TXD_INFO3_BCNPKT_TSF_CTRL BIT(26)
299 #define BE_TXD_INFO3_SIGNALING_TA_PKT_SC GENMASK(30, 27)
300 #define BE_TXD_INFO3_FORCE_BSS_CLR BIT(31)
301 
302 /* TX WD INFO DWORD 4 */
303 #define BE_TXD_INFO4_PUNCTURE_PATTERN GENMASK(15, 0)
304 #define BE_TXD_INFO4_PUNC_MODE GENMASK(17, 16)
305 #define BE_TXD_INFO4_SW_TX_OK_0 BIT(18)
306 #define BE_TXD_INFO4_SW_TX_OK_1 BIT(19)
307 #define BE_TXD_INFO4_SW_EHT_NLTF_SWITCH BIT(20)
308 #define BE_TXD_INFO4_SW_EHT_NLTF GENMASK(22, 21)
309 #define BE_TXD_INFO4_SW_TX_PWR_DBM GENMASK(26, 23)
310 #define BE_TXD_INFO4_RTS_EN BIT(27)
311 #define BE_TXD_INFO4_CTS2SELF BIT(28)
312 #define BE_TXD_INFO4_CCA_RTS GENMASK(30, 29)
313 #define BE_TXD_INFO4_HW_RTS_EN BIT(31)
314 
315 /* TX WD INFO DWORD 5 */
316 #define BE_TXD_INFO5_SR_RATE_V1 GENMASK(4, 0)
317 #define BE_TXD_INFO5_SR_EN_V1 BIT(5)
318 #define BE_TXD_INFO5_NDPA_DURATION GENMASK(31, 16)
319 
320 /* TX WD INFO DWORD 6 */
321 #define BE_TXD_INFO6_UL_APEP_LEN GENMASK(11, 0)
322 #define BE_TXD_INFO6_UL_GI_LTF GENMASK(14, 12)
323 #define BE_TXD_INFO6_UL_DOPPLER BIT(15)
324 #define BE_TXD_INFO6_UL_STBC BIT(16)
325 #define BE_TXD_INFO6_UL_MU_MIMO_EN BIT(17)
326 #define BE_TXD_INFO6_UL_LENGTH_REF GENMASK(21, 18)
327 #define BE_TXD_INFO6_UL_RF_GAIN_IDX GENMASK(31, 22)
328 
329 /* TX WD INFO DWORD 7 */
330 #define BE_TXD_INFO7_UL_FIXED_GAIN_EN BIT(0)
331 #define BE_TXD_INFO7_UL_PRI_EXP_RSSI_DBM GENMASK(7, 1)
332 #define BE_TXD_INFO7_ELNA_IDX BIT(8)
333 #define BE_TXD_INFO7_UL_APEP_UNIT GENMASK(10, 9)
334 #define BE_TXD_INFO7_UL_TRI_PAD GENMASK(13, 11)
335 #define BE_TXD_INFO7_UL_T_PE GENMASK(15, 14)
336 #define BE_TXD_INFO7_UL_EHT_USR_PRES BIT(16)
337 #define BE_TXD_INFO7_UL_HELTF_SYMBOL_NUM GENMASK(19, 17)
338 #define BE_TXD_INFO7_ULBW GENMASK(21, 20)
339 #define BE_TXD_INFO7_ULBW_EXT GENMASK(23, 22)
340 #define BE_TXD_INFO7_UL_TRI_PAD_TSF BIT(24)
341 #define BE_TXD_INFO7_USE_WD_UL GENMASK(25, 24)
342 #define BE_TXD_INFO7_EXTEND_MODE_SEL GENMASK(31, 28)
343 
344 /* RX WD dword0 */
345 #define AX_RXD_RPKT_LEN_MASK GENMASK(13, 0)
346 #define AX_RXD_SHIFT_MASK GENMASK(15, 14)
347 #define AX_RXD_WL_HD_IV_LEN_MASK GENMASK(21, 16)
348 #define AX_RXD_BB_SEL BIT(22)
349 #define AX_RXD_MAC_INFO_VLD BIT(23)
350 #define AX_RXD_RPKT_TYPE_MASK GENMASK(27, 24)
351 #define AX_RXD_DRV_INFO_SIZE_MASK GENMASK(30, 28)
352 #define AX_RXD_LONG_RXD BIT(31)
353 
354 /* RX WD dword1 */
355 #define AX_RXD_PPDU_TYPE_MASK GENMASK(3, 0)
356 #define AX_RXD_PPDU_CNT_MASK GENMASK(6, 4)
357 #define AX_RXD_SR_EN BIT(7)
358 #define AX_RXD_USER_ID_MASK GENMASK(15, 8)
359 #define AX_RXD_USER_ID_v1_MASK GENMASK(13, 8)
360 #define AX_RXD_RX_DATARATE_MASK GENMASK(24, 16)
361 #define AX_RXD_RX_GI_LTF_MASK GENMASK(27, 25)
362 #define AX_RXD_NON_SRG_PPDU BIT(28)
363 #define AX_RXD_INTER_PPDU BIT(29)
364 #define AX_RXD_NON_SRG_PPDU_v1 BIT(14)
365 #define AX_RXD_INTER_PPDU_v1 BIT(15)
366 #define AX_RXD_BW_MASK GENMASK(31, 30)
367 #define AX_RXD_BW_v1_MASK GENMASK(31, 29)
368 
369 /* RX WD dword2 */
370 #define AX_RXD_FREERUN_CNT_MASK GENMASK(31, 0)
371 
372 /* RX WD dword3 */
373 #define AX_RXD_A1_MATCH BIT(0)
374 #define AX_RXD_SW_DEC BIT(1)
375 #define AX_RXD_HW_DEC BIT(2)
376 #define AX_RXD_AMPDU BIT(3)
377 #define AX_RXD_AMPDU_END_PKT BIT(4)
378 #define AX_RXD_AMSDU BIT(5)
379 #define AX_RXD_AMSDU_CUT BIT(6)
380 #define AX_RXD_LAST_MSDU BIT(7)
381 #define AX_RXD_BYPASS BIT(8)
382 #define AX_RXD_CRC32_ERR BIT(9)
383 #define AX_RXD_ICV_ERR BIT(10)
384 #define AX_RXD_MAGIC_WAKE BIT(11)
385 #define AX_RXD_UNICAST_WAKE BIT(12)
386 #define AX_RXD_PATTERN_WAKE BIT(13)
387 #define AX_RXD_GET_CH_INFO_MASK GENMASK(15, 14)
388 #define AX_RXD_PATTERN_IDX_MASK GENMASK(20, 16)
389 #define AX_RXD_TARGET_IDC_MASK GENMASK(23, 21)
390 #define AX_RXD_CHKSUM_OFFLOAD_EN BIT(24)
391 #define AX_RXD_WITH_LLC BIT(25)
392 #define AX_RXD_RX_STATISTICS BIT(26)
393 
394 /* RX WD dword4 */
395 #define AX_RXD_TYPE_MASK GENMASK(1, 0)
396 #define AX_RXD_MC BIT(2)
397 #define AX_RXD_BC BIT(3)
398 #define AX_RXD_MD BIT(4)
399 #define AX_RXD_MF BIT(5)
400 #define AX_RXD_PWR BIT(6)
401 #define AX_RXD_QOS BIT(7)
402 #define AX_RXD_TID_MASK GENMASK(11, 8)
403 #define AX_RXD_EOSP BIT(12)
404 #define AX_RXD_HTC BIT(13)
405 #define AX_RXD_QNULL BIT(14)
406 #define AX_RXD_SEQ_MASK GENMASK(27, 16)
407 #define AX_RXD_FRAG_MASK GENMASK(31, 28)
408 
409 /* RX WD dword5 */
410 #define AX_RXD_SEC_CAM_IDX_MASK GENMASK(7, 0)
411 #define AX_RXD_ADDR_CAM_MASK GENMASK(15, 8)
412 #define AX_RXD_MAC_ID_MASK GENMASK(23, 16)
413 #define AX_RXD_RX_PL_ID_MASK GENMASK(27, 24)
414 #define AX_RXD_ADDR_CAM_VLD BIT(28)
415 #define AX_RXD_ADDR_FWD_EN BIT(29)
416 #define AX_RXD_RX_PL_MATCH BIT(30)
417 
418 /* RX WD dword6 */
419 #define AX_RXD_MAC_ADDR_MASK GENMASK(31, 0)
420 
421 /* RX WD dword7 */
422 #define AX_RXD_MAC_ADDR_H_MASK GENMASK(15, 0)
423 #define AX_RXD_SMART_ANT BIT(16)
424 #define AX_RXD_SEC_TYPE_MASK GENMASK(20, 17)
425 #define AX_RXD_HDR_CNV BIT(21)
426 #define AX_RXD_HDR_OFFSET_MASK GENMASK(26, 22)
427 #define AX_RXD_BIP_KEYID BIT(27)
428 #define AX_RXD_BIP_ENC BIT(28)
429 
430 struct rtw89_rxinfo_user {
431 	__le32 w0;
432 };
433 
434 #define RTW89_RXINFO_USER_MAC_ID_VALID BIT(0)
435 #define RTW89_RXINFO_USER_DATA BIT(1)
436 #define RTW89_RXINFO_USER_CTRL BIT(2)
437 #define RTW89_RXINFO_USER_MGMT BIT(3)
438 #define RTW89_RXINFO_USER_BCN BIT(4)
439 #define RTW89_RXINFO_USER_MACID GENMASK(15, 8)
440 #define RTW89_RXINFO_USER_MACID_V1 GENMASK(31, 20)
441 
442 struct rtw89_rxinfo {
443 	__le32 w0;
444 	__le32 w1;
445 	struct rtw89_rxinfo_user user[];
446 } __packed;
447 
448 #define RTW89_RXINFO_W0_USR_NUM GENMASK(3, 0)
449 #define RTW89_RXINFO_W0_USR_NUM_V1 GENMASK(4, 0)
450 #define RTW89_RXINFO_W0_FW_DEFINE GENMASK(15, 8)
451 #define RTW89_RXINFO_W0_PLCP_LEN_V1 GENMASK(23, 16)
452 #define RTW89_RXINFO_W0_LSIG_LEN GENMASK(27, 16)
453 #define RTW89_RXINFO_W0_INVALID_V1 BIT(27)
454 #define RTW89_RXINFO_W0_IS_TO_SELF BIT(28)
455 #define RTW89_RXINFO_W0_RX_CNT_VLD BIT(29)
456 #define RTW89_RXINFO_W0_LONG_RXD GENMASK(31, 30)
457 #define RTW89_RXINFO_W1_SERVICE GENMASK(15, 0)
458 #define RTW89_RXINFO_W1_PLCP_LEN GENMASK(23, 16)
459 
460 struct rtw89_phy_sts_hdr {
461 	__le32 w0;
462 	__le32 w1;
463 } __packed;
464 
465 #define RTW89_PHY_STS_HDR_W0_IE_MAP GENMASK(4, 0)
466 #define RTW89_PHY_STS_HDR_W0_HDR_2_EN BIT(5)
467 #define RTW89_PHY_STS_HDR_W0_VALID BIT(7)
468 #define RTW89_PHY_STS_HDR_W0_LEN GENMASK(15, 8)
469 #define RTW89_PHY_STS_HDR_W0_RSSI_AVG GENMASK(31, 24)
470 #define RTW89_PHY_STS_HDR_W1_RSSI_A GENMASK(7, 0)
471 #define RTW89_PHY_STS_HDR_W1_RSSI_B GENMASK(15, 8)
472 #define RTW89_PHY_STS_HDR_W1_RSSI_C GENMASK(23, 16)
473 #define RTW89_PHY_STS_HDR_W1_RSSI_D GENMASK(31, 24)
474 
475 struct rtw89_phy_sts_hdr_v2 {
476 	__le32 w0;
477 	__le32 w1;
478 } __packed;
479 
480 #define RTW89_PHY_STS_HDR_V2_W0_PATH_EN GENMASK(20, 16)
481 
482 struct rtw89_phy_sts_iehdr {
483 	__le32 w0;
484 };
485 
486 #define RTW89_PHY_STS_IEHDR_TYPE GENMASK(4, 0)
487 #define RTW89_PHY_STS_IEHDR_LEN GENMASK(11, 5)
488 
489 /* BE RXD dword0 */
490 #define BE_RXD_RPKT_LEN_MASK GENMASK(13, 0)
491 #define BE_RXD_SHIFT_MASK GENMASK(15, 14)
492 #define BE_RXD_DRV_INFO_SZ_MASK GENMASK(19, 18)
493 #define BE_RXD_HDR_CNV_SZ_MASK GENMASK(21, 20)
494 #define BE_RXD_PHY_RPT_SZ_MASK GENMASK(23, 22)
495 #define BE_RXD_RPKT_TYPE_MASK GENMASK(29, 24)
496 #define BE_RXD_BB_SEL BIT(30)
497 #define BE_RXD_LONG_RXD BIT(31)
498 
499 /* BE RXD dword1 */
500 #define BE_RXD_PKT_ID_MASK GENMASK(11, 0)
501 #define BE_RXD_FWD_TARGET_MASK GENMASK(23, 16)
502 #define BE_RXD_BCN_FW_INFO_MASK GENMASK(25, 24)
503 #define BE_RXD_FW_RLS BIT(26)
504 
505 /* BE RXD dword2 */
506 #define BE_RXD_MAC_ID_MASK GENMASK(7, 0)
507 #define BE_RXD_MAC_ID_V1 GENMASK(9, 0)
508 #define BE_RXD_TYPE_MASK GENMASK(11, 10)
509 #define BE_RXD_LAST_MSDU BIT(12)
510 #define BE_RXD_AMSDU_CUT BIT(13)
511 #define BE_RXD_ADDR_CAM_VLD BIT(14)
512 #define BE_RXD_REORDER BIT(15)
513 #define BE_RXD_SEQ_MASK GENMASK(27, 16)
514 #define BE_RXD_TID_MASK GENMASK(31, 28)
515 
516 /* BE RXD dword3 */
517 #define BE_RXD_SEC_TYPE_MASK GENMASK(3, 0)
518 #define BE_RXD_BIP_KEYID BIT(4)
519 #define BE_RXD_BIP_ENC BIT(5)
520 #define BE_RXD_CRC32_ERR BIT(6)
521 #define BE_RXD_ICV_ERR BIT(7)
522 #define BE_RXD_HW_DEC BIT(8)
523 #define BE_RXD_SW_DEC BIT(9)
524 #define BE_RXD_A1_MATCH BIT(10)
525 #define BE_RXD_AMPDU BIT(11)
526 #define BE_RXD_AMPDU_EOF BIT(12)
527 #define BE_RXD_AMSDU BIT(13)
528 #define BE_RXD_MC BIT(14)
529 #define BE_RXD_BC BIT(15)
530 #define BE_RXD_MD BIT(16)
531 #define BE_RXD_MF BIT(17)
532 #define BE_RXD_PWR BIT(18)
533 #define BE_RXD_QOS BIT(19)
534 #define BE_RXD_EOSP BIT(20)
535 #define BE_RXD_HTC BIT(21)
536 #define BE_RXD_QNULL BIT(22)
537 #define BE_RXD_A4_FRAME BIT(23)
538 #define BE_RXD_FRAG_MASK GENMASK(27, 24)
539 #define BE_RXD_GET_CH_INFO_V2 GENMASK(31, 29)
540 #define BE_RXD_GET_CH_INFO_V1_MASK GENMASK(31, 30)
541 
542 /* BE RXD dword4 */
543 #define BE_RXD_PPDU_TYPE_MASK GENMASK(7, 0)
544 #define BE_RXD_PPDU_CNT_MASK GENMASK(10, 8)
545 #define BE_RXD_BW_MASK GENMASK(14, 12)
546 #define BE_RXD_RX_GI_LTF_MASK GENMASK(18, 16)
547 #define BE_RXD_RX_REORDER_FIELD_EN BIT(19)
548 #define BE_RXD_RX_DATARATE_MASK GENMASK(31, 20)
549 
550 /* BE RXD dword5 */
551 #define BE_RXD_FREERUN_CNT_MASK GENMASK(31, 0)
552 
553 /* BE RXD dword6 */
554 #define BE_RXD_ADDR_CAM_MASK GENMASK(7, 0)
555 #define BE_RXD_ADDR_CAM_V1 GENMASK(9, 0)
556 #define BE_RXD_RX_STATISTICS_V1 BIT(11)
557 #define BE_RXD_SMART_ANT_V1 BIT(12)
558 #define BE_RXD_SR_EN BIT(13)
559 #define BE_RXD_NON_SRG_PPDU BIT(14)
560 #define BE_RXD_INTER_PPDU BIT(15)
561 #define BE_RXD_USER_ID_MASK GENMASK(21, 16)
562 #define BE_RXD_SEC_CAM_IDX_V1 GENMASK(31, 22)
563 #define BE_RXD_RX_STATISTICS BIT(22)
564 #define BE_RXD_SMART_ANT BIT(23)
565 #define BE_RXD_SEC_CAM_IDX_MASK GENMASK(31, 24)
566 
567 /* BE RXD dword7 */
568 #define BE_RXD_PATTERN_IDX_MASK GENMASK(4, 0)
569 #define BE_RXD_MAGIC_WAKE BIT(5)
570 #define BE_RXD_UNICAST_WAKE BIT(6)
571 #define BE_RXD_PATTERN_WAKE BIT(7)
572 #define BE_RXD_RX_PL_MATCH BIT(8)
573 #define BE_RXD_RX_PL_ID_MASK GENMASK(15, 12)
574 #define BE_RXD_HDR_CNV BIT(16)
575 #define BE_RXD_NAT25_HIT BIT(17)
576 #define BE_RXD_IS_DA BIT(18)
577 #define BE_RXD_CHKSUM_OFFLOAD_EN BIT(19)
578 #define BE_RXD_RXSC_ENTRY_MASK GENMASK(22, 20)
579 #define BE_RXD_RXSC_HIT BIT(23)
580 #define BE_RXD_WITH_LLC BIT(24)
581 #define BE_RXD_RX_AGG_FIELD_EN BIT(25)
582 
583 /* BE RXD dword8 */
584 #define BE_RXD_MAC_ADDR_MASK GENMASK(31, 0)
585 
586 /* BE RXD dword9 */
587 #define BE_RXD_MAC_ADDR_H_MASK GENMASK(15, 0)
588 #define BE_RXD_HDR_OFFSET_MASK GENMASK(20, 16)
589 #define BE_RXD_WL_HD_IV_LEN_MASK GENMASK(26, 21)
590 
591 /* BE RXD - PHY RPT dword0 */
592 #define BE_RXD_PHY_RSSI GENMASK(11, 0)
593 
594 struct rtw89_phy_sts_ie00 {
595 	__le32 w0;
596 	__le32 w1;
597 	__le32 w2;
598 	__le32 w3;
599 } __packed;
600 
601 #define RTW89_PHY_STS_IE00_W0_RPL GENMASK(15, 7)
602 #define RTW89_PHY_STS_IE00_W3_RX_PATH_EN GENMASK(31, 28)
603 
604 struct rtw89_phy_sts_ie00_v2 {
605 	__le32 w0;
606 	__le32 w1;
607 	__le32 w2;
608 	__le32 w3;
609 	__le32 w4;
610 	__le32 w5;
611 	__le32 w6;
612 	__le32 w7;
613 } __packed;
614 
615 #define RTW89_PHY_STS_IE00_V2_W4_RPL_TD_A GENMASK(8, 0)
616 #define RTW89_PHY_STS_IE00_V2_W4_RPL_TD_B GENMASK(17, 9)
617 #define RTW89_PHY_STS_IE00_V2_W4_RPL_TD_C GENMASK(26, 18)
618 #define RTW89_PHY_STS_IE00_V2_W5_RPL_TD_D GENMASK(8, 0)
619 
620 struct rtw89_phy_sts_ie01 {
621 	__le32 w0;
622 	__le32 w1;
623 	__le32 w2;
624 	__le32 w3;
625 	__le32 w4;
626 	__le32 w5;
627 } __packed;
628 
629 #define RTW89_PHY_STS_IE01_W0_CH_IDX GENMASK(23, 16)
630 #define RTW89_PHY_STS_IE01_W0_RSSI_AVG_FD GENMASK(15, 8)
631 #define RTW89_PHY_STS_IE01_W0_RX_PATH_EN GENMASK(31, 28)
632 #define RTW89_PHY_STS_IE01_W1_FD_CFO GENMASK(19, 8)
633 #define RTW89_PHY_STS_IE01_W1_PREMB_CFO GENMASK(31, 20)
634 #define RTW89_PHY_STS_IE01_W2_AVG_SNR GENMASK(5, 0)
635 #define RTW89_PHY_STS_IE01_W2_EVM_MAX GENMASK(15, 8)
636 #define RTW89_PHY_STS_IE01_W2_EVM_MIN GENMASK(23, 16)
637 #define RTW89_PHY_STS_IE01_W2_LDPC BIT(28)
638 #define RTW89_PHY_STS_IE01_W2_STBC BIT(30)
639 
640 struct rtw89_phy_sts_ie01_v2 {
641 	__le32 w0;
642 	__le32 w1;
643 	__le32 w2;
644 	__le32 w3;
645 	__le32 w4;
646 	__le32 w5;
647 	__le32 w6;
648 	__le32 w7;
649 	__le32 w8;
650 	__le32 w9;
651 } __packed;
652 
653 #define RTW89_PHY_STS_IE01_V2_W5_BW_IDX GENMASK(31, 29)
654 #define RTW89_PHY_STS_IE01_V2_W8_RPL_FD_A GENMASK(11, 4)
655 #define RTW89_PHY_STS_IE01_V2_W8_RPL_FD_B GENMASK(23, 16)
656 #define RTW89_PHY_STS_IE01_V2_W9_RPL_FD_C GENMASK(11, 4)
657 #define RTW89_PHY_STS_IE01_V2_W9_RPL_FD_D GENMASK(23, 16)
658 
659 enum rtw89_tx_channel {
660 	RTW89_TXCH_ACH0	= 0,
661 	RTW89_TXCH_ACH1	= 1,
662 	RTW89_TXCH_ACH2	= 2,
663 	RTW89_TXCH_ACH3	= 3,
664 	RTW89_TXCH_ACH4	= 4,
665 	RTW89_TXCH_ACH5	= 5,
666 	RTW89_TXCH_ACH6	= 6,
667 	RTW89_TXCH_ACH7	= 7,
668 	RTW89_TXCH_CH8	= 8,  /* MGMT Band 0 */
669 	RTW89_TXCH_CH9	= 9,  /* HI Band 0 */
670 	RTW89_TXCH_CH10	= 10, /* MGMT Band 1 */
671 	RTW89_TXCH_CH11	= 11, /* HI Band 1 */
672 	RTW89_TXCH_CH12	= 12, /* FW CMD */
673 
674 	/* keep last */
675 	RTW89_TXCH_NUM,
676 	RTW89_TXCH_MAX = RTW89_TXCH_NUM - 1
677 };
678 
679 enum rtw89_rx_channel {
680 	RTW89_RXCH_RXQ	= 0,
681 	RTW89_RXCH_RPQ	= 1,
682 
683 	/* keep last */
684 	RTW89_RXCH_NUM,
685 	RTW89_RXCH_MAX = RTW89_RXCH_NUM - 1
686 };
687 
688 enum rtw89_tx_qsel {
689 	RTW89_TX_QSEL_BE_0		= 0x00,
690 	RTW89_TX_QSEL_BK_0		= 0x01,
691 	RTW89_TX_QSEL_VI_0		= 0x02,
692 	RTW89_TX_QSEL_VO_0		= 0x03,
693 	RTW89_TX_QSEL_BE_1		= 0x04,
694 	RTW89_TX_QSEL_BK_1		= 0x05,
695 	RTW89_TX_QSEL_VI_1		= 0x06,
696 	RTW89_TX_QSEL_VO_1		= 0x07,
697 	RTW89_TX_QSEL_BE_2		= 0x08,
698 	RTW89_TX_QSEL_BK_2		= 0x09,
699 	RTW89_TX_QSEL_VI_2		= 0x0a,
700 	RTW89_TX_QSEL_VO_2		= 0x0b,
701 	RTW89_TX_QSEL_BE_3		= 0x0c,
702 	RTW89_TX_QSEL_BK_3		= 0x0d,
703 	RTW89_TX_QSEL_VI_3		= 0x0e,
704 	RTW89_TX_QSEL_VO_3		= 0x0f,
705 	RTW89_TX_QSEL_B0_BCN		= 0x10,
706 	RTW89_TX_QSEL_B0_HI		= 0x11,
707 	RTW89_TX_QSEL_B0_MGMT		= 0x12,
708 	RTW89_TX_QSEL_B0_NOPS		= 0x13,
709 	RTW89_TX_QSEL_B0_MGMT_FAST	= 0x14,
710 	/* reserved */
711 	/* reserved */
712 	/* reserved */
713 	RTW89_TX_QSEL_B1_BCN		= 0x18,
714 	RTW89_TX_QSEL_B1_HI		= 0x19,
715 	RTW89_TX_QSEL_B1_MGMT		= 0x1a,
716 	RTW89_TX_QSEL_B1_NOPS		= 0x1b,
717 	RTW89_TX_QSEL_B1_MGMT_FAST	= 0x1c,
718 	/* reserved */
719 	/* reserved */
720 	/* reserved */
721 };
722 
723 static inline u8 rtw89_core_get_qsel(struct rtw89_dev *rtwdev, u8 tid)
724 {
725 	switch (tid) {
726 	default:
727 		rtw89_warn(rtwdev, "Should use tag 1d: %d\n", tid);
728 		fallthrough;
729 	case 0:
730 	case 3:
731 		return RTW89_TX_QSEL_BE_0;
732 	case 1:
733 	case 2:
734 		return RTW89_TX_QSEL_BK_0;
735 	case 4:
736 	case 5:
737 		return RTW89_TX_QSEL_VI_0;
738 	case 6:
739 	case 7:
740 		return RTW89_TX_QSEL_VO_0;
741 	}
742 }
743 
744 static inline u8
745 rtw89_core_get_qsel_mgmt(struct rtw89_dev *rtwdev, struct rtw89_core_tx_request *tx_req)
746 {
747 	struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
748 	struct rtw89_vif_link *rtwvif_link = tx_req->rtwvif_link;
749 
750 	if (desc_info->hiq) {
751 		if (rtwvif_link->mac_idx == RTW89_MAC_1)
752 			return RTW89_TX_QSEL_B1_HI;
753 		else
754 			return RTW89_TX_QSEL_B0_HI;
755 	}
756 
757 	if (rtwvif_link->mac_idx == RTW89_MAC_1)
758 		return RTW89_TX_QSEL_B1_MGMT;
759 	else
760 		return RTW89_TX_QSEL_B0_MGMT;
761 }
762 
763 static inline u8 rtw89_core_get_tid_indicate(struct rtw89_dev *rtwdev, u8 tid)
764 {
765 	switch (tid) {
766 	case 3:
767 	case 2:
768 	case 5:
769 	case 7:
770 		return 1;
771 	default:
772 		rtw89_warn(rtwdev, "Should use tag 1d: %d\n", tid);
773 		fallthrough;
774 	case 0:
775 	case 1:
776 	case 4:
777 	case 6:
778 		return 0;
779 	}
780 }
781 
782 #endif
783