1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* Copyright(c) 2020 Realtek Corporation 3 */ 4 5 #ifndef __RTW89_PCI_H__ 6 #define __RTW89_PCI_H__ 7 8 #include "txrx.h" 9 10 #define MDIO_PG0_G1 0 11 #define MDIO_PG1_G1 1 12 #define MDIO_PG0_G2 2 13 #define MDIO_PG1_G2 3 14 #define RAC_CTRL_PPR 0x00 15 #define RAC_ANA03 0x03 16 #define OOBS_SEN_MASK GENMASK(5, 1) 17 #define RAC_ANA09 0x09 18 #define BAC_OOBS_SEL BIT(4) 19 #define RAC_ANA0A 0x0A 20 #define B_BAC_EQ_SEL BIT(5) 21 #define RAC_ANA0B 0x0B 22 #define MANUAL_LVL_MASK GENMASK(8, 5) 23 #define RAC_ANA0C 0x0C 24 #define B_PCIE_BIT_PSAVE BIT(15) 25 #define RAC_ANA0D 0x0D 26 #define OFFSET_CAL_MODE BIT(13) 27 #define BAC_RX_TEST_EN BIT(6) 28 #define RAC_ANA10 0x10 29 #define ADDR_SEL_MASK GENMASK(9, 4) 30 #define ADDR_SEL_VAL 0x3C 31 #define ADDR_SEL_PINOUT_DIS_VAL 0x3C4 32 #define B_PCIE_BIT_PINOUT_DIS BIT(3) 33 #define RAC_REG_REV2 0x1B 34 #define BAC_CMU_EN_DLY_MASK GENMASK(15, 12) 35 #define PCIE_DPHY_DLY_25US 0x1 36 #define RAC_ANA19 0x19 37 #define B_PCIE_BIT_RD_SEL BIT(2) 38 #define RAC_REG_FLD_0 0x1D 39 #define BAC_AUTOK_N_MASK GENMASK(3, 2) 40 #define PCIE_AUTOK_4 0x3 41 #define RAC_ANA1E 0x1E 42 #define RAC_ANA1E_G1_VAL 0x66EA 43 #define RAC_ANA1E_G2_VAL 0x6EEA 44 #define RAC_ANA1F 0x1F 45 #define OOBS_LEVEL_MASK GENMASK(12, 8) 46 #define OFFSET_CAL_MASK GENMASK(7, 4) 47 #define RAC_ANA24 0x24 48 #define B_AX_DEGLITCH GENMASK(11, 8) 49 #define RAC_ANA26 0x26 50 #define B_AX_RXEN GENMASK(15, 14) 51 #define RAC_ANA2E 0x2E 52 #define RAC_ANA2E_VAL 0xFFFE 53 #define RAC_CTRL_PPR_V1 0x30 54 #define B_AX_CLK_CALIB_EN BIT(12) 55 #define B_AX_CALIB_EN BIT(13) 56 #define B_AX_DIV GENMASK(15, 14) 57 #define RAC_SET_PPR_V1 0x31 58 #define RAC_ANA41 0x41 59 #define PHY_ERR_FLAG_EN BIT(6) 60 61 #define R_AX_DBI_FLAG 0x1090 62 #define B_AX_DBI_RFLAG BIT(17) 63 #define B_AX_DBI_WFLAG BIT(16) 64 #define B_AX_DBI_WREN_MSK GENMASK(15, 12) 65 #define B_AX_DBI_ADDR_MSK GENMASK(11, 2) 66 #define B_AX_DBI_2LSB GENMASK(1, 0) 67 #define R_AX_DBI_WDATA 0x1094 68 #define R_AX_DBI_RDATA 0x1098 69 70 #define R_AX_MDIO_WDATA 0x10A4 71 #define R_AX_MDIO_RDATA 0x10A6 72 73 #define R_AX_PCIE_PS_CTRL_V1 0x3008 74 #define B_AX_CMAC_EXIT_L1_EN BIT(7) 75 #define B_AX_DMAC0_EXIT_L1_EN BIT(6) 76 #define B_AX_SEL_XFER_PENDING BIT(3) 77 #define B_AX_SEL_REQ_ENTR_L1 BIT(2) 78 #define B_AX_SEL_REQ_EXIT_L1 BIT(0) 79 80 #define R_AX_PCIE_MIX_CFG_V1 0x300C 81 #define B_AX_ASPM_CTRL_L1 BIT(17) 82 #define B_AX_ASPM_CTRL_L0 BIT(16) 83 #define B_AX_ASPM_CTRL_MASK GENMASK(17, 16) 84 #define B_AX_XFER_PENDING_FW BIT(11) 85 #define B_AX_XFER_PENDING BIT(10) 86 #define B_AX_REQ_EXIT_L1 BIT(9) 87 #define B_AX_REQ_ENTR_L1 BIT(8) 88 #define B_AX_L1SUB_DISABLE BIT(0) 89 90 #define R_AX_L1_CLK_CTRL 0x3010 91 #define B_AX_CLK_REQ_N BIT(1) 92 93 #define R_AX_PCIE_BG_CLR 0x303C 94 #define B_AX_BG_CLR_ASYNC_M3 BIT(4) 95 96 #define R_AX_PCIE_LAT_CTRL 0x3044 97 #define B_AX_CLK_REQ_SEL_OPT BIT(1) 98 #define B_AX_CLK_REQ_SEL BIT(0) 99 100 #define R_AX_PCIE_IO_RCY_M1 0x3100 101 #define B_AX_PCIE_IO_RCY_P_M1 BIT(5) 102 #define B_AX_PCIE_IO_RCY_WDT_P_M1 BIT(4) 103 #define B_AX_PCIE_IO_RCY_WDT_MODE_M1 BIT(3) 104 #define B_AX_PCIE_IO_RCY_TRIG_M1 BIT(0) 105 106 #define R_AX_PCIE_WDT_TIMER_M1 0x3104 107 #define B_AX_PCIE_WDT_TIMER_M1_MASK GENMASK(31, 0) 108 109 #define R_AX_PCIE_IO_RCY_M2 0x310C 110 #define B_AX_PCIE_IO_RCY_P_M2 BIT(5) 111 #define B_AX_PCIE_IO_RCY_WDT_P_M2 BIT(4) 112 #define B_AX_PCIE_IO_RCY_WDT_MODE_M2 BIT(3) 113 #define B_AX_PCIE_IO_RCY_TRIG_M2 BIT(0) 114 115 #define R_AX_PCIE_WDT_TIMER_M2 0x3110 116 #define B_AX_PCIE_WDT_TIMER_M2_MASK GENMASK(31, 0) 117 118 #define R_AX_PCIE_IO_RCY_E0 0x3118 119 #define B_AX_PCIE_IO_RCY_P_E0 BIT(5) 120 #define B_AX_PCIE_IO_RCY_WDT_P_E0 BIT(4) 121 #define B_AX_PCIE_IO_RCY_WDT_MODE_E0 BIT(3) 122 #define B_AX_PCIE_IO_RCY_TRIG_E0 BIT(0) 123 124 #define R_AX_PCIE_WDT_TIMER_E0 0x311C 125 #define B_AX_PCIE_WDT_TIMER_E0_MASK GENMASK(31, 0) 126 127 #define R_AX_PCIE_IO_RCY_S1 0x3124 128 #define B_AX_PCIE_IO_RCY_RP_S1 BIT(7) 129 #define B_AX_PCIE_IO_RCY_WP_S1 BIT(6) 130 #define B_AX_PCIE_IO_RCY_WDT_RP_S1 BIT(5) 131 #define B_AX_PCIE_IO_RCY_WDT_WP_S1 BIT(4) 132 #define B_AX_PCIE_IO_RCY_WDT_MODE_S1 BIT(3) 133 #define B_AX_PCIE_IO_RCY_RTRIG_S1 BIT(1) 134 #define B_AX_PCIE_IO_RCY_WTRIG_S1 BIT(0) 135 136 #define R_AX_PCIE_WDT_TIMER_S1 0x3128 137 #define B_AX_PCIE_WDT_TIMER_S1_MASK GENMASK(31, 0) 138 139 #define R_RAC_DIRECT_OFFSET_G1 0x3800 140 #define FILTER_OUT_EQ_MASK GENMASK(14, 10) 141 #define R_RAC_DIRECT_OFFSET_G2 0x3880 142 #define REG_FILTER_OUT_MASK GENMASK(6, 2) 143 #define RAC_MULT 2 144 145 #define R_RAC_DIRECT_OFFSET_BE_LANE0_G1 0x3800 146 #define R_RAC_DIRECT_OFFSET_BE_LANE1_G1 0x3880 147 #define R_RAC_DIRECT_OFFSET_BE_LANE0_G2 0x3900 148 #define R_RAC_DIRECT_OFFSET_BE_LANE1_G2 0x3980 149 150 #define RAC_DIRECT_OFFESET_L0_G1 0x3800 151 #define RAC_DIRECT_OFFESET_L1_G1 0x3900 152 #define RAC_DIRECT_OFFESET_L0_G2 0x3A00 153 #define RAC_DIRECT_OFFESET_L1_G2 0x3B00 154 155 #define RTW89_PCI_WR_RETRY_CNT 20 156 157 /* Interrupts */ 158 #define R_AX_HIMR0 0x01A0 159 #define B_AX_WDT_TIMEOUT_INT_EN BIT(22) 160 #define B_AX_HALT_C2H_INT_EN BIT(21) 161 #define R_AX_HISR0 0x01A4 162 163 #define R_AX_HIMR1 0x01A8 164 #define B_AX_GPIO18_INT_EN BIT(2) 165 #define B_AX_GPIO17_INT_EN BIT(1) 166 #define B_AX_GPIO16_INT_EN BIT(0) 167 168 #define R_AX_HISR1 0x01AC 169 #define B_AX_GPIO18_INT BIT(2) 170 #define B_AX_GPIO17_INT BIT(1) 171 #define B_AX_GPIO16_INT BIT(0) 172 173 #define R_AX_MDIO_CFG 0x10A0 174 #define B_AX_MDIO_PHY_ADDR_MASK GENMASK(13, 12) 175 #define B_AX_MDIO_RFLAG BIT(9) 176 #define B_AX_MDIO_WFLAG BIT(8) 177 #define B_AX_MDIO_ADDR_MASK GENMASK(4, 0) 178 179 #define R_AX_PCIE_HIMR00 0x10B0 180 #define R_AX_HAXI_HIMR00 0x10B0 181 #define B_AX_HC00ISR_IND_INT_EN BIT(27) 182 #define B_AX_HD1ISR_IND_INT_EN BIT(26) 183 #define B_AX_HD0ISR_IND_INT_EN BIT(25) 184 #define B_AX_HS0ISR_IND_INT_EN BIT(24) 185 #define B_AX_HS0ISR_IND_INT_EN_WKARND BIT(23) 186 #define B_AX_RETRAIN_INT_EN BIT(21) 187 #define B_AX_RPQBD_FULL_INT_EN BIT(20) 188 #define B_AX_RDU_INT_EN BIT(19) 189 #define B_AX_RXDMA_STUCK_INT_EN BIT(18) 190 #define B_AX_TXDMA_STUCK_INT_EN BIT(17) 191 #define B_AX_PCIE_HOTRST_INT_EN BIT(16) 192 #define B_AX_PCIE_FLR_INT_EN BIT(15) 193 #define B_AX_PCIE_PERST_INT_EN BIT(14) 194 #define B_AX_TXDMA_CH12_INT_EN BIT(13) 195 #define B_AX_TXDMA_CH9_INT_EN BIT(12) 196 #define B_AX_TXDMA_CH8_INT_EN BIT(11) 197 #define B_AX_TXDMA_ACH7_INT_EN BIT(10) 198 #define B_AX_TXDMA_ACH6_INT_EN BIT(9) 199 #define B_AX_TXDMA_ACH5_INT_EN BIT(8) 200 #define B_AX_TXDMA_ACH4_INT_EN BIT(7) 201 #define B_AX_TXDMA_ACH3_INT_EN BIT(6) 202 #define B_AX_TXDMA_ACH2_INT_EN BIT(5) 203 #define B_AX_TXDMA_ACH1_INT_EN BIT(4) 204 #define B_AX_TXDMA_ACH0_INT_EN BIT(3) 205 #define B_AX_RPQDMA_INT_EN BIT(2) 206 #define B_AX_RXP1DMA_INT_EN BIT(1) 207 #define B_AX_RXDMA_INT_EN BIT(0) 208 209 #define R_AX_PCIE_HISR00 0x10B4 210 #define R_AX_HAXI_HISR00 0x10B4 211 #define B_AX_HC00ISR_IND_INT BIT(27) 212 #define B_AX_HD1ISR_IND_INT BIT(26) 213 #define B_AX_HD0ISR_IND_INT BIT(25) 214 #define B_AX_HS0ISR_IND_INT BIT(24) 215 #define B_AX_RETRAIN_INT BIT(21) 216 #define B_AX_RPQBD_FULL_INT BIT(20) 217 #define B_AX_RDU_INT BIT(19) 218 #define B_AX_RXDMA_STUCK_INT BIT(18) 219 #define B_AX_TXDMA_STUCK_INT BIT(17) 220 #define B_AX_PCIE_HOTRST_INT BIT(16) 221 #define B_AX_PCIE_FLR_INT BIT(15) 222 #define B_AX_PCIE_PERST_INT BIT(14) 223 #define B_AX_TXDMA_CH12_INT BIT(13) 224 #define B_AX_TXDMA_CH9_INT BIT(12) 225 #define B_AX_TXDMA_CH8_INT BIT(11) 226 #define B_AX_TXDMA_ACH7_INT BIT(10) 227 #define B_AX_TXDMA_ACH6_INT BIT(9) 228 #define B_AX_TXDMA_ACH5_INT BIT(8) 229 #define B_AX_TXDMA_ACH4_INT BIT(7) 230 #define B_AX_TXDMA_ACH3_INT BIT(6) 231 #define B_AX_TXDMA_ACH2_INT BIT(5) 232 #define B_AX_TXDMA_ACH1_INT BIT(4) 233 #define B_AX_TXDMA_ACH0_INT BIT(3) 234 #define B_AX_RPQDMA_INT BIT(2) 235 #define B_AX_RXP1DMA_INT BIT(1) 236 #define B_AX_RXDMA_INT BIT(0) 237 238 #define R_AX_HAXI_IDCT_MSK 0x10B8 239 #define B_AX_TXBD_LEN0_ERR_IDCT_MSK BIT(3) 240 #define B_AX_TXBD_4KBOUND_ERR_IDCT_MSK BIT(2) 241 #define B_AX_RXMDA_STUCK_IDCT_MSK BIT(1) 242 #define B_AX_TXMDA_STUCK_IDCT_MSK BIT(0) 243 244 #define R_AX_HAXI_IDCT 0x10BC 245 #define B_AX_TXBD_LEN0_ERR_IDCT BIT(3) 246 #define B_AX_TXBD_4KBOUND_ERR_IDCT BIT(2) 247 #define B_AX_RXMDA_STUCK_IDCT BIT(1) 248 #define B_AX_TXMDA_STUCK_IDCT BIT(0) 249 250 #define R_AX_HAXI_HIMR10 0x11E0 251 #define B_AX_TXDMA_CH11_INT_EN_V1 BIT(1) 252 #define B_AX_TXDMA_CH10_INT_EN_V1 BIT(0) 253 254 #define R_AX_PCIE_HIMR10 0x13B0 255 #define B_AX_HC10ISR_IND_INT_EN BIT(28) 256 #define B_AX_TXDMA_CH11_INT_EN BIT(12) 257 #define B_AX_TXDMA_CH10_INT_EN BIT(11) 258 259 #define R_AX_PCIE_HISR10 0x13B4 260 #define B_AX_HC10ISR_IND_INT BIT(28) 261 #define B_AX_TXDMA_CH11_INT BIT(12) 262 #define B_AX_TXDMA_CH10_INT BIT(11) 263 264 #define R_AX_PCIE_HIMR00_V1 0x30B0 265 #define B_AX_HCI_AXIDMA_INT_EN BIT(29) 266 #define B_AX_HC00ISR_IND_INT_EN_V1 BIT(28) 267 #define B_AX_HD1ISR_IND_INT_EN_V1 BIT(27) 268 #define B_AX_HD0ISR_IND_INT_EN_V1 BIT(26) 269 #define B_AX_HS1ISR_IND_INT_EN BIT(25) 270 #define B_AX_PCIE_DBG_STE_INT_EN BIT(13) 271 272 #define R_AX_PCIE_HISR00_V1 0x30B4 273 #define B_AX_HCI_AXIDMA_INT BIT(29) 274 #define B_AX_HC00ISR_IND_INT_V1 BIT(28) 275 #define B_AX_HD1ISR_IND_INT_V1 BIT(27) 276 #define B_AX_HD0ISR_IND_INT_V1 BIT(26) 277 #define B_AX_HS1ISR_IND_INT BIT(25) 278 #define B_AX_PCIE_DBG_STE_INT BIT(13) 279 280 #define R_BE_PCIE_FRZ_CLK 0x3004 281 #define B_BE_PCIE_FRZ_MAC_HW_RST BIT(31) 282 #define B_BE_PCIE_FRZ_CFG_SPC_RST BIT(30) 283 #define B_BE_PCIE_FRZ_ELBI_RST BIT(29) 284 #define B_BE_PCIE_MAC_IS_ACTIVE BIT(28) 285 #define B_BE_PCIE_FRZ_RTK_HW_RST BIT(27) 286 #define B_BE_PCIE_FRZ_REG_RST BIT(26) 287 #define B_BE_PCIE_FRZ_ANA_RST BIT(25) 288 #define B_BE_PCIE_FRZ_WLAN_RST BIT(24) 289 #define B_BE_PCIE_FRZ_FLR_RST BIT(23) 290 #define B_BE_PCIE_FRZ_RET_NON_STKY_RST BIT(22) 291 #define B_BE_PCIE_FRZ_RET_STKY_RST BIT(21) 292 #define B_BE_PCIE_FRZ_NON_STKY_RST BIT(20) 293 #define B_BE_PCIE_FRZ_STKY_RST BIT(19) 294 #define B_BE_PCIE_FRZ_RET_CORE_RST BIT(18) 295 #define B_BE_PCIE_FRZ_PWR_RST BIT(17) 296 #define B_BE_PCIE_FRZ_PERST_RST BIT(16) 297 #define B_BE_PCIE_FRZ_PHY_ALOAD BIT(15) 298 #define B_BE_PCIE_FRZ_PHY_HW_RST BIT(14) 299 #define B_BE_PCIE_DBG_CLK BIT(4) 300 #define B_BE_PCIE_EN_CLK BIT(3) 301 #define B_BE_PCIE_DBI_ACLK_ACT BIT(2) 302 #define B_BE_PCIE_S1_ACLK_ACT BIT(1) 303 #define B_BE_PCIE_EN_AUX_CLK BIT(0) 304 305 #define R_BE_PCIE_PS_CTRL 0x3008 306 #define B_BE_ASPM_L11_EN BIT(19) 307 #define B_BE_ASPM_L12_EN BIT(18) 308 #define B_BE_PCIPM_L11_EN BIT(17) 309 #define B_BE_PCIPM_L12_EN BIT(16) 310 #define B_BE_RSM_L0S_EN BIT(8) 311 #define B_BE_CMAC_EXIT_L1_EN BIT(7) 312 #define B_BE_DMAC0_EXIT_L1_EN BIT(6) 313 #define B_BE_FORCE_L0 BIT(5) 314 #define B_BE_DBI_RO_WR_DISABLE BIT(4) 315 #define B_BE_SEL_XFER_PENDING BIT(3) 316 #define B_BE_SEL_REQ_ENTR_L1 BIT(2) 317 #define B_BE_PCIE_EN_SWENT_L23 BIT(1) 318 #define B_BE_SEL_REQ_EXIT_L1 BIT(0) 319 320 #define R_BE_PCIE_MIX_CFG 0x300C 321 #define B_BE_L1SS_TIMEOUT_CTRL BIT(18) 322 #define B_BE_ASPM_CTRL_L1 BIT(17) 323 #define B_BE_ASPM_CTRL_L0 BIT(16) 324 #define B_BE_RTK_ASPM_CTRL_MASK GENMASK(17, 16) 325 #define B_BE_XFER_PENDING_FW BIT(11) 326 #define B_BE_XFER_PENDING BIT(10) 327 #define B_BE_REQ_EXIT_L1 BIT(9) 328 #define B_BE_REQ_ENTR_L1 BIT(8) 329 #define B_BE_L1SUB_ENABLE BIT(0) 330 331 #define R_BE_L1_CLK_CTRL 0x3010 332 #define B_BE_RAS_SD_HOLD_LTSSM BIT(12) 333 #define B_BE_CLK_REQ_N BIT(1) 334 #define B_BE_CLK_PM_EN BIT(0) 335 336 #define R_BE_PCIE_LAT_CTRL 0x3044 337 #define B_BE_ELBI_PHY_REMAP_MASK GENMASK(29, 24) 338 #define B_BE_SYS_SUS_L12_EN BIT(17) 339 #define B_BE_MDIO_S_EN BIT(16) 340 #define B_BE_SYM_AUX_CLK_SEL BIT(15) 341 #define B_BE_RTK_LDO_POWER_LATENCY_MASK GENMASK(11, 10) 342 #define B_BE_RTK_LDO_BIAS_LATENCY_MASK GENMASK(9, 8) 343 #define B_BE_CLK_REQ_LAT_MASK GENMASK(7, 4) 344 #define B_BE_RTK_PM_SEL_OPT BIT(1) 345 #define B_BE_CLK_REQ_SEL BIT(0) 346 347 #define R_BE_PCIE_HIMR0 0x30B0 348 #define B_BE_PCIE_HB1_IND_INTA_IMR BIT(31) 349 #define B_BE_PCIE_HB0_IND_INTA_IMR BIT(30) 350 #define B_BE_HCI_AXIDMA_INTA_IMR BIT(29) 351 #define B_BE_HC0_IND_INTA_IMR BIT(28) 352 #define B_BE_HD1_IND_INTA_IMR BIT(27) 353 #define B_BE_HD0_IND_INTA_IMR BIT(26) 354 #define B_BE_HS1_IND_INTA_IMR BIT(25) 355 #define B_BE_HS0_IND_INTA_IMR BIT(24) 356 #define B_BE_PCIE_HOTRST_INT_EN BIT(16) 357 #define B_BE_PCIE_FLR_INT_EN BIT(15) 358 #define B_BE_PCIE_PERST_INT_EN BIT(14) 359 #define B_BE_PCIE_DBG_STE_INT_EN BIT(13) 360 #define B_BE_HB1_IND_INT_EN0 BIT(9) 361 #define B_BE_HB0_IND_INT_EN0 BIT(8) 362 #define B_BE_HC1_IND_INT_EN0 BIT(7) 363 #define B_BE_HCI_AXIDMA_INT_EN0 BIT(5) 364 #define B_BE_HC0_IND_INT_EN0 BIT(4) 365 #define B_BE_HD1_IND_INT_EN0 BIT(3) 366 #define B_BE_HD0_IND_INT_EN0 BIT(2) 367 #define B_BE_HS1_IND_INT_EN0 BIT(1) 368 #define B_BE_HS0_IND_INT_EN0 BIT(0) 369 370 #define R_BE_PCIE_HISR 0x30B4 371 #define B_BE_PCIE_HOTRST_INT BIT(16) 372 #define B_BE_PCIE_FLR_INT BIT(15) 373 #define B_BE_PCIE_PERST_INT BIT(14) 374 #define B_BE_PCIE_DBG_STE_INT BIT(13) 375 #define B_BE_HB1IMR_IND BIT(9) 376 #define B_BE_HB0IMR_IND BIT(8) 377 #define B_BE_HC1ISR_IND_INT BIT(7) 378 #define B_BE_HCI_AXIDMA_INT BIT(5) 379 #define B_BE_HC0ISR_IND_INT BIT(4) 380 #define B_BE_HD1ISR_IND_INT BIT(3) 381 #define B_BE_HD0ISR_IND_INT BIT(2) 382 #define B_BE_HS1ISR_IND_INT BIT(1) 383 #define B_BE_HS0ISR_IND_INT BIT(0) 384 385 #define R_BE_PCIE_DMA_IMR_0_V1 0x30B8 386 #define B_BE_PCIE_RDU_CH7_IMR BIT(31) 387 #define B_BE_PCIE_RDU_CH6_IMR BIT(30) 388 #define B_BE_PCIE_RDU_CH5_IMR BIT(29) 389 #define B_BE_PCIE_RDU_CH4_IMR BIT(28) 390 #define B_BE_PCIE_RDU_CH3_IMR BIT(27) 391 #define B_BE_PCIE_RDU_CH2_IMR BIT(26) 392 #define B_BE_PCIE_RDU_CH1_IMR BIT(25) 393 #define B_BE_PCIE_RDU_CH0_IMR BIT(24) 394 #define B_BE_PCIE_RX_RX1P1_IMR0_V1 BIT(23) 395 #define B_BE_PCIE_RX_RX0P1_IMR0_V1 BIT(22) 396 #define B_BE_PCIE_RX_ROQ1_IMR0_V1 BIT(21) 397 #define B_BE_PCIE_RX_RPQ1_IMR0_V1 BIT(20) 398 #define B_BE_PCIE_RX_RX1P2_IMR0_V1 BIT(19) 399 #define B_BE_PCIE_RX_ROQ0_IMR0_V1 BIT(18) 400 #define B_BE_PCIE_RX_RPQ0_IMR0_V1 BIT(17) 401 #define B_BE_PCIE_RX_RX0P2_IMR0_V1 BIT(16) 402 #define B_BE_PCIE_TX_CH14_IMR0 BIT(14) 403 #define B_BE_PCIE_TX_CH13_IMR0 BIT(13) 404 #define B_BE_PCIE_TX_CH12_IMR0 BIT(12) 405 #define B_BE_PCIE_TX_CH11_IMR0 BIT(11) 406 #define B_BE_PCIE_TX_CH10_IMR0 BIT(10) 407 #define B_BE_PCIE_TX_CH9_IMR0 BIT(9) 408 #define B_BE_PCIE_TX_CH8_IMR0 BIT(8) 409 #define B_BE_PCIE_TX_CH7_IMR0 BIT(7) 410 #define B_BE_PCIE_TX_CH6_IMR0 BIT(6) 411 #define B_BE_PCIE_TX_CH5_IMR0 BIT(5) 412 #define B_BE_PCIE_TX_CH4_IMR0 BIT(4) 413 #define B_BE_PCIE_TX_CH3_IMR0 BIT(3) 414 #define B_BE_PCIE_TX_CH2_IMR0 BIT(2) 415 #define B_BE_PCIE_TX_CH1_IMR0 BIT(1) 416 #define B_BE_PCIE_TX_CH0_IMR0 BIT(0) 417 418 #define R_BE_PCIE_DMA_ISR 0x30BC 419 #define B_BE_PCIE_RDU_CH7_INT BIT(31) 420 #define B_BE_PCIE_RDU_CH6_INT BIT(30) 421 #define B_BE_PCIE_RDU_CH5_INT BIT(29) 422 #define B_BE_PCIE_RDU_CH4_INT BIT(28) 423 #define B_BE_PCIE_RDU_CH3_INT BIT(27) 424 #define B_BE_PCIE_RDU_CH2_INT BIT(26) 425 #define B_BE_PCIE_RDU_CH1_INT BIT(25) 426 #define B_BE_PCIE_RDU_CH0_INT BIT(24) 427 #define B_BE_PCIE_RX_RX1P1_ISR_V1 BIT(23) 428 #define B_BE_PCIE_RX_RX0P1_ISR_V1 BIT(22) 429 #define B_BE_PCIE_RX_ROQ1_ISR_V1 BIT(21) 430 #define B_BE_PCIE_RX_RPQ1_ISR_V1 BIT(20) 431 #define B_BE_PCIE_RX_RX1P2_ISR_V1 BIT(19) 432 #define B_BE_PCIE_RX_ROQ0_ISR_V1 BIT(18) 433 #define B_BE_PCIE_RX_RPQ0_ISR_V1 BIT(17) 434 #define B_BE_PCIE_RX_RX0P2_ISR_V1 BIT(16) 435 #define B_BE_PCIE_TX_CH14_ISR BIT(14) 436 #define B_BE_PCIE_TX_CH13_ISR BIT(13) 437 #define B_BE_PCIE_TX_CH12_ISR BIT(12) 438 #define B_BE_PCIE_TX_CH11_ISR BIT(11) 439 #define B_BE_PCIE_TX_CH10_ISR BIT(10) 440 #define B_BE_PCIE_TX_CH9_ISR BIT(9) 441 #define B_BE_PCIE_TX_CH8_ISR BIT(8) 442 #define B_BE_PCIE_TX_CH7_ISR BIT(7) 443 #define B_BE_PCIE_TX_CH6_ISR BIT(6) 444 #define B_BE_PCIE_TX_CH5_ISR BIT(5) 445 #define B_BE_PCIE_TX_CH4_ISR BIT(4) 446 #define B_BE_PCIE_TX_CH3_ISR BIT(3) 447 #define B_BE_PCIE_TX_CH2_ISR BIT(2) 448 #define B_BE_PCIE_TX_CH1_ISR BIT(1) 449 #define B_BE_PCIE_TX_CH0_ISR BIT(0) 450 451 #define R_BE_HAXI_HIMR00 0xB0B0 452 #define B_BE_RDU_CH5_INT_IMR_V1 BIT(30) 453 #define B_BE_RDU_CH4_INT_IMR_V1 BIT(29) 454 #define B_BE_RDU_CH3_INT_IMR_V1 BIT(28) 455 #define B_BE_RDU_CH2_INT_IMR_V1 BIT(27) 456 #define B_BE_RDU_CH1_INT_EN_V2 BIT(27) 457 #define B_BE_RDU_CH1_INT_IMR_V1 BIT(26) 458 #define B_BE_RDU_CH0_INT_EN_V2 BIT(26) 459 #define B_BE_RDU_CH0_INT_IMR_V1 BIT(25) 460 #define B_BE_RXDMA_STUCK_INT_EN_V2 BIT(25) 461 #define B_BE_RXDMA_STUCK_INT_EN_V1 BIT(24) 462 #define B_BE_TXDMA_STUCK_INT_EN_V2 BIT(24) 463 #define B_BE_TXDMA_STUCK_INT_EN_V1 BIT(23) 464 #define B_BE_TXDMA_CH14_INT_EN_V1 BIT(22) 465 #define B_BE_TXDMA_CH13_INT_EN_V1 BIT(21) 466 #define B_BE_TXDMA_CH12_INT_EN_V1 BIT(20) 467 #define B_BE_TXDMA_CH11_INT_EN_V1 BIT(19) 468 #define B_BE_TXDMA_CH10_INT_EN_V1 BIT(18) 469 #define B_BE_TXDMA_CH9_INT_EN_V1 BIT(17) 470 #define B_BE_TXDMA_CH8_INT_EN_V1 BIT(16) 471 #define B_BE_TXDMA_CH7_INT_EN_V1 BIT(15) 472 #define B_BE_TXDMA_CH6_INT_EN_V1 BIT(14) 473 #define B_BE_TXDMA_CH5_INT_EN_V1 BIT(13) 474 #define B_BE_TXDMA_CH4_INT_EN_V1 BIT(12) 475 #define B_BE_TXDMA_CH3_INT_EN_V1 BIT(11) 476 #define B_BE_TXDMA_CH2_INT_EN_V1 BIT(10) 477 #define B_BE_TXDMA_CH1_INT_EN_V1 BIT(9) 478 #define B_BE_TXDMA_CH0_INT_EN_V1 BIT(8) 479 #define B_BE_RX1P1DMA_INT_EN_V1 BIT(7) 480 #define B_BE_RX0P1DMA_INT_EN_V1 BIT(6) 481 #define B_BE_RO1DMA_INT_EN BIT(5) 482 #define B_BE_RP1DMA_INT_EN BIT(4) 483 #define B_BE_RX1DMA_INT_EN BIT(3) 484 #define B_BE_RO0DMA_INT_EN BIT(2) 485 #define B_BE_RP0DMA_INT_EN BIT(1) 486 #define B_BE_RX0DMA_INT_EN BIT(0) 487 488 #define R_BE_HAXI_HISR00 0xB0B4 489 #define B_BE_RDU_CH5_INT_V1 BIT(30) 490 #define B_BE_RDU_CH4_INT_V1 BIT(29) 491 #define B_BE_RDU_CH3_INT_V1 BIT(28) 492 #define B_BE_RDU_CH2_INT_V1 BIT(27) 493 #define B_BE_RDU_CH1_INT_V2 BIT(27) 494 #define B_BE_RDU_CH1_INT_V1 BIT(26) 495 #define B_BE_RDU_CH0_INT_V2 BIT(26) 496 #define B_BE_RDU_CH0_INT_V1 BIT(25) 497 #define B_BE_RXDMA_STUCK_INT_V2 BIT(25) 498 #define B_BE_RXDMA_STUCK_INT_V1 BIT(24) 499 #define B_BE_TXDMA_STUCK_INT_V2 BIT(24) 500 #define B_BE_TXDMA_STUCK_INT_V1 BIT(23) 501 #define B_BE_TXDMA_CH14_INT_V1 BIT(22) 502 #define B_BE_TXDMA_CH13_INT_V1 BIT(21) 503 #define B_BE_TXDMA_CH12_INT_V1 BIT(20) 504 #define B_BE_TXDMA_CH11_INT_V1 BIT(19) 505 #define B_BE_TXDMA_CH10_INT_V1 BIT(18) 506 #define B_BE_TXDMA_CH9_INT_V1 BIT(17) 507 #define B_BE_TXDMA_CH8_INT_V1 BIT(16) 508 #define B_BE_TXDMA_CH7_INT_V1 BIT(15) 509 #define B_BE_TXDMA_CH6_INT_V1 BIT(14) 510 #define B_BE_TXDMA_CH5_INT_V1 BIT(13) 511 #define B_BE_TXDMA_CH4_INT_V1 BIT(12) 512 #define B_BE_TXDMA_CH3_INT_V1 BIT(11) 513 #define B_BE_TXDMA_CH2_INT_V1 BIT(10) 514 #define B_BE_TXDMA_CH1_INT_V1 BIT(9) 515 #define B_BE_TXDMA_CH0_INT_V1 BIT(8) 516 #define B_BE_RX1P1DMA_INT_V1 BIT(7) 517 #define B_BE_RX0P1DMA_INT_V1 BIT(6) 518 #define B_BE_RO1DMA_INT BIT(5) 519 #define B_BE_RP1DMA_INT BIT(4) 520 #define B_BE_RX1DMA_INT BIT(3) 521 #define B_BE_RO0DMA_INT BIT(2) 522 #define B_BE_RP0DMA_INT BIT(1) 523 #define B_BE_RX0DMA_INT BIT(0) 524 525 /* TX/RX */ 526 #define R_AX_DRV_FW_HSK_0 0x01B0 527 #define R_AX_DRV_FW_HSK_1 0x01B4 528 #define R_AX_DRV_FW_HSK_2 0x01B8 529 #define R_AX_DRV_FW_HSK_3 0x01BC 530 #define R_AX_DRV_FW_HSK_4 0x01C0 531 #define R_AX_DRV_FW_HSK_5 0x01C4 532 #define R_AX_DRV_FW_HSK_6 0x01C8 533 #define R_AX_DRV_FW_HSK_7 0x01CC 534 535 #define R_AX_RXQ_RXBD_IDX 0x1050 536 #define R_AX_RPQ_RXBD_IDX 0x1054 537 #define R_AX_ACH0_TXBD_IDX 0x1058 538 #define R_AX_ACH1_TXBD_IDX 0x105C 539 #define R_AX_ACH2_TXBD_IDX 0x1060 540 #define R_AX_ACH3_TXBD_IDX 0x1064 541 #define R_AX_ACH4_TXBD_IDX 0x1068 542 #define R_AX_ACH5_TXBD_IDX 0x106C 543 #define R_AX_ACH6_TXBD_IDX 0x1070 544 #define R_AX_ACH7_TXBD_IDX 0x1074 545 #define R_AX_CH8_TXBD_IDX 0x1078 /* Management Queue band 0 */ 546 #define R_AX_CH9_TXBD_IDX 0x107C /* HI Queue band 0 */ 547 #define R_AX_CH10_TXBD_IDX 0x137C /* Management Queue band 1 */ 548 #define R_AX_CH11_TXBD_IDX 0x1380 /* HI Queue band 1 */ 549 #define R_AX_CH12_TXBD_IDX 0x1080 /* FWCMD Queue */ 550 #define R_AX_CH10_TXBD_IDX_V1 0x11D0 551 #define R_AX_CH11_TXBD_IDX_V1 0x11D4 552 #define R_AX_RXQ_RXBD_IDX_V1 0x1218 553 #define R_AX_RPQ_RXBD_IDX_V1 0x121C 554 #define TXBD_HW_IDX_MASK GENMASK(27, 16) 555 #define TXBD_HOST_IDX_MASK GENMASK(11, 0) 556 557 #define R_AX_ACH0_TXBD_DESA_L 0x1110 558 #define R_AX_ACH0_TXBD_DESA_H 0x1114 559 #define R_AX_ACH1_TXBD_DESA_L 0x1118 560 #define R_AX_ACH1_TXBD_DESA_H 0x111C 561 #define R_AX_ACH2_TXBD_DESA_L 0x1120 562 #define R_AX_ACH2_TXBD_DESA_H 0x1124 563 #define R_AX_ACH3_TXBD_DESA_L 0x1128 564 #define R_AX_ACH3_TXBD_DESA_H 0x112C 565 #define R_AX_ACH4_TXBD_DESA_L 0x1130 566 #define R_AX_ACH4_TXBD_DESA_H 0x1134 567 #define R_AX_ACH5_TXBD_DESA_L 0x1138 568 #define R_AX_ACH5_TXBD_DESA_H 0x113C 569 #define R_AX_ACH6_TXBD_DESA_L 0x1140 570 #define R_AX_ACH6_TXBD_DESA_H 0x1144 571 #define R_AX_ACH7_TXBD_DESA_L 0x1148 572 #define R_AX_ACH7_TXBD_DESA_H 0x114C 573 #define R_AX_CH8_TXBD_DESA_L 0x1150 574 #define R_AX_CH8_TXBD_DESA_H 0x1154 575 #define R_AX_CH9_TXBD_DESA_L 0x1158 576 #define R_AX_CH9_TXBD_DESA_H 0x115C 577 #define R_AX_CH10_TXBD_DESA_L 0x1358 578 #define R_AX_CH10_TXBD_DESA_H 0x135C 579 #define R_AX_CH11_TXBD_DESA_L 0x1360 580 #define R_AX_CH11_TXBD_DESA_H 0x1364 581 #define R_AX_CH12_TXBD_DESA_L 0x1160 582 #define R_AX_CH12_TXBD_DESA_H 0x1164 583 #define R_AX_RXQ_RXBD_DESA_L 0x1100 584 #define R_AX_RXQ_RXBD_DESA_H 0x1104 585 #define R_AX_RPQ_RXBD_DESA_L 0x1108 586 #define R_AX_RPQ_RXBD_DESA_H 0x110C 587 #define R_AX_RXQ_RXBD_DESA_L_V1 0x1220 588 #define R_AX_RXQ_RXBD_DESA_H_V1 0x1224 589 #define R_AX_RPQ_RXBD_DESA_L_V1 0x1228 590 #define R_AX_RPQ_RXBD_DESA_H_V1 0x122C 591 #define R_AX_ACH0_TXBD_DESA_L_V1 0x1230 592 #define R_AX_ACH0_TXBD_DESA_H_V1 0x1234 593 #define R_AX_ACH1_TXBD_DESA_L_V1 0x1238 594 #define R_AX_ACH1_TXBD_DESA_H_V1 0x123C 595 #define R_AX_ACH2_TXBD_DESA_L_V1 0x1240 596 #define R_AX_ACH2_TXBD_DESA_H_V1 0x1244 597 #define R_AX_ACH3_TXBD_DESA_L_V1 0x1248 598 #define R_AX_ACH3_TXBD_DESA_H_V1 0x124C 599 #define R_AX_ACH4_TXBD_DESA_L_V1 0x1250 600 #define R_AX_ACH4_TXBD_DESA_H_V1 0x1254 601 #define R_AX_ACH5_TXBD_DESA_L_V1 0x1258 602 #define R_AX_ACH5_TXBD_DESA_H_V1 0x125C 603 #define R_AX_ACH6_TXBD_DESA_L_V1 0x1260 604 #define R_AX_ACH6_TXBD_DESA_H_V1 0x1264 605 #define R_AX_ACH7_TXBD_DESA_L_V1 0x1268 606 #define R_AX_ACH7_TXBD_DESA_H_V1 0x126C 607 #define R_AX_CH8_TXBD_DESA_L_V1 0x1270 608 #define R_AX_CH8_TXBD_DESA_H_V1 0x1274 609 #define R_AX_CH9_TXBD_DESA_L_V1 0x1278 610 #define R_AX_CH9_TXBD_DESA_H_V1 0x127C 611 #define R_AX_CH12_TXBD_DESA_L_V1 0x1280 612 #define R_AX_CH12_TXBD_DESA_H_V1 0x1284 613 #define R_AX_CH10_TXBD_DESA_L_V1 0x1458 614 #define R_AX_CH10_TXBD_DESA_H_V1 0x145C 615 #define R_AX_CH11_TXBD_DESA_L_V1 0x1460 616 #define R_AX_CH11_TXBD_DESA_H_V1 0x1464 617 #define B_AX_DESC_NUM_MSK GENMASK(11, 0) 618 619 #define R_AX_RXQ_RXBD_NUM 0x1020 620 #define R_AX_RPQ_RXBD_NUM 0x1022 621 #define R_AX_ACH0_TXBD_NUM 0x1024 622 #define R_AX_ACH1_TXBD_NUM 0x1026 623 #define R_AX_ACH2_TXBD_NUM 0x1028 624 #define R_AX_ACH3_TXBD_NUM 0x102A 625 #define R_AX_ACH4_TXBD_NUM 0x102C 626 #define R_AX_ACH5_TXBD_NUM 0x102E 627 #define R_AX_ACH6_TXBD_NUM 0x1030 628 #define R_AX_ACH7_TXBD_NUM 0x1032 629 #define R_AX_CH8_TXBD_NUM 0x1034 630 #define R_AX_CH9_TXBD_NUM 0x1036 631 #define R_AX_CH10_TXBD_NUM 0x1338 632 #define R_AX_CH11_TXBD_NUM 0x133A 633 #define R_AX_CH12_TXBD_NUM 0x1038 634 #define R_AX_RXQ_RXBD_NUM_V1 0x1210 635 #define R_AX_RPQ_RXBD_NUM_V1 0x1212 636 #define R_AX_CH10_TXBD_NUM_V1 0x1438 637 #define R_AX_CH11_TXBD_NUM_V1 0x143A 638 639 #define R_AX_ACH0_BDRAM_CTRL 0x1200 640 #define R_AX_ACH1_BDRAM_CTRL 0x1204 641 #define R_AX_ACH2_BDRAM_CTRL 0x1208 642 #define R_AX_ACH3_BDRAM_CTRL 0x120C 643 #define R_AX_ACH4_BDRAM_CTRL 0x1210 644 #define R_AX_ACH5_BDRAM_CTRL 0x1214 645 #define R_AX_ACH6_BDRAM_CTRL 0x1218 646 #define R_AX_ACH7_BDRAM_CTRL 0x121C 647 #define R_AX_CH8_BDRAM_CTRL 0x1220 648 #define R_AX_CH9_BDRAM_CTRL 0x1224 649 #define R_AX_CH10_BDRAM_CTRL 0x1320 650 #define R_AX_CH11_BDRAM_CTRL 0x1324 651 #define R_AX_CH12_BDRAM_CTRL 0x1228 652 #define R_AX_ACH0_BDRAM_CTRL_V1 0x1300 653 #define R_AX_ACH1_BDRAM_CTRL_V1 0x1304 654 #define R_AX_ACH2_BDRAM_CTRL_V1 0x1308 655 #define R_AX_ACH3_BDRAM_CTRL_V1 0x130C 656 #define R_AX_ACH4_BDRAM_CTRL_V1 0x1310 657 #define R_AX_ACH5_BDRAM_CTRL_V1 0x1314 658 #define R_AX_ACH6_BDRAM_CTRL_V1 0x1318 659 #define R_AX_ACH7_BDRAM_CTRL_V1 0x131C 660 #define R_AX_CH8_BDRAM_CTRL_V1 0x1320 661 #define R_AX_CH9_BDRAM_CTRL_V1 0x1324 662 #define R_AX_CH12_BDRAM_CTRL_V1 0x1328 663 #define R_AX_CH10_BDRAM_CTRL_V1 0x1420 664 #define R_AX_CH11_BDRAM_CTRL_V1 0x1424 665 #define BDRAM_SIDX_MASK GENMASK(7, 0) 666 #define BDRAM_MAX_MASK GENMASK(15, 8) 667 #define BDRAM_MIN_MASK GENMASK(23, 16) 668 669 #define R_AX_PCIE_INIT_CFG1 0x1000 670 #define B_AX_PCIE_RXRST_KEEP_REG BIT(23) 671 #define B_AX_PCIE_TXRST_KEEP_REG BIT(22) 672 #define B_AX_PCIE_PERST_KEEP_REG BIT(21) 673 #define B_AX_PCIE_FLR_KEEP_REG BIT(20) 674 #define B_AX_PCIE_TRAIN_KEEP_REG BIT(19) 675 #define B_AX_RXBD_MODE BIT(18) 676 #define B_AX_PCIE_MAX_RXDMA_MASK GENMASK(16, 14) 677 #define B_AX_RXHCI_EN BIT(13) 678 #define B_AX_LATENCY_CONTROL BIT(12) 679 #define B_AX_TXHCI_EN BIT(11) 680 #define B_AX_PCIE_MAX_TXDMA_MASK GENMASK(10, 8) 681 #define B_AX_TX_TRUNC_MODE BIT(5) 682 #define B_AX_RX_TRUNC_MODE BIT(4) 683 #define B_AX_RST_BDRAM BIT(3) 684 #define B_AX_DIS_RXDMA_PRE BIT(2) 685 686 #define R_AX_TXDMA_ADDR_H 0x10F0 687 #define R_AX_RXDMA_ADDR_H 0x10F4 688 689 #define R_AX_PCIE_DMA_STOP1 0x1010 690 #define B_AX_STOP_PCIEIO BIT(20) 691 #define B_AX_STOP_WPDMA BIT(19) 692 #define B_AX_STOP_CH12 BIT(18) 693 #define B_AX_STOP_CH9 BIT(17) 694 #define B_AX_STOP_CH8 BIT(16) 695 #define B_AX_STOP_ACH7 BIT(15) 696 #define B_AX_STOP_ACH6 BIT(14) 697 #define B_AX_STOP_ACH5 BIT(13) 698 #define B_AX_STOP_ACH4 BIT(12) 699 #define B_AX_STOP_ACH3 BIT(11) 700 #define B_AX_STOP_ACH2 BIT(10) 701 #define B_AX_STOP_ACH1 BIT(9) 702 #define B_AX_STOP_ACH0 BIT(8) 703 #define B_AX_STOP_RPQ BIT(1) 704 #define B_AX_STOP_RXQ BIT(0) 705 #define B_AX_TX_STOP1_ALL GENMASK(18, 8) 706 #define B_AX_TX_STOP1_MASK (B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | \ 707 B_AX_STOP_ACH2 | B_AX_STOP_ACH3 | \ 708 B_AX_STOP_ACH4 | B_AX_STOP_ACH5 | \ 709 B_AX_STOP_ACH6 | B_AX_STOP_ACH7 | \ 710 B_AX_STOP_CH8 | B_AX_STOP_CH9 | \ 711 B_AX_STOP_CH12) 712 #define B_AX_TX_STOP1_MASK_V1 (B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | \ 713 B_AX_STOP_ACH2 | B_AX_STOP_ACH3 | \ 714 B_AX_STOP_CH8 | B_AX_STOP_CH9 | \ 715 B_AX_STOP_CH12) 716 717 #define R_AX_PCIE_DMA_STOP2 0x1310 718 #define B_AX_STOP_CH11 BIT(1) 719 #define B_AX_STOP_CH10 BIT(0) 720 #define B_AX_TX_STOP2_ALL GENMASK(1, 0) 721 722 #define R_AX_TXBD_RWPTR_CLR1 0x1014 723 #define B_AX_CLR_CH12_IDX BIT(10) 724 #define B_AX_CLR_CH9_IDX BIT(9) 725 #define B_AX_CLR_CH8_IDX BIT(8) 726 #define B_AX_CLR_ACH7_IDX BIT(7) 727 #define B_AX_CLR_ACH6_IDX BIT(6) 728 #define B_AX_CLR_ACH5_IDX BIT(5) 729 #define B_AX_CLR_ACH4_IDX BIT(4) 730 #define B_AX_CLR_ACH3_IDX BIT(3) 731 #define B_AX_CLR_ACH2_IDX BIT(2) 732 #define B_AX_CLR_ACH1_IDX BIT(1) 733 #define B_AX_CLR_ACH0_IDX BIT(0) 734 #define B_AX_TXBD_CLR1_ALL GENMASK(10, 0) 735 736 #define R_AX_RXBD_RWPTR_CLR 0x1018 737 #define B_AX_CLR_RPQ_IDX BIT(1) 738 #define B_AX_CLR_RXQ_IDX BIT(0) 739 #define B_AX_RXBD_CLR_ALL GENMASK(1, 0) 740 741 #define R_AX_TXBD_RWPTR_CLR2 0x1314 742 #define B_AX_CLR_CH11_IDX BIT(1) 743 #define B_AX_CLR_CH10_IDX BIT(0) 744 #define B_AX_TXBD_CLR2_ALL GENMASK(1, 0) 745 746 #define R_AX_PCIE_DMA_BUSY1 0x101C 747 #define B_AX_PCIEIO_RX_BUSY BIT(22) 748 #define B_AX_PCIEIO_TX_BUSY BIT(21) 749 #define B_AX_PCIEIO_BUSY BIT(20) 750 #define B_AX_WPDMA_BUSY BIT(19) 751 #define B_AX_CH12_BUSY BIT(18) 752 #define B_AX_CH9_BUSY BIT(17) 753 #define B_AX_CH8_BUSY BIT(16) 754 #define B_AX_ACH7_BUSY BIT(15) 755 #define B_AX_ACH6_BUSY BIT(14) 756 #define B_AX_ACH5_BUSY BIT(13) 757 #define B_AX_ACH4_BUSY BIT(12) 758 #define B_AX_ACH3_BUSY BIT(11) 759 #define B_AX_ACH2_BUSY BIT(10) 760 #define B_AX_ACH1_BUSY BIT(9) 761 #define B_AX_ACH0_BUSY BIT(8) 762 #define B_AX_RPQ_BUSY BIT(1) 763 #define B_AX_RXQ_BUSY BIT(0) 764 #define DMA_BUSY1_CHECK (B_AX_ACH0_BUSY | B_AX_ACH1_BUSY | B_AX_ACH2_BUSY | \ 765 B_AX_ACH3_BUSY | B_AX_ACH4_BUSY | B_AX_ACH5_BUSY | \ 766 B_AX_ACH6_BUSY | B_AX_ACH7_BUSY | B_AX_CH8_BUSY | \ 767 B_AX_CH9_BUSY | B_AX_CH12_BUSY) 768 #define DMA_BUSY1_CHECK_V1 (B_AX_ACH0_BUSY | B_AX_ACH1_BUSY | B_AX_ACH2_BUSY | \ 769 B_AX_ACH3_BUSY | B_AX_CH8_BUSY | B_AX_CH9_BUSY | \ 770 B_AX_CH12_BUSY) 771 772 #define R_AX_PCIE_DMA_BUSY2 0x131C 773 #define B_AX_CH11_BUSY BIT(1) 774 #define B_AX_CH10_BUSY BIT(0) 775 776 #define R_AX_WP_ADDR_H_SEL0_3 0x1334 777 #define R_AX_WP_ADDR_H_SEL4_7 0x1338 778 #define R_AX_WP_ADDR_H_SEL8_11 0x133C 779 #define R_AX_WP_ADDR_H_SEL12_15 0x1340 780 781 #define R_BE_CH0_TXBD_NUM_V1 0xB030 782 #define R_BE_CH1_TXBD_NUM_V1 0xB032 783 #define R_BE_CH2_TXBD_NUM_V1 0xB034 784 #define R_BE_CH3_TXBD_NUM_V1 0xB036 785 #define R_BE_CH4_TXBD_NUM_V1 0xB038 786 #define R_BE_CH5_TXBD_NUM_V1 0xB03A 787 #define R_BE_CH6_TXBD_NUM_V1 0xB03C 788 #define R_BE_CH7_TXBD_NUM_V1 0xB03E 789 #define R_BE_CH8_TXBD_NUM_V1 0xB040 790 #define R_BE_CH9_TXBD_NUM_V1 0xB042 791 #define R_BE_CH10_TXBD_NUM_V1 0xB044 792 #define R_BE_CH11_TXBD_NUM_V1 0xB046 793 #define R_BE_CH12_TXBD_NUM_V1 0xB048 794 #define R_BE_CH13_TXBD_NUM_V1 0xB04C 795 #define R_BE_CH14_TXBD_NUM_V1 0xB04E 796 797 #define R_BE_CH0_TXBD_CFG 0xB030 798 #define R_BE_CH2_TXBD_CFG 0xB034 799 #define R_BE_CH4_TXBD_CFG 0xB038 800 #define R_BE_CH6_TXBD_CFG 0xB03C 801 #define R_BE_CH8_TXBD_CFG 0xB040 802 #define R_BE_CH10_TXBD_CFG 0xB044 803 #define R_BE_CH12_TXBD_CFG 0xB048 804 #define B_BE_TX_FLAG BIT(14) 805 #define B_BE_TX_START_OFFSET_MASK GENMASK(12, 4) 806 #define B_BE_TX_NUM_SEL_MASK GENMASK(2, 0) 807 808 #define R_BE_RXQ0_RXBD_NUM_V1 0xB050 809 #define R_BE_RPQ0_RXBD_NUM_V1 0xB052 810 811 #define R_BE_RX_CH0_RXBD_CONFIG 0xB050 812 #define R_BE_RX_CH1_RXBD_CONFIG 0xB052 813 #define B_BE_RX_START_OFFSET_MASK GENMASK(11, 4) 814 #define B_BE_RX_NUM_SEL_MASK GENMASK(2, 0) 815 816 #define R_BE_CH0_TXBD_IDX_V1 0xB100 817 #define R_BE_CH1_TXBD_IDX_V1 0xB104 818 #define R_BE_CH2_TXBD_IDX_V1 0xB108 819 #define R_BE_CH3_TXBD_IDX_V1 0xB10C 820 #define R_BE_CH4_TXBD_IDX_V1 0xB110 821 #define R_BE_CH5_TXBD_IDX_V1 0xB114 822 #define R_BE_CH6_TXBD_IDX_V1 0xB118 823 #define R_BE_CH7_TXBD_IDX_V1 0xB11C 824 #define R_BE_CH8_TXBD_IDX_V1 0xB120 825 #define R_BE_CH9_TXBD_IDX_V1 0xB124 826 #define R_BE_CH10_TXBD_IDX_V1 0xB128 827 #define R_BE_CH11_TXBD_IDX_V1 0xB12C 828 #define R_BE_CH12_TXBD_IDX_V1 0xB130 829 #define R_BE_CH13_TXBD_IDX_V1 0xB134 830 #define R_BE_CH14_TXBD_IDX_V1 0xB138 831 832 #define R_BE_RXQ0_RXBD_IDX_V1 0xB160 833 #define R_BE_RPQ0_RXBD_IDX_V1 0xB164 834 835 #define R_BE_CH0_TXBD_DESA_L_V1 0xB200 836 #define R_BE_CH0_TXBD_DESA_H_V1 0xB204 837 #define R_BE_CH1_TXBD_DESA_L_V1 0xB208 838 #define R_BE_CH1_TXBD_DESA_H_V1 0xB20C 839 #define R_BE_CH2_TXBD_DESA_L_V1 0xB210 840 #define R_BE_CH2_TXBD_DESA_H_V1 0xB214 841 #define R_BE_CH3_TXBD_DESA_L_V1 0xB218 842 #define R_BE_CH3_TXBD_DESA_H_V1 0xB21C 843 #define R_BE_CH4_TXBD_DESA_L_V1 0xB220 844 #define R_BE_CH4_TXBD_DESA_H_V1 0xB224 845 #define R_BE_CH5_TXBD_DESA_L_V1 0xB228 846 #define R_BE_CH5_TXBD_DESA_H_V1 0xB22C 847 #define R_BE_CH6_TXBD_DESA_L_V1 0xB230 848 #define R_BE_CH6_TXBD_DESA_H_V1 0xB234 849 #define R_BE_CH7_TXBD_DESA_L_V1 0xB238 850 #define R_BE_CH7_TXBD_DESA_H_V1 0xB23C 851 #define R_BE_CH8_TXBD_DESA_L_V1 0xB240 852 #define R_BE_CH8_TXBD_DESA_H_V1 0xB244 853 #define R_BE_CH9_TXBD_DESA_L_V1 0xB248 854 #define R_BE_CH9_TXBD_DESA_H_V1 0xB24C 855 #define R_BE_CH10_TXBD_DESA_L_V1 0xB250 856 #define R_BE_CH10_TXBD_DESA_H_V1 0xB254 857 #define R_BE_CH11_TXBD_DESA_L_V1 0xB258 858 #define R_BE_CH11_TXBD_DESA_H_V1 0xB25C 859 #define R_BE_CH12_TXBD_DESA_L_V1 0xB260 860 #define R_BE_CH12_TXBD_DESA_H_V1 0xB264 861 #define R_BE_CH13_TXBD_DESA_L_V1 0xB268 862 #define R_BE_CH13_TXBD_DESA_H_V1 0xB26C 863 #define R_BE_CH14_TXBD_DESA_L_V1 0xB270 864 #define R_BE_CH14_TXBD_DESA_H_V1 0xB274 865 866 #define R_BE_ACQ_TXBD_DESA_L 0xB200 867 #define B_BE_TX_ACQ_DESA_L_MASK GENMASK(31, 3) 868 #define R_BE_ACQ_TXBD_DESA_H 0xB204 869 #define B_BE_TX_ACQ_DESA_H_MASK GENMASK(7, 0) 870 #define R_BE_NACQ_TXBD_DESA_L 0xB240 871 #define B_BE_TX_NACQ_DESA_L_MASK GENMASK(31, 3) 872 #define R_BE_NACQ_TXBD_DESA_H 0xB244 873 #define B_BE_TX_NACQ_DESA_H_MASK GENMASK(7, 0) 874 875 #define R_BE_RXQ0_RXBD_DESA_L_V1 0xB300 876 #define R_BE_RXQ0_RXBD_DESA_H_V1 0xB304 877 #define R_BE_RPQ0_RXBD_DESA_L_V1 0xB308 878 #define R_BE_RPQ0_RXBD_DESA_H_V1 0xB30C 879 880 #define R_BE_HOST0_RXBD_DESA_L 0xB300 881 #define B_BE_RX_HOST0_DESA_L_MASK GENMASK(31, 3) 882 #define R_BE_HOST0_RXBD_DESA_H 0xB304 883 #define B_BE_RX_HOST0_DESA_H_MASK GENMASK(7, 0) 884 885 #define R_BE_WP_ADDR_H_SEL0_3_V1 0xB420 886 #define R_BE_WP_ADDR_H_SEL4_7_V1 0xB424 887 #define R_BE_WP_ADDR_H_SEL8_11_V1 0xB428 888 #define R_BE_WP_ADDR_H_SEL12_15_V1 0xB42C 889 890 /* Configure */ 891 #define R_AX_PCIE_INIT_CFG2 0x1004 892 #define B_AX_WD_ITVL_IDLE GENMASK(27, 24) 893 #define B_AX_WD_ITVL_ACT GENMASK(19, 16) 894 #define B_AX_PCIE_RX_APPLEN_MASK GENMASK(13, 0) 895 896 #define R_AX_PCIE_PS_CTRL 0x1008 897 #define B_AX_L1OFF_PWR_OFF_EN BIT(5) 898 899 #define R_AX_INT_MIT_RX 0x10D4 900 #define B_AX_RXMIT_RXP2_SEL BIT(19) 901 #define B_AX_RXMIT_RXP1_SEL BIT(18) 902 #define B_AX_RXTIMER_UNIT_MASK GENMASK(17, 16) 903 #define AX_RXTIMER_UNIT_64US 0 904 #define AX_RXTIMER_UNIT_128US 1 905 #define AX_RXTIMER_UNIT_256US 2 906 #define AX_RXTIMER_UNIT_512US 3 907 #define B_AX_RXCOUNTER_MATCH_MASK GENMASK(15, 8) 908 #define B_AX_RXTIMER_MATCH_MASK GENMASK(7, 0) 909 910 #define R_AX_DBG_ERR_FLAG_V1 0x1104 911 912 #define R_AX_INT_MIT_RX_V1 0x1184 913 #define B_AX_RXMIT_RXP2_SEL_V1 BIT(19) 914 #define B_AX_RXMIT_RXP1_SEL_V1 BIT(18) 915 #define B_AX_MIT_RXTIMER_UNIT_MASK GENMASK(17, 16) 916 #define B_AX_MIT_RXCOUNTER_MATCH_MASK GENMASK(15, 8) 917 #define B_AX_MIT_RXTIMER_MATCH_MASK GENMASK(7, 0) 918 919 #define R_AX_DBG_ERR_FLAG 0x11C4 920 #define B_AX_PCIE_RPQ_FULL BIT(29) 921 #define B_AX_PCIE_RXQ_FULL BIT(28) 922 #define B_AX_CPL_STATUS_MASK GENMASK(27, 25) 923 #define B_AX_RX_STUCK BIT(22) 924 #define B_AX_TX_STUCK BIT(21) 925 #define B_AX_PCIEDBG_TXERR0 BIT(16) 926 #define B_AX_PCIE_RXP1_ERR0 BIT(4) 927 #define B_AX_PCIE_TXBD_LEN0 BIT(1) 928 #define B_AX_PCIE_TXBD_4KBOUD_LENERR BIT(0) 929 930 #define R_AX_TXBD_RWPTR_CLR2_V1 0x11C4 931 #define B_AX_CLR_CH11_IDX BIT(1) 932 #define B_AX_CLR_CH10_IDX BIT(0) 933 934 #define R_AX_LBC_WATCHDOG 0x11D8 935 #define B_AX_LBC_TIMER GENMASK(7, 4) 936 #define B_AX_LBC_FLAG BIT(1) 937 #define B_AX_LBC_EN BIT(0) 938 939 #define R_AX_RXBD_RWPTR_CLR_V1 0x1200 940 #define B_AX_CLR_RPQ_IDX BIT(1) 941 #define B_AX_CLR_RXQ_IDX BIT(0) 942 943 #define R_AX_HAXI_EXP_CTRL 0x1204 944 #define B_AX_MAX_TAG_NUM_V1_MASK GENMASK(2, 0) 945 946 #define R_AX_PCIE_EXP_CTRL 0x13F0 947 #define B_AX_EN_CHKDSC_NO_RX_STUCK BIT(20) 948 #define B_AX_MAX_TAG_NUM GENMASK(18, 16) 949 #define B_AX_SIC_EN_FORCE_CLKREQ BIT(4) 950 951 #define R_AX_PCIE_RX_PREF_ADV 0x13F4 952 #define B_AX_RXDMA_PREF_ADV_EN BIT(0) 953 954 #define R_AX_PCIE_HRPWM_V1 0x30C0 955 #define R_AX_PCIE_CRPWM 0x30C4 956 957 #define R_AX_LBC_WATCHDOG_V1 0x30D8 958 959 #define R_BE_PCIE_HRPWM 0x30C0 960 #define R_BE_PCIE_CRPWM 0x30C4 961 962 #define R_BE_L1_2_CTRL_HCILDO 0x3110 963 #define B_BE_PM_CLKREQ_EXT_RB BIT(11) 964 #define B_BE_PCIE_DIS_RTK_PRST_N_L1_2 BIT(10) 965 #define B_BE_PCIE_PRST_IN_L1_2_RB BIT(9) 966 #define B_BE_PCIE_PRST_SEL_RB_V1 BIT(8) 967 #define B_BE_PCIE_DIS_L2_CTRL_APHY_SUSB BIT(7) 968 #define B_BE_PCIE_DIS_L1_2_CTRL_APHY_SUSB BIT(6) 969 #define B_BE_PCIE_DIS_L1_2_CTRL_HCILDO BIT(0) 970 971 #define R_BE_PL1_DBG_INFO 0x3120 972 #define B_BE_END_PL1_CNT_MASK GENMASK(23, 16) 973 #define B_BE_START_PL1_CNT_MASK GENMASK(7, 0) 974 975 #define R_BE_PCIE_MIT0_TMR 0x3330 976 #define B_BE_PCIE_MIT0_RX_TMR_MASK GENMASK(5, 4) 977 #define BE_MIT0_TMR_UNIT_1MS 0 978 #define BE_MIT0_TMR_UNIT_2MS 1 979 #define BE_MIT0_TMR_UNIT_4MS 2 980 #define BE_MIT0_TMR_UNIT_8MS 3 981 #define B_BE_PCIE_MIT0_TX_TMR_MASK GENMASK(1, 0) 982 983 #define R_BE_PCIE_MIT0_CNT 0x3334 984 #define B_BE_PCIE_RX_MIT0_CNT_MASK GENMASK(31, 24) 985 #define B_BE_PCIE_TX_MIT0_CNT_MASK GENMASK(23, 16) 986 #define B_BE_PCIE_RX_MIT0_TMR_CNT_MASK GENMASK(15, 8) 987 #define B_BE_PCIE_TX_MIT0_TMR_CNT_MASK GENMASK(7, 0) 988 989 #define R_BE_PCIE_MIT_CH_EN 0x3338 990 #define B_BE_PCIE_MIT_RX1P1_EN BIT(23) 991 #define B_BE_PCIE_MIT_RX0P1_EN BIT(22) 992 #define B_BE_PCIE_MIT_ROQ1_EN BIT(21) 993 #define B_BE_PCIE_MIT_RPQ1_EN BIT(20) 994 #define B_BE_PCIE_MIT_RX1P2_EN BIT(19) 995 #define B_BE_PCIE_MIT_ROQ0_EN BIT(18) 996 #define B_BE_PCIE_MIT_RPQ0_EN BIT(17) 997 #define B_BE_PCIE_MIT_RX0P2_EN BIT(16) 998 #define B_BE_PCIE_MIT_TXCH14_EN BIT(14) 999 #define B_BE_PCIE_MIT_TXCH13_EN BIT(13) 1000 #define B_BE_PCIE_MIT_TXCH12_EN BIT(12) 1001 #define B_BE_PCIE_MIT_TXCH11_EN BIT(11) 1002 #define B_BE_PCIE_MIT_TXCH10_EN BIT(10) 1003 #define B_BE_PCIE_MIT_TXCH9_EN BIT(9) 1004 #define B_BE_PCIE_MIT_TXCH8_EN BIT(8) 1005 #define B_BE_PCIE_MIT_TXCH7_EN BIT(7) 1006 #define B_BE_PCIE_MIT_TXCH6_EN BIT(6) 1007 #define B_BE_PCIE_MIT_TXCH5_EN BIT(5) 1008 #define B_BE_PCIE_MIT_TXCH4_EN BIT(4) 1009 #define B_BE_PCIE_MIT_TXCH3_EN BIT(3) 1010 #define B_BE_PCIE_MIT_TXCH2_EN BIT(2) 1011 #define B_BE_PCIE_MIT_TXCH1_EN BIT(1) 1012 #define B_BE_PCIE_MIT_TXCH0_EN BIT(0) 1013 1014 #define R_BE_SER_PL1_CTRL 0x34A8 1015 #define B_BE_PL1_SER_PL1_EN BIT(31) 1016 #define B_BE_PL1_IGNORE_HOT_RST BIT(30) 1017 #define B_BE_PL1_TIMER_UNIT_MASK GENMASK(19, 17) 1018 #define PCIE_SER_TIMER_UNIT 0x2 1019 #define B_BE_PL1_TIMER_CLEAR BIT(0) 1020 1021 #define R_BE_REG_PL1_MASK 0x34B0 1022 #define B_BE_SER_LTSSM_UNSTABLE_MASK BIT(6) 1023 #define B_BE_SER_PCLKREQ_ACK_MASK BIT(5) 1024 #define B_BE_SER_PM_CLK_MASK BIT(4) 1025 #define B_BE_SER_LTSSM_IMR BIT(3) 1026 #define B_BE_SER_PM_MASTER_IMR BIT(2) 1027 #define B_BE_SER_L1SUB_IMR BIT(1) 1028 #define B_BE_SER_PMU_IMR BIT(0) 1029 1030 #define R_BE_REG_PL1_ISR 0x34B4 1031 1032 #define R_BE_RX_APPEND_MODE 0x8920 1033 #define B_BE_APPEND_OFFSET_MASK GENMASK(23, 16) 1034 #define B_BE_APPEND_LEN_MASK GENMASK(15, 0) 1035 1036 #define R_BE_TXBD_RWPTR_CLR1 0xB014 1037 #define B_BE_CLR_CH14_IDX BIT(14) 1038 #define B_BE_CLR_CH13_IDX BIT(13) 1039 #define B_BE_CLR_CH12_IDX BIT(12) 1040 #define B_BE_CLR_CH11_IDX BIT(11) 1041 #define B_BE_CLR_CH10_IDX BIT(10) 1042 #define B_BE_CLR_CH9_IDX BIT(9) 1043 #define B_BE_CLR_CH8_IDX BIT(8) 1044 #define B_BE_CLR_CH7_IDX BIT(7) 1045 #define B_BE_CLR_CH6_IDX BIT(6) 1046 #define B_BE_CLR_CH5_IDX BIT(5) 1047 #define B_BE_CLR_CH4_IDX BIT(4) 1048 #define B_BE_CLR_CH3_IDX BIT(3) 1049 #define B_BE_CLR_CH2_IDX BIT(2) 1050 #define B_BE_CLR_CH1_IDX BIT(1) 1051 #define B_BE_CLR_CH0_IDX BIT(0) 1052 #define B_BE_CLR_ALL_IDX_MASK (B_BE_CLR_CH0_IDX | B_BE_CLR_CH1_IDX | \ 1053 B_BE_CLR_CH2_IDX | B_BE_CLR_CH3_IDX | \ 1054 B_BE_CLR_CH4_IDX | B_BE_CLR_CH5_IDX | \ 1055 B_BE_CLR_CH6_IDX | B_BE_CLR_CH7_IDX | \ 1056 B_BE_CLR_CH8_IDX | B_BE_CLR_CH9_IDX | \ 1057 B_BE_CLR_CH10_IDX | B_BE_CLR_CH11_IDX | \ 1058 B_BE_CLR_CH12_IDX | B_BE_CLR_CH13_IDX | \ 1059 B_BE_CLR_CH14_IDX) 1060 #define B_BE_CLR_ALL_IDX_MASK_V1 (B_BE_CLR_CH0_IDX | B_BE_CLR_CH2_IDX | \ 1061 B_BE_CLR_CH4_IDX | B_BE_CLR_CH6_IDX | \ 1062 B_BE_CLR_CH8_IDX | B_BE_CLR_CH10_IDX | \ 1063 B_BE_CLR_CH12_IDX) 1064 1065 #define R_BE_RXBD_RWPTR_CLR1_V1 0xB018 1066 #define B_BE_CLR_ROQ1_IDX_V1 BIT(5) 1067 #define B_BE_CLR_RPQ1_IDX_V1 BIT(4) 1068 #define B_BE_CLR_RXQ1_IDX_V1 BIT(3) 1069 #define B_BE_CLR_ROQ0_IDX BIT(2) 1070 #define B_BE_CLR_RPQ0_IDX BIT(1) 1071 #define B_BE_CLR_RXQ0_IDX BIT(0) 1072 1073 #define R_BE_HAXI_DMA_BUSY1 0xB01C 1074 #define B_BE_HAXI_MST_BUSY BIT(31) 1075 #define B_BE_HAXI_RX_IDLE BIT(25) 1076 #define B_BE_HAXI_TX_IDLE BIT(24) 1077 #define B_BE_ROQ1_BUSY_V1 BIT(21) 1078 #define B_BE_RPQ1_BUSY_V1 BIT(20) 1079 #define B_BE_RXQ1_BUSY_V1 BIT(19) 1080 #define B_BE_ROQ0_BUSY_V1 BIT(18) 1081 #define B_BE_RPQ0_BUSY_V1 BIT(17) 1082 #define B_BE_RXQ0_BUSY_V1 BIT(16) 1083 #define B_BE_WPDMA_BUSY BIT(15) 1084 #define B_BE_CH14_BUSY BIT(14) 1085 #define B_BE_CH13_BUSY BIT(13) 1086 #define B_BE_CH12_BUSY BIT(12) 1087 #define B_BE_CH11_BUSY BIT(11) 1088 #define B_BE_CH10_BUSY BIT(10) 1089 #define B_BE_CH9_BUSY BIT(9) 1090 #define B_BE_CH8_BUSY BIT(8) 1091 #define B_BE_CH7_BUSY BIT(7) 1092 #define B_BE_CH6_BUSY BIT(6) 1093 #define B_BE_CH5_BUSY BIT(5) 1094 #define B_BE_CH4_BUSY BIT(4) 1095 #define B_BE_CH3_BUSY BIT(3) 1096 #define B_BE_CH2_BUSY BIT(2) 1097 #define B_BE_CH1_BUSY BIT(1) 1098 #define B_BE_CH0_BUSY BIT(0) 1099 #define DMA_BUSY1_CHECK_BE (B_BE_CH0_BUSY | B_BE_CH1_BUSY | B_BE_CH2_BUSY | \ 1100 B_BE_CH3_BUSY | B_BE_CH4_BUSY | B_BE_CH5_BUSY | \ 1101 B_BE_CH6_BUSY | B_BE_CH7_BUSY | B_BE_CH8_BUSY | \ 1102 B_BE_CH9_BUSY | B_BE_CH10_BUSY | B_BE_CH11_BUSY | \ 1103 B_BE_CH12_BUSY | B_BE_CH13_BUSY | B_BE_CH14_BUSY) 1104 1105 #define R_BE_HAXI_EXP_CTRL_V1 0xB020 1106 #define B_BE_R_NO_SEC_ACCESS BIT(31) 1107 #define B_BE_FORCE_EN_DMA_RX_GCLK BIT(5) 1108 #define B_BE_FORCE_EN_DMA_TX_GCLK BIT(4) 1109 #define B_BE_MAX_TAG_NUM_MASK GENMASK(3, 0) 1110 1111 #define RTW89_PCI_TXBD_NUM_MAX 256 1112 #define RTW89_PCI_RXBD_NUM_MAX 256 1113 #define RTW89_PCI_TXWD_NUM_MAX 512 1114 #define RTW89_PCI_TXWD_PAGE_SIZE 128 1115 #define RTW89_PCI_ADDRINFO_MAX 4 1116 /* +40 for rtw89_rxdesc_long_v2; +4 for rtw89_pci_rxbd_info */ 1117 #define RTW89_PCI_RX_BUF_SIZE (11454 + 40 + 4) 1118 1119 #define RTW89_PCI_POLL_BDRAM_RST_CNT 100 1120 #define RTW89_PCI_MULTITAG 8 1121 1122 /* PCIE CFG register */ 1123 #define RTW89_PCIE_CAPABILITY_SPEED 0x7C 1124 #define RTW89_PCIE_SUPPORT_GEN_MASK GENMASK(3, 0) 1125 #define RTW89_PCIE_L1_STS_V1 0x80 1126 #define RTW89_BCFG_LINK_SPEED_MASK GENMASK(19, 16) 1127 #define RTW89_PCIE_GEN1_SPEED 0x01 1128 #define RTW89_PCIE_GEN2_SPEED 0x02 1129 #define RTW89_PCIE_PHY_RATE 0x82 1130 #define RTW89_PCIE_PHY_RATE_MASK GENMASK(1, 0) 1131 #define RTW89_PCIE_LINK_CHANGE_SPEED 0xA0 1132 #define RTW89_PCIE_L1SS_STS_V1 0x0168 1133 #define RTW89_PCIE_BIT_ASPM_L11 BIT(3) 1134 #define RTW89_PCIE_BIT_ASPM_L12 BIT(2) 1135 #define RTW89_PCIE_BIT_PCI_L11 BIT(1) 1136 #define RTW89_PCIE_BIT_PCI_L12 BIT(0) 1137 #define RTW89_PCIE_ASPM_CTRL 0x070F 1138 #define RTW89_L1DLY_MASK GENMASK(5, 3) 1139 #define RTW89_L0DLY_MASK GENMASK(2, 0) 1140 #define RTW89_PCIE_TIMER_CTRL 0x0718 1141 #define RTW89_PCIE_BIT_L1SUB BIT(5) 1142 #define RTW89_PCIE_L1_CTRL 0x0719 1143 #define RTW89_PCIE_BIT_EN_64BITS BIT(5) 1144 #define RTW89_PCIE_BIT_CLK BIT(4) 1145 #define RTW89_PCIE_BIT_L1 BIT(3) 1146 #define RTW89_PCIE_CLK_CTRL 0x0725 1147 #define RTW89_PCIE_FTS 0x080C 1148 #define RTW89_PCIE_POLLING_BIT BIT(17) 1149 #define RTW89_PCIE_RST_MSTATE 0x0B48 1150 #define RTW89_PCIE_BIT_CFG_RST_MSTATE BIT(0) 1151 1152 #define INTF_INTGRA_MINREF_V1 90 1153 #define INTF_INTGRA_HOSTREF_V1 100 1154 1155 enum rtw89_pcie_phy { 1156 PCIE_PHY_GEN1, 1157 PCIE_PHY_GEN2, 1158 PCIE_PHY_GEN1_UNDEFINE = 0x7F, 1159 }; 1160 1161 enum rtw89_pcie_l0sdly { 1162 PCIE_L0SDLY_1US = 0, 1163 PCIE_L0SDLY_2US = 1, 1164 PCIE_L0SDLY_3US = 2, 1165 PCIE_L0SDLY_4US = 3, 1166 PCIE_L0SDLY_5US = 4, 1167 PCIE_L0SDLY_6US = 5, 1168 PCIE_L0SDLY_7US = 6, 1169 }; 1170 1171 enum rtw89_pcie_l1dly { 1172 PCIE_L1DLY_16US = 4, 1173 PCIE_L1DLY_32US = 5, 1174 PCIE_L1DLY_64US = 6, 1175 PCIE_L1DLY_HW_INFI = 7, 1176 }; 1177 1178 enum rtw89_pcie_clkdly_hw { 1179 PCIE_CLKDLY_HW_0 = 0, 1180 PCIE_CLKDLY_HW_30US = 0x1, 1181 PCIE_CLKDLY_HW_50US = 0x2, 1182 PCIE_CLKDLY_HW_100US = 0x3, 1183 PCIE_CLKDLY_HW_150US = 0x4, 1184 PCIE_CLKDLY_HW_200US = 0x5, 1185 }; 1186 1187 enum rtw89_pcie_clkdly_hw_v1 { 1188 PCIE_CLKDLY_HW_V1_0 = 0, 1189 PCIE_CLKDLY_HW_V1_16US = 0x1, 1190 PCIE_CLKDLY_HW_V1_32US = 0x2, 1191 PCIE_CLKDLY_HW_V1_64US = 0x3, 1192 PCIE_CLKDLY_HW_V1_80US = 0x4, 1193 PCIE_CLKDLY_HW_V1_96US = 0x5, 1194 }; 1195 1196 enum mac_ax_bd_trunc_mode { 1197 MAC_AX_BD_NORM, 1198 MAC_AX_BD_TRUNC, 1199 MAC_AX_BD_DEF = 0xFE 1200 }; 1201 1202 enum mac_ax_rxbd_mode { 1203 MAC_AX_RXBD_PKT, 1204 MAC_AX_RXBD_SEP, 1205 MAC_AX_RXBD_DEF = 0xFE 1206 }; 1207 1208 enum mac_ax_tag_mode { 1209 MAC_AX_TAG_SGL, 1210 MAC_AX_TAG_MULTI, 1211 MAC_AX_TAG_DEF = 0xFE 1212 }; 1213 1214 enum mac_ax_tx_burst { 1215 MAC_AX_TX_BURST_16B = 0, 1216 MAC_AX_TX_BURST_32B = 1, 1217 MAC_AX_TX_BURST_64B = 2, 1218 MAC_AX_TX_BURST_V1_64B = 0, 1219 MAC_AX_TX_BURST_128B = 3, 1220 MAC_AX_TX_BURST_V1_128B = 1, 1221 MAC_AX_TX_BURST_256B = 4, 1222 MAC_AX_TX_BURST_V1_256B = 2, 1223 MAC_AX_TX_BURST_512B = 5, 1224 MAC_AX_TX_BURST_1024B = 6, 1225 MAC_AX_TX_BURST_2048B = 7, 1226 MAC_AX_TX_BURST_DEF = 0xFE 1227 }; 1228 1229 enum mac_ax_rx_burst { 1230 MAC_AX_RX_BURST_16B = 0, 1231 MAC_AX_RX_BURST_32B = 1, 1232 MAC_AX_RX_BURST_64B = 2, 1233 MAC_AX_RX_BURST_V1_64B = 0, 1234 MAC_AX_RX_BURST_128B = 3, 1235 MAC_AX_RX_BURST_V1_128B = 1, 1236 MAC_AX_RX_BURST_V1_256B = 0, 1237 MAC_AX_RX_BURST_DEF = 0xFE 1238 }; 1239 1240 enum mac_ax_wd_dma_intvl { 1241 MAC_AX_WD_DMA_INTVL_0S, 1242 MAC_AX_WD_DMA_INTVL_256NS, 1243 MAC_AX_WD_DMA_INTVL_512NS, 1244 MAC_AX_WD_DMA_INTVL_768NS, 1245 MAC_AX_WD_DMA_INTVL_1US, 1246 MAC_AX_WD_DMA_INTVL_1_5US, 1247 MAC_AX_WD_DMA_INTVL_2US, 1248 MAC_AX_WD_DMA_INTVL_4US, 1249 MAC_AX_WD_DMA_INTVL_8US, 1250 MAC_AX_WD_DMA_INTVL_16US, 1251 MAC_AX_WD_DMA_INTVL_DEF = 0xFE 1252 }; 1253 1254 enum mac_ax_multi_tag_num { 1255 MAC_AX_TAG_NUM_1, 1256 MAC_AX_TAG_NUM_2, 1257 MAC_AX_TAG_NUM_3, 1258 MAC_AX_TAG_NUM_4, 1259 MAC_AX_TAG_NUM_5, 1260 MAC_AX_TAG_NUM_6, 1261 MAC_AX_TAG_NUM_7, 1262 MAC_AX_TAG_NUM_8, 1263 MAC_AX_TAG_NUM_DEF = 0xFE 1264 }; 1265 1266 enum mac_ax_lbc_tmr { 1267 MAC_AX_LBC_TMR_8US = 0, 1268 MAC_AX_LBC_TMR_16US, 1269 MAC_AX_LBC_TMR_32US, 1270 MAC_AX_LBC_TMR_64US, 1271 MAC_AX_LBC_TMR_128US, 1272 MAC_AX_LBC_TMR_256US, 1273 MAC_AX_LBC_TMR_512US, 1274 MAC_AX_LBC_TMR_1MS, 1275 MAC_AX_LBC_TMR_2MS, 1276 MAC_AX_LBC_TMR_4MS, 1277 MAC_AX_LBC_TMR_8MS, 1278 MAC_AX_LBC_TMR_DEF = 0xFE 1279 }; 1280 1281 enum mac_ax_pcie_func_ctrl { 1282 MAC_AX_PCIE_DISABLE = 0, 1283 MAC_AX_PCIE_ENABLE = 1, 1284 MAC_AX_PCIE_DEFAULT = 0xFE, 1285 MAC_AX_PCIE_IGNORE = 0xFF 1286 }; 1287 1288 enum mac_ax_io_rcy_tmr { 1289 MAC_AX_IO_RCY_ANA_TMR_2MS = 24000, 1290 MAC_AX_IO_RCY_ANA_TMR_4MS = 48000, 1291 MAC_AX_IO_RCY_ANA_TMR_6MS = 72000, 1292 MAC_AX_IO_RCY_ANA_TMR_DEF = 0xFE 1293 }; 1294 1295 enum rtw89_pci_intr_mask_cfg { 1296 RTW89_PCI_INTR_MASK_RESET, 1297 RTW89_PCI_INTR_MASK_NORMAL, 1298 RTW89_PCI_INTR_MASK_LOW_POWER, 1299 RTW89_PCI_INTR_MASK_RECOVERY_START, 1300 RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE, 1301 }; 1302 1303 struct rtw89_pci_isrs; 1304 struct rtw89_pci; 1305 1306 struct rtw89_pci_bd_idx_addr { 1307 u32 tx_bd_addrs[RTW89_TXCH_NUM]; 1308 u32 rx_bd_addrs[RTW89_RXCH_NUM]; 1309 }; 1310 1311 struct rtw89_pci_ch_dma_addr { 1312 u32 num; /* also `offset` addr for group_bd_addr design */ 1313 u32 idx; 1314 u32 bdram; 1315 u32 desa_l; 1316 u32 desa_h; 1317 }; 1318 1319 struct rtw89_pci_ch_dma_addr_set { 1320 struct rtw89_pci_ch_dma_addr tx[RTW89_TXCH_NUM]; 1321 struct rtw89_pci_ch_dma_addr rx[RTW89_RXCH_NUM]; 1322 }; 1323 1324 struct rtw89_pci_bd_ram { 1325 u8 start_idx; 1326 u8 max_num; 1327 u8 min_num; 1328 }; 1329 1330 struct rtw89_pci_isr_def { 1331 u32 isr_rdu; 1332 u32 isr_halt_c2h; 1333 u32 isr_wdt_timeout; 1334 u32 isr_sps_ocp; 1335 struct rtw89_reg2_def isr_clear_rpq; 1336 struct rtw89_reg2_def isr_clear_rxq; 1337 }; 1338 1339 struct rtw89_pci_gen_def { 1340 int (*mac_pre_init)(struct rtw89_dev *rtwdev); 1341 int (*mac_pre_deinit)(struct rtw89_dev *rtwdev); 1342 int (*mac_post_init)(struct rtw89_dev *rtwdev); 1343 1344 void (*clr_idx_all)(struct rtw89_dev *rtwdev); 1345 int (*rst_bdram)(struct rtw89_dev *rtwdev); 1346 1347 int (*lv1rst_stop_dma)(struct rtw89_dev *rtwdev); 1348 int (*lv1rst_start_dma)(struct rtw89_dev *rtwdev); 1349 1350 void (*ctrl_txdma_ch)(struct rtw89_dev *rtwdev, bool enable); 1351 void (*ctrl_txdma_fw_ch)(struct rtw89_dev *rtwdev, bool enable); 1352 int (*poll_txdma_ch_idle)(struct rtw89_dev *rtwdev); 1353 1354 void (*aspm_set)(struct rtw89_dev *rtwdev, bool enable); 1355 void (*clkreq_set)(struct rtw89_dev *rtwdev, bool enable); 1356 void (*l1ss_set)(struct rtw89_dev *rtwdev, bool enable); 1357 1358 void (*disable_eq)(struct rtw89_dev *rtwdev); 1359 void (*power_wake)(struct rtw89_dev *rtwdev, bool pwr_up); 1360 }; 1361 1362 #define RTW89_PCI_SSID(v, d, ssv, ssd, cust) \ 1363 .vendor = v, .device = d, .subsystem_vendor = ssv, .subsystem_device = ssd, \ 1364 .custid = RTW89_CUSTID_ ##cust 1365 1366 struct rtw89_pci_ssid_quirk { 1367 unsigned short vendor; 1368 unsigned short device; 1369 unsigned short subsystem_vendor; 1370 unsigned short subsystem_device; 1371 enum rtw89_custid custid; 1372 unsigned long bitmap; /* bitmap of rtw89_quirks */ 1373 }; 1374 1375 struct rtw89_pci_rpp_info { 1376 u16 seq; 1377 u8 qsel; 1378 u8 tx_status; 1379 u8 txch; 1380 }; 1381 1382 struct rtw89_pci_info { 1383 const struct rtw89_pci_gen_def *gen_def; 1384 const struct rtw89_pci_isr_def *isr_def; 1385 enum mac_ax_bd_trunc_mode txbd_trunc_mode; 1386 enum mac_ax_bd_trunc_mode rxbd_trunc_mode; 1387 enum mac_ax_rxbd_mode rxbd_mode; 1388 enum mac_ax_tag_mode tag_mode; 1389 enum mac_ax_tx_burst tx_burst; 1390 enum mac_ax_rx_burst rx_burst; 1391 enum mac_ax_wd_dma_intvl wd_dma_idle_intvl; 1392 enum mac_ax_wd_dma_intvl wd_dma_act_intvl; 1393 enum mac_ax_multi_tag_num multi_tag_num; 1394 enum mac_ax_pcie_func_ctrl lbc_en; 1395 enum mac_ax_lbc_tmr lbc_tmr; 1396 enum mac_ax_pcie_func_ctrl autok_en; 1397 enum mac_ax_pcie_func_ctrl io_rcy_en; 1398 enum mac_ax_io_rcy_tmr io_rcy_tmr; 1399 bool rx_ring_eq_is_full; 1400 bool check_rx_tag; 1401 bool no_rxbd_fs; 1402 bool group_bd_addr; 1403 u32 rpp_fmt_size; 1404 1405 u32 init_cfg_reg; 1406 u32 txhci_en_bit; 1407 u32 rxhci_en_bit; 1408 u32 rxbd_mode_bit; 1409 u32 exp_ctrl_reg; 1410 u32 max_tag_num_mask; 1411 u32 rxbd_rwptr_clr_reg; 1412 u32 txbd_rwptr_clr2_reg; 1413 struct rtw89_reg_def dma_io_stop; 1414 struct rtw89_reg_def dma_stop1; 1415 struct rtw89_reg_def dma_stop2; 1416 struct rtw89_reg_def dma_busy1; 1417 u32 dma_busy2_reg; 1418 u32 dma_busy3_reg; 1419 1420 u32 rpwm_addr; 1421 u32 cpwm_addr; 1422 u32 mit_addr; 1423 u32 wp_sel_addr; 1424 u32 tx_dma_ch_mask; 1425 const struct rtw89_pci_bd_idx_addr *bd_idx_addr_low_power; 1426 const struct rtw89_pci_ch_dma_addr_set *dma_addr_set; 1427 const struct rtw89_pci_bd_ram (*bd_ram_table)[RTW89_TXCH_NUM]; 1428 1429 int (*ltr_set)(struct rtw89_dev *rtwdev, bool en); 1430 u32 (*fill_txaddr_info)(struct rtw89_dev *rtwdev, 1431 void *txaddr_info_addr, u32 total_len, 1432 dma_addr_t dma, u8 *add_info_nr); 1433 void (*parse_rpp)(struct rtw89_dev *rtwdev, void *rpp, 1434 struct rtw89_pci_rpp_info *rpp_info); 1435 void (*config_intr_mask)(struct rtw89_dev *rtwdev); 1436 void (*enable_intr)(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1437 void (*disable_intr)(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1438 void (*recognize_intrs)(struct rtw89_dev *rtwdev, 1439 struct rtw89_pci *rtwpci, 1440 struct rtw89_pci_isrs *isrs); 1441 1442 const struct rtw89_pci_ssid_quirk *ssid_quirks; 1443 }; 1444 1445 struct rtw89_pci_tx_data { 1446 dma_addr_t dma; 1447 }; 1448 1449 struct rtw89_pci_rx_info { 1450 dma_addr_t dma; 1451 u32 fs:1, ls:1, tag:13, len:14; 1452 }; 1453 1454 struct rtw89_pci_tx_bd_32 { 1455 __le16 length; 1456 __le16 opt; 1457 #define RTW89_PCI_TXBD_OPT_LS BIT(14) 1458 #define RTW89_PCI_TXBD_OPT_DMA_HI GENMASK(13, 6) 1459 __le32 dma; 1460 } __packed; 1461 1462 #define RTW89_PCI_TXWP_VALID BIT(15) 1463 1464 struct rtw89_pci_tx_wp_info { 1465 __le16 seq0; 1466 __le16 seq1; 1467 __le16 seq2; 1468 __le16 seq3; 1469 } __packed; 1470 1471 #define RTW89_PCI_ADDR_MSDU_LS BIT(15) 1472 #define RTW89_PCI_ADDR_LS BIT(14) 1473 #define RTW89_PCI_ADDR_HIGH_MASK GENMASK(13, 6) 1474 #define RTW89_PCI_ADDR_NUM(x) ((x) & GENMASK(5, 0)) 1475 1476 struct rtw89_pci_tx_addr_info_32 { 1477 __le16 length; 1478 __le16 option; 1479 __le32 dma; 1480 } __packed; 1481 1482 #define RTW89_TXADDR_INFO_NR_V1 10 1483 1484 struct rtw89_pci_tx_addr_info_32_v1 { 1485 __le16 length_opt; 1486 #define B_PCIADDR_LEN_V1_MASK GENMASK(10, 0) 1487 #define B_PCIADDR_HIGH_SEL_V1_MASK GENMASK(14, 11) 1488 #define B_PCIADDR_LS_V1_MASK BIT(15) 1489 #define TXADDR_INFO_LENTHG_V1_MAX ALIGN_DOWN(BIT(11) - 1, 4) 1490 __le16 dma_low_lsb; 1491 __le16 dma_low_msb; 1492 } __packed; 1493 1494 #define RTW89_PCI_RPP_POLLUTED BIT(31) 1495 #define RTW89_PCI_RPP_SEQ GENMASK(30, 16) 1496 #define RTW89_PCI_RPP_TX_STATUS GENMASK(15, 13) 1497 #define RTW89_PCI_RPP_QSEL GENMASK(12, 8) 1498 #define RTW89_PCI_RPP_MACID GENMASK(7, 0) 1499 1500 struct rtw89_pci_rpp_fmt { 1501 __le32 dword; 1502 } __packed; 1503 1504 #define RTW89_PCI_RPP_W0_MACID_V1_MASK GENMASK(9, 0) 1505 #define RTW89_PCI_RPP_W0_DMA_CH_MASK GENMASK(13, 10) 1506 #define RTW89_PCI_RPP_W0_TX_STATUS_V1_MASK GENMASK(16, 14) 1507 #define RTW89_PCI_RPP_W0_PCIE_SEQ_V1_MASK GENMASK(31, 17) 1508 #define RTW89_PCI_RPP_W1_QSEL_V1_MASK GENMASK(5, 0) 1509 #define RTW89_PCI_RPP_W1_TID_IND BIT(6) 1510 #define RTW89_PCI_RPP_W1_CHANGE_LINK BIT(7) 1511 1512 struct rtw89_pci_rpp_fmt_v1 { 1513 __le32 w0; 1514 __le32 w1; 1515 } __packed; 1516 1517 struct rtw89_pci_rx_bd_32 { 1518 __le16 buf_size; 1519 __le16 opt; 1520 #define RTW89_PCI_RXBD_OPT_DMA_HI GENMASK(13, 6) 1521 __le32 dma; 1522 } __packed; 1523 1524 #define RTW89_PCI_RXBD_FS BIT(15) 1525 #define RTW89_PCI_RXBD_LS BIT(14) 1526 #define RTW89_PCI_RXBD_WRITE_SIZE GENMASK(13, 0) 1527 #define RTW89_PCI_RXBD_TAG GENMASK(28, 16) 1528 1529 struct rtw89_pci_rxbd_info { 1530 __le32 dword; 1531 }; 1532 1533 struct rtw89_pci_tx_wd { 1534 struct list_head list; 1535 struct sk_buff_head queue; 1536 1537 void *vaddr; 1538 dma_addr_t paddr; 1539 u32 len; 1540 u32 seq; 1541 }; 1542 1543 struct rtw89_pci_dma_ring { 1544 void *head; 1545 u8 desc_size; 1546 dma_addr_t dma; 1547 1548 struct rtw89_pci_ch_dma_addr addr; 1549 1550 u32 len; 1551 u32 wp; /* host idx */ 1552 u32 rp; /* hw idx */ 1553 }; 1554 1555 struct rtw89_pci_dma_pool { 1556 void *head; 1557 dma_addr_t dma; 1558 u32 size; 1559 }; 1560 1561 struct rtw89_pci_tx_wd_ring { 1562 void *head; 1563 dma_addr_t dma; 1564 1565 struct rtw89_pci_tx_wd pages[RTW89_PCI_TXWD_NUM_MAX]; 1566 struct list_head free_pages; 1567 1568 u32 page_size; 1569 u32 page_num; 1570 u32 curr_num; 1571 }; 1572 1573 #define RTW89_RX_TAG_MAX 0x1fff 1574 1575 struct rtw89_pci_tx_ring { 1576 struct rtw89_pci_tx_wd_ring wd_ring; 1577 struct rtw89_pci_dma_ring bd_ring; 1578 struct list_head busy_pages; 1579 u8 txch; 1580 bool dma_enabled; 1581 u16 tag; /* range from 0x0001 ~ 0x1fff */ 1582 1583 u64 tx_cnt; 1584 u64 tx_acked; 1585 u64 tx_retry_lmt; 1586 u64 tx_life_time; 1587 u64 tx_mac_id_drop; 1588 }; 1589 1590 struct rtw89_pci_tx_rings { 1591 struct rtw89_pci_tx_ring rings[RTW89_TXCH_NUM]; 1592 struct rtw89_pci_dma_pool bd_pool; 1593 }; 1594 1595 struct rtw89_pci_rx_ring { 1596 struct rtw89_pci_dma_ring bd_ring; 1597 struct sk_buff *buf[RTW89_PCI_RXBD_NUM_MAX]; 1598 u32 buf_sz; 1599 struct sk_buff *diliver_skb; 1600 struct rtw89_rx_desc_info diliver_desc; 1601 u32 target_rx_tag:13; 1602 }; 1603 1604 struct rtw89_pci_rx_rings { 1605 struct rtw89_pci_rx_ring rings[RTW89_RXCH_NUM]; 1606 struct rtw89_pci_dma_pool bd_pool; 1607 }; 1608 1609 struct rtw89_pci_isrs { 1610 u32 ind_isrs; 1611 u32 halt_c2h_isrs; 1612 u32 isrs[2]; 1613 }; 1614 1615 struct rtw89_pci { 1616 struct pci_dev *pdev; 1617 1618 /* protect HW irq related registers */ 1619 spinlock_t irq_lock; 1620 /* protect TRX resources (exclude RXQ) */ 1621 spinlock_t trx_lock; 1622 bool running; 1623 bool low_power; 1624 bool under_recovery; 1625 bool enable_dac; 1626 struct rtw89_pci_tx_rings tx; 1627 struct rtw89_pci_rx_rings rx; 1628 struct sk_buff_head h2c_queue; 1629 struct sk_buff_head h2c_release_queue; 1630 DECLARE_BITMAP(kick_map, RTW89_TXCH_NUM); 1631 1632 u32 ind_intrs; 1633 u32 halt_c2h_intrs; 1634 u32 intrs[2]; 1635 void __iomem *mmap; 1636 }; 1637 1638 static inline struct rtw89_pci_rx_info *RTW89_PCI_RX_SKB_CB(struct sk_buff *skb) 1639 { 1640 BUILD_BUG_ON(sizeof(struct rtw89_pci_rx_info) > sizeof(skb->cb)); 1641 1642 return (struct rtw89_pci_rx_info *)skb->cb; 1643 } 1644 1645 static inline struct rtw89_pci_rx_bd_32 * 1646 RTW89_PCI_RX_BD(struct rtw89_pci_rx_ring *rx_ring, u32 idx) 1647 { 1648 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring; 1649 u8 *head = bd_ring->head; 1650 u32 desc_size = bd_ring->desc_size; 1651 u32 offset = idx * desc_size; 1652 1653 return (struct rtw89_pci_rx_bd_32 *)(head + offset); 1654 } 1655 1656 static inline void 1657 rtw89_pci_rxbd_increase(struct rtw89_pci_rx_ring *rx_ring, u32 cnt) 1658 { 1659 struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring; 1660 1661 bd_ring->wp += cnt; 1662 1663 if (bd_ring->wp >= bd_ring->len) 1664 bd_ring->wp -= bd_ring->len; 1665 } 1666 1667 static inline struct rtw89_pci_tx_data *RTW89_PCI_TX_SKB_CB(struct sk_buff *skb) 1668 { 1669 struct rtw89_tx_skb_data *data = RTW89_TX_SKB_CB(skb); 1670 1671 BUILD_BUG_ON(sizeof(struct rtw89_tx_skb_data) + 1672 sizeof(struct rtw89_pci_tx_data) > 1673 sizeof_field(struct ieee80211_tx_info, driver_data)); 1674 1675 return (struct rtw89_pci_tx_data *)data->hci_priv; 1676 } 1677 1678 static inline struct rtw89_pci_tx_bd_32 * 1679 rtw89_pci_get_next_txbd(struct rtw89_pci_tx_ring *tx_ring) 1680 { 1681 struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring; 1682 struct rtw89_pci_tx_bd_32 *tx_bd, *head; 1683 1684 head = bd_ring->head; 1685 tx_bd = head + bd_ring->wp; 1686 1687 return tx_bd; 1688 } 1689 1690 static inline struct rtw89_pci_tx_wd * 1691 rtw89_pci_dequeue_txwd(struct rtw89_pci_tx_ring *tx_ring) 1692 { 1693 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring; 1694 struct rtw89_pci_tx_wd *txwd; 1695 1696 txwd = list_first_entry_or_null(&wd_ring->free_pages, 1697 struct rtw89_pci_tx_wd, list); 1698 if (!txwd) 1699 return NULL; 1700 1701 list_del_init(&txwd->list); 1702 txwd->len = 0; 1703 wd_ring->curr_num--; 1704 1705 return txwd; 1706 } 1707 1708 static inline void 1709 rtw89_pci_enqueue_txwd(struct rtw89_pci_tx_ring *tx_ring, 1710 struct rtw89_pci_tx_wd *txwd) 1711 { 1712 struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring; 1713 1714 memset(txwd->vaddr, 0, wd_ring->page_size); 1715 list_add_tail(&txwd->list, &wd_ring->free_pages); 1716 wd_ring->curr_num++; 1717 } 1718 1719 static inline bool rtw89_pci_ltr_is_err_reg_val(u32 val) 1720 { 1721 return val == 0xffffffff || val == 0xeaeaeaea; 1722 } 1723 1724 extern const struct dev_pm_ops rtw89_pm_ops; 1725 extern const struct dev_pm_ops rtw89_pm_ops_be; 1726 extern const struct pci_error_handlers rtw89_pci_err_handler; 1727 extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set; 1728 extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_v1; 1729 extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_be; 1730 extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_be_v1; 1731 extern const struct rtw89_pci_bd_ram rtw89_bd_ram_table_dual[RTW89_TXCH_NUM]; 1732 extern const struct rtw89_pci_bd_ram rtw89_bd_ram_table_single[RTW89_TXCH_NUM]; 1733 extern const struct rtw89_pci_isr_def rtw89_pci_isr_ax; 1734 extern const struct rtw89_pci_isr_def rtw89_pci_isr_be; 1735 extern const struct rtw89_pci_isr_def rtw89_pci_isr_be_v1; 1736 extern const struct rtw89_pci_gen_def rtw89_pci_gen_ax; 1737 extern const struct rtw89_pci_gen_def rtw89_pci_gen_be; 1738 1739 struct pci_device_id; 1740 1741 int rtw89_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id); 1742 void rtw89_pci_remove(struct pci_dev *pdev); 1743 void rtw89_pci_basic_cfg(struct rtw89_dev *rtwdev, bool resume); 1744 void rtw89_pci_ops_reset(struct rtw89_dev *rtwdev); 1745 int rtw89_pci_ltr_set(struct rtw89_dev *rtwdev, bool en); 1746 int rtw89_pci_ltr_set_v1(struct rtw89_dev *rtwdev, bool en); 1747 int rtw89_pci_ltr_set_v2(struct rtw89_dev *rtwdev, bool en); 1748 u32 rtw89_pci_fill_txaddr_info(struct rtw89_dev *rtwdev, 1749 void *txaddr_info_addr, u32 total_len, 1750 dma_addr_t dma, u8 *add_info_nr); 1751 u32 rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev *rtwdev, 1752 void *txaddr_info_addr, u32 total_len, 1753 dma_addr_t dma, u8 *add_info_nr); 1754 void rtw89_pci_parse_rpp(struct rtw89_dev *rtwdev, void *_rpp, 1755 struct rtw89_pci_rpp_info *rpp_info); 1756 void rtw89_pci_parse_rpp_v1(struct rtw89_dev *rtwdev, void *_rpp, 1757 struct rtw89_pci_rpp_info *rpp_info); 1758 void rtw89_pci_ctrl_dma_all(struct rtw89_dev *rtwdev, bool enable); 1759 void rtw89_pci_config_intr_mask(struct rtw89_dev *rtwdev); 1760 void rtw89_pci_config_intr_mask_v1(struct rtw89_dev *rtwdev); 1761 void rtw89_pci_config_intr_mask_v2(struct rtw89_dev *rtwdev); 1762 void rtw89_pci_config_intr_mask_v3(struct rtw89_dev *rtwdev); 1763 void rtw89_pci_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1764 void rtw89_pci_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1765 void rtw89_pci_enable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1766 void rtw89_pci_disable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1767 void rtw89_pci_enable_intr_v2(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1768 void rtw89_pci_disable_intr_v2(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1769 void rtw89_pci_enable_intr_v3(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1770 void rtw89_pci_disable_intr_v3(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci); 1771 void rtw89_pci_recognize_intrs(struct rtw89_dev *rtwdev, 1772 struct rtw89_pci *rtwpci, 1773 struct rtw89_pci_isrs *isrs); 1774 void rtw89_pci_recognize_intrs_v1(struct rtw89_dev *rtwdev, 1775 struct rtw89_pci *rtwpci, 1776 struct rtw89_pci_isrs *isrs); 1777 void rtw89_pci_recognize_intrs_v2(struct rtw89_dev *rtwdev, 1778 struct rtw89_pci *rtwpci, 1779 struct rtw89_pci_isrs *isrs); 1780 void rtw89_pci_recognize_intrs_v3(struct rtw89_dev *rtwdev, 1781 struct rtw89_pci *rtwpci, 1782 struct rtw89_pci_isrs *isrs); 1783 1784 static inline 1785 u32 rtw89_chip_fill_txaddr_info(struct rtw89_dev *rtwdev, 1786 void *txaddr_info_addr, u32 total_len, 1787 dma_addr_t dma, u8 *add_info_nr) 1788 { 1789 const struct rtw89_pci_info *info = rtwdev->pci_info; 1790 1791 return info->fill_txaddr_info(rtwdev, txaddr_info_addr, total_len, 1792 dma, add_info_nr); 1793 } 1794 1795 static inline void rtw89_chip_config_intr_mask(struct rtw89_dev *rtwdev, 1796 enum rtw89_pci_intr_mask_cfg cfg) 1797 { 1798 struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv; 1799 const struct rtw89_pci_info *info = rtwdev->pci_info; 1800 1801 switch (cfg) { 1802 default: 1803 case RTW89_PCI_INTR_MASK_RESET: 1804 rtwpci->low_power = false; 1805 rtwpci->under_recovery = false; 1806 break; 1807 case RTW89_PCI_INTR_MASK_NORMAL: 1808 rtwpci->low_power = false; 1809 break; 1810 case RTW89_PCI_INTR_MASK_LOW_POWER: 1811 rtwpci->low_power = true; 1812 break; 1813 case RTW89_PCI_INTR_MASK_RECOVERY_START: 1814 rtwpci->under_recovery = true; 1815 break; 1816 case RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE: 1817 rtwpci->under_recovery = false; 1818 break; 1819 } 1820 1821 rtw89_debug(rtwdev, RTW89_DBG_HCI, 1822 "Configure PCI interrupt mask mode low_power=%d under_recovery=%d\n", 1823 rtwpci->low_power, rtwpci->under_recovery); 1824 1825 info->config_intr_mask(rtwdev); 1826 } 1827 1828 static inline 1829 void rtw89_chip_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci) 1830 { 1831 const struct rtw89_pci_info *info = rtwdev->pci_info; 1832 1833 info->enable_intr(rtwdev, rtwpci); 1834 } 1835 1836 static inline 1837 void rtw89_chip_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci) 1838 { 1839 const struct rtw89_pci_info *info = rtwdev->pci_info; 1840 1841 info->disable_intr(rtwdev, rtwpci); 1842 } 1843 1844 static inline 1845 void rtw89_chip_recognize_intrs(struct rtw89_dev *rtwdev, 1846 struct rtw89_pci *rtwpci, 1847 struct rtw89_pci_isrs *isrs) 1848 { 1849 const struct rtw89_pci_info *info = rtwdev->pci_info; 1850 1851 info->recognize_intrs(rtwdev, rtwpci, isrs); 1852 } 1853 1854 static inline int rtw89_pci_ops_mac_pre_init(struct rtw89_dev *rtwdev) 1855 { 1856 const struct rtw89_pci_info *info = rtwdev->pci_info; 1857 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1858 1859 return gen_def->mac_pre_init(rtwdev); 1860 } 1861 1862 static inline int rtw89_pci_ops_mac_pre_deinit(struct rtw89_dev *rtwdev) 1863 { 1864 const struct rtw89_pci_info *info = rtwdev->pci_info; 1865 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1866 1867 if (!gen_def->mac_pre_deinit) 1868 return 0; 1869 1870 return gen_def->mac_pre_deinit(rtwdev); 1871 } 1872 1873 static inline int rtw89_pci_ops_mac_post_init(struct rtw89_dev *rtwdev) 1874 { 1875 const struct rtw89_pci_info *info = rtwdev->pci_info; 1876 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1877 1878 return gen_def->mac_post_init(rtwdev); 1879 } 1880 1881 static inline void rtw89_pci_clr_idx_all(struct rtw89_dev *rtwdev) 1882 { 1883 const struct rtw89_pci_info *info = rtwdev->pci_info; 1884 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1885 1886 gen_def->clr_idx_all(rtwdev); 1887 } 1888 1889 static inline int rtw89_pci_reset_bdram(struct rtw89_dev *rtwdev) 1890 { 1891 const struct rtw89_pci_info *info = rtwdev->pci_info; 1892 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1893 1894 return gen_def->rst_bdram(rtwdev); 1895 } 1896 1897 static inline void rtw89_pci_ctrl_txdma_ch(struct rtw89_dev *rtwdev, bool enable) 1898 { 1899 const struct rtw89_pci_info *info = rtwdev->pci_info; 1900 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1901 1902 return gen_def->ctrl_txdma_ch(rtwdev, enable); 1903 } 1904 1905 static inline void rtw89_pci_ctrl_txdma_fw_ch(struct rtw89_dev *rtwdev, bool enable) 1906 { 1907 const struct rtw89_pci_info *info = rtwdev->pci_info; 1908 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1909 1910 return gen_def->ctrl_txdma_fw_ch(rtwdev, enable); 1911 } 1912 1913 static inline int rtw89_pci_poll_txdma_ch_idle(struct rtw89_dev *rtwdev) 1914 { 1915 const struct rtw89_pci_info *info = rtwdev->pci_info; 1916 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1917 1918 return gen_def->poll_txdma_ch_idle(rtwdev); 1919 } 1920 1921 static inline void rtw89_pci_disable_eq(struct rtw89_dev *rtwdev) 1922 { 1923 const struct rtw89_pci_info *info = rtwdev->pci_info; 1924 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1925 1926 gen_def->disable_eq(rtwdev); 1927 } 1928 1929 static inline void rtw89_pci_power_wake(struct rtw89_dev *rtwdev, bool pwr_up) 1930 { 1931 const struct rtw89_pci_info *info = rtwdev->pci_info; 1932 const struct rtw89_pci_gen_def *gen_def = info->gen_def; 1933 1934 gen_def->power_wake(rtwdev, pwr_up); 1935 } 1936 1937 #endif 1938