1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* Copyright(c) 2019-2020 Realtek Corporation 3 */ 4 5 #ifndef __RTW89_FW_H__ 6 #define __RTW89_FW_H__ 7 8 #include "core.h" 9 10 enum rtw89_fw_dl_status { 11 RTW89_FWDL_INITIAL_STATE = 0, 12 RTW89_FWDL_FWDL_ONGOING = 1, 13 RTW89_FWDL_CHECKSUM_FAIL = 2, 14 RTW89_FWDL_SECURITY_FAIL = 3, 15 RTW89_FWDL_CV_NOT_MATCH = 4, 16 RTW89_FWDL_RSVD0 = 5, 17 RTW89_FWDL_WCPU_FWDL_RDY = 6, 18 RTW89_FWDL_WCPU_FW_INIT_RDY = 7 19 }; 20 21 struct rtw89_c2hreg_hdr { 22 u32 w0; 23 }; 24 25 #define RTW89_C2HREG_HDR_FUNC_MASK GENMASK(6, 0) 26 #define RTW89_C2HREG_HDR_ACK BIT(7) 27 #define RTW89_C2HREG_HDR_LEN_MASK GENMASK(11, 8) 28 #define RTW89_C2HREG_HDR_SEQ_MASK GENMASK(15, 12) 29 30 struct rtw89_c2hreg_phycap { 31 u32 w0; 32 u32 w1; 33 u32 w2; 34 u32 w3; 35 } __packed; 36 37 #define RTW89_C2HREG_PHYCAP_W0_FUNC GENMASK(6, 0) 38 #define RTW89_C2HREG_PHYCAP_W0_ACK BIT(7) 39 #define RTW89_C2HREG_PHYCAP_W0_LEN GENMASK(11, 8) 40 #define RTW89_C2HREG_PHYCAP_W0_SEQ GENMASK(15, 12) 41 #define RTW89_C2HREG_PHYCAP_W0_RX_NSS GENMASK(23, 16) 42 #define RTW89_C2HREG_PHYCAP_W0_BW GENMASK(31, 24) 43 #define RTW89_C2HREG_PHYCAP_W1_TX_NSS GENMASK(7, 0) 44 #define RTW89_C2HREG_PHYCAP_W1_PROT GENMASK(15, 8) 45 #define RTW89_C2HREG_PHYCAP_W1_NIC GENMASK(23, 16) 46 #define RTW89_C2HREG_PHYCAP_W1_WL_FUNC GENMASK(31, 24) 47 #define RTW89_C2HREG_PHYCAP_W2_HW_TYPE GENMASK(7, 0) 48 #define RTW89_C2HREG_PHYCAP_W3_ANT_TX_NUM GENMASK(15, 8) 49 #define RTW89_C2HREG_PHYCAP_W3_ANT_RX_NUM GENMASK(23, 16) 50 51 struct rtw89_h2creg_hdr { 52 u32 w0; 53 }; 54 55 #define RTW89_H2CREG_HDR_FUNC_MASK GENMASK(6, 0) 56 #define RTW89_H2CREG_HDR_LEN_MASK GENMASK(11, 8) 57 58 struct rtw89_h2creg_sch_tx_en { 59 u32 w0; 60 u32 w1; 61 } __packed; 62 63 #define RTW89_H2CREG_SCH_TX_EN_W0_EN GENMASK(31, 16) 64 #define RTW89_H2CREG_SCH_TX_EN_W1_MASK GENMASK(15, 0) 65 #define RTW89_H2CREG_SCH_TX_EN_W1_BAND BIT(16) 66 67 #define RTW89_H2CREG_MAX 4 68 #define RTW89_C2HREG_MAX 4 69 #define RTW89_C2HREG_HDR_LEN 2 70 #define RTW89_H2CREG_HDR_LEN 2 71 #define RTW89_C2H_TIMEOUT 1000000 72 struct rtw89_mac_c2h_info { 73 u8 id; 74 u8 content_len; 75 union { 76 u32 c2hreg[RTW89_C2HREG_MAX]; 77 struct rtw89_c2hreg_hdr hdr; 78 struct rtw89_c2hreg_phycap phycap; 79 } u; 80 }; 81 82 struct rtw89_mac_h2c_info { 83 u8 id; 84 u8 content_len; 85 union { 86 u32 h2creg[RTW89_H2CREG_MAX]; 87 struct rtw89_h2creg_hdr hdr; 88 struct rtw89_h2creg_sch_tx_en sch_tx_en; 89 } u; 90 }; 91 92 enum rtw89_mac_h2c_type { 93 RTW89_FWCMD_H2CREG_FUNC_H2CREG_LB = 0, 94 RTW89_FWCMD_H2CREG_FUNC_CNSL_CMD, 95 RTW89_FWCMD_H2CREG_FUNC_FWERR, 96 RTW89_FWCMD_H2CREG_FUNC_GET_FEATURE, 97 RTW89_FWCMD_H2CREG_FUNC_GETPKT_INFORM, 98 RTW89_FWCMD_H2CREG_FUNC_SCH_TX_EN 99 }; 100 101 enum rtw89_mac_c2h_type { 102 RTW89_FWCMD_C2HREG_FUNC_C2HREG_LB = 0, 103 RTW89_FWCMD_C2HREG_FUNC_ERR_RPT, 104 RTW89_FWCMD_C2HREG_FUNC_ERR_MSG, 105 RTW89_FWCMD_C2HREG_FUNC_PHY_CAP, 106 RTW89_FWCMD_C2HREG_FUNC_TX_PAUSE_RPT, 107 RTW89_FWCMD_C2HREG_FUNC_NULL = 0xFF 108 }; 109 110 enum rtw89_fw_c2h_category { 111 RTW89_C2H_CAT_TEST, 112 RTW89_C2H_CAT_MAC, 113 RTW89_C2H_CAT_OUTSRC, 114 }; 115 116 enum rtw89_fw_log_level { 117 RTW89_FW_LOG_LEVEL_OFF, 118 RTW89_FW_LOG_LEVEL_CRT, 119 RTW89_FW_LOG_LEVEL_SER, 120 RTW89_FW_LOG_LEVEL_WARN, 121 RTW89_FW_LOG_LEVEL_LOUD, 122 RTW89_FW_LOG_LEVEL_TR, 123 }; 124 125 enum rtw89_fw_log_path { 126 RTW89_FW_LOG_LEVEL_UART, 127 RTW89_FW_LOG_LEVEL_C2H, 128 RTW89_FW_LOG_LEVEL_SNI, 129 }; 130 131 enum rtw89_fw_log_comp { 132 RTW89_FW_LOG_COMP_VER, 133 RTW89_FW_LOG_COMP_INIT, 134 RTW89_FW_LOG_COMP_TASK, 135 RTW89_FW_LOG_COMP_CNS, 136 RTW89_FW_LOG_COMP_H2C, 137 RTW89_FW_LOG_COMP_C2H, 138 RTW89_FW_LOG_COMP_TX, 139 RTW89_FW_LOG_COMP_RX, 140 RTW89_FW_LOG_COMP_IPSEC, 141 RTW89_FW_LOG_COMP_TIMER, 142 RTW89_FW_LOG_COMP_DBGPKT, 143 RTW89_FW_LOG_COMP_PS, 144 RTW89_FW_LOG_COMP_ERROR, 145 RTW89_FW_LOG_COMP_WOWLAN, 146 RTW89_FW_LOG_COMP_SECURE_BOOT, 147 RTW89_FW_LOG_COMP_BTC, 148 RTW89_FW_LOG_COMP_BB, 149 RTW89_FW_LOG_COMP_TWT, 150 RTW89_FW_LOG_COMP_RF, 151 RTW89_FW_LOG_COMP_MCC = 20, 152 }; 153 154 enum rtw89_pkt_offload_op { 155 RTW89_PKT_OFLD_OP_ADD, 156 RTW89_PKT_OFLD_OP_DEL, 157 RTW89_PKT_OFLD_OP_READ, 158 159 NUM_OF_RTW89_PKT_OFFLOAD_OP, 160 }; 161 162 #define RTW89_PKT_OFLD_WAIT_TAG(pkt_id, pkt_op) \ 163 ((pkt_id) * NUM_OF_RTW89_PKT_OFFLOAD_OP + (pkt_op)) 164 165 enum rtw89_scanofld_notify_reason { 166 RTW89_SCAN_DWELL_NOTIFY, 167 RTW89_SCAN_PRE_TX_NOTIFY, 168 RTW89_SCAN_POST_TX_NOTIFY, 169 RTW89_SCAN_ENTER_CH_NOTIFY, 170 RTW89_SCAN_LEAVE_CH_NOTIFY, 171 RTW89_SCAN_END_SCAN_NOTIFY, 172 RTW89_SCAN_REPORT_NOTIFY, 173 RTW89_SCAN_CHKPT_NOTIFY, 174 RTW89_SCAN_ENTER_OP_NOTIFY, 175 RTW89_SCAN_LEAVE_OP_NOTIFY, 176 }; 177 178 enum rtw89_scanofld_status { 179 RTW89_SCAN_STATUS_NOTIFY, 180 RTW89_SCAN_STATUS_SUCCESS, 181 RTW89_SCAN_STATUS_FAIL, 182 }; 183 184 enum rtw89_chan_type { 185 RTW89_CHAN_OPERATE = 0, 186 RTW89_CHAN_ACTIVE, 187 RTW89_CHAN_DFS, 188 }; 189 190 enum rtw89_p2pps_action { 191 RTW89_P2P_ACT_INIT = 0, 192 RTW89_P2P_ACT_UPDATE = 1, 193 RTW89_P2P_ACT_REMOVE = 2, 194 RTW89_P2P_ACT_TERMINATE = 3, 195 }; 196 197 #define RTW89_DEFAULT_CQM_HYST 4 198 #define RTW89_DEFAULT_CQM_THOLD -70 199 200 enum rtw89_bcn_fltr_offload_mode { 201 RTW89_BCN_FLTR_OFFLOAD_MODE_0 = 0, 202 RTW89_BCN_FLTR_OFFLOAD_MODE_1, 203 RTW89_BCN_FLTR_OFFLOAD_MODE_2, 204 RTW89_BCN_FLTR_OFFLOAD_MODE_3, 205 206 RTW89_BCN_FLTR_OFFLOAD_MODE_DEFAULT = RTW89_BCN_FLTR_OFFLOAD_MODE_0, 207 }; 208 209 enum rtw89_bcn_fltr_type { 210 RTW89_BCN_FLTR_BEACON_LOSS, 211 RTW89_BCN_FLTR_RSSI, 212 RTW89_BCN_FLTR_NOTIFY, 213 }; 214 215 enum rtw89_bcn_fltr_rssi_event { 216 RTW89_BCN_FLTR_RSSI_NOT_CHANGED, 217 RTW89_BCN_FLTR_RSSI_HIGH, 218 RTW89_BCN_FLTR_RSSI_LOW, 219 }; 220 221 #define FWDL_SECTION_MAX_NUM 10 222 #define FWDL_SECTION_CHKSUM_LEN 8 223 #define FWDL_SECTION_PER_PKT_LEN 2020 224 225 struct rtw89_fw_hdr_section_info { 226 u8 redl; 227 const u8 *addr; 228 u32 len; 229 u32 dladdr; 230 u32 mssc; 231 u8 type; 232 }; 233 234 struct rtw89_fw_bin_info { 235 u8 section_num; 236 u32 hdr_len; 237 bool dynamic_hdr_en; 238 u32 dynamic_hdr_len; 239 struct rtw89_fw_hdr_section_info section_info[FWDL_SECTION_MAX_NUM]; 240 }; 241 242 struct rtw89_fw_macid_pause_grp { 243 __le32 pause_grp[4]; 244 __le32 mask_grp[4]; 245 } __packed; 246 247 struct rtw89_fw_macid_pause_sleep_grp { 248 struct { 249 __le32 pause_grp[4]; 250 __le32 pause_mask_grp[4]; 251 __le32 sleep_grp[4]; 252 __le32 sleep_mask_grp[4]; 253 } __packed n[4]; 254 } __packed; 255 256 #define RTW89_H2C_MAX_SIZE 2048 257 #define RTW89_CHANNEL_TIME 45 258 #define RTW89_CHANNEL_TIME_6G 20 259 #define RTW89_DFS_CHAN_TIME 105 260 #define RTW89_OFF_CHAN_TIME 100 261 #define RTW89_DWELL_TIME 20 262 #define RTW89_DWELL_TIME_6G 10 263 #define RTW89_SCAN_WIDTH 0 264 #define RTW89_SCANOFLD_MAX_SSID 8 265 #define RTW89_SCANOFLD_MAX_IE_LEN 512 266 #define RTW89_SCANOFLD_PKT_NONE 0xFF 267 #define RTW89_SCANOFLD_DEBUG_MASK 0x1F 268 #define RTW89_MAC_CHINFO_SIZE 28 269 #define RTW89_SCAN_LIST_GUARD 4 270 #define RTW89_SCAN_LIST_LIMIT \ 271 ((RTW89_H2C_MAX_SIZE / RTW89_MAC_CHINFO_SIZE) - RTW89_SCAN_LIST_GUARD) 272 273 #define RTW89_BCN_LOSS_CNT 10 274 275 struct rtw89_mac_chinfo { 276 u8 period; 277 u8 dwell_time; 278 u8 central_ch; 279 u8 pri_ch; 280 u8 bw:3; 281 u8 notify_action:5; 282 u8 num_pkt:4; 283 u8 tx_pkt:1; 284 u8 pause_data:1; 285 u8 ch_band:2; 286 u8 probe_id; 287 u8 dfs_ch:1; 288 u8 tx_null:1; 289 u8 rand_seq_num:1; 290 u8 cfg_tx_pwr:1; 291 u8 rsvd0: 4; 292 u8 pkt_id[RTW89_SCANOFLD_MAX_SSID]; 293 u16 tx_pwr_idx; 294 u8 rsvd1; 295 struct list_head list; 296 bool is_psc; 297 }; 298 299 struct rtw89_scan_option { 300 bool enable; 301 bool target_ch_mode; 302 }; 303 304 struct rtw89_pktofld_info { 305 struct list_head list; 306 u8 id; 307 308 /* Below fields are for 6 GHz RNR use only */ 309 u8 ssid[IEEE80211_MAX_SSID_LEN]; 310 u8 ssid_len; 311 u8 bssid[ETH_ALEN]; 312 u16 channel_6ghz; 313 bool cancel; 314 }; 315 316 struct rtw89_h2c_ra { 317 __le32 w0; 318 __le32 w1; 319 __le32 w2; 320 __le32 w3; 321 } __packed; 322 323 #define RTW89_H2C_RA_W0_IS_DIS BIT(0) 324 #define RTW89_H2C_RA_W0_MODE GENMASK(5, 1) 325 #define RTW89_H2C_RA_W0_BW_CAP GENMASK(7, 6) 326 #define RTW89_H2C_RA_W0_MACID GENMASK(15, 8) 327 #define RTW89_H2C_RA_W0_DCM BIT(16) 328 #define RTW89_H2C_RA_W0_ER BIT(17) 329 #define RTW89_H2C_RA_W0_INIT_RATE_LV GENMASK(19, 18) 330 #define RTW89_H2C_RA_W0_UPD_ALL BIT(20) 331 #define RTW89_H2C_RA_W0_SGI BIT(21) 332 #define RTW89_H2C_RA_W0_LDPC BIT(22) 333 #define RTW89_H2C_RA_W0_STBC BIT(23) 334 #define RTW89_H2C_RA_W0_SS_NUM GENMASK(26, 24) 335 #define RTW89_H2C_RA_W0_GILTF GENMASK(29, 27) 336 #define RTW89_H2C_RA_W0_UPD_BW_NSS_MASK BIT(30) 337 #define RTW89_H2C_RA_W0_UPD_MASK BIT(31) 338 #define RTW89_H2C_RA_W1_RAMASK_LO32 GENMASK(31, 0) 339 #define RTW89_H2C_RA_W2_RAMASK_HI32 GENMASK(30, 0) 340 #define RTW89_H2C_RA_W2_BFEE_CSI_CTL BIT(31) 341 #define RTW89_H2C_RA_W3_BAND_NUM GENMASK(7, 0) 342 #define RTW89_H2C_RA_W3_RA_CSI_RATE_EN BIT(8) 343 #define RTW89_H2C_RA_W3_FIXED_CSI_RATE_EN BIT(9) 344 #define RTW89_H2C_RA_W3_CR_TBL_SEL BIT(10) 345 #define RTW89_H2C_RA_W3_FIX_GILTF_EN BIT(11) 346 #define RTW89_H2C_RA_W3_FIX_GILTF GENMASK(14, 12) 347 #define RTW89_H2C_RA_W3_FIXED_CSI_MCS_SS_IDX GENMASK(23, 16) 348 #define RTW89_H2C_RA_W3_FIXED_CSI_MODE GENMASK(25, 24) 349 #define RTW89_H2C_RA_W3_FIXED_CSI_GI_LTF GENMASK(28, 26) 350 #define RTW89_H2C_RA_W3_FIXED_CSI_BW GENMASK(31, 29) 351 352 struct rtw89_h2c_ra_v1 { 353 struct rtw89_h2c_ra v0; 354 __le32 w4; 355 __le32 w5; 356 } __packed; 357 358 #define RTW89_H2C_RA_V1_W4_MODE_EHT GENMASK(6, 0) 359 #define RTW89_H2C_RA_V1_W4_BW_EHT GENMASK(10, 8) 360 #define RTW89_H2C_RA_V1_W4_RAMASK_UHL16 GENMASK(31, 16) 361 #define RTW89_H2C_RA_V1_W5_RAMASK_UHH16 GENMASK(15, 0) 362 363 static inline void RTW89_SET_FWCMD_SEC_IDX(void *cmd, u32 val) 364 { 365 le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(7, 0)); 366 } 367 368 static inline void RTW89_SET_FWCMD_SEC_OFFSET(void *cmd, u32 val) 369 { 370 le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(15, 8)); 371 } 372 373 static inline void RTW89_SET_FWCMD_SEC_LEN(void *cmd, u32 val) 374 { 375 le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(23, 16)); 376 } 377 378 static inline void RTW89_SET_FWCMD_SEC_TYPE(void *cmd, u32 val) 379 { 380 le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(3, 0)); 381 } 382 383 static inline void RTW89_SET_FWCMD_SEC_EXT_KEY(void *cmd, u32 val) 384 { 385 le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(4)); 386 } 387 388 static inline void RTW89_SET_FWCMD_SEC_SPP_MODE(void *cmd, u32 val) 389 { 390 le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(5)); 391 } 392 393 static inline void RTW89_SET_FWCMD_SEC_KEY0(void *cmd, u32 val) 394 { 395 le32p_replace_bits((__le32 *)(cmd) + 0x02, val, GENMASK(31, 0)); 396 } 397 398 static inline void RTW89_SET_FWCMD_SEC_KEY1(void *cmd, u32 val) 399 { 400 le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(31, 0)); 401 } 402 403 static inline void RTW89_SET_FWCMD_SEC_KEY2(void *cmd, u32 val) 404 { 405 le32p_replace_bits((__le32 *)(cmd) + 0x04, val, GENMASK(31, 0)); 406 } 407 408 static inline void RTW89_SET_FWCMD_SEC_KEY3(void *cmd, u32 val) 409 { 410 le32p_replace_bits((__le32 *)(cmd) + 0x05, val, GENMASK(31, 0)); 411 } 412 413 static inline void RTW89_SET_EDCA_SEL(void *cmd, u32 val) 414 { 415 le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(1, 0)); 416 } 417 418 static inline void RTW89_SET_EDCA_BAND(void *cmd, u32 val) 419 { 420 le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(3)); 421 } 422 423 static inline void RTW89_SET_EDCA_WMM(void *cmd, u32 val) 424 { 425 le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(4)); 426 } 427 428 static inline void RTW89_SET_EDCA_AC(void *cmd, u32 val) 429 { 430 le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(6, 5)); 431 } 432 433 static inline void RTW89_SET_EDCA_PARAM(void *cmd, u32 val) 434 { 435 le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(31, 0)); 436 } 437 #define FW_EDCA_PARAM_TXOPLMT_MSK GENMASK(26, 16) 438 #define FW_EDCA_PARAM_CWMAX_MSK GENMASK(15, 12) 439 #define FW_EDCA_PARAM_CWMIN_MSK GENMASK(11, 8) 440 #define FW_EDCA_PARAM_AIFS_MSK GENMASK(7, 0) 441 442 #define FWDL_SECURITY_SECTION_TYPE 9 443 #define FWDL_SECURITY_SIGLEN 512 444 445 struct rtw89_fw_dynhdr_sec { 446 __le32 w0; 447 u8 content[]; 448 } __packed; 449 450 struct rtw89_fw_dynhdr_hdr { 451 __le32 hdr_len; 452 __le32 setcion_count; 453 /* struct rtw89_fw_dynhdr_sec (nested flexible structures) */ 454 } __packed; 455 456 struct rtw89_fw_hdr_section { 457 __le32 w0; 458 __le32 w1; 459 __le32 w2; 460 __le32 w3; 461 } __packed; 462 463 #define FWSECTION_HDR_W0_DL_ADDR GENMASK(31, 0) 464 #define FWSECTION_HDR_W1_METADATA GENMASK(31, 24) 465 #define FWSECTION_HDR_W1_SECTIONTYPE GENMASK(27, 24) 466 #define FWSECTION_HDR_W1_SEC_SIZE GENMASK(23, 0) 467 #define FWSECTION_HDR_W1_CHECKSUM BIT(28) 468 #define FWSECTION_HDR_W1_REDL BIT(29) 469 #define FWSECTION_HDR_W2_MSSC GENMASK(31, 0) 470 471 struct rtw89_fw_hdr { 472 __le32 w0; 473 __le32 w1; 474 __le32 w2; 475 __le32 w3; 476 __le32 w4; 477 __le32 w5; 478 __le32 w6; 479 __le32 w7; 480 struct rtw89_fw_hdr_section sections[]; 481 /* struct rtw89_fw_dynhdr_hdr (optional) */ 482 } __packed; 483 484 #define FW_HDR_W1_MAJOR_VERSION GENMASK(7, 0) 485 #define FW_HDR_W1_MINOR_VERSION GENMASK(15, 8) 486 #define FW_HDR_W1_SUBVERSION GENMASK(23, 16) 487 #define FW_HDR_W1_SUBINDEX GENMASK(31, 24) 488 #define FW_HDR_W2_COMMITID GENMASK(31, 0) 489 #define FW_HDR_W3_LEN GENMASK(23, 16) 490 #define FW_HDR_W3_HDR_VER GENMASK(31, 24) 491 #define FW_HDR_W4_MONTH GENMASK(7, 0) 492 #define FW_HDR_W4_DATE GENMASK(15, 8) 493 #define FW_HDR_W4_HOUR GENMASK(23, 16) 494 #define FW_HDR_W4_MIN GENMASK(31, 24) 495 #define FW_HDR_W5_YEAR GENMASK(31, 0) 496 #define FW_HDR_W6_SEC_NUM GENMASK(15, 8) 497 #define FW_HDR_W7_DYN_HDR BIT(16) 498 #define FW_HDR_W7_CMD_VERSERION GENMASK(31, 24) 499 500 struct rtw89_fw_hdr_section_v1 { 501 __le32 w0; 502 __le32 w1; 503 __le32 w2; 504 __le32 w3; 505 } __packed; 506 507 #define FWSECTION_HDR_V1_W0_DL_ADDR GENMASK(31, 0) 508 #define FWSECTION_HDR_V1_W1_METADATA GENMASK(31, 24) 509 #define FWSECTION_HDR_V1_W1_SECTIONTYPE GENMASK(27, 24) 510 #define FWSECTION_HDR_V1_W1_SEC_SIZE GENMASK(23, 0) 511 #define FWSECTION_HDR_V1_W1_CHECKSUM BIT(28) 512 #define FWSECTION_HDR_V1_W1_REDL BIT(29) 513 #define FWSECTION_HDR_V1_W2_MSSC GENMASK(7, 0) 514 #define FWSECTION_HDR_V1_W2_BBMCU_IDX GENMASK(27, 24) 515 516 struct rtw89_fw_hdr_v1 { 517 __le32 w0; 518 __le32 w1; 519 __le32 w2; 520 __le32 w3; 521 __le32 w4; 522 __le32 w5; 523 __le32 w6; 524 __le32 w7; 525 __le32 w8; 526 __le32 w9; 527 __le32 w10; 528 __le32 w11; 529 struct rtw89_fw_hdr_section_v1 sections[]; 530 } __packed; 531 532 #define FW_HDR_V1_W1_MAJOR_VERSION GENMASK(7, 0) 533 #define FW_HDR_V1_W1_MINOR_VERSION GENMASK(15, 8) 534 #define FW_HDR_V1_W1_SUBVERSION GENMASK(23, 16) 535 #define FW_HDR_V1_W1_SUBINDEX GENMASK(31, 24) 536 #define FW_HDR_V1_W2_COMMITID GENMASK(31, 0) 537 #define FW_HDR_V1_W3_CMD_VERSERION GENMASK(23, 16) 538 #define FW_HDR_V1_W3_HDR_VER GENMASK(31, 24) 539 #define FW_HDR_V1_W4_MONTH GENMASK(7, 0) 540 #define FW_HDR_V1_W4_DATE GENMASK(15, 8) 541 #define FW_HDR_V1_W4_HOUR GENMASK(23, 16) 542 #define FW_HDR_V1_W4_MIN GENMASK(31, 24) 543 #define FW_HDR_V1_W5_YEAR GENMASK(15, 0) 544 #define FW_HDR_V1_W5_HDR_SIZE GENMASK(31, 16) 545 #define FW_HDR_V1_W6_SEC_NUM GENMASK(15, 8) 546 #define FW_HDR_V1_W7_DYN_HDR BIT(16) 547 548 static inline void SET_FW_HDR_PART_SIZE(void *fwhdr, u32 val) 549 { 550 le32p_replace_bits((__le32 *)fwhdr + 7, val, GENMASK(15, 0)); 551 } 552 553 static inline void SET_CTRL_INFO_MACID(void *table, u32 val) 554 { 555 le32p_replace_bits((__le32 *)(table) + 0, val, GENMASK(6, 0)); 556 } 557 558 static inline void SET_CTRL_INFO_OPERATION(void *table, u32 val) 559 { 560 le32p_replace_bits((__le32 *)(table) + 0, val, BIT(7)); 561 } 562 #define SET_CMC_TBL_MASK_DATARATE GENMASK(8, 0) 563 static inline void SET_CMC_TBL_DATARATE(void *table, u32 val) 564 { 565 le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(8, 0)); 566 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATARATE, 567 GENMASK(8, 0)); 568 } 569 #define SET_CMC_TBL_MASK_FORCE_TXOP BIT(0) 570 static inline void SET_CMC_TBL_FORCE_TXOP(void *table, u32 val) 571 { 572 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(9)); 573 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_FORCE_TXOP, 574 BIT(9)); 575 } 576 #define SET_CMC_TBL_MASK_DATA_BW GENMASK(1, 0) 577 static inline void SET_CMC_TBL_DATA_BW(void *table, u32 val) 578 { 579 le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(11, 10)); 580 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_BW, 581 GENMASK(11, 10)); 582 } 583 #define SET_CMC_TBL_MASK_DATA_GI_LTF GENMASK(2, 0) 584 static inline void SET_CMC_TBL_DATA_GI_LTF(void *table, u32 val) 585 { 586 le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(14, 12)); 587 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_GI_LTF, 588 GENMASK(14, 12)); 589 } 590 #define SET_CMC_TBL_MASK_DARF_TC_INDEX BIT(0) 591 static inline void SET_CMC_TBL_DARF_TC_INDEX(void *table, u32 val) 592 { 593 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(15)); 594 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DARF_TC_INDEX, 595 BIT(15)); 596 } 597 #define SET_CMC_TBL_MASK_ARFR_CTRL GENMASK(3, 0) 598 static inline void SET_CMC_TBL_ARFR_CTRL(void *table, u32 val) 599 { 600 le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(19, 16)); 601 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ARFR_CTRL, 602 GENMASK(19, 16)); 603 } 604 #define SET_CMC_TBL_MASK_ACQ_RPT_EN BIT(0) 605 static inline void SET_CMC_TBL_ACQ_RPT_EN(void *table, u32 val) 606 { 607 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(20)); 608 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ACQ_RPT_EN, 609 BIT(20)); 610 } 611 #define SET_CMC_TBL_MASK_MGQ_RPT_EN BIT(0) 612 static inline void SET_CMC_TBL_MGQ_RPT_EN(void *table, u32 val) 613 { 614 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(21)); 615 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_MGQ_RPT_EN, 616 BIT(21)); 617 } 618 #define SET_CMC_TBL_MASK_ULQ_RPT_EN BIT(0) 619 static inline void SET_CMC_TBL_ULQ_RPT_EN(void *table, u32 val) 620 { 621 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(22)); 622 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ULQ_RPT_EN, 623 BIT(22)); 624 } 625 #define SET_CMC_TBL_MASK_TWTQ_RPT_EN BIT(0) 626 static inline void SET_CMC_TBL_TWTQ_RPT_EN(void *table, u32 val) 627 { 628 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(23)); 629 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TWTQ_RPT_EN, 630 BIT(23)); 631 } 632 #define SET_CMC_TBL_MASK_DISRTSFB BIT(0) 633 static inline void SET_CMC_TBL_DISRTSFB(void *table, u32 val) 634 { 635 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(25)); 636 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISRTSFB, 637 BIT(25)); 638 } 639 #define SET_CMC_TBL_MASK_DISDATAFB BIT(0) 640 static inline void SET_CMC_TBL_DISDATAFB(void *table, u32 val) 641 { 642 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(26)); 643 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISDATAFB, 644 BIT(26)); 645 } 646 #define SET_CMC_TBL_MASK_TRYRATE BIT(0) 647 static inline void SET_CMC_TBL_TRYRATE(void *table, u32 val) 648 { 649 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(27)); 650 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TRYRATE, 651 BIT(27)); 652 } 653 #define SET_CMC_TBL_MASK_AMPDU_DENSITY GENMASK(3, 0) 654 static inline void SET_CMC_TBL_AMPDU_DENSITY(void *table, u32 val) 655 { 656 le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(31, 28)); 657 le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_AMPDU_DENSITY, 658 GENMASK(31, 28)); 659 } 660 #define SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE GENMASK(8, 0) 661 static inline void SET_CMC_TBL_DATA_RTY_LOWEST_RATE(void *table, u32 val) 662 { 663 le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(8, 0)); 664 le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE, 665 GENMASK(8, 0)); 666 } 667 #define SET_CMC_TBL_MASK_AMPDU_TIME_SEL BIT(0) 668 static inline void SET_CMC_TBL_AMPDU_TIME_SEL(void *table, u32 val) 669 { 670 le32p_replace_bits((__le32 *)(table) + 2, val, BIT(9)); 671 le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_TIME_SEL, 672 BIT(9)); 673 } 674 #define SET_CMC_TBL_MASK_AMPDU_LEN_SEL BIT(0) 675 static inline void SET_CMC_TBL_AMPDU_LEN_SEL(void *table, u32 val) 676 { 677 le32p_replace_bits((__le32 *)(table) + 2, val, BIT(10)); 678 le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_LEN_SEL, 679 BIT(10)); 680 } 681 #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL BIT(0) 682 static inline void SET_CMC_TBL_RTS_TXCNT_LMT_SEL(void *table, u32 val) 683 { 684 le32p_replace_bits((__le32 *)(table) + 2, val, BIT(11)); 685 le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL, 686 BIT(11)); 687 } 688 #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT GENMASK(3, 0) 689 static inline void SET_CMC_TBL_RTS_TXCNT_LMT(void *table, u32 val) 690 { 691 le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(15, 12)); 692 le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT, 693 GENMASK(15, 12)); 694 } 695 #define SET_CMC_TBL_MASK_RTSRATE GENMASK(8, 0) 696 static inline void SET_CMC_TBL_RTSRATE(void *table, u32 val) 697 { 698 le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(24, 16)); 699 le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTSRATE, 700 GENMASK(24, 16)); 701 } 702 #define SET_CMC_TBL_MASK_VCS_STBC BIT(0) 703 static inline void SET_CMC_TBL_VCS_STBC(void *table, u32 val) 704 { 705 le32p_replace_bits((__le32 *)(table) + 2, val, BIT(27)); 706 le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_VCS_STBC, 707 BIT(27)); 708 } 709 #define SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE GENMASK(3, 0) 710 static inline void SET_CMC_TBL_RTS_RTY_LOWEST_RATE(void *table, u32 val) 711 { 712 le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(31, 28)); 713 le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE, 714 GENMASK(31, 28)); 715 } 716 #define SET_CMC_TBL_MASK_DATA_TX_CNT_LMT GENMASK(5, 0) 717 static inline void SET_CMC_TBL_DATA_TX_CNT_LMT(void *table, u32 val) 718 { 719 le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(5, 0)); 720 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TX_CNT_LMT, 721 GENMASK(5, 0)); 722 } 723 #define SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL BIT(0) 724 static inline void SET_CMC_TBL_DATA_TXCNT_LMT_SEL(void *table, u32 val) 725 { 726 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(6)); 727 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL, 728 BIT(6)); 729 } 730 #define SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL BIT(0) 731 static inline void SET_CMC_TBL_MAX_AGG_NUM_SEL(void *table, u32 val) 732 { 733 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(7)); 734 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL, 735 BIT(7)); 736 } 737 #define SET_CMC_TBL_MASK_RTS_EN BIT(0) 738 static inline void SET_CMC_TBL_RTS_EN(void *table, u32 val) 739 { 740 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(8)); 741 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_EN, 742 BIT(8)); 743 } 744 #define SET_CMC_TBL_MASK_CTS2SELF_EN BIT(0) 745 static inline void SET_CMC_TBL_CTS2SELF_EN(void *table, u32 val) 746 { 747 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(9)); 748 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CTS2SELF_EN, 749 BIT(9)); 750 } 751 #define SET_CMC_TBL_MASK_CCA_RTS GENMASK(1, 0) 752 static inline void SET_CMC_TBL_CCA_RTS(void *table, u32 val) 753 { 754 le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(11, 10)); 755 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CCA_RTS, 756 GENMASK(11, 10)); 757 } 758 #define SET_CMC_TBL_MASK_HW_RTS_EN BIT(0) 759 static inline void SET_CMC_TBL_HW_RTS_EN(void *table, u32 val) 760 { 761 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(12)); 762 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_HW_RTS_EN, 763 BIT(12)); 764 } 765 #define SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE GENMASK(1, 0) 766 static inline void SET_CMC_TBL_RTS_DROP_DATA_MODE(void *table, u32 val) 767 { 768 le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(14, 13)); 769 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE, 770 GENMASK(14, 13)); 771 } 772 #define SET_CMC_TBL_MASK_AMPDU_MAX_LEN GENMASK(10, 0) 773 static inline void SET_CMC_TBL_AMPDU_MAX_LEN(void *table, u32 val) 774 { 775 le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(26, 16)); 776 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_LEN, 777 GENMASK(26, 16)); 778 } 779 #define SET_CMC_TBL_MASK_UL_MU_DIS BIT(0) 780 static inline void SET_CMC_TBL_UL_MU_DIS(void *table, u32 val) 781 { 782 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(27)); 783 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_UL_MU_DIS, 784 BIT(27)); 785 } 786 #define SET_CMC_TBL_MASK_AMPDU_MAX_TIME GENMASK(3, 0) 787 static inline void SET_CMC_TBL_AMPDU_MAX_TIME(void *table, u32 val) 788 { 789 le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(31, 28)); 790 le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_TIME, 791 GENMASK(31, 28)); 792 } 793 #define SET_CMC_TBL_MASK_MAX_AGG_NUM GENMASK(7, 0) 794 static inline void SET_CMC_TBL_MAX_AGG_NUM(void *table, u32 val) 795 { 796 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(7, 0)); 797 le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_MAX_AGG_NUM, 798 GENMASK(7, 0)); 799 } 800 #define SET_CMC_TBL_MASK_BA_BMAP GENMASK(1, 0) 801 static inline void SET_CMC_TBL_BA_BMAP(void *table, u32 val) 802 { 803 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(9, 8)); 804 le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BA_BMAP, 805 GENMASK(9, 8)); 806 } 807 #define SET_CMC_TBL_MASK_VO_LFTIME_SEL GENMASK(2, 0) 808 static inline void SET_CMC_TBL_VO_LFTIME_SEL(void *table, u32 val) 809 { 810 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(18, 16)); 811 le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VO_LFTIME_SEL, 812 GENMASK(18, 16)); 813 } 814 #define SET_CMC_TBL_MASK_VI_LFTIME_SEL GENMASK(2, 0) 815 static inline void SET_CMC_TBL_VI_LFTIME_SEL(void *table, u32 val) 816 { 817 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(21, 19)); 818 le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VI_LFTIME_SEL, 819 GENMASK(21, 19)); 820 } 821 #define SET_CMC_TBL_MASK_BE_LFTIME_SEL GENMASK(2, 0) 822 static inline void SET_CMC_TBL_BE_LFTIME_SEL(void *table, u32 val) 823 { 824 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(24, 22)); 825 le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BE_LFTIME_SEL, 826 GENMASK(24, 22)); 827 } 828 #define SET_CMC_TBL_MASK_BK_LFTIME_SEL GENMASK(2, 0) 829 static inline void SET_CMC_TBL_BK_LFTIME_SEL(void *table, u32 val) 830 { 831 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(27, 25)); 832 le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BK_LFTIME_SEL, 833 GENMASK(27, 25)); 834 } 835 #define SET_CMC_TBL_MASK_SECTYPE GENMASK(3, 0) 836 static inline void SET_CMC_TBL_SECTYPE(void *table, u32 val) 837 { 838 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(31, 28)); 839 le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_SECTYPE, 840 GENMASK(31, 28)); 841 } 842 #define SET_CMC_TBL_MASK_MULTI_PORT_ID GENMASK(2, 0) 843 static inline void SET_CMC_TBL_MULTI_PORT_ID(void *table, u32 val) 844 { 845 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(2, 0)); 846 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MULTI_PORT_ID, 847 GENMASK(2, 0)); 848 } 849 #define SET_CMC_TBL_MASK_BMC BIT(0) 850 static inline void SET_CMC_TBL_BMC(void *table, u32 val) 851 { 852 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(3)); 853 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_BMC, 854 BIT(3)); 855 } 856 #define SET_CMC_TBL_MASK_MBSSID GENMASK(3, 0) 857 static inline void SET_CMC_TBL_MBSSID(void *table, u32 val) 858 { 859 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(7, 4)); 860 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MBSSID, 861 GENMASK(7, 4)); 862 } 863 #define SET_CMC_TBL_MASK_NAVUSEHDR BIT(0) 864 static inline void SET_CMC_TBL_NAVUSEHDR(void *table, u32 val) 865 { 866 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(8)); 867 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_NAVUSEHDR, 868 BIT(8)); 869 } 870 #define SET_CMC_TBL_MASK_TXPWR_MODE GENMASK(2, 0) 871 static inline void SET_CMC_TBL_TXPWR_MODE(void *table, u32 val) 872 { 873 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(11, 9)); 874 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_TXPWR_MODE, 875 GENMASK(11, 9)); 876 } 877 #define SET_CMC_TBL_MASK_DATA_DCM BIT(0) 878 static inline void SET_CMC_TBL_DATA_DCM(void *table, u32 val) 879 { 880 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(12)); 881 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_DCM, 882 BIT(12)); 883 } 884 #define SET_CMC_TBL_MASK_DATA_ER BIT(0) 885 static inline void SET_CMC_TBL_DATA_ER(void *table, u32 val) 886 { 887 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(13)); 888 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_ER, 889 BIT(13)); 890 } 891 #define SET_CMC_TBL_MASK_DATA_LDPC BIT(0) 892 static inline void SET_CMC_TBL_DATA_LDPC(void *table, u32 val) 893 { 894 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(14)); 895 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_LDPC, 896 BIT(14)); 897 } 898 #define SET_CMC_TBL_MASK_DATA_STBC BIT(0) 899 static inline void SET_CMC_TBL_DATA_STBC(void *table, u32 val) 900 { 901 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(15)); 902 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_STBC, 903 BIT(15)); 904 } 905 #define SET_CMC_TBL_MASK_A_CTRL_BQR BIT(0) 906 static inline void SET_CMC_TBL_A_CTRL_BQR(void *table, u32 val) 907 { 908 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(16)); 909 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BQR, 910 BIT(16)); 911 } 912 #define SET_CMC_TBL_MASK_A_CTRL_UPH BIT(0) 913 static inline void SET_CMC_TBL_A_CTRL_UPH(void *table, u32 val) 914 { 915 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(17)); 916 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_UPH, 917 BIT(17)); 918 } 919 #define SET_CMC_TBL_MASK_A_CTRL_BSR BIT(0) 920 static inline void SET_CMC_TBL_A_CTRL_BSR(void *table, u32 val) 921 { 922 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(18)); 923 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BSR, 924 BIT(18)); 925 } 926 #define SET_CMC_TBL_MASK_A_CTRL_CAS BIT(0) 927 static inline void SET_CMC_TBL_A_CTRL_CAS(void *table, u32 val) 928 { 929 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(19)); 930 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_CAS, 931 BIT(19)); 932 } 933 #define SET_CMC_TBL_MASK_DATA_BW_ER BIT(0) 934 static inline void SET_CMC_TBL_DATA_BW_ER(void *table, u32 val) 935 { 936 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(20)); 937 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_BW_ER, 938 BIT(20)); 939 } 940 #define SET_CMC_TBL_MASK_LSIG_TXOP_EN BIT(0) 941 static inline void SET_CMC_TBL_LSIG_TXOP_EN(void *table, u32 val) 942 { 943 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(21)); 944 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_LSIG_TXOP_EN, 945 BIT(21)); 946 } 947 #define SET_CMC_TBL_MASK_CTRL_CNT_VLD BIT(0) 948 static inline void SET_CMC_TBL_CTRL_CNT_VLD(void *table, u32 val) 949 { 950 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(27)); 951 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT_VLD, 952 BIT(27)); 953 } 954 #define SET_CMC_TBL_MASK_CTRL_CNT GENMASK(3, 0) 955 static inline void SET_CMC_TBL_CTRL_CNT(void *table, u32 val) 956 { 957 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(31, 28)); 958 le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT, 959 GENMASK(31, 28)); 960 } 961 #define SET_CMC_TBL_MASK_RESP_REF_RATE GENMASK(8, 0) 962 static inline void SET_CMC_TBL_RESP_REF_RATE(void *table, u32 val) 963 { 964 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(8, 0)); 965 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_RESP_REF_RATE, 966 GENMASK(8, 0)); 967 } 968 #define SET_CMC_TBL_MASK_ALL_ACK_SUPPORT BIT(0) 969 static inline void SET_CMC_TBL_ALL_ACK_SUPPORT(void *table, u32 val) 970 { 971 le32p_replace_bits((__le32 *)(table) + 6, val, BIT(12)); 972 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ALL_ACK_SUPPORT, 973 BIT(12)); 974 } 975 #define SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT BIT(0) 976 static inline void SET_CMC_TBL_BSR_QUEUE_SIZE_FORMAT(void *table, u32 val) 977 { 978 le32p_replace_bits((__le32 *)(table) + 6, val, BIT(13)); 979 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT, 980 BIT(13)); 981 } 982 #define SET_CMC_TBL_MASK_NTX_PATH_EN GENMASK(3, 0) 983 static inline void SET_CMC_TBL_NTX_PATH_EN(void *table, u32 val) 984 { 985 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(19, 16)); 986 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_NTX_PATH_EN, 987 GENMASK(19, 16)); 988 } 989 #define SET_CMC_TBL_MASK_PATH_MAP_A GENMASK(1, 0) 990 static inline void SET_CMC_TBL_PATH_MAP_A(void *table, u32 val) 991 { 992 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(21, 20)); 993 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_A, 994 GENMASK(21, 20)); 995 } 996 #define SET_CMC_TBL_MASK_PATH_MAP_B GENMASK(1, 0) 997 static inline void SET_CMC_TBL_PATH_MAP_B(void *table, u32 val) 998 { 999 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(23, 22)); 1000 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_B, 1001 GENMASK(23, 22)); 1002 } 1003 #define SET_CMC_TBL_MASK_PATH_MAP_C GENMASK(1, 0) 1004 static inline void SET_CMC_TBL_PATH_MAP_C(void *table, u32 val) 1005 { 1006 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(25, 24)); 1007 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_C, 1008 GENMASK(25, 24)); 1009 } 1010 #define SET_CMC_TBL_MASK_PATH_MAP_D GENMASK(1, 0) 1011 static inline void SET_CMC_TBL_PATH_MAP_D(void *table, u32 val) 1012 { 1013 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(27, 26)); 1014 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_D, 1015 GENMASK(27, 26)); 1016 } 1017 #define SET_CMC_TBL_MASK_ANTSEL_A BIT(0) 1018 static inline void SET_CMC_TBL_ANTSEL_A(void *table, u32 val) 1019 { 1020 le32p_replace_bits((__le32 *)(table) + 6, val, BIT(28)); 1021 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_A, 1022 BIT(28)); 1023 } 1024 #define SET_CMC_TBL_MASK_ANTSEL_B BIT(0) 1025 static inline void SET_CMC_TBL_ANTSEL_B(void *table, u32 val) 1026 { 1027 le32p_replace_bits((__le32 *)(table) + 6, val, BIT(29)); 1028 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_B, 1029 BIT(29)); 1030 } 1031 #define SET_CMC_TBL_MASK_ANTSEL_C BIT(0) 1032 static inline void SET_CMC_TBL_ANTSEL_C(void *table, u32 val) 1033 { 1034 le32p_replace_bits((__le32 *)(table) + 6, val, BIT(30)); 1035 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_C, 1036 BIT(30)); 1037 } 1038 #define SET_CMC_TBL_MASK_ANTSEL_D BIT(0) 1039 static inline void SET_CMC_TBL_ANTSEL_D(void *table, u32 val) 1040 { 1041 le32p_replace_bits((__le32 *)(table) + 6, val, BIT(31)); 1042 le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_D, 1043 BIT(31)); 1044 } 1045 1046 #define SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING GENMASK(1, 0) 1047 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING_V1(void *table, u32 val) 1048 { 1049 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(1, 0)); 1050 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING, 1051 GENMASK(1, 0)); 1052 } 1053 1054 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40_V1(void *table, u32 val) 1055 { 1056 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(3, 2)); 1057 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING, 1058 GENMASK(3, 2)); 1059 } 1060 1061 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80_V1(void *table, u32 val) 1062 { 1063 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(5, 4)); 1064 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING, 1065 GENMASK(5, 4)); 1066 } 1067 1068 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160_V1(void *table, u32 val) 1069 { 1070 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 6)); 1071 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING, 1072 GENMASK(7, 6)); 1073 } 1074 1075 #define SET_CMC_TBL_MASK_ADDR_CAM_INDEX GENMASK(7, 0) 1076 static inline void SET_CMC_TBL_ADDR_CAM_INDEX(void *table, u32 val) 1077 { 1078 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 0)); 1079 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ADDR_CAM_INDEX, 1080 GENMASK(7, 0)); 1081 } 1082 #define SET_CMC_TBL_MASK_PAID GENMASK(8, 0) 1083 static inline void SET_CMC_TBL_PAID(void *table, u32 val) 1084 { 1085 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(16, 8)); 1086 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_PAID, 1087 GENMASK(16, 8)); 1088 } 1089 #define SET_CMC_TBL_MASK_ULDL BIT(0) 1090 static inline void SET_CMC_TBL_ULDL(void *table, u32 val) 1091 { 1092 le32p_replace_bits((__le32 *)(table) + 7, val, BIT(17)); 1093 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ULDL, 1094 BIT(17)); 1095 } 1096 #define SET_CMC_TBL_MASK_DOPPLER_CTRL GENMASK(1, 0) 1097 static inline void SET_CMC_TBL_DOPPLER_CTRL(void *table, u32 val) 1098 { 1099 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(19, 18)); 1100 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_DOPPLER_CTRL, 1101 GENMASK(19, 18)); 1102 } 1103 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING(void *table, u32 val) 1104 { 1105 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(21, 20)); 1106 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING, 1107 GENMASK(21, 20)); 1108 } 1109 1110 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40(void *table, u32 val) 1111 { 1112 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(23, 22)); 1113 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING, 1114 GENMASK(23, 22)); 1115 } 1116 #define SET_CMC_TBL_MASK_TXPWR_TOLERENCE GENMASK(3, 0) 1117 static inline void SET_CMC_TBL_TXPWR_TOLERENCE(void *table, u32 val) 1118 { 1119 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(27, 24)); 1120 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_TXPWR_TOLERENCE, 1121 GENMASK(27, 24)); 1122 } 1123 1124 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80(void *table, u32 val) 1125 { 1126 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(31, 30)); 1127 le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING, 1128 GENMASK(31, 30)); 1129 } 1130 #define SET_CMC_TBL_MASK_NC GENMASK(2, 0) 1131 static inline void SET_CMC_TBL_NC(void *table, u32 val) 1132 { 1133 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(2, 0)); 1134 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NC, 1135 GENMASK(2, 0)); 1136 } 1137 #define SET_CMC_TBL_MASK_NR GENMASK(2, 0) 1138 static inline void SET_CMC_TBL_NR(void *table, u32 val) 1139 { 1140 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(5, 3)); 1141 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NR, 1142 GENMASK(5, 3)); 1143 } 1144 #define SET_CMC_TBL_MASK_NG GENMASK(1, 0) 1145 static inline void SET_CMC_TBL_NG(void *table, u32 val) 1146 { 1147 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(7, 6)); 1148 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NG, 1149 GENMASK(7, 6)); 1150 } 1151 #define SET_CMC_TBL_MASK_CB GENMASK(1, 0) 1152 static inline void SET_CMC_TBL_CB(void *table, u32 val) 1153 { 1154 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(9, 8)); 1155 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CB, 1156 GENMASK(9, 8)); 1157 } 1158 #define SET_CMC_TBL_MASK_CS GENMASK(1, 0) 1159 static inline void SET_CMC_TBL_CS(void *table, u32 val) 1160 { 1161 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(11, 10)); 1162 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CS, 1163 GENMASK(11, 10)); 1164 } 1165 #define SET_CMC_TBL_MASK_CSI_TXBF_EN BIT(0) 1166 static inline void SET_CMC_TBL_CSI_TXBF_EN(void *table, u32 val) 1167 { 1168 le32p_replace_bits((__le32 *)(table) + 8, val, BIT(12)); 1169 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_TXBF_EN, 1170 BIT(12)); 1171 } 1172 #define SET_CMC_TBL_MASK_CSI_STBC_EN BIT(0) 1173 static inline void SET_CMC_TBL_CSI_STBC_EN(void *table, u32 val) 1174 { 1175 le32p_replace_bits((__le32 *)(table) + 8, val, BIT(13)); 1176 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_STBC_EN, 1177 BIT(13)); 1178 } 1179 #define SET_CMC_TBL_MASK_CSI_LDPC_EN BIT(0) 1180 static inline void SET_CMC_TBL_CSI_LDPC_EN(void *table, u32 val) 1181 { 1182 le32p_replace_bits((__le32 *)(table) + 8, val, BIT(14)); 1183 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_LDPC_EN, 1184 BIT(14)); 1185 } 1186 #define SET_CMC_TBL_MASK_CSI_PARA_EN BIT(0) 1187 static inline void SET_CMC_TBL_CSI_PARA_EN(void *table, u32 val) 1188 { 1189 le32p_replace_bits((__le32 *)(table) + 8, val, BIT(15)); 1190 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_PARA_EN, 1191 BIT(15)); 1192 } 1193 #define SET_CMC_TBL_MASK_CSI_FIX_RATE GENMASK(8, 0) 1194 static inline void SET_CMC_TBL_CSI_FIX_RATE(void *table, u32 val) 1195 { 1196 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(24, 16)); 1197 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_FIX_RATE, 1198 GENMASK(24, 16)); 1199 } 1200 #define SET_CMC_TBL_MASK_CSI_GI_LTF GENMASK(2, 0) 1201 static inline void SET_CMC_TBL_CSI_GI_LTF(void *table, u32 val) 1202 { 1203 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(27, 25)); 1204 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_GI_LTF, 1205 GENMASK(27, 25)); 1206 } 1207 1208 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160(void *table, u32 val) 1209 { 1210 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(29, 28)); 1211 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING, 1212 GENMASK(29, 28)); 1213 } 1214 1215 #define SET_CMC_TBL_MASK_CSI_BW GENMASK(1, 0) 1216 static inline void SET_CMC_TBL_CSI_BW(void *table, u32 val) 1217 { 1218 le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(31, 30)); 1219 le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_BW, 1220 GENMASK(31, 30)); 1221 } 1222 1223 struct rtw89_h2c_cctlinfo_ud_g7 { 1224 __le32 c0; 1225 __le32 w0; 1226 __le32 w1; 1227 __le32 w2; 1228 __le32 w3; 1229 __le32 w4; 1230 __le32 w5; 1231 __le32 w6; 1232 __le32 w7; 1233 __le32 w8; 1234 __le32 w9; 1235 __le32 w10; 1236 __le32 w11; 1237 __le32 w12; 1238 __le32 w13; 1239 __le32 w14; 1240 __le32 w15; 1241 __le32 m0; 1242 __le32 m1; 1243 __le32 m2; 1244 __le32 m3; 1245 __le32 m4; 1246 __le32 m5; 1247 __le32 m6; 1248 __le32 m7; 1249 __le32 m8; 1250 __le32 m9; 1251 __le32 m10; 1252 __le32 m11; 1253 __le32 m12; 1254 __le32 m13; 1255 __le32 m14; 1256 __le32 m15; 1257 } __packed; 1258 1259 #define CCTLINFO_G7_C0_MACID GENMASK(6, 0) 1260 #define CCTLINFO_G7_C0_OP BIT(7) 1261 1262 #define CCTLINFO_G7_W0_DATARATE GENMASK(11, 0) 1263 #define CCTLINFO_G7_W0_DATA_GI_LTF GENMASK(14, 12) 1264 #define CCTLINFO_G7_W0_TRYRATE BIT(15) 1265 #define CCTLINFO_G7_W0_ARFR_CTRL GENMASK(17, 16) 1266 #define CCTLINFO_G7_W0_DIS_HE1SS_STBC BIT(18) 1267 #define CCTLINFO_G7_W0_ACQ_RPT_EN BIT(20) 1268 #define CCTLINFO_G7_W0_MGQ_RPT_EN BIT(21) 1269 #define CCTLINFO_G7_W0_ULQ_RPT_EN BIT(22) 1270 #define CCTLINFO_G7_W0_TWTQ_RPT_EN BIT(23) 1271 #define CCTLINFO_G7_W0_FORCE_TXOP BIT(24) 1272 #define CCTLINFO_G7_W0_DISRTSFB BIT(25) 1273 #define CCTLINFO_G7_W0_DISDATAFB BIT(26) 1274 #define CCTLINFO_G7_W0_NSTR_EN BIT(27) 1275 #define CCTLINFO_G7_W0_AMPDU_DENSITY GENMASK(31, 28) 1276 #define CCTLINFO_G7_W0_ALL (GENMASK(31, 20) | GENMASK(18, 0)) 1277 #define CCTLINFO_G7_W1_DATA_RTY_LOWEST_RATE GENMASK(11, 0) 1278 #define CCTLINFO_G7_W1_RTS_TXCNT_LMT GENMASK(15, 12) 1279 #define CCTLINFO_G7_W1_RTSRATE GENMASK(27, 16) 1280 #define CCTLINFO_G7_W1_RTS_RTY_LOWEST_RATE GENMASK(31, 28) 1281 #define CCTLINFO_G7_W1_ALL GENMASK(31, 0) 1282 #define CCTLINFO_G7_W2_DATA_TX_CNT_LMT GENMASK(5, 0) 1283 #define CCTLINFO_G7_W2_DATA_TXCNT_LMT_SEL BIT(6) 1284 #define CCTLINFO_G7_W2_MAX_AGG_NUM_SEL BIT(7) 1285 #define CCTLINFO_G7_W2_RTS_EN BIT(8) 1286 #define CCTLINFO_G7_W2_CTS2SELF_EN BIT(9) 1287 #define CCTLINFO_G7_W2_CCA_RTS GENMASK(11, 10) 1288 #define CCTLINFO_G7_W2_HW_RTS_EN BIT(12) 1289 #define CCTLINFO_G7_W2_RTS_DROP_DATA_MODE GENMASK(14, 13) 1290 #define CCTLINFO_G7_W2_PRELD_EN BIT(15) 1291 #define CCTLINFO_G7_W2_AMPDU_MAX_LEN GENMASK(26, 16) 1292 #define CCTLINFO_G7_W2_UL_MU_DIS BIT(27) 1293 #define CCTLINFO_G7_W2_AMPDU_MAX_TIME GENMASK(31, 28) 1294 #define CCTLINFO_G7_W2_ALL GENMASK(31, 0) 1295 #define CCTLINFO_G7_W3_MAX_AGG_NUM GENMASK(7, 0) 1296 #define CCTLINFO_G7_W3_DATA_BW GENMASK(10, 8) 1297 #define CCTLINFO_G7_W3_DATA_BW_ER BIT(11) 1298 #define CCTLINFO_G7_W3_BA_BMAP GENMASK(14, 12) 1299 #define CCTLINFO_G7_W3_VCS_STBC BIT(15) 1300 #define CCTLINFO_G7_W3_VO_LFTIME_SEL GENMASK(18, 16) 1301 #define CCTLINFO_G7_W3_VI_LFTIME_SEL GENMASK(21, 19) 1302 #define CCTLINFO_G7_W3_BE_LFTIME_SEL GENMASK(24, 22) 1303 #define CCTLINFO_G7_W3_BK_LFTIME_SEL GENMASK(27, 25) 1304 #define CCTLINFO_G7_W3_AMPDU_TIME_SEL BIT(28) 1305 #define CCTLINFO_G7_W3_AMPDU_LEN_SEL BIT(29) 1306 #define CCTLINFO_G7_W3_RTS_TXCNT_LMT_SEL BIT(30) 1307 #define CCTLINFO_G7_W3_LSIG_TXOP_EN BIT(31) 1308 #define CCTLINFO_G7_W3_ALL GENMASK(31, 0) 1309 #define CCTLINFO_G7_W4_MULTI_PORT_ID GENMASK(2, 0) 1310 #define CCTLINFO_G7_W4_BYPASS_PUNC BIT(3) 1311 #define CCTLINFO_G7_W4_MBSSID GENMASK(7, 4) 1312 #define CCTLINFO_G7_W4_DATA_DCM BIT(8) 1313 #define CCTLINFO_G7_W4_DATA_ER BIT(9) 1314 #define CCTLINFO_G7_W4_DATA_LDPC BIT(10) 1315 #define CCTLINFO_G7_W4_DATA_STBC BIT(11) 1316 #define CCTLINFO_G7_W4_A_CTRL_BQR BIT(12) 1317 #define CCTLINFO_G7_W4_A_CTRL_BSR BIT(14) 1318 #define CCTLINFO_G7_W4_A_CTRL_CAS BIT(15) 1319 #define CCTLINFO_G7_W4_ACT_SUBCH_CBW GENMASK(31, 16) 1320 #define CCTLINFO_G7_W4_ALL (GENMASK(31, 14) | GENMASK(12, 0)) 1321 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING0 GENMASK(1, 0) 1322 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING1 GENMASK(3, 2) 1323 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING2 GENMASK(5, 4) 1324 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING3 GENMASK(7, 6) 1325 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING4 GENMASK(9, 8) 1326 #define CCTLINFO_G7_W5_SR_RATE GENMASK(14, 10) 1327 #define CCTLINFO_G7_W5_TID_DISABLE GENMASK(23, 16) 1328 #define CCTLINFO_G7_W5_ADDR_CAM_INDEX GENMASK(31, 24) 1329 #define CCTLINFO_G7_W5_ALL (GENMASK(31, 16) | GENMASK(14, 0)) 1330 #define CCTLINFO_G7_W6_AID12_PAID GENMASK(11, 0) 1331 #define CCTLINFO_G7_W6_RESP_REF_RATE GENMASK(23, 12) 1332 #define CCTLINFO_G7_W6_ULDL BIT(31) 1333 #define CCTLINFO_G7_W6_ALL (BIT(31) | GENMASK(23, 0)) 1334 #define CCTLINFO_G7_W7_NC GENMASK(2, 0) 1335 #define CCTLINFO_G7_W7_NR GENMASK(5, 3) 1336 #define CCTLINFO_G7_W7_NG GENMASK(7, 6) 1337 #define CCTLINFO_G7_W7_CB GENMASK(9, 8) 1338 #define CCTLINFO_G7_W7_CS GENMASK(11, 10) 1339 #define CCTLINFO_G7_W7_CSI_STBC_EN BIT(13) 1340 #define CCTLINFO_G7_W7_CSI_LDPC_EN BIT(14) 1341 #define CCTLINFO_G7_W7_CSI_PARA_EN BIT(15) 1342 #define CCTLINFO_G7_W7_CSI_FIX_RATE GENMASK(27, 16) 1343 #define CCTLINFO_G7_W7_CSI_BW GENMASK(31, 29) 1344 #define CCTLINFO_G7_W7_ALL (GENMASK(31, 29) | GENMASK(27, 13) | GENMASK(11, 0)) 1345 #define CCTLINFO_G7_W8_ALL_ACK_SUPPORT BIT(0) 1346 #define CCTLINFO_G7_W8_BSR_QUEUE_SIZE_FORMAT BIT(1) 1347 #define CCTLINFO_G7_W8_BSR_OM_UPD_EN BIT(2) 1348 #define CCTLINFO_G7_W8_MACID_FWD_IDC BIT(3) 1349 #define CCTLINFO_G7_W8_AZ_SEC_EN BIT(4) 1350 #define CCTLINFO_G7_W8_CSI_SEC_EN BIT(5) 1351 #define CCTLINFO_G7_W8_FIX_UL_ADDRCAM_IDX BIT(6) 1352 #define CCTLINFO_G7_W8_CTRL_CNT_VLD BIT(7) 1353 #define CCTLINFO_G7_W8_CTRL_CNT GENMASK(11, 8) 1354 #define CCTLINFO_G7_W8_RESP_SEC_TYPE GENMASK(15, 12) 1355 #define CCTLINFO_G7_W8_ALL GENMASK(15, 0) 1356 /* W9~13 are reserved */ 1357 #define CCTLINFO_G7_W14_VO_CURR_RATE GENMASK(11, 0) 1358 #define CCTLINFO_G7_W14_VI_CURR_RATE GENMASK(23, 12) 1359 #define CCTLINFO_G7_W14_BE_CURR_RATE_L GENMASK(31, 24) 1360 #define CCTLINFO_G7_W14_ALL GENMASK(31, 0) 1361 #define CCTLINFO_G7_W15_BE_CURR_RATE_H GENMASK(3, 0) 1362 #define CCTLINFO_G7_W15_BK_CURR_RATE GENMASK(15, 4) 1363 #define CCTLINFO_G7_W15_MGNT_CURR_RATE GENMASK(27, 16) 1364 #define CCTLINFO_G7_W15_ALL GENMASK(27, 0) 1365 1366 static inline void SET_DCTL_MACID_V1(void *table, u32 val) 1367 { 1368 le32p_replace_bits((__le32 *)(table) + 0, val, GENMASK(6, 0)); 1369 } 1370 1371 static inline void SET_DCTL_OPERATION_V1(void *table, u32 val) 1372 { 1373 le32p_replace_bits((__le32 *)(table) + 0, val, BIT(7)); 1374 } 1375 1376 #define SET_DCTL_MASK_QOS_FIELD_V1 GENMASK(7, 0) 1377 static inline void SET_DCTL_QOS_FIELD_V1(void *table, u32 val) 1378 { 1379 le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(7, 0)); 1380 le32p_replace_bits((__le32 *)(table) + 9, SET_DCTL_MASK_QOS_FIELD_V1, 1381 GENMASK(7, 0)); 1382 } 1383 1384 #define SET_DCTL_MASK_SET_DCTL_HW_EXSEQ_MACID GENMASK(6, 0) 1385 static inline void SET_DCTL_HW_EXSEQ_MACID_V1(void *table, u32 val) 1386 { 1387 le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(14, 8)); 1388 le32p_replace_bits((__le32 *)(table) + 9, SET_DCTL_MASK_SET_DCTL_HW_EXSEQ_MACID, 1389 GENMASK(14, 8)); 1390 } 1391 1392 #define SET_DCTL_MASK_QOS_DATA BIT(0) 1393 static inline void SET_DCTL_QOS_DATA_V1(void *table, u32 val) 1394 { 1395 le32p_replace_bits((__le32 *)(table) + 1, val, BIT(15)); 1396 le32p_replace_bits((__le32 *)(table) + 9, SET_DCTL_MASK_QOS_DATA, 1397 BIT(15)); 1398 } 1399 1400 #define SET_DCTL_MASK_AES_IV_L GENMASK(15, 0) 1401 static inline void SET_DCTL_AES_IV_L_V1(void *table, u32 val) 1402 { 1403 le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(31, 16)); 1404 le32p_replace_bits((__le32 *)(table) + 9, SET_DCTL_MASK_AES_IV_L, 1405 GENMASK(31, 16)); 1406 } 1407 1408 #define SET_DCTL_MASK_AES_IV_H GENMASK(31, 0) 1409 static inline void SET_DCTL_AES_IV_H_V1(void *table, u32 val) 1410 { 1411 le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(31, 0)); 1412 le32p_replace_bits((__le32 *)(table) + 10, SET_DCTL_MASK_AES_IV_H, 1413 GENMASK(31, 0)); 1414 } 1415 1416 #define SET_DCTL_MASK_SEQ0 GENMASK(11, 0) 1417 static inline void SET_DCTL_SEQ0_V1(void *table, u32 val) 1418 { 1419 le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(11, 0)); 1420 le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_SEQ0, 1421 GENMASK(11, 0)); 1422 } 1423 1424 #define SET_DCTL_MASK_SEQ1 GENMASK(11, 0) 1425 static inline void SET_DCTL_SEQ1_V1(void *table, u32 val) 1426 { 1427 le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(23, 12)); 1428 le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_SEQ1, 1429 GENMASK(23, 12)); 1430 } 1431 1432 #define SET_DCTL_MASK_AMSDU_MAX_LEN GENMASK(2, 0) 1433 static inline void SET_DCTL_AMSDU_MAX_LEN_V1(void *table, u32 val) 1434 { 1435 le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(26, 24)); 1436 le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_AMSDU_MAX_LEN, 1437 GENMASK(26, 24)); 1438 } 1439 1440 #define SET_DCTL_MASK_STA_AMSDU_EN BIT(0) 1441 static inline void SET_DCTL_STA_AMSDU_EN_V1(void *table, u32 val) 1442 { 1443 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(27)); 1444 le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_STA_AMSDU_EN, 1445 BIT(27)); 1446 } 1447 1448 #define SET_DCTL_MASK_CHKSUM_OFLD_EN BIT(0) 1449 static inline void SET_DCTL_CHKSUM_OFLD_EN_V1(void *table, u32 val) 1450 { 1451 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(28)); 1452 le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_CHKSUM_OFLD_EN, 1453 BIT(28)); 1454 } 1455 1456 #define SET_DCTL_MASK_WITH_LLC BIT(0) 1457 static inline void SET_DCTL_WITH_LLC_V1(void *table, u32 val) 1458 { 1459 le32p_replace_bits((__le32 *)(table) + 3, val, BIT(29)); 1460 le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_WITH_LLC, 1461 BIT(29)); 1462 } 1463 1464 #define SET_DCTL_MASK_SEQ2 GENMASK(11, 0) 1465 static inline void SET_DCTL_SEQ2_V1(void *table, u32 val) 1466 { 1467 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(11, 0)); 1468 le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_SEQ2, 1469 GENMASK(11, 0)); 1470 } 1471 1472 #define SET_DCTL_MASK_SEQ3 GENMASK(11, 0) 1473 static inline void SET_DCTL_SEQ3_V1(void *table, u32 val) 1474 { 1475 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(23, 12)); 1476 le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_SEQ3, 1477 GENMASK(23, 12)); 1478 } 1479 1480 #define SET_DCTL_MASK_TGT_IND GENMASK(3, 0) 1481 static inline void SET_DCTL_TGT_IND_V1(void *table, u32 val) 1482 { 1483 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(27, 24)); 1484 le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_TGT_IND, 1485 GENMASK(27, 24)); 1486 } 1487 1488 #define SET_DCTL_MASK_TGT_IND_EN BIT(0) 1489 static inline void SET_DCTL_TGT_IND_EN_V1(void *table, u32 val) 1490 { 1491 le32p_replace_bits((__le32 *)(table) + 4, val, BIT(28)); 1492 le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_TGT_IND_EN, 1493 BIT(28)); 1494 } 1495 1496 #define SET_DCTL_MASK_HTC_LB GENMASK(2, 0) 1497 static inline void SET_DCTL_HTC_LB_V1(void *table, u32 val) 1498 { 1499 le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(31, 29)); 1500 le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_HTC_LB, 1501 GENMASK(31, 29)); 1502 } 1503 1504 #define SET_DCTL_MASK_MHDR_LEN GENMASK(4, 0) 1505 static inline void SET_DCTL_MHDR_LEN_V1(void *table, u32 val) 1506 { 1507 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(4, 0)); 1508 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_MHDR_LEN, 1509 GENMASK(4, 0)); 1510 } 1511 1512 #define SET_DCTL_MASK_VLAN_TAG_VALID BIT(0) 1513 static inline void SET_DCTL_VLAN_TAG_VALID_V1(void *table, u32 val) 1514 { 1515 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(5)); 1516 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_VLAN_TAG_VALID, 1517 BIT(5)); 1518 } 1519 1520 #define SET_DCTL_MASK_VLAN_TAG_SEL GENMASK(1, 0) 1521 static inline void SET_DCTL_VLAN_TAG_SEL_V1(void *table, u32 val) 1522 { 1523 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(7, 6)); 1524 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_VLAN_TAG_SEL, 1525 GENMASK(7, 6)); 1526 } 1527 1528 #define SET_DCTL_MASK_HTC_ORDER BIT(0) 1529 static inline void SET_DCTL_HTC_ORDER_V1(void *table, u32 val) 1530 { 1531 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(8)); 1532 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_HTC_ORDER, 1533 BIT(8)); 1534 } 1535 1536 #define SET_DCTL_MASK_SEC_KEY_ID GENMASK(1, 0) 1537 static inline void SET_DCTL_SEC_KEY_ID_V1(void *table, u32 val) 1538 { 1539 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(10, 9)); 1540 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_KEY_ID, 1541 GENMASK(10, 9)); 1542 } 1543 1544 #define SET_DCTL_MASK_WAPI BIT(0) 1545 static inline void SET_DCTL_WAPI_V1(void *table, u32 val) 1546 { 1547 le32p_replace_bits((__le32 *)(table) + 5, val, BIT(15)); 1548 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_WAPI, 1549 BIT(15)); 1550 } 1551 1552 #define SET_DCTL_MASK_SEC_ENT_MODE GENMASK(1, 0) 1553 static inline void SET_DCTL_SEC_ENT_MODE_V1(void *table, u32 val) 1554 { 1555 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(17, 16)); 1556 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENT_MODE, 1557 GENMASK(17, 16)); 1558 } 1559 1560 #define SET_DCTL_MASK_SEC_ENTX_KEYID GENMASK(1, 0) 1561 static inline void SET_DCTL_SEC_ENT0_KEYID_V1(void *table, u32 val) 1562 { 1563 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(19, 18)); 1564 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID, 1565 GENMASK(19, 18)); 1566 } 1567 1568 static inline void SET_DCTL_SEC_ENT1_KEYID_V1(void *table, u32 val) 1569 { 1570 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(21, 20)); 1571 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID, 1572 GENMASK(21, 20)); 1573 } 1574 1575 static inline void SET_DCTL_SEC_ENT2_KEYID_V1(void *table, u32 val) 1576 { 1577 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(23, 22)); 1578 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID, 1579 GENMASK(23, 22)); 1580 } 1581 1582 static inline void SET_DCTL_SEC_ENT3_KEYID_V1(void *table, u32 val) 1583 { 1584 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(25, 24)); 1585 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID, 1586 GENMASK(25, 24)); 1587 } 1588 1589 static inline void SET_DCTL_SEC_ENT4_KEYID_V1(void *table, u32 val) 1590 { 1591 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(27, 26)); 1592 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID, 1593 GENMASK(27, 26)); 1594 } 1595 1596 static inline void SET_DCTL_SEC_ENT5_KEYID_V1(void *table, u32 val) 1597 { 1598 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(29, 28)); 1599 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID, 1600 GENMASK(29, 28)); 1601 } 1602 1603 static inline void SET_DCTL_SEC_ENT6_KEYID_V1(void *table, u32 val) 1604 { 1605 le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(31, 30)); 1606 le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID, 1607 GENMASK(31, 30)); 1608 } 1609 1610 #define SET_DCTL_MASK_SEC_ENT_VALID GENMASK(7, 0) 1611 static inline void SET_DCTL_SEC_ENT_VALID_V1(void *table, u32 val) 1612 { 1613 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(7, 0)); 1614 le32p_replace_bits((__le32 *)(table) + 14, SET_DCTL_MASK_SEC_ENT_VALID, 1615 GENMASK(7, 0)); 1616 } 1617 1618 #define SET_DCTL_MASK_SEC_ENTX GENMASK(7, 0) 1619 static inline void SET_DCTL_SEC_ENT0_V1(void *table, u32 val) 1620 { 1621 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(15, 8)); 1622 le32p_replace_bits((__le32 *)(table) + 14, SET_DCTL_MASK_SEC_ENTX, 1623 GENMASK(15, 8)); 1624 } 1625 1626 static inline void SET_DCTL_SEC_ENT1_V1(void *table, u32 val) 1627 { 1628 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(23, 16)); 1629 le32p_replace_bits((__le32 *)(table) + 14, SET_DCTL_MASK_SEC_ENTX, 1630 GENMASK(23, 16)); 1631 } 1632 1633 static inline void SET_DCTL_SEC_ENT2_V1(void *table, u32 val) 1634 { 1635 le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(31, 24)); 1636 le32p_replace_bits((__le32 *)(table) + 14, SET_DCTL_MASK_SEC_ENTX, 1637 GENMASK(31, 24)); 1638 } 1639 1640 static inline void SET_DCTL_SEC_ENT3_V1(void *table, u32 val) 1641 { 1642 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 0)); 1643 le32p_replace_bits((__le32 *)(table) + 15, SET_DCTL_MASK_SEC_ENTX, 1644 GENMASK(7, 0)); 1645 } 1646 1647 static inline void SET_DCTL_SEC_ENT4_V1(void *table, u32 val) 1648 { 1649 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(15, 8)); 1650 le32p_replace_bits((__le32 *)(table) + 15, SET_DCTL_MASK_SEC_ENTX, 1651 GENMASK(15, 8)); 1652 } 1653 1654 static inline void SET_DCTL_SEC_ENT5_V1(void *table, u32 val) 1655 { 1656 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(23, 16)); 1657 le32p_replace_bits((__le32 *)(table) + 15, SET_DCTL_MASK_SEC_ENTX, 1658 GENMASK(23, 16)); 1659 } 1660 1661 static inline void SET_DCTL_SEC_ENT6_V1(void *table, u32 val) 1662 { 1663 le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(31, 24)); 1664 le32p_replace_bits((__le32 *)(table) + 15, SET_DCTL_MASK_SEC_ENTX, 1665 GENMASK(31, 24)); 1666 } 1667 1668 struct rtw89_h2c_bcn_upd { 1669 __le32 w0; 1670 __le32 w1; 1671 __le32 w2; 1672 } __packed; 1673 1674 #define RTW89_H2C_BCN_UPD_W0_PORT GENMASK(7, 0) 1675 #define RTW89_H2C_BCN_UPD_W0_MBSSID GENMASK(15, 8) 1676 #define RTW89_H2C_BCN_UPD_W0_BAND GENMASK(23, 16) 1677 #define RTW89_H2C_BCN_UPD_W0_GRP_IE_OFST GENMASK(31, 24) 1678 #define RTW89_H2C_BCN_UPD_W1_MACID GENMASK(7, 0) 1679 #define RTW89_H2C_BCN_UPD_W1_SSN_SEL GENMASK(9, 8) 1680 #define RTW89_H2C_BCN_UPD_W1_SSN_MODE GENMASK(11, 10) 1681 #define RTW89_H2C_BCN_UPD_W1_RATE GENMASK(20, 12) 1682 #define RTW89_H2C_BCN_UPD_W1_TXPWR GENMASK(23, 21) 1683 #define RTW89_H2C_BCN_UPD_W2_TXINFO_CTRL_EN BIT(0) 1684 #define RTW89_H2C_BCN_UPD_W2_NTX_PATH_EN GENMASK(4, 1) 1685 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_A GENMASK(6, 5) 1686 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_B GENMASK(8, 7) 1687 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_C GENMASK(10, 9) 1688 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_D GENMASK(12, 11) 1689 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_A BIT(13) 1690 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_B BIT(14) 1691 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_C BIT(15) 1692 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_D BIT(16) 1693 #define RTW89_H2C_BCN_UPD_W2_CSA_OFST GENMASK(31, 17) 1694 1695 struct rtw89_h2c_bcn_upd_be { 1696 __le32 w0; 1697 __le32 w1; 1698 __le32 w2; 1699 __le32 w3; 1700 __le32 w4; 1701 __le32 w5; 1702 __le32 w6; 1703 __le32 w7; 1704 __le32 w8; 1705 __le32 w9; 1706 __le32 w10; 1707 __le32 w11; 1708 } __packed; 1709 1710 #define RTW89_H2C_BCN_UPD_BE_W0_PORT GENMASK(7, 0) 1711 #define RTW89_H2C_BCN_UPD_BE_W0_MBSSID GENMASK(15, 8) 1712 #define RTW89_H2C_BCN_UPD_BE_W0_BAND GENMASK(23, 16) 1713 #define RTW89_H2C_BCN_UPD_BE_W0_GRP_IE_OFST GENMASK(31, 24) 1714 #define RTW89_H2C_BCN_UPD_BE_W1_MACID GENMASK(7, 0) 1715 #define RTW89_H2C_BCN_UPD_BE_W1_SSN_SEL GENMASK(9, 8) 1716 #define RTW89_H2C_BCN_UPD_BE_W1_SSN_MODE GENMASK(11, 10) 1717 #define RTW89_H2C_BCN_UPD_BE_W1_RATE GENMASK(20, 12) 1718 #define RTW89_H2C_BCN_UPD_BE_W1_TXPWR GENMASK(23, 21) 1719 #define RTW89_H2C_BCN_UPD_BE_W1_MACID_EXT GENMASK(31, 24) 1720 #define RTW89_H2C_BCN_UPD_BE_W2_TXINFO_CTRL_EN BIT(0) 1721 #define RTW89_H2C_BCN_UPD_BE_W2_NTX_PATH_EN GENMASK(4, 1) 1722 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_A GENMASK(6, 5) 1723 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_B GENMASK(8, 7) 1724 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_C GENMASK(10, 9) 1725 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_D GENMASK(12, 11) 1726 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_A BIT(13) 1727 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_B BIT(14) 1728 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_C BIT(15) 1729 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_D BIT(16) 1730 #define RTW89_H2C_BCN_UPD_BE_W2_CSA_OFST GENMASK(31, 17) 1731 #define RTW89_H2C_BCN_UPD_BE_W3_MLIE_CSA_OFST GENMASK(15, 0) 1732 #define RTW89_H2C_BCN_UPD_BE_W3_CRITICAL_UPD_FLAG_OFST GENMASK(31, 16) 1733 #define RTW89_H2C_BCN_UPD_BE_W4_VAP1_DTIM_CNT_OFST GENMASK(15, 0) 1734 #define RTW89_H2C_BCN_UPD_BE_W4_VAP2_DTIM_CNT_OFST GENMASK(31, 16) 1735 #define RTW89_H2C_BCN_UPD_BE_W5_VAP3_DTIM_CNT_OFST GENMASK(15, 0) 1736 #define RTW89_H2C_BCN_UPD_BE_W5_VAP4_DTIM_CNT_OFST GENMASK(31, 16) 1737 #define RTW89_H2C_BCN_UPD_BE_W6_VAP5_DTIM_CNT_OFST GENMASK(15, 0) 1738 #define RTW89_H2C_BCN_UPD_BE_W6_VAP6_DTIM_CNT_OFST GENMASK(31, 16) 1739 #define RTW89_H2C_BCN_UPD_BE_W7_VAP7_DTIM_CNT_OFST GENMASK(15, 0) 1740 #define RTW89_H2C_BCN_UPD_BE_W7_ECSA_OFST GENMASK(30, 16) 1741 #define RTW89_H2C_BCN_UPD_BE_W7_PROTECTION_KEY_ID BIT(31) 1742 1743 static inline void SET_FWROLE_MAINTAIN_MACID(void *h2c, u32 val) 1744 { 1745 le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0)); 1746 } 1747 1748 static inline void SET_FWROLE_MAINTAIN_SELF_ROLE(void *h2c, u32 val) 1749 { 1750 le32p_replace_bits((__le32 *)h2c, val, GENMASK(9, 8)); 1751 } 1752 1753 static inline void SET_FWROLE_MAINTAIN_UPD_MODE(void *h2c, u32 val) 1754 { 1755 le32p_replace_bits((__le32 *)h2c, val, GENMASK(12, 10)); 1756 } 1757 1758 static inline void SET_FWROLE_MAINTAIN_WIFI_ROLE(void *h2c, u32 val) 1759 { 1760 le32p_replace_bits((__le32 *)h2c, val, GENMASK(16, 13)); 1761 } 1762 1763 enum rtw89_fw_sta_type { /* value of RTW89_H2C_JOININFO_W1_STA_TYPE */ 1764 RTW89_FW_N_AC_STA = 0, 1765 RTW89_FW_AX_STA = 1, 1766 RTW89_FW_BE_STA = 2, 1767 }; 1768 1769 struct rtw89_h2c_join { 1770 __le32 w0; 1771 } __packed; 1772 1773 struct rtw89_h2c_join_v1 { 1774 __le32 w0; 1775 __le32 w1; 1776 __le32 w2; 1777 } __packed; 1778 1779 #define RTW89_H2C_JOININFO_W0_MACID GENMASK(7, 0) 1780 #define RTW89_H2C_JOININFO_W0_OP BIT(8) 1781 #define RTW89_H2C_JOININFO_W0_BAND BIT(9) 1782 #define RTW89_H2C_JOININFO_W0_WMM GENMASK(11, 10) 1783 #define RTW89_H2C_JOININFO_W0_TGR BIT(12) 1784 #define RTW89_H2C_JOININFO_W0_ISHESTA BIT(13) 1785 #define RTW89_H2C_JOININFO_W0_DLBW GENMASK(15, 14) 1786 #define RTW89_H2C_JOININFO_W0_TF_MAC_PAD GENMASK(17, 16) 1787 #define RTW89_H2C_JOININFO_W0_DL_T_PE GENMASK(20, 18) 1788 #define RTW89_H2C_JOININFO_W0_PORT_ID GENMASK(23, 21) 1789 #define RTW89_H2C_JOININFO_W0_NET_TYPE GENMASK(25, 24) 1790 #define RTW89_H2C_JOININFO_W0_WIFI_ROLE GENMASK(29, 26) 1791 #define RTW89_H2C_JOININFO_W0_SELF_ROLE GENMASK(31, 30) 1792 #define RTW89_H2C_JOININFO_W1_STA_TYPE GENMASK(2, 0) 1793 #define RTW89_H2C_JOININFO_W1_IS_MLD BIT(3) 1794 #define RTW89_H2C_JOININFO_W1_MAIN_MACID GENMASK(11, 4) 1795 #define RTW89_H2C_JOININFO_W1_MLO_MODE BIT(12) 1796 #define RTW89_H2C_JOININFO_W1_EMLSR_CAB BIT(13) 1797 #define RTW89_H2C_JOININFO_W1_NSTR_EN BIT(14) 1798 #define RTW89_H2C_JOININFO_W1_INIT_PWR_STATE BIT(15) 1799 #define RTW89_H2C_JOININFO_W1_EMLSR_PADDING GENMASK(18, 16) 1800 #define RTW89_H2C_JOININFO_W1_EMLSR_TRANS_DELAY GENMASK(21, 19) 1801 #define RTW89_H2C_JOININFO_W2_MACID_EXT GENMASK(7, 0) 1802 #define RTW89_H2C_JOININFO_W2_MAIN_MACID_EXT GENMASK(15, 8) 1803 1804 struct rtw89_h2c_notify_dbcc { 1805 __le32 w0; 1806 } __packed; 1807 1808 #define RTW89_H2C_NOTIFY_DBCC_EN BIT(0) 1809 1810 static inline void SET_GENERAL_PKT_MACID(void *h2c, u32 val) 1811 { 1812 le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0)); 1813 } 1814 1815 static inline void SET_GENERAL_PKT_PROBRSP_ID(void *h2c, u32 val) 1816 { 1817 le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8)); 1818 } 1819 1820 static inline void SET_GENERAL_PKT_PSPOLL_ID(void *h2c, u32 val) 1821 { 1822 le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16)); 1823 } 1824 1825 static inline void SET_GENERAL_PKT_NULL_ID(void *h2c, u32 val) 1826 { 1827 le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24)); 1828 } 1829 1830 static inline void SET_GENERAL_PKT_QOS_NULL_ID(void *h2c, u32 val) 1831 { 1832 le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0)); 1833 } 1834 1835 static inline void SET_GENERAL_PKT_CTS2SELF_ID(void *h2c, u32 val) 1836 { 1837 le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8)); 1838 } 1839 1840 static inline void SET_LOG_CFG_LEVEL(void *h2c, u32 val) 1841 { 1842 le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0)); 1843 } 1844 1845 static inline void SET_LOG_CFG_PATH(void *h2c, u32 val) 1846 { 1847 le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8)); 1848 } 1849 1850 static inline void SET_LOG_CFG_COMP(void *h2c, u32 val) 1851 { 1852 le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(31, 0)); 1853 } 1854 1855 static inline void SET_LOG_CFG_COMP_EXT(void *h2c, u32 val) 1856 { 1857 le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(31, 0)); 1858 } 1859 1860 struct rtw89_h2c_ba_cam { 1861 __le32 w0; 1862 __le32 w1; 1863 } __packed; 1864 1865 #define RTW89_H2C_BA_CAM_W0_VALID BIT(0) 1866 #define RTW89_H2C_BA_CAM_W0_INIT_REQ BIT(1) 1867 #define RTW89_H2C_BA_CAM_W0_ENTRY_IDX GENMASK(3, 2) 1868 #define RTW89_H2C_BA_CAM_W0_TID GENMASK(7, 4) 1869 #define RTW89_H2C_BA_CAM_W0_MACID GENMASK(15, 8) 1870 #define RTW89_H2C_BA_CAM_W0_BMAP_SIZE GENMASK(19, 16) 1871 #define RTW89_H2C_BA_CAM_W0_SSN GENMASK(31, 20) 1872 #define RTW89_H2C_BA_CAM_W1_UID GENMASK(7, 0) 1873 #define RTW89_H2C_BA_CAM_W1_STD_EN BIT(8) 1874 #define RTW89_H2C_BA_CAM_W1_BAND BIT(9) 1875 #define RTW89_H2C_BA_CAM_W1_ENTRY_IDX_V1 GENMASK(31, 28) 1876 1877 struct rtw89_h2c_ba_cam_v1 { 1878 __le32 w0; 1879 __le32 w1; 1880 } __packed; 1881 1882 #define RTW89_H2C_BA_CAM_V1_W0_VALID BIT(0) 1883 #define RTW89_H2C_BA_CAM_V1_W0_INIT_REQ BIT(1) 1884 #define RTW89_H2C_BA_CAM_V1_W0_TID_MASK GENMASK(7, 4) 1885 #define RTW89_H2C_BA_CAM_V1_W0_MACID_MASK GENMASK(15, 8) 1886 #define RTW89_H2C_BA_CAM_V1_W0_BMAP_SIZE_MASK GENMASK(19, 16) 1887 #define RTW89_H2C_BA_CAM_V1_W0_SSN_MASK GENMASK(31, 20) 1888 #define RTW89_H2C_BA_CAM_V1_W1_UID_VALUE_MASK GENMASK(7, 0) 1889 #define RTW89_H2C_BA_CAM_V1_W1_STD_ENTRY_EN BIT(8) 1890 #define RTW89_H2C_BA_CAM_V1_W1_BAND_SEL BIT(9) 1891 #define RTW89_H2C_BA_CAM_V1_W1_MLD_EN BIT(10) 1892 #define RTW89_H2C_BA_CAM_V1_W1_ENTRY_IDX_MASK GENMASK(31, 24) 1893 1894 struct rtw89_h2c_ba_cam_init { 1895 __le32 w0; 1896 } __packed; 1897 1898 #define RTW89_H2C_BA_CAM_INIT_USERS_MASK GENMASK(7, 0) 1899 #define RTW89_H2C_BA_CAM_INIT_OFFSET_MASK GENMASK(19, 12) 1900 #define RTW89_H2C_BA_CAM_INIT_BAND_SEL BIT(24) 1901 1902 static inline void SET_LPS_PARM_MACID(void *h2c, u32 val) 1903 { 1904 le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0)); 1905 } 1906 1907 static inline void SET_LPS_PARM_PSMODE(void *h2c, u32 val) 1908 { 1909 le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8)); 1910 } 1911 1912 static inline void SET_LPS_PARM_RLBM(void *h2c, u32 val) 1913 { 1914 le32p_replace_bits((__le32 *)h2c, val, GENMASK(19, 16)); 1915 } 1916 1917 static inline void SET_LPS_PARM_SMARTPS(void *h2c, u32 val) 1918 { 1919 le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 20)); 1920 } 1921 1922 static inline void SET_LPS_PARM_AWAKEINTERVAL(void *h2c, u32 val) 1923 { 1924 le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24)); 1925 } 1926 1927 static inline void SET_LPS_PARM_VOUAPSD(void *h2c, u32 val) 1928 { 1929 le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(0)); 1930 } 1931 1932 static inline void SET_LPS_PARM_VIUAPSD(void *h2c, u32 val) 1933 { 1934 le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(1)); 1935 } 1936 1937 static inline void SET_LPS_PARM_BEUAPSD(void *h2c, u32 val) 1938 { 1939 le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(2)); 1940 } 1941 1942 static inline void SET_LPS_PARM_BKUAPSD(void *h2c, u32 val) 1943 { 1944 le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(3)); 1945 } 1946 1947 static inline void SET_LPS_PARM_LASTRPWM(void *h2c, u32 val) 1948 { 1949 le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8)); 1950 } 1951 1952 static inline void RTW89_SET_FWCMD_CPU_EXCEPTION_TYPE(void *cmd, u32 val) 1953 { 1954 le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 0)); 1955 } 1956 1957 static inline void RTW89_SET_FWCMD_PKT_DROP_SEL(void *cmd, u32 val) 1958 { 1959 le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0)); 1960 } 1961 1962 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID(void *cmd, u32 val) 1963 { 1964 le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8)); 1965 } 1966 1967 static inline void RTW89_SET_FWCMD_PKT_DROP_BAND(void *cmd, u32 val) 1968 { 1969 le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16)); 1970 } 1971 1972 static inline void RTW89_SET_FWCMD_PKT_DROP_PORT(void *cmd, u32 val) 1973 { 1974 le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24)); 1975 } 1976 1977 static inline void RTW89_SET_FWCMD_PKT_DROP_MBSSID(void *cmd, u32 val) 1978 { 1979 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 0)); 1980 } 1981 1982 static inline void RTW89_SET_FWCMD_PKT_DROP_ROLE_A_INFO_TF_TRS(void *cmd, u32 val) 1983 { 1984 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(15, 8)); 1985 } 1986 1987 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_0(void *cmd, u32 val) 1988 { 1989 le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0)); 1990 } 1991 1992 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_1(void *cmd, u32 val) 1993 { 1994 le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(31, 0)); 1995 } 1996 1997 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_2(void *cmd, u32 val) 1998 { 1999 le32p_replace_bits((__le32 *)cmd + 4, val, GENMASK(31, 0)); 2000 } 2001 2002 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_3(void *cmd, u32 val) 2003 { 2004 le32p_replace_bits((__le32 *)cmd + 5, val, GENMASK(31, 0)); 2005 } 2006 2007 static inline void RTW89_SET_KEEP_ALIVE_ENABLE(void *h2c, u32 val) 2008 { 2009 le32p_replace_bits((__le32 *)h2c, val, GENMASK(1, 0)); 2010 } 2011 2012 static inline void RTW89_SET_KEEP_ALIVE_PKT_NULL_ID(void *h2c, u32 val) 2013 { 2014 le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8)); 2015 } 2016 2017 static inline void RTW89_SET_KEEP_ALIVE_PERIOD(void *h2c, u32 val) 2018 { 2019 le32p_replace_bits((__le32 *)h2c, val, GENMASK(24, 16)); 2020 } 2021 2022 static inline void RTW89_SET_KEEP_ALIVE_MACID(void *h2c, u32 val) 2023 { 2024 le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24)); 2025 } 2026 2027 static inline void RTW89_SET_DISCONNECT_DETECT_ENABLE(void *h2c, u32 val) 2028 { 2029 le32p_replace_bits((__le32 *)h2c, val, BIT(0)); 2030 } 2031 2032 static inline void RTW89_SET_DISCONNECT_DETECT_TRYOK_BCNFAIL_COUNT_EN(void *h2c, u32 val) 2033 { 2034 le32p_replace_bits((__le32 *)h2c, val, BIT(1)); 2035 } 2036 2037 static inline void RTW89_SET_DISCONNECT_DETECT_DISCONNECT(void *h2c, u32 val) 2038 { 2039 le32p_replace_bits((__le32 *)h2c, val, BIT(2)); 2040 } 2041 2042 static inline void RTW89_SET_DISCONNECT_DETECT_MAC_ID(void *h2c, u32 val) 2043 { 2044 le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8)); 2045 } 2046 2047 static inline void RTW89_SET_DISCONNECT_DETECT_CHECK_PERIOD(void *h2c, u32 val) 2048 { 2049 le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16)); 2050 } 2051 2052 static inline void RTW89_SET_DISCONNECT_DETECT_TRY_PKT_COUNT(void *h2c, u32 val) 2053 { 2054 le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24)); 2055 } 2056 2057 static inline void RTW89_SET_DISCONNECT_DETECT_TRYOK_BCNFAIL_COUNT_LIMIT(void *h2c, u32 val) 2058 { 2059 le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0)); 2060 } 2061 2062 static inline void RTW89_SET_WOW_GLOBAL_ENABLE(void *h2c, u32 val) 2063 { 2064 le32p_replace_bits((__le32 *)h2c, val, BIT(0)); 2065 } 2066 2067 static inline void RTW89_SET_WOW_GLOBAL_DROP_ALL_PKT(void *h2c, u32 val) 2068 { 2069 le32p_replace_bits((__le32 *)h2c, val, BIT(1)); 2070 } 2071 2072 static inline void RTW89_SET_WOW_GLOBAL_RX_PARSE_AFTER_WAKE(void *h2c, u32 val) 2073 { 2074 le32p_replace_bits((__le32 *)h2c, val, BIT(2)); 2075 } 2076 2077 static inline void RTW89_SET_WOW_GLOBAL_WAKE_BAR_PULLED(void *h2c, u32 val) 2078 { 2079 le32p_replace_bits((__le32 *)h2c, val, BIT(3)); 2080 } 2081 2082 static inline void RTW89_SET_WOW_GLOBAL_MAC_ID(void *h2c, u32 val) 2083 { 2084 le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8)); 2085 } 2086 2087 static inline void RTW89_SET_WOW_GLOBAL_PAIRWISE_SEC_ALGO(void *h2c, u32 val) 2088 { 2089 le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16)); 2090 } 2091 2092 static inline void RTW89_SET_WOW_GLOBAL_GROUP_SEC_ALGO(void *h2c, u32 val) 2093 { 2094 le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24)); 2095 } 2096 2097 static inline void RTW89_SET_WOW_GLOBAL_REMOTECTRL_INFO_CONTENT(void *h2c, u32 val) 2098 { 2099 le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(31, 0)); 2100 } 2101 2102 static inline void RTW89_SET_WOW_WAKEUP_CTRL_PATTERN_MATCH_ENABLE(void *h2c, u32 val) 2103 { 2104 le32p_replace_bits((__le32 *)h2c, val, BIT(0)); 2105 } 2106 2107 static inline void RTW89_SET_WOW_WAKEUP_CTRL_MAGIC_ENABLE(void *h2c, u32 val) 2108 { 2109 le32p_replace_bits((__le32 *)h2c, val, BIT(1)); 2110 } 2111 2112 static inline void RTW89_SET_WOW_WAKEUP_CTRL_HW_UNICAST_ENABLE(void *h2c, u32 val) 2113 { 2114 le32p_replace_bits((__le32 *)h2c, val, BIT(2)); 2115 } 2116 2117 static inline void RTW89_SET_WOW_WAKEUP_CTRL_FW_UNICAST_ENABLE(void *h2c, u32 val) 2118 { 2119 le32p_replace_bits((__le32 *)h2c, val, BIT(3)); 2120 } 2121 2122 static inline void RTW89_SET_WOW_WAKEUP_CTRL_DEAUTH_ENABLE(void *h2c, u32 val) 2123 { 2124 le32p_replace_bits((__le32 *)h2c, val, BIT(4)); 2125 } 2126 2127 static inline void RTW89_SET_WOW_WAKEUP_CTRL_REKEYP_ENABLE(void *h2c, u32 val) 2128 { 2129 le32p_replace_bits((__le32 *)h2c, val, BIT(5)); 2130 } 2131 2132 static inline void RTW89_SET_WOW_WAKEUP_CTRL_EAP_ENABLE(void *h2c, u32 val) 2133 { 2134 le32p_replace_bits((__le32 *)h2c, val, BIT(6)); 2135 } 2136 2137 static inline void RTW89_SET_WOW_WAKEUP_CTRL_ALL_DATA_ENABLE(void *h2c, u32 val) 2138 { 2139 le32p_replace_bits((__le32 *)h2c, val, BIT(7)); 2140 } 2141 2142 static inline void RTW89_SET_WOW_WAKEUP_CTRL_MAC_ID(void *h2c, u32 val) 2143 { 2144 le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24)); 2145 } 2146 2147 static inline void RTW89_SET_WOW_CAM_UPD_R_W(void *h2c, u32 val) 2148 { 2149 le32p_replace_bits((__le32 *)h2c, val, BIT(0)); 2150 } 2151 2152 static inline void RTW89_SET_WOW_CAM_UPD_IDX(void *h2c, u32 val) 2153 { 2154 le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 1)); 2155 } 2156 2157 static inline void RTW89_SET_WOW_CAM_UPD_WKFM1(void *h2c, u32 val) 2158 { 2159 le32p_replace_bits((__le32 *)h2c + 1, val, GENMASK(31, 0)); 2160 } 2161 2162 static inline void RTW89_SET_WOW_CAM_UPD_WKFM2(void *h2c, u32 val) 2163 { 2164 le32p_replace_bits((__le32 *)h2c + 2, val, GENMASK(31, 0)); 2165 } 2166 2167 static inline void RTW89_SET_WOW_CAM_UPD_WKFM3(void *h2c, u32 val) 2168 { 2169 le32p_replace_bits((__le32 *)h2c + 3, val, GENMASK(31, 0)); 2170 } 2171 2172 static inline void RTW89_SET_WOW_CAM_UPD_WKFM4(void *h2c, u32 val) 2173 { 2174 le32p_replace_bits((__le32 *)h2c + 4, val, GENMASK(31, 0)); 2175 } 2176 2177 static inline void RTW89_SET_WOW_CAM_UPD_CRC(void *h2c, u32 val) 2178 { 2179 le32p_replace_bits((__le32 *)h2c + 5, val, GENMASK(15, 0)); 2180 } 2181 2182 static inline void RTW89_SET_WOW_CAM_UPD_NEGATIVE_PATTERN_MATCH(void *h2c, u32 val) 2183 { 2184 le32p_replace_bits((__le32 *)h2c + 5, val, BIT(22)); 2185 } 2186 2187 static inline void RTW89_SET_WOW_CAM_UPD_SKIP_MAC_HDR(void *h2c, u32 val) 2188 { 2189 le32p_replace_bits((__le32 *)h2c + 5, val, BIT(23)); 2190 } 2191 2192 static inline void RTW89_SET_WOW_CAM_UPD_UC(void *h2c, u32 val) 2193 { 2194 le32p_replace_bits((__le32 *)h2c + 5, val, BIT(24)); 2195 } 2196 2197 static inline void RTW89_SET_WOW_CAM_UPD_MC(void *h2c, u32 val) 2198 { 2199 le32p_replace_bits((__le32 *)h2c + 5, val, BIT(25)); 2200 } 2201 2202 static inline void RTW89_SET_WOW_CAM_UPD_BC(void *h2c, u32 val) 2203 { 2204 le32p_replace_bits((__le32 *)h2c + 5, val, BIT(26)); 2205 } 2206 2207 static inline void RTW89_SET_WOW_CAM_UPD_VALID(void *h2c, u32 val) 2208 { 2209 le32p_replace_bits((__le32 *)h2c + 5, val, BIT(31)); 2210 } 2211 2212 enum rtw89_btc_btf_h2c_class { 2213 BTFC_SET = 0x10, 2214 BTFC_GET = 0x11, 2215 BTFC_FW_EVENT = 0x12, 2216 }; 2217 2218 enum rtw89_btc_btf_set { 2219 SET_REPORT_EN = 0x0, 2220 SET_SLOT_TABLE, 2221 SET_MREG_TABLE, 2222 SET_CX_POLICY, 2223 SET_GPIO_DBG, 2224 SET_DRV_INFO, 2225 SET_DRV_EVENT, 2226 SET_BT_WREG_ADDR, 2227 SET_BT_WREG_VAL, 2228 SET_BT_RREG_ADDR, 2229 SET_BT_WL_CH_INFO, 2230 SET_BT_INFO_REPORT, 2231 SET_BT_IGNORE_WLAN_ACT, 2232 SET_BT_TX_PWR, 2233 SET_BT_LNA_CONSTRAIN, 2234 SET_BT_GOLDEN_RX_RANGE, 2235 SET_BT_PSD_REPORT, 2236 SET_H2C_TEST, 2237 SET_MAX1, 2238 }; 2239 2240 enum rtw89_btc_cxdrvinfo { 2241 CXDRVINFO_INIT = 0, 2242 CXDRVINFO_ROLE, 2243 CXDRVINFO_DBCC, 2244 CXDRVINFO_SMAP, 2245 CXDRVINFO_RFK, 2246 CXDRVINFO_RUN, 2247 CXDRVINFO_CTRL, 2248 CXDRVINFO_SCAN, 2249 CXDRVINFO_TRX, /* WL traffic to WL fw */ 2250 CXDRVINFO_MAX, 2251 }; 2252 2253 enum rtw89_scan_mode { 2254 RTW89_SCAN_IMMEDIATE, 2255 }; 2256 2257 enum rtw89_scan_type { 2258 RTW89_SCAN_ONCE, 2259 }; 2260 2261 static inline void RTW89_SET_FWCMD_CXHDR_TYPE(void *cmd, u8 val) 2262 { 2263 u8p_replace_bits((u8 *)(cmd) + 0, val, GENMASK(7, 0)); 2264 } 2265 2266 static inline void RTW89_SET_FWCMD_CXHDR_LEN(void *cmd, u8 val) 2267 { 2268 u8p_replace_bits((u8 *)(cmd) + 1, val, GENMASK(7, 0)); 2269 } 2270 2271 struct rtw89_h2c_cxhdr { 2272 u8 type; 2273 u8 len; 2274 } __packed; 2275 2276 #define H2C_LEN_CXDRVHDR sizeof(struct rtw89_h2c_cxhdr) 2277 2278 struct rtw89_h2c_cxinit { 2279 struct rtw89_h2c_cxhdr hdr; 2280 u8 ant_type; 2281 u8 ant_num; 2282 u8 ant_iso; 2283 u8 ant_info; 2284 u8 mod_rfe; 2285 u8 mod_cv; 2286 u8 mod_info; 2287 u8 mod_adie_kt; 2288 u8 wl_gch; 2289 u8 info; 2290 u8 rsvd; 2291 u8 rsvd1; 2292 } __packed; 2293 2294 #define RTW89_H2C_CXINIT_ANT_INFO_POS BIT(0) 2295 #define RTW89_H2C_CXINIT_ANT_INFO_DIVERSITY BIT(1) 2296 #define RTW89_H2C_CXINIT_ANT_INFO_BTG_POS GENMASK(3, 2) 2297 #define RTW89_H2C_CXINIT_ANT_INFO_STREAM_CNT GENMASK(7, 4) 2298 2299 #define RTW89_H2C_CXINIT_MOD_INFO_BT_SOLO BIT(0) 2300 #define RTW89_H2C_CXINIT_MOD_INFO_BT_POS BIT(1) 2301 #define RTW89_H2C_CXINIT_MOD_INFO_SW_TYPE BIT(2) 2302 #define RTW89_H2C_CXINIT_MOD_INFO_WA_TYPE GENMASK(5, 3) 2303 2304 #define RTW89_H2C_CXINIT_INFO_WL_ONLY BIT(0) 2305 #define RTW89_H2C_CXINIT_INFO_WL_INITOK BIT(1) 2306 #define RTW89_H2C_CXINIT_INFO_DBCC_EN BIT(2) 2307 #define RTW89_H2C_CXINIT_INFO_CX_OTHER BIT(3) 2308 #define RTW89_H2C_CXINIT_INFO_BT_ONLY BIT(4) 2309 2310 static inline void RTW89_SET_FWCMD_CXROLE_CONNECT_CNT(void *cmd, u8 val) 2311 { 2312 u8p_replace_bits((u8 *)(cmd) + 2, val, GENMASK(7, 0)); 2313 } 2314 2315 static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE(void *cmd, u8 val) 2316 { 2317 u8p_replace_bits((u8 *)(cmd) + 3, val, GENMASK(7, 0)); 2318 } 2319 2320 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NONE(void *cmd, u16 val) 2321 { 2322 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(0)); 2323 } 2324 2325 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_STA(void *cmd, u16 val) 2326 { 2327 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(1)); 2328 } 2329 2330 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_AP(void *cmd, u16 val) 2331 { 2332 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(2)); 2333 } 2334 2335 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_VAP(void *cmd, u16 val) 2336 { 2337 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(3)); 2338 } 2339 2340 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC(void *cmd, u16 val) 2341 { 2342 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(4)); 2343 } 2344 2345 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC_MASTER(void *cmd, u16 val) 2346 { 2347 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(5)); 2348 } 2349 2350 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MESH(void *cmd, u16 val) 2351 { 2352 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(6)); 2353 } 2354 2355 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MONITOR(void *cmd, u16 val) 2356 { 2357 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(7)); 2358 } 2359 2360 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_DEV(void *cmd, u16 val) 2361 { 2362 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(8)); 2363 } 2364 2365 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GC(void *cmd, u16 val) 2366 { 2367 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(9)); 2368 } 2369 2370 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GO(void *cmd, u16 val) 2371 { 2372 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(10)); 2373 } 2374 2375 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NAN(void *cmd, u16 val) 2376 { 2377 le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(11)); 2378 } 2379 2380 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED(void *cmd, u8 val, int n, u8 offset) 2381 { 2382 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0)); 2383 } 2384 2385 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID(void *cmd, u8 val, int n, u8 offset) 2386 { 2387 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1)); 2388 } 2389 2390 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY(void *cmd, u8 val, int n, u8 offset) 2391 { 2392 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4)); 2393 } 2394 2395 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA(void *cmd, u8 val, int n, u8 offset) 2396 { 2397 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5)); 2398 } 2399 2400 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND(void *cmd, u8 val, int n, u8 offset) 2401 { 2402 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6)); 2403 } 2404 2405 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS(void *cmd, u8 val, int n, u8 offset) 2406 { 2407 u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0)); 2408 } 2409 2410 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW(void *cmd, u8 val, int n, u8 offset) 2411 { 2412 u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1)); 2413 } 2414 2415 static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE(void *cmd, u8 val, int n, u8 offset) 2416 { 2417 u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0)); 2418 } 2419 2420 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH(void *cmd, u8 val, int n, u8 offset) 2421 { 2422 u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0)); 2423 } 2424 2425 static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_LVL(void *cmd, u16 val, int n, u8 offset) 2426 { 2427 le16p_replace_bits((__le16 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(15, 0)); 2428 } 2429 2430 static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_LVL(void *cmd, u16 val, int n, u8 offset) 2431 { 2432 le16p_replace_bits((__le16 *)((u8 *)cmd + (12 + (12 + offset) * n)), val, GENMASK(15, 0)); 2433 } 2434 2435 static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_RATE(void *cmd, u16 val, int n, u8 offset) 2436 { 2437 le16p_replace_bits((__le16 *)((u8 *)cmd + (14 + (12 + offset) * n)), val, GENMASK(15, 0)); 2438 } 2439 2440 static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_RATE(void *cmd, u16 val, int n, u8 offset) 2441 { 2442 le16p_replace_bits((__le16 *)((u8 *)cmd + (16 + (12 + offset) * n)), val, GENMASK(15, 0)); 2443 } 2444 2445 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR(void *cmd, u32 val, int n, u8 offset) 2446 { 2447 le32p_replace_bits((__le32 *)((u8 *)cmd + (20 + (12 + offset) * n)), val, GENMASK(31, 0)); 2448 } 2449 2450 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED_V2(void *cmd, u8 val, int n, u8 offset) 2451 { 2452 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0)); 2453 } 2454 2455 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID_V2(void *cmd, u8 val, int n, u8 offset) 2456 { 2457 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1)); 2458 } 2459 2460 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY_V2(void *cmd, u8 val, int n, u8 offset) 2461 { 2462 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4)); 2463 } 2464 2465 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_V2(void *cmd, u8 val, int n, u8 offset) 2466 { 2467 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5)); 2468 } 2469 2470 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND_V2(void *cmd, u8 val, int n, u8 offset) 2471 { 2472 u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6)); 2473 } 2474 2475 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS_V2(void *cmd, u8 val, int n, u8 offset) 2476 { 2477 u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0)); 2478 } 2479 2480 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW_V2(void *cmd, u8 val, int n, u8 offset) 2481 { 2482 u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1)); 2483 } 2484 2485 static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE_V2(void *cmd, u8 val, int n, u8 offset) 2486 { 2487 u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0)); 2488 } 2489 2490 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH_V2(void *cmd, u8 val, int n, u8 offset) 2491 { 2492 u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0)); 2493 } 2494 2495 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR_V2(void *cmd, u32 val, int n, u8 offset) 2496 { 2497 le32p_replace_bits((__le32 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(31, 0)); 2498 } 2499 2500 static inline void RTW89_SET_FWCMD_CXROLE_MROLE_TYPE(void *cmd, u32 val, u8 offset) 2501 { 2502 le32p_replace_bits((__le32 *)((u8 *)cmd + offset), val, GENMASK(31, 0)); 2503 } 2504 2505 static inline void RTW89_SET_FWCMD_CXROLE_MROLE_NOA(void *cmd, u32 val, u8 offset) 2506 { 2507 le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 4), val, GENMASK(31, 0)); 2508 } 2509 2510 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_EN(void *cmd, u32 val, u8 offset) 2511 { 2512 le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(0)); 2513 } 2514 2515 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_CHG(void *cmd, u32 val, u8 offset) 2516 { 2517 le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(1)); 2518 } 2519 2520 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_2G_PHY(void *cmd, u32 val, u8 offset) 2521 { 2522 le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, GENMASK(3, 2)); 2523 } 2524 2525 static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE_CHG(void *cmd, u32 val, u8 offset) 2526 { 2527 le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(4)); 2528 } 2529 2530 static inline void RTW89_SET_FWCMD_CXCTRL_MANUAL(void *cmd, u32 val) 2531 { 2532 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(0)); 2533 } 2534 2535 static inline void RTW89_SET_FWCMD_CXCTRL_IGNORE_BT(void *cmd, u32 val) 2536 { 2537 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(1)); 2538 } 2539 2540 static inline void RTW89_SET_FWCMD_CXCTRL_ALWAYS_FREERUN(void *cmd, u32 val) 2541 { 2542 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(2)); 2543 } 2544 2545 static inline void RTW89_SET_FWCMD_CXCTRL_TRACE_STEP(void *cmd, u32 val) 2546 { 2547 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(18, 3)); 2548 } 2549 2550 static inline void RTW89_SET_FWCMD_CXTRX_TXLV(void *cmd, u8 val) 2551 { 2552 u8p_replace_bits((u8 *)cmd + 2, val, GENMASK(7, 0)); 2553 } 2554 2555 static inline void RTW89_SET_FWCMD_CXTRX_RXLV(void *cmd, u8 val) 2556 { 2557 u8p_replace_bits((u8 *)cmd + 3, val, GENMASK(7, 0)); 2558 } 2559 2560 static inline void RTW89_SET_FWCMD_CXTRX_WLRSSI(void *cmd, u8 val) 2561 { 2562 u8p_replace_bits((u8 *)cmd + 4, val, GENMASK(7, 0)); 2563 } 2564 2565 static inline void RTW89_SET_FWCMD_CXTRX_BTRSSI(void *cmd, u8 val) 2566 { 2567 u8p_replace_bits((u8 *)cmd + 5, val, GENMASK(7, 0)); 2568 } 2569 2570 static inline void RTW89_SET_FWCMD_CXTRX_TXPWR(void *cmd, s8 val) 2571 { 2572 u8p_replace_bits((u8 *)cmd + 6, val, GENMASK(7, 0)); 2573 } 2574 2575 static inline void RTW89_SET_FWCMD_CXTRX_RXGAIN(void *cmd, s8 val) 2576 { 2577 u8p_replace_bits((u8 *)cmd + 7, val, GENMASK(7, 0)); 2578 } 2579 2580 static inline void RTW89_SET_FWCMD_CXTRX_BTTXPWR(void *cmd, s8 val) 2581 { 2582 u8p_replace_bits((u8 *)cmd + 8, val, GENMASK(7, 0)); 2583 } 2584 2585 static inline void RTW89_SET_FWCMD_CXTRX_BTRXGAIN(void *cmd, s8 val) 2586 { 2587 u8p_replace_bits((u8 *)cmd + 9, val, GENMASK(7, 0)); 2588 } 2589 2590 static inline void RTW89_SET_FWCMD_CXTRX_CN(void *cmd, u8 val) 2591 { 2592 u8p_replace_bits((u8 *)cmd + 10, val, GENMASK(7, 0)); 2593 } 2594 2595 static inline void RTW89_SET_FWCMD_CXTRX_NHM(void *cmd, s8 val) 2596 { 2597 u8p_replace_bits((u8 *)cmd + 11, val, GENMASK(7, 0)); 2598 } 2599 2600 static inline void RTW89_SET_FWCMD_CXTRX_BTPROFILE(void *cmd, u8 val) 2601 { 2602 u8p_replace_bits((u8 *)cmd + 12, val, GENMASK(7, 0)); 2603 } 2604 2605 static inline void RTW89_SET_FWCMD_CXTRX_RSVD2(void *cmd, u8 val) 2606 { 2607 u8p_replace_bits((u8 *)cmd + 13, val, GENMASK(7, 0)); 2608 } 2609 2610 static inline void RTW89_SET_FWCMD_CXTRX_TXRATE(void *cmd, u16 val) 2611 { 2612 le16p_replace_bits((__le16 *)((u8 *)cmd + 14), val, GENMASK(15, 0)); 2613 } 2614 2615 static inline void RTW89_SET_FWCMD_CXTRX_RXRATE(void *cmd, u16 val) 2616 { 2617 le16p_replace_bits((__le16 *)((u8 *)cmd + 16), val, GENMASK(15, 0)); 2618 } 2619 2620 static inline void RTW89_SET_FWCMD_CXTRX_TXTP(void *cmd, u32 val) 2621 { 2622 le32p_replace_bits((__le32 *)((u8 *)cmd + 18), val, GENMASK(31, 0)); 2623 } 2624 2625 static inline void RTW89_SET_FWCMD_CXTRX_RXTP(void *cmd, u32 val) 2626 { 2627 le32p_replace_bits((__le32 *)((u8 *)cmd + 22), val, GENMASK(31, 0)); 2628 } 2629 2630 static inline void RTW89_SET_FWCMD_CXTRX_RXERRRA(void *cmd, u32 val) 2631 { 2632 le32p_replace_bits((__le32 *)((u8 *)cmd + 26), val, GENMASK(31, 0)); 2633 } 2634 2635 static inline void RTW89_SET_FWCMD_CXRFK_STATE(void *cmd, u32 val) 2636 { 2637 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(1, 0)); 2638 } 2639 2640 static inline void RTW89_SET_FWCMD_CXRFK_PATH_MAP(void *cmd, u32 val) 2641 { 2642 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(5, 2)); 2643 } 2644 2645 static inline void RTW89_SET_FWCMD_CXRFK_PHY_MAP(void *cmd, u32 val) 2646 { 2647 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(7, 6)); 2648 } 2649 2650 static inline void RTW89_SET_FWCMD_CXRFK_BAND(void *cmd, u32 val) 2651 { 2652 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(9, 8)); 2653 } 2654 2655 static inline void RTW89_SET_FWCMD_CXRFK_TYPE(void *cmd, u32 val) 2656 { 2657 le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(17, 10)); 2658 } 2659 2660 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_IDX(void *cmd, u32 val) 2661 { 2662 le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(7, 0)); 2663 } 2664 2665 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_OP(void *cmd, u32 val) 2666 { 2667 le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(10, 8)); 2668 } 2669 2670 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_LENGTH(void *cmd, u32 val) 2671 { 2672 le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(31, 16)); 2673 } 2674 2675 struct rtw89_h2c_chinfo_elem { 2676 __le32 w0; 2677 __le32 w1; 2678 __le32 w2; 2679 __le32 w3; 2680 __le32 w4; 2681 __le32 w5; 2682 __le32 w6; 2683 } __packed; 2684 2685 #define RTW89_H2C_CHINFO_W0_PERIOD GENMASK(7, 0) 2686 #define RTW89_H2C_CHINFO_W0_DWELL GENMASK(15, 8) 2687 #define RTW89_H2C_CHINFO_W0_CENTER_CH GENMASK(23, 16) 2688 #define RTW89_H2C_CHINFO_W0_PRI_CH GENMASK(31, 24) 2689 #define RTW89_H2C_CHINFO_W1_BW GENMASK(2, 0) 2690 #define RTW89_H2C_CHINFO_W1_ACTION GENMASK(7, 3) 2691 #define RTW89_H2C_CHINFO_W1_NUM_PKT GENMASK(11, 8) 2692 #define RTW89_H2C_CHINFO_W1_TX BIT(12) 2693 #define RTW89_H2C_CHINFO_W1_PAUSE_DATA BIT(13) 2694 #define RTW89_H2C_CHINFO_W1_BAND GENMASK(15, 14) 2695 #define RTW89_H2C_CHINFO_W1_PKT_ID GENMASK(23, 16) 2696 #define RTW89_H2C_CHINFO_W1_DFS BIT(24) 2697 #define RTW89_H2C_CHINFO_W1_TX_NULL BIT(25) 2698 #define RTW89_H2C_CHINFO_W1_RANDOM BIT(26) 2699 #define RTW89_H2C_CHINFO_W1_CFG_TX BIT(27) 2700 #define RTW89_H2C_CHINFO_W2_PKT0 GENMASK(7, 0) 2701 #define RTW89_H2C_CHINFO_W2_PKT1 GENMASK(15, 8) 2702 #define RTW89_H2C_CHINFO_W2_PKT2 GENMASK(23, 16) 2703 #define RTW89_H2C_CHINFO_W2_PKT3 GENMASK(31, 24) 2704 #define RTW89_H2C_CHINFO_W3_PKT4 GENMASK(7, 0) 2705 #define RTW89_H2C_CHINFO_W3_PKT5 GENMASK(15, 8) 2706 #define RTW89_H2C_CHINFO_W3_PKT6 GENMASK(23, 16) 2707 #define RTW89_H2C_CHINFO_W3_PKT7 GENMASK(31, 24) 2708 #define RTW89_H2C_CHINFO_W4_POWER_IDX GENMASK(15, 0) 2709 2710 struct rtw89_h2c_chinfo { 2711 u8 ch_num; 2712 u8 elem_size; 2713 u8 rsvd0; 2714 u8 rsvd1; 2715 struct rtw89_h2c_chinfo_elem elem[] __counted_by(ch_num); 2716 } __packed; 2717 2718 struct rtw89_h2c_scanofld { 2719 __le32 w0; 2720 __le32 w1; 2721 __le32 w2; 2722 __le32 tsf_high; 2723 __le32 tsf_low; 2724 __le32 w5; 2725 __le32 w6; 2726 } __packed; 2727 2728 #define RTW89_H2C_SCANOFLD_W0_MACID GENMASK(7, 0) 2729 #define RTW89_H2C_SCANOFLD_W0_NORM_CY GENMASK(15, 8) 2730 #define RTW89_H2C_SCANOFLD_W0_PORT_ID GENMASK(18, 16) 2731 #define RTW89_H2C_SCANOFLD_W0_BAND BIT(19) 2732 #define RTW89_H2C_SCANOFLD_W0_OPERATION GENMASK(21, 20) 2733 #define RTW89_H2C_SCANOFLD_W0_TARGET_CH_BAND GENMASK(23, 22) 2734 #define RTW89_H2C_SCANOFLD_W1_NOTIFY_END BIT(0) 2735 #define RTW89_H2C_SCANOFLD_W1_TARGET_CH_MODE BIT(1) 2736 #define RTW89_H2C_SCANOFLD_W1_START_MODE BIT(2) 2737 #define RTW89_H2C_SCANOFLD_W1_SCAN_TYPE GENMASK(4, 3) 2738 #define RTW89_H2C_SCANOFLD_W1_TARGET_CH_BW GENMASK(7, 5) 2739 #define RTW89_H2C_SCANOFLD_W1_TARGET_PRI_CH GENMASK(15, 8) 2740 #define RTW89_H2C_SCANOFLD_W1_TARGET_CENTRAL_CH GENMASK(23, 16) 2741 #define RTW89_H2C_SCANOFLD_W1_PROBE_REQ_PKT_ID GENMASK(31, 24) 2742 #define RTW89_H2C_SCANOFLD_W2_NORM_PD GENMASK(15, 0) 2743 #define RTW89_H2C_SCANOFLD_W2_SLOW_PD GENMASK(23, 16) 2744 2745 static inline void RTW89_SET_FWCMD_P2P_MACID(void *cmd, u32 val) 2746 { 2747 le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0)); 2748 } 2749 2750 static inline void RTW89_SET_FWCMD_P2P_P2PID(void *cmd, u32 val) 2751 { 2752 le32p_replace_bits((__le32 *)cmd, val, GENMASK(11, 8)); 2753 } 2754 2755 static inline void RTW89_SET_FWCMD_P2P_NOAID(void *cmd, u32 val) 2756 { 2757 le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 12)); 2758 } 2759 2760 static inline void RTW89_SET_FWCMD_P2P_ACT(void *cmd, u32 val) 2761 { 2762 le32p_replace_bits((__le32 *)cmd, val, GENMASK(19, 16)); 2763 } 2764 2765 static inline void RTW89_SET_FWCMD_P2P_TYPE(void *cmd, u32 val) 2766 { 2767 le32p_replace_bits((__le32 *)cmd, val, BIT(20)); 2768 } 2769 2770 static inline void RTW89_SET_FWCMD_P2P_ALL_SLEP(void *cmd, u32 val) 2771 { 2772 le32p_replace_bits((__le32 *)cmd, val, BIT(21)); 2773 } 2774 2775 static inline void RTW89_SET_FWCMD_NOA_START_TIME(void *cmd, __le32 val) 2776 { 2777 *((__le32 *)cmd + 1) = val; 2778 } 2779 2780 static inline void RTW89_SET_FWCMD_NOA_INTERVAL(void *cmd, __le32 val) 2781 { 2782 *((__le32 *)cmd + 2) = val; 2783 } 2784 2785 static inline void RTW89_SET_FWCMD_NOA_DURATION(void *cmd, __le32 val) 2786 { 2787 *((__le32 *)cmd + 3) = val; 2788 } 2789 2790 static inline void RTW89_SET_FWCMD_NOA_COUNT(void *cmd, u32 val) 2791 { 2792 le32p_replace_bits((__le32 *)(cmd) + 4, val, GENMASK(7, 0)); 2793 } 2794 2795 static inline void RTW89_SET_FWCMD_NOA_CTWINDOW(void *cmd, u32 val) 2796 { 2797 u8 ctwnd; 2798 2799 if (!(val & IEEE80211_P2P_OPPPS_ENABLE_BIT)) 2800 return; 2801 ctwnd = FIELD_GET(IEEE80211_P2P_OPPPS_CTWINDOW_MASK, val); 2802 le32p_replace_bits((__le32 *)(cmd) + 4, ctwnd, GENMASK(23, 8)); 2803 } 2804 2805 static inline void RTW89_SET_FWCMD_TSF32_TOGL_BAND(void *cmd, u32 val) 2806 { 2807 le32p_replace_bits((__le32 *)cmd, val, BIT(0)); 2808 } 2809 2810 static inline void RTW89_SET_FWCMD_TSF32_TOGL_EN(void *cmd, u32 val) 2811 { 2812 le32p_replace_bits((__le32 *)cmd, val, BIT(1)); 2813 } 2814 2815 static inline void RTW89_SET_FWCMD_TSF32_TOGL_PORT(void *cmd, u32 val) 2816 { 2817 le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 2)); 2818 } 2819 2820 static inline void RTW89_SET_FWCMD_TSF32_TOGL_EARLY(void *cmd, u32 val) 2821 { 2822 le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 16)); 2823 } 2824 2825 enum rtw89_fw_mcc_c2h_rpt_cfg { 2826 RTW89_FW_MCC_C2H_RPT_OFF = 0, 2827 RTW89_FW_MCC_C2H_RPT_FAIL_ONLY = 1, 2828 RTW89_FW_MCC_C2H_RPT_ALL = 2, 2829 }; 2830 2831 struct rtw89_fw_mcc_add_req { 2832 u8 macid; 2833 u8 central_ch_seg0; 2834 u8 central_ch_seg1; 2835 u8 primary_ch; 2836 enum rtw89_bandwidth bandwidth: 4; 2837 u32 group: 2; 2838 u32 c2h_rpt: 2; 2839 u32 dis_tx_null: 1; 2840 u32 dis_sw_retry: 1; 2841 u32 in_curr_ch: 1; 2842 u32 sw_retry_count: 3; 2843 u32 tx_null_early: 4; 2844 u32 btc_in_2g: 1; 2845 u32 pta_en: 1; 2846 u32 rfk_by_pass: 1; 2847 u32 ch_band_type: 2; 2848 u32 rsvd0: 9; 2849 u32 duration; 2850 u8 courtesy_en; 2851 u8 courtesy_num; 2852 u8 courtesy_target; 2853 u8 rsvd1; 2854 }; 2855 2856 static inline void RTW89_SET_FWCMD_ADD_MCC_MACID(void *cmd, u32 val) 2857 { 2858 le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0)); 2859 } 2860 2861 static inline void RTW89_SET_FWCMD_ADD_MCC_CENTRAL_CH_SEG0(void *cmd, u32 val) 2862 { 2863 le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8)); 2864 } 2865 2866 static inline void RTW89_SET_FWCMD_ADD_MCC_CENTRAL_CH_SEG1(void *cmd, u32 val) 2867 { 2868 le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16)); 2869 } 2870 2871 static inline void RTW89_SET_FWCMD_ADD_MCC_PRIMARY_CH(void *cmd, u32 val) 2872 { 2873 le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24)); 2874 } 2875 2876 static inline void RTW89_SET_FWCMD_ADD_MCC_BANDWIDTH(void *cmd, u32 val) 2877 { 2878 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(3, 0)); 2879 } 2880 2881 static inline void RTW89_SET_FWCMD_ADD_MCC_GROUP(void *cmd, u32 val) 2882 { 2883 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(5, 4)); 2884 } 2885 2886 static inline void RTW89_SET_FWCMD_ADD_MCC_C2H_RPT(void *cmd, u32 val) 2887 { 2888 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 6)); 2889 } 2890 2891 static inline void RTW89_SET_FWCMD_ADD_MCC_DIS_TX_NULL(void *cmd, u32 val) 2892 { 2893 le32p_replace_bits((__le32 *)cmd + 1, val, BIT(8)); 2894 } 2895 2896 static inline void RTW89_SET_FWCMD_ADD_MCC_DIS_SW_RETRY(void *cmd, u32 val) 2897 { 2898 le32p_replace_bits((__le32 *)cmd + 1, val, BIT(9)); 2899 } 2900 2901 static inline void RTW89_SET_FWCMD_ADD_MCC_IN_CURR_CH(void *cmd, u32 val) 2902 { 2903 le32p_replace_bits((__le32 *)cmd + 1, val, BIT(10)); 2904 } 2905 2906 static inline void RTW89_SET_FWCMD_ADD_MCC_SW_RETRY_COUNT(void *cmd, u32 val) 2907 { 2908 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(13, 11)); 2909 } 2910 2911 static inline void RTW89_SET_FWCMD_ADD_MCC_TX_NULL_EARLY(void *cmd, u32 val) 2912 { 2913 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(17, 14)); 2914 } 2915 2916 static inline void RTW89_SET_FWCMD_ADD_MCC_BTC_IN_2G(void *cmd, u32 val) 2917 { 2918 le32p_replace_bits((__le32 *)cmd + 1, val, BIT(18)); 2919 } 2920 2921 static inline void RTW89_SET_FWCMD_ADD_MCC_PTA_EN(void *cmd, u32 val) 2922 { 2923 le32p_replace_bits((__le32 *)cmd + 1, val, BIT(19)); 2924 } 2925 2926 static inline void RTW89_SET_FWCMD_ADD_MCC_RFK_BY_PASS(void *cmd, u32 val) 2927 { 2928 le32p_replace_bits((__le32 *)cmd + 1, val, BIT(20)); 2929 } 2930 2931 static inline void RTW89_SET_FWCMD_ADD_MCC_CH_BAND_TYPE(void *cmd, u32 val) 2932 { 2933 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(22, 21)); 2934 } 2935 2936 static inline void RTW89_SET_FWCMD_ADD_MCC_DURATION(void *cmd, u32 val) 2937 { 2938 le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0)); 2939 } 2940 2941 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_EN(void *cmd, u32 val) 2942 { 2943 le32p_replace_bits((__le32 *)cmd + 3, val, BIT(0)); 2944 } 2945 2946 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_NUM(void *cmd, u32 val) 2947 { 2948 le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(15, 8)); 2949 } 2950 2951 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_TARGET(void *cmd, u32 val) 2952 { 2953 le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(23, 16)); 2954 } 2955 2956 enum rtw89_fw_mcc_old_group_actions { 2957 RTW89_FW_MCC_OLD_GROUP_ACT_NONE = 0, 2958 RTW89_FW_MCC_OLD_GROUP_ACT_REPLACE = 1, 2959 }; 2960 2961 struct rtw89_fw_mcc_start_req { 2962 u32 group: 2; 2963 u32 btc_in_group: 1; 2964 u32 old_group_action: 2; 2965 u32 old_group: 2; 2966 u32 rsvd0: 9; 2967 u32 notify_cnt: 3; 2968 u32 rsvd1: 2; 2969 u32 notify_rxdbg_en: 1; 2970 u32 rsvd2: 2; 2971 u32 macid: 8; 2972 u32 tsf_low; 2973 u32 tsf_high; 2974 }; 2975 2976 static inline void RTW89_SET_FWCMD_START_MCC_GROUP(void *cmd, u32 val) 2977 { 2978 le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0)); 2979 } 2980 2981 static inline void RTW89_SET_FWCMD_START_MCC_BTC_IN_GROUP(void *cmd, u32 val) 2982 { 2983 le32p_replace_bits((__le32 *)cmd, val, BIT(2)); 2984 } 2985 2986 static inline void RTW89_SET_FWCMD_START_MCC_OLD_GROUP_ACTION(void *cmd, u32 val) 2987 { 2988 le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 3)); 2989 } 2990 2991 static inline void RTW89_SET_FWCMD_START_MCC_OLD_GROUP(void *cmd, u32 val) 2992 { 2993 le32p_replace_bits((__le32 *)cmd, val, GENMASK(6, 5)); 2994 } 2995 2996 static inline void RTW89_SET_FWCMD_START_MCC_NOTIFY_CNT(void *cmd, u32 val) 2997 { 2998 le32p_replace_bits((__le32 *)cmd, val, GENMASK(18, 16)); 2999 } 3000 3001 static inline void RTW89_SET_FWCMD_START_MCC_NOTIFY_RXDBG_EN(void *cmd, u32 val) 3002 { 3003 le32p_replace_bits((__le32 *)cmd, val, BIT(21)); 3004 } 3005 3006 static inline void RTW89_SET_FWCMD_START_MCC_MACID(void *cmd, u32 val) 3007 { 3008 le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24)); 3009 } 3010 3011 static inline void RTW89_SET_FWCMD_START_MCC_TSF_LOW(void *cmd, u32 val) 3012 { 3013 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(31, 0)); 3014 } 3015 3016 static inline void RTW89_SET_FWCMD_START_MCC_TSF_HIGH(void *cmd, u32 val) 3017 { 3018 le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0)); 3019 } 3020 3021 static inline void RTW89_SET_FWCMD_STOP_MCC_MACID(void *cmd, u32 val) 3022 { 3023 le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0)); 3024 } 3025 3026 static inline void RTW89_SET_FWCMD_STOP_MCC_GROUP(void *cmd, u32 val) 3027 { 3028 le32p_replace_bits((__le32 *)cmd, val, GENMASK(9, 8)); 3029 } 3030 3031 static inline void RTW89_SET_FWCMD_STOP_MCC_PREV_GROUPS(void *cmd, u32 val) 3032 { 3033 le32p_replace_bits((__le32 *)cmd, val, BIT(10)); 3034 } 3035 3036 static inline void RTW89_SET_FWCMD_DEL_MCC_GROUP_GROUP(void *cmd, u32 val) 3037 { 3038 le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0)); 3039 } 3040 3041 static inline void RTW89_SET_FWCMD_DEL_MCC_GROUP_PREV_GROUPS(void *cmd, u32 val) 3042 { 3043 le32p_replace_bits((__le32 *)cmd, val, BIT(2)); 3044 } 3045 3046 static inline void RTW89_SET_FWCMD_RESET_MCC_GROUP_GROUP(void *cmd, u32 val) 3047 { 3048 le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0)); 3049 } 3050 3051 struct rtw89_fw_mcc_tsf_req { 3052 u8 group: 2; 3053 u8 rsvd0: 6; 3054 u8 macid_x; 3055 u8 macid_y; 3056 u8 rsvd1; 3057 }; 3058 3059 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_GROUP(void *cmd, u32 val) 3060 { 3061 le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0)); 3062 } 3063 3064 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_MACID_X(void *cmd, u32 val) 3065 { 3066 le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8)); 3067 } 3068 3069 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_MACID_Y(void *cmd, u32 val) 3070 { 3071 le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16)); 3072 } 3073 3074 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_GROUP(void *cmd, u32 val) 3075 { 3076 le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0)); 3077 } 3078 3079 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_MACID(void *cmd, u32 val) 3080 { 3081 le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8)); 3082 } 3083 3084 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_BITMAP_LENGTH(void *cmd, u32 val) 3085 { 3086 le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16)); 3087 } 3088 3089 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_BITMAP(void *cmd, 3090 u8 *bitmap, u8 len) 3091 { 3092 memcpy((__le32 *)cmd + 1, bitmap, len); 3093 } 3094 3095 static inline void RTW89_SET_FWCMD_MCC_SYNC_GROUP(void *cmd, u32 val) 3096 { 3097 le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0)); 3098 } 3099 3100 static inline void RTW89_SET_FWCMD_MCC_SYNC_MACID_SOURCE(void *cmd, u32 val) 3101 { 3102 le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8)); 3103 } 3104 3105 static inline void RTW89_SET_FWCMD_MCC_SYNC_MACID_TARGET(void *cmd, u32 val) 3106 { 3107 le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16)); 3108 } 3109 3110 static inline void RTW89_SET_FWCMD_MCC_SYNC_SYNC_OFFSET(void *cmd, u32 val) 3111 { 3112 le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24)); 3113 } 3114 3115 struct rtw89_fw_mcc_duration { 3116 u32 group: 2; 3117 u32 btc_in_group: 1; 3118 u32 rsvd0: 5; 3119 u32 start_macid: 8; 3120 u32 macid_x: 8; 3121 u32 macid_y: 8; 3122 u32 start_tsf_low; 3123 u32 start_tsf_high; 3124 u32 duration_x; 3125 u32 duration_y; 3126 }; 3127 3128 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_GROUP(void *cmd, u32 val) 3129 { 3130 le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0)); 3131 } 3132 3133 static 3134 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_BTC_IN_GROUP(void *cmd, u32 val) 3135 { 3136 le32p_replace_bits((__le32 *)cmd, val, BIT(2)); 3137 } 3138 3139 static 3140 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_MACID(void *cmd, u32 val) 3141 { 3142 le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8)); 3143 } 3144 3145 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_MACID_X(void *cmd, u32 val) 3146 { 3147 le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16)); 3148 } 3149 3150 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_MACID_Y(void *cmd, u32 val) 3151 { 3152 le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24)); 3153 } 3154 3155 static 3156 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_TSF_LOW(void *cmd, u32 val) 3157 { 3158 le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(31, 0)); 3159 } 3160 3161 static 3162 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_TSF_HIGH(void *cmd, u32 val) 3163 { 3164 le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0)); 3165 } 3166 3167 static 3168 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_DURATION_X(void *cmd, u32 val) 3169 { 3170 le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(31, 0)); 3171 } 3172 3173 static 3174 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_DURATION_Y(void *cmd, u32 val) 3175 { 3176 le32p_replace_bits((__le32 *)cmd + 4, val, GENMASK(31, 0)); 3177 } 3178 3179 #define RTW89_C2H_HEADER_LEN 8 3180 3181 struct rtw89_c2h_hdr { 3182 __le32 w0; 3183 __le32 w1; 3184 } __packed; 3185 3186 #define RTW89_C2H_HDR_W0_CATEGORY GENMASK(1, 0) 3187 #define RTW89_C2H_HDR_W0_CLASS GENMASK(7, 2) 3188 #define RTW89_C2H_HDR_W0_FUNC GENMASK(15, 8) 3189 #define RTW89_C2H_HDR_W1_LEN GENMASK(13, 0) 3190 3191 struct rtw89_fw_c2h_attr { 3192 u8 category; 3193 u8 class; 3194 u8 func; 3195 u16 len; 3196 }; 3197 3198 static inline struct rtw89_fw_c2h_attr *RTW89_SKB_C2H_CB(struct sk_buff *skb) 3199 { 3200 static_assert(sizeof(skb->cb) >= sizeof(struct rtw89_fw_c2h_attr)); 3201 3202 return (struct rtw89_fw_c2h_attr *)skb->cb; 3203 } 3204 3205 struct rtw89_c2h_done_ack { 3206 __le32 w0; 3207 __le32 w1; 3208 __le32 w2; 3209 } __packed; 3210 3211 #define RTW89_C2H_DONE_ACK_W2_CAT GENMASK(1, 0) 3212 #define RTW89_C2H_DONE_ACK_W2_CLASS GENMASK(7, 2) 3213 #define RTW89_C2H_DONE_ACK_W2_FUNC GENMASK(15, 8) 3214 #define RTW89_C2H_DONE_ACK_W2_H2C_RETURN GENMASK(23, 16) 3215 #define RTW89_C2H_DONE_ACK_W2_H2C_SEQ GENMASK(31, 24) 3216 3217 #define RTW89_GET_MAC_C2H_REV_ACK_CAT(c2h) \ 3218 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0)) 3219 #define RTW89_GET_MAC_C2H_REV_ACK_CLASS(c2h) \ 3220 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2)) 3221 #define RTW89_GET_MAC_C2H_REV_ACK_FUNC(c2h) \ 3222 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8)) 3223 #define RTW89_GET_MAC_C2H_REV_ACK_H2C_SEQ(c2h) \ 3224 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(23, 16)) 3225 3226 struct rtw89_fw_c2h_log_fmt { 3227 __le16 signature; 3228 u8 feature; 3229 u8 syntax; 3230 __le32 fmt_id; 3231 u8 file_num; 3232 __le16 line_num; 3233 u8 argc; 3234 union { 3235 DECLARE_FLEX_ARRAY(u8, raw); 3236 DECLARE_FLEX_ARRAY(__le32, argv); 3237 } __packed u; 3238 } __packed; 3239 3240 #define RTW89_C2H_FW_FORMATTED_LOG_MIN_LEN 11 3241 #define RTW89_C2H_FW_LOG_FEATURE_PARA_INT BIT(2) 3242 #define RTW89_C2H_FW_LOG_MAX_PARA_NUM 16 3243 #define RTW89_C2H_FW_LOG_SIGNATURE 0xA5A5 3244 #define RTW89_C2H_FW_LOG_STR_BUF_SIZE 512 3245 3246 struct rtw89_c2h_mac_bcnfltr_rpt { 3247 __le32 w0; 3248 __le32 w1; 3249 __le32 w2; 3250 } __packed; 3251 3252 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_MACID GENMASK(7, 0) 3253 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_TYPE GENMASK(9, 8) 3254 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_EVENT GENMASK(11, 10) 3255 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_MA GENMASK(23, 16) 3256 3257 struct rtw89_c2h_ra_rpt { 3258 struct rtw89_c2h_hdr hdr; 3259 __le32 w2; 3260 __le32 w3; 3261 } __packed; 3262 3263 #define RTW89_C2H_RA_RPT_W2_MACID GENMASK(15, 0) 3264 #define RTW89_C2H_RA_RPT_W2_RETRY_RATIO GENMASK(23, 16) 3265 #define RTW89_C2H_RA_RPT_W2_MCSNSS_B7 BIT(31) 3266 #define RTW89_C2H_RA_RPT_W3_MCSNSS GENMASK(6, 0) 3267 #define RTW89_C2H_RA_RPT_W3_MD_SEL GENMASK(9, 8) 3268 #define RTW89_C2H_RA_RPT_W3_GILTF GENMASK(12, 10) 3269 #define RTW89_C2H_RA_RPT_W3_BW GENMASK(14, 13) 3270 #define RTW89_C2H_RA_RPT_W3_MD_SEL_B2 BIT(15) 3271 #define RTW89_C2H_RA_RPT_W3_BW_B2 BIT(16) 3272 3273 /* For WiFi 6 chips: 3274 * VHT, HE, HT-old: [6:4]: NSS, [3:0]: MCS 3275 * HT-new: [6:5]: NA, [4:0]: MCS 3276 * For WiFi 7 chips (V1): 3277 * HT, VHT, HE, EHT: [7:5]: NSS, [4:0]: MCS 3278 */ 3279 #define RTW89_RA_RATE_MASK_NSS GENMASK(6, 4) 3280 #define RTW89_RA_RATE_MASK_MCS GENMASK(3, 0) 3281 #define RTW89_RA_RATE_MASK_NSS_V1 GENMASK(7, 5) 3282 #define RTW89_RA_RATE_MASK_MCS_V1 GENMASK(4, 0) 3283 #define RTW89_RA_RATE_MASK_HT_MCS GENMASK(4, 0) 3284 #define RTW89_MK_HT_RATE(nss, mcs) (FIELD_PREP(GENMASK(4, 3), nss) | \ 3285 FIELD_PREP(GENMASK(2, 0), mcs)) 3286 3287 #define RTW89_GET_MAC_C2H_PKTOFLD_ID(c2h) \ 3288 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0)) 3289 #define RTW89_GET_MAC_C2H_PKTOFLD_OP(c2h) \ 3290 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(10, 8)) 3291 #define RTW89_GET_MAC_C2H_PKTOFLD_LEN(c2h) \ 3292 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(31, 16)) 3293 3294 struct rtw89_c2h_scanofld { 3295 __le32 w0; 3296 __le32 w1; 3297 __le32 w2; 3298 __le32 w3; 3299 __le32 w4; 3300 __le32 w5; 3301 __le32 w6; 3302 __le32 w7; 3303 } __packed; 3304 3305 #define RTW89_C2H_SCANOFLD_W2_PRI_CH GENMASK(7, 0) 3306 #define RTW89_C2H_SCANOFLD_W2_RSN GENMASK(19, 16) 3307 #define RTW89_C2H_SCANOFLD_W2_STATUS GENMASK(23, 20) 3308 #define RTW89_C2H_SCANOFLD_W2_PERIOD GENMASK(31, 24) 3309 #define RTW89_C2H_SCANOFLD_W5_TX_FAIL GENMASK(3, 0) 3310 #define RTW89_C2H_SCANOFLD_W5_AIR_DENSITY GENMASK(7, 4) 3311 #define RTW89_C2H_SCANOFLD_W5_BAND GENMASK(25, 24) 3312 3313 #define RTW89_GET_MAC_C2H_MCC_RCV_ACK_GROUP(c2h) \ 3314 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0)) 3315 #define RTW89_GET_MAC_C2H_MCC_RCV_ACK_H2C_FUNC(c2h) \ 3316 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8)) 3317 3318 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_GROUP(c2h) \ 3319 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0)) 3320 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_RETURN(c2h) \ 3321 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2)) 3322 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_FUNC(c2h) \ 3323 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8)) 3324 3325 struct rtw89_mac_mcc_tsf_rpt { 3326 u32 macid_x; 3327 u32 macid_y; 3328 u32 tsf_x_low; 3329 u32 tsf_x_high; 3330 u32 tsf_y_low; 3331 u32 tsf_y_high; 3332 }; 3333 3334 static_assert(sizeof(struct rtw89_mac_mcc_tsf_rpt) <= RTW89_COMPLETION_BUF_SIZE); 3335 3336 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_X(c2h) \ 3337 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0)) 3338 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_Y(c2h) \ 3339 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8)) 3340 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_GROUP(c2h) \ 3341 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(17, 16)) 3342 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_X(c2h) \ 3343 le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(31, 0)) 3344 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_X(c2h) \ 3345 le32_get_bits(*((const __le32 *)(c2h) + 4), GENMASK(31, 0)) 3346 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_Y(c2h) \ 3347 le32_get_bits(*((const __le32 *)(c2h) + 5), GENMASK(31, 0)) 3348 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_Y(c2h) \ 3349 le32_get_bits(*((const __le32 *)(c2h) + 6), GENMASK(31, 0)) 3350 3351 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_STATUS(c2h) \ 3352 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(5, 0)) 3353 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_GROUP(c2h) \ 3354 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 6)) 3355 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_MACID(c2h) \ 3356 le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8)) 3357 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_LOW(c2h) \ 3358 le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(31, 0)) 3359 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_HIGH(c2h) \ 3360 le32_get_bits(*((const __le32 *)(c2h) + 4), GENMASK(31, 0)) 3361 3362 struct rtw89_c2h_pkt_ofld_rsp { 3363 __le32 w0; 3364 __le32 w1; 3365 __le32 w2; 3366 } __packed; 3367 3368 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_ID GENMASK(7, 0) 3369 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_OP GENMASK(10, 8) 3370 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_LEN GENMASK(31, 16) 3371 3372 struct rtw89_h2c_bcnfltr { 3373 __le32 w0; 3374 } __packed; 3375 3376 #define RTW89_H2C_BCNFLTR_W0_MON_RSSI BIT(0) 3377 #define RTW89_H2C_BCNFLTR_W0_MON_BCN BIT(1) 3378 #define RTW89_H2C_BCNFLTR_W0_MON_EN BIT(2) 3379 #define RTW89_H2C_BCNFLTR_W0_MODE GENMASK(4, 3) 3380 #define RTW89_H2C_BCNFLTR_W0_BCN_LOSS_CNT GENMASK(11, 8) 3381 #define RTW89_H2C_BCNFLTR_W0_RSSI_HYST GENMASK(15, 12) 3382 #define RTW89_H2C_BCNFLTR_W0_RSSI_THRESHOLD GENMASK(23, 16) 3383 #define RTW89_H2C_BCNFLTR_W0_MAC_ID GENMASK(31, 24) 3384 3385 struct rtw89_h2c_ofld_rssi { 3386 __le32 w0; 3387 __le32 w1; 3388 } __packed; 3389 3390 #define RTW89_H2C_OFLD_RSSI_W0_MACID GENMASK(7, 0) 3391 #define RTW89_H2C_OFLD_RSSI_W0_NUM GENMASK(15, 8) 3392 #define RTW89_H2C_OFLD_RSSI_W1_VAL GENMASK(7, 0) 3393 3394 struct rtw89_h2c_ofld { 3395 __le32 w0; 3396 } __packed; 3397 3398 #define RTW89_H2C_OFLD_W0_MAC_ID GENMASK(7, 0) 3399 #define RTW89_H2C_OFLD_W0_TX_TP GENMASK(17, 8) 3400 #define RTW89_H2C_OFLD_W0_RX_TP GENMASK(27, 18) 3401 3402 #define RTW89_MFW_SIG 0xFF 3403 3404 struct rtw89_mfw_info { 3405 u8 cv; 3406 u8 type; /* enum rtw89_fw_type */ 3407 u8 mp; 3408 u8 rsvd; 3409 __le32 shift; 3410 __le32 size; 3411 u8 rsvd2[4]; 3412 } __packed; 3413 3414 struct rtw89_mfw_hdr { 3415 u8 sig; /* RTW89_MFW_SIG */ 3416 u8 fw_nr; 3417 u8 rsvd0[2]; 3418 struct { 3419 u8 major; 3420 u8 minor; 3421 u8 sub; 3422 u8 idx; 3423 } ver; 3424 u8 rsvd1[8]; 3425 struct rtw89_mfw_info info[]; 3426 } __packed; 3427 3428 struct rtw89_fw_logsuit_hdr { 3429 __le32 rsvd; 3430 __le32 count; 3431 __le32 ids[]; 3432 } __packed; 3433 3434 #define RTW89_FW_ELEMENT_ALIGN 16 3435 3436 enum rtw89_fw_element_id { 3437 RTW89_FW_ELEMENT_ID_BBMCU0 = 0, 3438 RTW89_FW_ELEMENT_ID_BBMCU1 = 1, 3439 RTW89_FW_ELEMENT_ID_BB_REG = 2, 3440 RTW89_FW_ELEMENT_ID_BB_GAIN = 3, 3441 RTW89_FW_ELEMENT_ID_RADIO_A = 4, 3442 RTW89_FW_ELEMENT_ID_RADIO_B = 5, 3443 RTW89_FW_ELEMENT_ID_RADIO_C = 6, 3444 RTW89_FW_ELEMENT_ID_RADIO_D = 7, 3445 RTW89_FW_ELEMENT_ID_RF_NCTL = 8, 3446 RTW89_FW_ELEMENT_ID_TXPWR_BYRATE = 9, 3447 RTW89_FW_ELEMENT_ID_TXPWR_LMT_2GHZ = 10, 3448 RTW89_FW_ELEMENT_ID_TXPWR_LMT_5GHZ = 11, 3449 RTW89_FW_ELEMENT_ID_TXPWR_LMT_6GHZ = 12, 3450 RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_2GHZ = 13, 3451 RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_5GHZ = 14, 3452 RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_6GHZ = 15, 3453 RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT = 16, 3454 RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT_RU = 17, 3455 RTW89_FW_ELEMENT_ID_TXPWR_TRK = 18, 3456 RTW89_FW_ELEMENT_ID_RFKLOG_FMT = 19, 3457 3458 RTW89_FW_ELEMENT_ID_NUM, 3459 }; 3460 3461 #define BITS_OF_RTW89_TXPWR_FW_ELEMENTS \ 3462 (BIT(RTW89_FW_ELEMENT_ID_TXPWR_BYRATE) | \ 3463 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_2GHZ) | \ 3464 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_5GHZ) | \ 3465 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_6GHZ) | \ 3466 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_2GHZ) | \ 3467 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_5GHZ) | \ 3468 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_6GHZ) | \ 3469 BIT(RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT) | \ 3470 BIT(RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT_RU)) 3471 3472 #define RTW89_BE_GEN_DEF_NEEDED_FW_ELEMENTS (BIT(RTW89_FW_ELEMENT_ID_BBMCU0) | \ 3473 BIT(RTW89_FW_ELEMENT_ID_BB_REG) | \ 3474 BIT(RTW89_FW_ELEMENT_ID_RADIO_A) | \ 3475 BIT(RTW89_FW_ELEMENT_ID_RADIO_B) | \ 3476 BIT(RTW89_FW_ELEMENT_ID_RF_NCTL) | \ 3477 BIT(RTW89_FW_ELEMENT_ID_TXPWR_TRK) | \ 3478 BITS_OF_RTW89_TXPWR_FW_ELEMENTS) 3479 3480 struct __rtw89_fw_txpwr_element { 3481 u8 rsvd0; 3482 u8 rsvd1; 3483 u8 rfe_type; 3484 u8 ent_sz; 3485 __le32 num_ents; 3486 u8 content[]; 3487 } __packed; 3488 3489 enum rtw89_fw_txpwr_trk_type { 3490 __RTW89_FW_TXPWR_TRK_TYPE_6GHZ_START = 0, 3491 RTW89_FW_TXPWR_TRK_TYPE_6GB_N = 0, 3492 RTW89_FW_TXPWR_TRK_TYPE_6GB_P = 1, 3493 RTW89_FW_TXPWR_TRK_TYPE_6GA_N = 2, 3494 RTW89_FW_TXPWR_TRK_TYPE_6GA_P = 3, 3495 __RTW89_FW_TXPWR_TRK_TYPE_6GHZ_MAX = 3, 3496 3497 __RTW89_FW_TXPWR_TRK_TYPE_5GHZ_START = 4, 3498 RTW89_FW_TXPWR_TRK_TYPE_5GB_N = 4, 3499 RTW89_FW_TXPWR_TRK_TYPE_5GB_P = 5, 3500 RTW89_FW_TXPWR_TRK_TYPE_5GA_N = 6, 3501 RTW89_FW_TXPWR_TRK_TYPE_5GA_P = 7, 3502 __RTW89_FW_TXPWR_TRK_TYPE_5GHZ_MAX = 7, 3503 3504 __RTW89_FW_TXPWR_TRK_TYPE_2GHZ_START = 8, 3505 RTW89_FW_TXPWR_TRK_TYPE_2GB_N = 8, 3506 RTW89_FW_TXPWR_TRK_TYPE_2GB_P = 9, 3507 RTW89_FW_TXPWR_TRK_TYPE_2GA_N = 10, 3508 RTW89_FW_TXPWR_TRK_TYPE_2GA_P = 11, 3509 RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_N = 12, 3510 RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_P = 13, 3511 RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_N = 14, 3512 RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_P = 15, 3513 __RTW89_FW_TXPWR_TRK_TYPE_2GHZ_MAX = 15, 3514 3515 RTW89_FW_TXPWR_TRK_TYPE_NR, 3516 }; 3517 3518 struct rtw89_fw_txpwr_track_cfg { 3519 const s8 (*delta[RTW89_FW_TXPWR_TRK_TYPE_NR])[DELTA_SWINGIDX_SIZE]; 3520 }; 3521 3522 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_6GHZ \ 3523 (BIT(RTW89_FW_TXPWR_TRK_TYPE_6GB_N) | \ 3524 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GB_P) | \ 3525 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GA_N) | \ 3526 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GA_P)) 3527 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_5GHZ \ 3528 (BIT(RTW89_FW_TXPWR_TRK_TYPE_5GB_N) | \ 3529 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GB_P) | \ 3530 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GA_N) | \ 3531 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GA_P)) 3532 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_2GHZ \ 3533 (BIT(RTW89_FW_TXPWR_TRK_TYPE_2GB_N) | \ 3534 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GB_P) | \ 3535 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GA_N) | \ 3536 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GA_P) | \ 3537 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_N) | \ 3538 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_P) | \ 3539 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_N) | \ 3540 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_P)) 3541 3542 struct rtw89_fw_element_hdr { 3543 __le32 id; /* enum rtw89_fw_element_id */ 3544 __le32 size; /* exclude header size */ 3545 u8 ver[4]; 3546 __le32 rsvd0; 3547 __le32 rsvd1; 3548 __le32 rsvd2; 3549 union { 3550 struct { 3551 u8 priv[8]; 3552 u8 contents[]; 3553 } __packed common; 3554 struct { 3555 u8 idx; 3556 u8 rsvd[7]; 3557 struct { 3558 __le32 addr; 3559 __le32 data; 3560 } __packed regs[]; 3561 } __packed reg2; 3562 struct { 3563 u8 cv; 3564 u8 priv[7]; 3565 u8 contents[]; 3566 } __packed bbmcu; 3567 struct { 3568 __le32 bitmap; /* bitmap of enum rtw89_fw_txpwr_trk_type */ 3569 __le32 rsvd; 3570 s8 contents[][DELTA_SWINGIDX_SIZE]; 3571 } __packed txpwr_trk; 3572 struct { 3573 u8 nr; 3574 u8 rsvd[3]; 3575 u8 rfk_id; /* enum rtw89_phy_c2h_rfk_log_func */ 3576 u8 rsvd1[3]; 3577 __le16 offset[]; 3578 } __packed rfk_log_fmt; 3579 struct __rtw89_fw_txpwr_element txpwr; 3580 } __packed u; 3581 } __packed; 3582 3583 struct fwcmd_hdr { 3584 __le32 hdr0; 3585 __le32 hdr1; 3586 }; 3587 3588 union rtw89_compat_fw_hdr { 3589 struct rtw89_mfw_hdr mfw_hdr; 3590 struct rtw89_fw_hdr fw_hdr; 3591 }; 3592 3593 static inline u32 rtw89_compat_fw_hdr_ver_code(const void *fw_buf) 3594 { 3595 const union rtw89_compat_fw_hdr *compat = (typeof(compat))fw_buf; 3596 3597 if (compat->mfw_hdr.sig == RTW89_MFW_SIG) 3598 return RTW89_MFW_HDR_VER_CODE(&compat->mfw_hdr); 3599 else 3600 return RTW89_FW_HDR_VER_CODE(&compat->fw_hdr); 3601 } 3602 3603 static inline void rtw89_fw_get_filename(char *buf, size_t size, 3604 const char *fw_basename, int fw_format) 3605 { 3606 if (fw_format <= 0) 3607 snprintf(buf, size, "%s.bin", fw_basename); 3608 else 3609 snprintf(buf, size, "%s-%d.bin", fw_basename, fw_format); 3610 } 3611 3612 #define RTW89_H2C_RF_PAGE_SIZE 500 3613 #define RTW89_H2C_RF_PAGE_NUM 3 3614 struct rtw89_fw_h2c_rf_reg_info { 3615 enum rtw89_rf_path rf_path; 3616 __le32 rtw89_phy_config_rf_h2c[RTW89_H2C_RF_PAGE_NUM][RTW89_H2C_RF_PAGE_SIZE]; 3617 u16 curr_idx; 3618 }; 3619 3620 #define H2C_SEC_CAM_LEN 24 3621 3622 #define H2C_HEADER_LEN 8 3623 #define H2C_HDR_CAT GENMASK(1, 0) 3624 #define H2C_HDR_CLASS GENMASK(7, 2) 3625 #define H2C_HDR_FUNC GENMASK(15, 8) 3626 #define H2C_HDR_DEL_TYPE GENMASK(19, 16) 3627 #define H2C_HDR_H2C_SEQ GENMASK(31, 24) 3628 #define H2C_HDR_TOTAL_LEN GENMASK(13, 0) 3629 #define H2C_HDR_REC_ACK BIT(14) 3630 #define H2C_HDR_DONE_ACK BIT(15) 3631 3632 #define FWCMD_TYPE_H2C 0 3633 3634 #define H2C_CAT_TEST 0x0 3635 3636 /* CLASS 5 - FW STATUS TEST */ 3637 #define H2C_CL_FW_STATUS_TEST 0x5 3638 #define H2C_FUNC_CPU_EXCEPTION 0x1 3639 3640 #define H2C_CAT_MAC 0x1 3641 3642 /* CLASS 0 - FW INFO */ 3643 #define H2C_CL_FW_INFO 0x0 3644 #define H2C_FUNC_LOG_CFG 0x0 3645 #define H2C_FUNC_MAC_GENERAL_PKT 0x1 3646 3647 /* CLASS 1 - WOW */ 3648 #define H2C_CL_MAC_WOW 0x1 3649 #define H2C_FUNC_KEEP_ALIVE 0x0 3650 #define H2C_FUNC_DISCONNECT_DETECT 0x1 3651 #define H2C_FUNC_WOW_GLOBAL 0x2 3652 #define H2C_FUNC_WAKEUP_CTRL 0x8 3653 #define H2C_FUNC_WOW_CAM_UPD 0xC 3654 3655 /* CLASS 2 - PS */ 3656 #define H2C_CL_MAC_PS 0x2 3657 #define H2C_FUNC_MAC_LPS_PARM 0x0 3658 #define H2C_FUNC_P2P_ACT 0x1 3659 3660 /* CLASS 3 - FW download */ 3661 #define H2C_CL_MAC_FWDL 0x3 3662 #define H2C_FUNC_MAC_FWHDR_DL 0x0 3663 3664 /* CLASS 5 - Frame Exchange */ 3665 #define H2C_CL_MAC_FR_EXCHG 0x5 3666 #define H2C_FUNC_MAC_CCTLINFO_UD 0x2 3667 #define H2C_FUNC_MAC_BCN_UPD 0x5 3668 #define H2C_FUNC_MAC_DCTLINFO_UD_V1 0x9 3669 #define H2C_FUNC_MAC_CCTLINFO_UD_V1 0xa 3670 #define H2C_FUNC_MAC_DCTLINFO_UD_V2 0xc 3671 #define H2C_FUNC_MAC_BCN_UPD_BE 0xd 3672 #define H2C_FUNC_MAC_CCTLINFO_UD_G7 0x11 3673 3674 /* CLASS 6 - Address CAM */ 3675 #define H2C_CL_MAC_ADDR_CAM_UPDATE 0x6 3676 #define H2C_FUNC_MAC_ADDR_CAM_UPD 0x0 3677 3678 /* CLASS 8 - Media Status Report */ 3679 #define H2C_CL_MAC_MEDIA_RPT 0x8 3680 #define H2C_FUNC_MAC_JOININFO 0x0 3681 #define H2C_FUNC_MAC_FWROLE_MAINTAIN 0x4 3682 #define H2C_FUNC_NOTIFY_DBCC 0x5 3683 3684 /* CLASS 9 - FW offload */ 3685 #define H2C_CL_MAC_FW_OFLD 0x9 3686 enum rtw89_fw_ofld_h2c_func { 3687 H2C_FUNC_PACKET_OFLD = 0x1, 3688 H2C_FUNC_MAC_MACID_PAUSE = 0x8, 3689 H2C_FUNC_USR_EDCA = 0xF, 3690 H2C_FUNC_TSF32_TOGL = 0x10, 3691 H2C_FUNC_OFLD_CFG = 0x14, 3692 H2C_FUNC_ADD_SCANOFLD_CH = 0x16, 3693 H2C_FUNC_SCANOFLD = 0x17, 3694 H2C_FUNC_PKT_DROP = 0x1b, 3695 H2C_FUNC_CFG_BCNFLTR = 0x1e, 3696 H2C_FUNC_OFLD_RSSI = 0x1f, 3697 H2C_FUNC_OFLD_TP = 0x20, 3698 H2C_FUNC_MAC_MACID_PAUSE_SLEEP = 0x28, 3699 3700 NUM_OF_RTW89_FW_OFLD_H2C_FUNC, 3701 }; 3702 3703 #define RTW89_FW_OFLD_WAIT_COND(tag, func) \ 3704 ((tag) * NUM_OF_RTW89_FW_OFLD_H2C_FUNC + (func)) 3705 3706 #define RTW89_FW_OFLD_WAIT_COND_PKT_OFLD(pkt_id, pkt_op) \ 3707 RTW89_FW_OFLD_WAIT_COND(RTW89_PKT_OFLD_WAIT_TAG(pkt_id, pkt_op), \ 3708 H2C_FUNC_PACKET_OFLD) 3709 3710 #define RTW89_SCANOFLD_WAIT_COND_ADD_CH RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_ADD_SCANOFLD_CH) 3711 3712 #define RTW89_SCANOFLD_WAIT_COND_START RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_SCANOFLD) 3713 #define RTW89_SCANOFLD_WAIT_COND_STOP RTW89_FW_OFLD_WAIT_COND(1, H2C_FUNC_SCANOFLD) 3714 3715 /* CLASS 10 - Security CAM */ 3716 #define H2C_CL_MAC_SEC_CAM 0xa 3717 #define H2C_FUNC_MAC_SEC_UPD 0x1 3718 3719 /* CLASS 12 - BA CAM */ 3720 #define H2C_CL_BA_CAM 0xc 3721 #define H2C_FUNC_MAC_BA_CAM 0x0 3722 #define H2C_FUNC_MAC_BA_CAM_V1 0x1 3723 #define H2C_FUNC_MAC_BA_CAM_INIT 0x2 3724 3725 /* CLASS 14 - MCC */ 3726 #define H2C_CL_MCC 0xe 3727 enum rtw89_mcc_h2c_func { 3728 H2C_FUNC_ADD_MCC = 0x0, 3729 H2C_FUNC_START_MCC = 0x1, 3730 H2C_FUNC_STOP_MCC = 0x2, 3731 H2C_FUNC_DEL_MCC_GROUP = 0x3, 3732 H2C_FUNC_RESET_MCC_GROUP = 0x4, 3733 H2C_FUNC_MCC_REQ_TSF = 0x5, 3734 H2C_FUNC_MCC_MACID_BITMAP = 0x6, 3735 H2C_FUNC_MCC_SYNC = 0x7, 3736 H2C_FUNC_MCC_SET_DURATION = 0x8, 3737 3738 NUM_OF_RTW89_MCC_H2C_FUNC, 3739 }; 3740 3741 #define RTW89_MCC_WAIT_COND(group, func) \ 3742 ((group) * NUM_OF_RTW89_MCC_H2C_FUNC + (func)) 3743 3744 #define H2C_CAT_OUTSRC 0x2 3745 3746 #define H2C_CL_OUTSRC_RA 0x1 3747 #define H2C_FUNC_OUTSRC_RA_MACIDCFG 0x0 3748 3749 #define H2C_CL_OUTSRC_RF_REG_A 0x8 3750 #define H2C_CL_OUTSRC_RF_REG_B 0x9 3751 #define H2C_CL_OUTSRC_RF_FW_NOTIFY 0xa 3752 #define H2C_FUNC_OUTSRC_RF_GET_MCCCH 0x2 3753 3754 struct rtw89_fw_h2c_rf_get_mccch { 3755 __le32 ch_0; 3756 __le32 ch_1; 3757 __le32 band_0; 3758 __le32 band_1; 3759 __le32 current_channel; 3760 __le32 current_band_type; 3761 } __packed; 3762 3763 enum rtw89_rf_log_type { 3764 RTW89_RF_RUN_LOG = 0, 3765 RTW89_RF_RPT_LOG = 1, 3766 }; 3767 3768 struct rtw89_c2h_rf_log_hdr { 3769 u8 type; /* enum rtw89_rf_log_type */ 3770 __le16 len; 3771 u8 content[]; 3772 } __packed; 3773 3774 struct rtw89_c2h_rf_run_log { 3775 __le32 fmt_idx; 3776 __le32 arg[4]; 3777 } __packed; 3778 3779 struct rtw89_c2h_rf_dpk_rpt_log { 3780 u8 ver; 3781 u8 idx[2]; 3782 u8 band[2]; 3783 u8 bw[2]; 3784 u8 ch[2]; 3785 u8 path_ok[2]; 3786 u8 txagc[2]; 3787 u8 ther[2]; 3788 u8 gs[2]; 3789 u8 dc_i[4]; 3790 u8 dc_q[4]; 3791 u8 corr_val[2]; 3792 u8 corr_idx[2]; 3793 u8 is_timeout[2]; 3794 u8 rxbb_ov[2]; 3795 u8 rsvd; 3796 } __packed; 3797 3798 struct rtw89_c2h_rf_dack_rpt_log { 3799 u8 fwdack_ver; 3800 u8 fwdack_rpt_ver; 3801 u8 msbk_d[2][2][16]; 3802 u8 dadck_d[2][2]; 3803 u8 cdack_d[2][2][2]; 3804 __le16 addck2_d[2][2][2]; 3805 u8 adgaink_d[2][2]; 3806 __le16 biask_d[2][2]; 3807 u8 addck_timeout; 3808 u8 cdack_timeout; 3809 u8 dadck_timeout; 3810 u8 msbk_timeout; 3811 u8 adgaink_timeout; 3812 u8 dack_fail; 3813 } __packed; 3814 3815 struct rtw89_c2h_rf_rxdck_rpt_log { 3816 u8 ver; 3817 u8 band[2]; 3818 u8 bw[2]; 3819 u8 ch[2]; 3820 u8 timeout[2]; 3821 } __packed; 3822 3823 struct rtw89_c2h_rf_txgapk_rpt_log { 3824 __le32 r0x8010[2]; 3825 __le32 chk_cnt; 3826 u8 track_d[2][17]; 3827 u8 power_d[2][17]; 3828 u8 is_txgapk_ok; 3829 u8 chk_id; 3830 u8 ver; 3831 u8 rsv1; 3832 } __packed; 3833 3834 #define RTW89_FW_RSVD_PLE_SIZE 0x800 3835 3836 #define RTW89_FW_BACKTRACE_INFO_SIZE 8 3837 #define RTW89_VALID_FW_BACKTRACE_SIZE(_size) \ 3838 ((_size) % RTW89_FW_BACKTRACE_INFO_SIZE == 0) 3839 3840 #define RTW89_FW_BACKTRACE_MAX_SIZE 512 /* 8 * 64 (entries) */ 3841 #define RTW89_FW_BACKTRACE_KEY 0xBACEBACE 3842 3843 #define FWDL_WAIT_CNT 400000 3844 3845 int rtw89_fw_check_rdy(struct rtw89_dev *rtwdev, enum rtw89_fwdl_check_type type); 3846 int rtw89_fw_recognize(struct rtw89_dev *rtwdev); 3847 int rtw89_fw_recognize_elements(struct rtw89_dev *rtwdev); 3848 const struct firmware * 3849 rtw89_early_fw_feature_recognize(struct device *device, 3850 const struct rtw89_chip_info *chip, 3851 struct rtw89_fw_info *early_fw, 3852 int *used_fw_format); 3853 int rtw89_fw_download(struct rtw89_dev *rtwdev, enum rtw89_fw_type type, 3854 bool include_bb); 3855 void rtw89_load_firmware_work(struct work_struct *work); 3856 void rtw89_unload_firmware(struct rtw89_dev *rtwdev); 3857 int rtw89_wait_firmware_completion(struct rtw89_dev *rtwdev); 3858 int rtw89_fw_log_prepare(struct rtw89_dev *rtwdev); 3859 void rtw89_fw_log_dump(struct rtw89_dev *rtwdev, u8 *buf, u32 len); 3860 void rtw89_h2c_pkt_set_hdr(struct rtw89_dev *rtwdev, struct sk_buff *skb, 3861 u8 type, u8 cat, u8 class, u8 func, 3862 bool rack, bool dack, u32 len); 3863 int rtw89_fw_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev, 3864 struct rtw89_vif *rtwvif, 3865 struct rtw89_sta *rtwsta); 3866 int rtw89_fw_h2c_default_cmac_tbl_g7(struct rtw89_dev *rtwdev, 3867 struct rtw89_vif *rtwvif, 3868 struct rtw89_sta *rtwsta); 3869 int rtw89_fw_h2c_default_dmac_tbl_v2(struct rtw89_dev *rtwdev, 3870 struct rtw89_vif *rtwvif, 3871 struct rtw89_sta *rtwsta); 3872 int rtw89_fw_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev, 3873 struct ieee80211_vif *vif, 3874 struct ieee80211_sta *sta); 3875 int rtw89_fw_h2c_assoc_cmac_tbl_g7(struct rtw89_dev *rtwdev, 3876 struct ieee80211_vif *vif, 3877 struct ieee80211_sta *sta); 3878 int rtw89_fw_h2c_ampdu_cmac_tbl_g7(struct rtw89_dev *rtwdev, 3879 struct ieee80211_vif *vif, 3880 struct ieee80211_sta *sta); 3881 int rtw89_fw_h2c_txtime_cmac_tbl(struct rtw89_dev *rtwdev, 3882 struct rtw89_sta *rtwsta); 3883 int rtw89_fw_h2c_txpath_cmac_tbl(struct rtw89_dev *rtwdev, 3884 struct rtw89_sta *rtwsta); 3885 int rtw89_fw_h2c_update_beacon(struct rtw89_dev *rtwdev, 3886 struct rtw89_vif *rtwvif); 3887 int rtw89_fw_h2c_update_beacon_be(struct rtw89_dev *rtwdev, 3888 struct rtw89_vif *rtwvif); 3889 int rtw89_fw_h2c_cam(struct rtw89_dev *rtwdev, struct rtw89_vif *vif, 3890 struct rtw89_sta *rtwsta, const u8 *scan_mac_addr); 3891 int rtw89_fw_h2c_dctl_sec_cam_v1(struct rtw89_dev *rtwdev, 3892 struct rtw89_vif *rtwvif, 3893 struct rtw89_sta *rtwsta); 3894 int rtw89_fw_h2c_dctl_sec_cam_v2(struct rtw89_dev *rtwdev, 3895 struct rtw89_vif *rtwvif, 3896 struct rtw89_sta *rtwsta); 3897 void rtw89_fw_c2h_irqsafe(struct rtw89_dev *rtwdev, struct sk_buff *c2h); 3898 void rtw89_fw_c2h_work(struct work_struct *work); 3899 int rtw89_fw_h2c_role_maintain(struct rtw89_dev *rtwdev, 3900 struct rtw89_vif *rtwvif, 3901 struct rtw89_sta *rtwsta, 3902 enum rtw89_upd_mode upd_mode); 3903 int rtw89_fw_h2c_join_info(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif, 3904 struct rtw89_sta *rtwsta, bool dis_conn); 3905 int rtw89_fw_h2c_notify_dbcc(struct rtw89_dev *rtwdev, bool en); 3906 int rtw89_fw_h2c_macid_pause(struct rtw89_dev *rtwdev, u8 sh, u8 grp, 3907 bool pause); 3908 int rtw89_fw_h2c_set_edca(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif, 3909 u8 ac, u32 val); 3910 int rtw89_fw_h2c_set_ofld_cfg(struct rtw89_dev *rtwdev); 3911 int rtw89_fw_h2c_set_bcn_fltr_cfg(struct rtw89_dev *rtwdev, 3912 struct ieee80211_vif *vif, 3913 bool connect); 3914 int rtw89_fw_h2c_rssi_offload(struct rtw89_dev *rtwdev, 3915 struct rtw89_rx_phy_ppdu *phy_ppdu); 3916 int rtw89_fw_h2c_tp_offload(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif); 3917 int rtw89_fw_h2c_ra(struct rtw89_dev *rtwdev, struct rtw89_ra_info *ra, bool csi); 3918 int rtw89_fw_h2c_cxdrv_init(struct rtw89_dev *rtwdev); 3919 int rtw89_fw_h2c_cxdrv_role(struct rtw89_dev *rtwdev); 3920 int rtw89_fw_h2c_cxdrv_role_v1(struct rtw89_dev *rtwdev); 3921 int rtw89_fw_h2c_cxdrv_role_v2(struct rtw89_dev *rtwdev); 3922 int rtw89_fw_h2c_cxdrv_ctrl(struct rtw89_dev *rtwdev); 3923 int rtw89_fw_h2c_cxdrv_trx(struct rtw89_dev *rtwdev); 3924 int rtw89_fw_h2c_cxdrv_rfk(struct rtw89_dev *rtwdev); 3925 int rtw89_fw_h2c_del_pkt_offload(struct rtw89_dev *rtwdev, u8 id); 3926 int rtw89_fw_h2c_add_pkt_offload(struct rtw89_dev *rtwdev, u8 *id, 3927 struct sk_buff *skb_ofld); 3928 int rtw89_fw_h2c_scan_list_offload(struct rtw89_dev *rtwdev, int ch_num, 3929 struct list_head *chan_list); 3930 int rtw89_fw_h2c_scan_offload(struct rtw89_dev *rtwdev, 3931 struct rtw89_scan_option *opt, 3932 struct rtw89_vif *vif); 3933 int rtw89_fw_h2c_rf_reg(struct rtw89_dev *rtwdev, 3934 struct rtw89_fw_h2c_rf_reg_info *info, 3935 u16 len, u8 page); 3936 int rtw89_fw_h2c_rf_ntfy_mcc(struct rtw89_dev *rtwdev); 3937 int rtw89_fw_h2c_raw_with_hdr(struct rtw89_dev *rtwdev, 3938 u8 h2c_class, u8 h2c_func, u8 *buf, u16 len, 3939 bool rack, bool dack); 3940 int rtw89_fw_h2c_raw(struct rtw89_dev *rtwdev, const u8 *buf, u16 len); 3941 void rtw89_fw_send_all_early_h2c(struct rtw89_dev *rtwdev); 3942 void rtw89_fw_free_all_early_h2c(struct rtw89_dev *rtwdev); 3943 int rtw89_fw_h2c_general_pkt(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif, 3944 u8 macid); 3945 void rtw89_fw_release_general_pkt_list_vif(struct rtw89_dev *rtwdev, 3946 struct rtw89_vif *rtwvif, bool notify_fw); 3947 void rtw89_fw_release_general_pkt_list(struct rtw89_dev *rtwdev, bool notify_fw); 3948 int rtw89_fw_h2c_ba_cam(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta, 3949 bool valid, struct ieee80211_ampdu_params *params); 3950 int rtw89_fw_h2c_ba_cam_v1(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta, 3951 bool valid, struct ieee80211_ampdu_params *params); 3952 void rtw89_fw_h2c_init_dynamic_ba_cam_v0_ext(struct rtw89_dev *rtwdev); 3953 int rtw89_fw_h2c_init_ba_cam_users(struct rtw89_dev *rtwdev, u8 users, 3954 u8 offset, u8 mac_idx); 3955 3956 int rtw89_fw_h2c_lps_parm(struct rtw89_dev *rtwdev, 3957 struct rtw89_lps_parm *lps_param); 3958 struct sk_buff *rtw89_fw_h2c_alloc_skb_with_hdr(struct rtw89_dev *rtwdev, u32 len); 3959 struct sk_buff *rtw89_fw_h2c_alloc_skb_no_hdr(struct rtw89_dev *rtwdev, u32 len); 3960 int rtw89_fw_msg_reg(struct rtw89_dev *rtwdev, 3961 struct rtw89_mac_h2c_info *h2c_info, 3962 struct rtw89_mac_c2h_info *c2h_info); 3963 int rtw89_fw_h2c_fw_log(struct rtw89_dev *rtwdev, bool enable); 3964 void rtw89_fw_st_dbg_dump(struct rtw89_dev *rtwdev); 3965 void rtw89_hw_scan_start(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif, 3966 struct ieee80211_scan_request *req); 3967 void rtw89_hw_scan_complete(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif, 3968 bool aborted); 3969 int rtw89_hw_scan_offload(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif, 3970 bool enable); 3971 void rtw89_hw_scan_abort(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif); 3972 int rtw89_fw_h2c_trigger_cpu_exception(struct rtw89_dev *rtwdev); 3973 int rtw89_fw_h2c_pkt_drop(struct rtw89_dev *rtwdev, 3974 const struct rtw89_pkt_drop_params *params); 3975 int rtw89_fw_h2c_p2p_act(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif, 3976 struct ieee80211_p2p_noa_desc *desc, 3977 u8 act, u8 noa_id); 3978 int rtw89_fw_h2c_tsf32_toggle(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif, 3979 bool en); 3980 int rtw89_fw_h2c_wow_global(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif, 3981 bool enable); 3982 int rtw89_fw_h2c_wow_wakeup_ctrl(struct rtw89_dev *rtwdev, 3983 struct rtw89_vif *rtwvif, bool enable); 3984 int rtw89_fw_h2c_keep_alive(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif, 3985 bool enable); 3986 int rtw89_fw_h2c_disconnect_detect(struct rtw89_dev *rtwdev, 3987 struct rtw89_vif *rtwvif, bool enable); 3988 int rtw89_fw_h2c_wow_global(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif, 3989 bool enable); 3990 int rtw89_fw_h2c_wow_wakeup_ctrl(struct rtw89_dev *rtwdev, 3991 struct rtw89_vif *rtwvif, bool enable); 3992 int rtw89_fw_wow_cam_update(struct rtw89_dev *rtwdev, 3993 struct rtw89_wow_cam_info *cam_info); 3994 int rtw89_fw_h2c_add_mcc(struct rtw89_dev *rtwdev, 3995 const struct rtw89_fw_mcc_add_req *p); 3996 int rtw89_fw_h2c_start_mcc(struct rtw89_dev *rtwdev, 3997 const struct rtw89_fw_mcc_start_req *p); 3998 int rtw89_fw_h2c_stop_mcc(struct rtw89_dev *rtwdev, u8 group, u8 macid, 3999 bool prev_groups); 4000 int rtw89_fw_h2c_del_mcc_group(struct rtw89_dev *rtwdev, u8 group, 4001 bool prev_groups); 4002 int rtw89_fw_h2c_reset_mcc_group(struct rtw89_dev *rtwdev, u8 group); 4003 int rtw89_fw_h2c_mcc_req_tsf(struct rtw89_dev *rtwdev, 4004 const struct rtw89_fw_mcc_tsf_req *req, 4005 struct rtw89_mac_mcc_tsf_rpt *rpt); 4006 int rtw89_fw_h2c_mcc_macid_bitmap(struct rtw89_dev *rtwdev, u8 group, u8 macid, 4007 u8 *bitmap); 4008 int rtw89_fw_h2c_mcc_sync(struct rtw89_dev *rtwdev, u8 group, u8 source, 4009 u8 target, u8 offset); 4010 int rtw89_fw_h2c_mcc_set_duration(struct rtw89_dev *rtwdev, 4011 const struct rtw89_fw_mcc_duration *p); 4012 4013 static inline void rtw89_fw_h2c_init_ba_cam(struct rtw89_dev *rtwdev) 4014 { 4015 const struct rtw89_chip_info *chip = rtwdev->chip; 4016 4017 if (chip->bacam_ver == RTW89_BACAM_V0_EXT) 4018 rtw89_fw_h2c_init_dynamic_ba_cam_v0_ext(rtwdev); 4019 } 4020 4021 static inline int rtw89_chip_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev, 4022 struct rtw89_vif *rtwvif, 4023 struct rtw89_sta *rtwsta) 4024 { 4025 const struct rtw89_chip_info *chip = rtwdev->chip; 4026 4027 return chip->ops->h2c_default_cmac_tbl(rtwdev, rtwvif, rtwsta); 4028 } 4029 4030 static inline int rtw89_chip_h2c_default_dmac_tbl(struct rtw89_dev *rtwdev, 4031 struct rtw89_vif *rtwvif, 4032 struct rtw89_sta *rtwsta) 4033 { 4034 const struct rtw89_chip_info *chip = rtwdev->chip; 4035 4036 if (chip->ops->h2c_default_dmac_tbl) 4037 return chip->ops->h2c_default_dmac_tbl(rtwdev, rtwvif, rtwsta); 4038 4039 return 0; 4040 } 4041 4042 static inline int rtw89_chip_h2c_update_beacon(struct rtw89_dev *rtwdev, 4043 struct rtw89_vif *rtwvif) 4044 { 4045 const struct rtw89_chip_info *chip = rtwdev->chip; 4046 4047 return chip->ops->h2c_update_beacon(rtwdev, rtwvif); 4048 } 4049 4050 static inline int rtw89_chip_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev, 4051 struct ieee80211_vif *vif, 4052 struct ieee80211_sta *sta) 4053 { 4054 const struct rtw89_chip_info *chip = rtwdev->chip; 4055 4056 return chip->ops->h2c_assoc_cmac_tbl(rtwdev, vif, sta); 4057 } 4058 4059 static inline int rtw89_chip_h2c_ampdu_cmac_tbl(struct rtw89_dev *rtwdev, 4060 struct ieee80211_vif *vif, 4061 struct ieee80211_sta *sta) 4062 { 4063 const struct rtw89_chip_info *chip = rtwdev->chip; 4064 4065 if (chip->ops->h2c_ampdu_cmac_tbl) 4066 return chip->ops->h2c_ampdu_cmac_tbl(rtwdev, vif, sta); 4067 4068 return 0; 4069 } 4070 4071 static inline 4072 int rtw89_chip_h2c_ba_cam(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta, 4073 bool valid, struct ieee80211_ampdu_params *params) 4074 { 4075 const struct rtw89_chip_info *chip = rtwdev->chip; 4076 4077 return chip->ops->h2c_ba_cam(rtwdev, rtwsta, valid, params); 4078 } 4079 4080 /* must consider compatibility; don't insert new in the mid */ 4081 struct rtw89_fw_txpwr_byrate_entry { 4082 u8 band; 4083 u8 nss; 4084 u8 rs; 4085 u8 shf; 4086 u8 len; 4087 __le32 data; 4088 u8 bw; 4089 u8 ofdma; 4090 } __packed; 4091 4092 /* must consider compatibility; don't insert new in the mid */ 4093 struct rtw89_fw_txpwr_lmt_2ghz_entry { 4094 u8 bw; 4095 u8 nt; 4096 u8 rs; 4097 u8 bf; 4098 u8 regd; 4099 u8 ch_idx; 4100 s8 v; 4101 } __packed; 4102 4103 /* must consider compatibility; don't insert new in the mid */ 4104 struct rtw89_fw_txpwr_lmt_5ghz_entry { 4105 u8 bw; 4106 u8 nt; 4107 u8 rs; 4108 u8 bf; 4109 u8 regd; 4110 u8 ch_idx; 4111 s8 v; 4112 } __packed; 4113 4114 /* must consider compatibility; don't insert new in the mid */ 4115 struct rtw89_fw_txpwr_lmt_6ghz_entry { 4116 u8 bw; 4117 u8 nt; 4118 u8 rs; 4119 u8 bf; 4120 u8 regd; 4121 u8 reg_6ghz_power; 4122 u8 ch_idx; 4123 s8 v; 4124 } __packed; 4125 4126 /* must consider compatibility; don't insert new in the mid */ 4127 struct rtw89_fw_txpwr_lmt_ru_2ghz_entry { 4128 u8 ru; 4129 u8 nt; 4130 u8 regd; 4131 u8 ch_idx; 4132 s8 v; 4133 } __packed; 4134 4135 /* must consider compatibility; don't insert new in the mid */ 4136 struct rtw89_fw_txpwr_lmt_ru_5ghz_entry { 4137 u8 ru; 4138 u8 nt; 4139 u8 regd; 4140 u8 ch_idx; 4141 s8 v; 4142 } __packed; 4143 4144 /* must consider compatibility; don't insert new in the mid */ 4145 struct rtw89_fw_txpwr_lmt_ru_6ghz_entry { 4146 u8 ru; 4147 u8 nt; 4148 u8 regd; 4149 u8 reg_6ghz_power; 4150 u8 ch_idx; 4151 s8 v; 4152 } __packed; 4153 4154 /* must consider compatibility; don't insert new in the mid */ 4155 struct rtw89_fw_tx_shape_lmt_entry { 4156 u8 band; 4157 u8 tx_shape_rs; 4158 u8 regd; 4159 u8 v; 4160 } __packed; 4161 4162 /* must consider compatibility; don't insert new in the mid */ 4163 struct rtw89_fw_tx_shape_lmt_ru_entry { 4164 u8 band; 4165 u8 regd; 4166 u8 v; 4167 } __packed; 4168 4169 const struct rtw89_rfe_parms * 4170 rtw89_load_rfe_data_from_fw(struct rtw89_dev *rtwdev, 4171 const struct rtw89_rfe_parms *init); 4172 4173 #endif 4174