xref: /linux/drivers/net/wireless/realtek/rtw89/fw.h (revision 816b02e63a759c4458edee142b721ab09c918b3d)
1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2019-2020  Realtek Corporation
3  */
4 
5 #ifndef __RTW89_FW_H__
6 #define __RTW89_FW_H__
7 
8 #include "core.h"
9 
10 enum rtw89_fw_dl_status {
11 	RTW89_FWDL_INITIAL_STATE = 0,
12 	RTW89_FWDL_FWDL_ONGOING = 1,
13 	RTW89_FWDL_CHECKSUM_FAIL = 2,
14 	RTW89_FWDL_SECURITY_FAIL = 3,
15 	RTW89_FWDL_CV_NOT_MATCH = 4,
16 	RTW89_FWDL_RSVD0 = 5,
17 	RTW89_FWDL_WCPU_FWDL_RDY = 6,
18 	RTW89_FWDL_WCPU_FW_INIT_RDY = 7
19 };
20 
21 struct rtw89_c2hreg_hdr {
22 	u32 w0;
23 };
24 
25 #define RTW89_C2HREG_HDR_FUNC_MASK GENMASK(6, 0)
26 #define RTW89_C2HREG_HDR_ACK BIT(7)
27 #define RTW89_C2HREG_HDR_LEN_MASK GENMASK(11, 8)
28 #define RTW89_C2HREG_HDR_SEQ_MASK GENMASK(15, 12)
29 
30 struct rtw89_c2hreg_phycap {
31 	u32 w0;
32 	u32 w1;
33 	u32 w2;
34 	u32 w3;
35 } __packed;
36 
37 #define RTW89_C2HREG_PHYCAP_W0_FUNC GENMASK(6, 0)
38 #define RTW89_C2HREG_PHYCAP_W0_ACK BIT(7)
39 #define RTW89_C2HREG_PHYCAP_W0_LEN GENMASK(11, 8)
40 #define RTW89_C2HREG_PHYCAP_W0_SEQ GENMASK(15, 12)
41 #define RTW89_C2HREG_PHYCAP_W0_RX_NSS GENMASK(23, 16)
42 #define RTW89_C2HREG_PHYCAP_W0_BW GENMASK(31, 24)
43 #define RTW89_C2HREG_PHYCAP_W1_TX_NSS GENMASK(7, 0)
44 #define RTW89_C2HREG_PHYCAP_W1_PROT GENMASK(15, 8)
45 #define RTW89_C2HREG_PHYCAP_W1_NIC GENMASK(23, 16)
46 #define RTW89_C2HREG_PHYCAP_W1_WL_FUNC GENMASK(31, 24)
47 #define RTW89_C2HREG_PHYCAP_W2_HW_TYPE GENMASK(7, 0)
48 #define RTW89_C2HREG_PHYCAP_W3_ANT_TX_NUM GENMASK(15, 8)
49 #define RTW89_C2HREG_PHYCAP_W3_ANT_RX_NUM GENMASK(23, 16)
50 
51 #define RTW89_C2HREG_AOAC_RPT_1_W0_KEY_IDX GENMASK(23, 16)
52 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_0 GENMASK(7, 0)
53 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_1 GENMASK(15, 8)
54 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_2 GENMASK(23, 16)
55 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_3 GENMASK(31, 24)
56 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_4 GENMASK(7, 0)
57 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_5 GENMASK(15, 8)
58 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_6 GENMASK(23, 16)
59 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_7 GENMASK(31, 24)
60 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_0 GENMASK(7, 0)
61 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_1 GENMASK(15, 8)
62 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_2 GENMASK(23, 16)
63 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_3 GENMASK(31, 24)
64 #define RTW89_C2HREG_AOAC_RPT_2_W0_PTK_IV_4 GENMASK(23, 16)
65 #define RTW89_C2HREG_AOAC_RPT_2_W0_PTK_IV_5 GENMASK(31, 24)
66 #define RTW89_C2HREG_AOAC_RPT_2_W1_PTK_IV_6 GENMASK(7, 0)
67 #define RTW89_C2HREG_AOAC_RPT_2_W1_PTK_IV_7 GENMASK(15, 8)
68 #define RTW89_C2HREG_AOAC_RPT_2_W1_IGTK_IPN_IV_0 GENMASK(23, 16)
69 #define RTW89_C2HREG_AOAC_RPT_2_W1_IGTK_IPN_IV_1 GENMASK(31, 24)
70 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_2 GENMASK(7, 0)
71 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_3 GENMASK(15, 8)
72 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_4 GENMASK(23, 16)
73 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_5 GENMASK(31, 24)
74 #define RTW89_C2HREG_AOAC_RPT_2_W3_IGTK_IPN_IV_6 GENMASK(7, 0)
75 #define RTW89_C2HREG_AOAC_RPT_2_W3_IGTK_IPN_IV_7 GENMASK(15, 8)
76 
77 struct rtw89_h2creg_hdr {
78 	u32 w0;
79 };
80 
81 #define RTW89_H2CREG_HDR_FUNC_MASK GENMASK(6, 0)
82 #define RTW89_H2CREG_HDR_LEN_MASK GENMASK(11, 8)
83 
84 struct rtw89_h2creg_sch_tx_en {
85 	u32 w0;
86 	u32 w1;
87 } __packed;
88 
89 #define RTW89_H2CREG_SCH_TX_EN_W0_EN GENMASK(31, 16)
90 #define RTW89_H2CREG_SCH_TX_EN_W1_MASK GENMASK(15, 0)
91 #define RTW89_H2CREG_SCH_TX_EN_W1_BAND BIT(16)
92 
93 #define RTW89_H2CREG_WOW_CPUIO_RX_CTRL_EN GENMASK(23, 16)
94 
95 #define RTW89_H2CREG_MAX 4
96 #define RTW89_C2HREG_MAX 4
97 #define RTW89_C2HREG_HDR_LEN 2
98 #define RTW89_H2CREG_HDR_LEN 2
99 #define RTW89_C2H_TIMEOUT 1000000
100 struct rtw89_mac_c2h_info {
101 	u8 id;
102 	u8 content_len;
103 	union {
104 		u32 c2hreg[RTW89_C2HREG_MAX];
105 		struct rtw89_c2hreg_hdr hdr;
106 		struct rtw89_c2hreg_phycap phycap;
107 	} u;
108 };
109 
110 struct rtw89_mac_h2c_info {
111 	u8 id;
112 	u8 content_len;
113 	union {
114 		u32 h2creg[RTW89_H2CREG_MAX];
115 		struct rtw89_h2creg_hdr hdr;
116 		struct rtw89_h2creg_sch_tx_en sch_tx_en;
117 	} u;
118 };
119 
120 enum rtw89_mac_h2c_type {
121 	RTW89_FWCMD_H2CREG_FUNC_H2CREG_LB = 0,
122 	RTW89_FWCMD_H2CREG_FUNC_CNSL_CMD,
123 	RTW89_FWCMD_H2CREG_FUNC_FWERR,
124 	RTW89_FWCMD_H2CREG_FUNC_GET_FEATURE,
125 	RTW89_FWCMD_H2CREG_FUNC_GETPKT_INFORM,
126 	RTW89_FWCMD_H2CREG_FUNC_SCH_TX_EN,
127 	RTW89_FWCMD_H2CREG_FUNC_WOW_TRX_STOP,
128 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_1,
129 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_2,
130 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_3_REQ,
131 	RTW89_FWCMD_H2CREG_FUNC_WOW_CPUIO_RX_CTRL,
132 };
133 
134 enum rtw89_mac_c2h_type {
135 	RTW89_FWCMD_C2HREG_FUNC_C2HREG_LB = 0,
136 	RTW89_FWCMD_C2HREG_FUNC_ERR_RPT,
137 	RTW89_FWCMD_C2HREG_FUNC_ERR_MSG,
138 	RTW89_FWCMD_C2HREG_FUNC_PHY_CAP,
139 	RTW89_FWCMD_C2HREG_FUNC_TX_PAUSE_RPT,
140 	RTW89_FWCMD_C2HREG_FUNC_WOW_CPUIO_RX_ACK = 0xA,
141 	RTW89_FWCMD_C2HREG_FUNC_NULL = 0xFF,
142 };
143 
144 enum rtw89_fw_c2h_category {
145 	RTW89_C2H_CAT_TEST,
146 	RTW89_C2H_CAT_MAC,
147 	RTW89_C2H_CAT_OUTSRC,
148 };
149 
150 enum rtw89_fw_log_level {
151 	RTW89_FW_LOG_LEVEL_OFF,
152 	RTW89_FW_LOG_LEVEL_CRT,
153 	RTW89_FW_LOG_LEVEL_SER,
154 	RTW89_FW_LOG_LEVEL_WARN,
155 	RTW89_FW_LOG_LEVEL_LOUD,
156 	RTW89_FW_LOG_LEVEL_TR,
157 };
158 
159 enum rtw89_fw_log_path {
160 	RTW89_FW_LOG_LEVEL_UART,
161 	RTW89_FW_LOG_LEVEL_C2H,
162 	RTW89_FW_LOG_LEVEL_SNI,
163 };
164 
165 enum rtw89_fw_log_comp {
166 	RTW89_FW_LOG_COMP_VER,
167 	RTW89_FW_LOG_COMP_INIT,
168 	RTW89_FW_LOG_COMP_TASK,
169 	RTW89_FW_LOG_COMP_CNS,
170 	RTW89_FW_LOG_COMP_H2C,
171 	RTW89_FW_LOG_COMP_C2H,
172 	RTW89_FW_LOG_COMP_TX,
173 	RTW89_FW_LOG_COMP_RX,
174 	RTW89_FW_LOG_COMP_IPSEC,
175 	RTW89_FW_LOG_COMP_TIMER,
176 	RTW89_FW_LOG_COMP_DBGPKT,
177 	RTW89_FW_LOG_COMP_PS,
178 	RTW89_FW_LOG_COMP_ERROR,
179 	RTW89_FW_LOG_COMP_WOWLAN,
180 	RTW89_FW_LOG_COMP_SECURE_BOOT,
181 	RTW89_FW_LOG_COMP_BTC,
182 	RTW89_FW_LOG_COMP_BB,
183 	RTW89_FW_LOG_COMP_TWT,
184 	RTW89_FW_LOG_COMP_RF,
185 	RTW89_FW_LOG_COMP_MCC = 20,
186 	RTW89_FW_LOG_COMP_SCAN = 28,
187 };
188 
189 enum rtw89_pkt_offload_op {
190 	RTW89_PKT_OFLD_OP_ADD,
191 	RTW89_PKT_OFLD_OP_DEL,
192 	RTW89_PKT_OFLD_OP_READ,
193 
194 	NUM_OF_RTW89_PKT_OFFLOAD_OP,
195 };
196 
197 #define RTW89_PKT_OFLD_WAIT_TAG(pkt_id, pkt_op) \
198 	((pkt_id) * NUM_OF_RTW89_PKT_OFFLOAD_OP + (pkt_op))
199 
200 enum rtw89_scanofld_notify_reason {
201 	RTW89_SCAN_DWELL_NOTIFY,
202 	RTW89_SCAN_PRE_TX_NOTIFY,
203 	RTW89_SCAN_POST_TX_NOTIFY,
204 	RTW89_SCAN_ENTER_CH_NOTIFY,
205 	RTW89_SCAN_LEAVE_CH_NOTIFY,
206 	RTW89_SCAN_END_SCAN_NOTIFY,
207 	RTW89_SCAN_REPORT_NOTIFY,
208 	RTW89_SCAN_CHKPT_NOTIFY,
209 	RTW89_SCAN_ENTER_OP_NOTIFY,
210 	RTW89_SCAN_LEAVE_OP_NOTIFY,
211 };
212 
213 enum rtw89_scanofld_status {
214 	RTW89_SCAN_STATUS_NOTIFY,
215 	RTW89_SCAN_STATUS_SUCCESS,
216 	RTW89_SCAN_STATUS_FAIL,
217 };
218 
219 enum rtw89_chan_type {
220 	RTW89_CHAN_OPERATE = 0,
221 	RTW89_CHAN_ACTIVE,
222 	RTW89_CHAN_DFS,
223 };
224 
225 enum rtw89_p2pps_action {
226 	RTW89_P2P_ACT_INIT = 0,
227 	RTW89_P2P_ACT_UPDATE = 1,
228 	RTW89_P2P_ACT_REMOVE = 2,
229 	RTW89_P2P_ACT_TERMINATE = 3,
230 };
231 
232 #define RTW89_DEFAULT_CQM_HYST 4
233 #define RTW89_DEFAULT_CQM_THOLD -70
234 
235 enum rtw89_bcn_fltr_offload_mode {
236 	RTW89_BCN_FLTR_OFFLOAD_MODE_0 = 0,
237 	RTW89_BCN_FLTR_OFFLOAD_MODE_1,
238 	RTW89_BCN_FLTR_OFFLOAD_MODE_2,
239 	RTW89_BCN_FLTR_OFFLOAD_MODE_3,
240 
241 	RTW89_BCN_FLTR_OFFLOAD_MODE_DEFAULT = RTW89_BCN_FLTR_OFFLOAD_MODE_0,
242 };
243 
244 enum rtw89_bcn_fltr_type {
245 	RTW89_BCN_FLTR_BEACON_LOSS,
246 	RTW89_BCN_FLTR_RSSI,
247 	RTW89_BCN_FLTR_NOTIFY,
248 };
249 
250 enum rtw89_bcn_fltr_rssi_event {
251 	RTW89_BCN_FLTR_RSSI_NOT_CHANGED,
252 	RTW89_BCN_FLTR_RSSI_HIGH,
253 	RTW89_BCN_FLTR_RSSI_LOW,
254 };
255 
256 #define FWDL_SECTION_MAX_NUM 10
257 #define FWDL_SECTION_CHKSUM_LEN	8
258 #define FWDL_SECTION_PER_PKT_LEN 2020
259 
260 struct rtw89_fw_hdr_section_info {
261 	u8 redl;
262 	const u8 *addr;
263 	u32 len;
264 	u32 len_override;
265 	u32 dladdr;
266 	u32 mssc;
267 	u8 type;
268 	bool ignore;
269 	const u8 *key_addr;
270 	u32 key_len;
271 	u32 key_idx;
272 };
273 
274 struct rtw89_fw_bin_info {
275 	u8 section_num;
276 	u32 hdr_len;
277 	bool dynamic_hdr_en;
278 	u32 dynamic_hdr_len;
279 	u8 idmem_share_mode;
280 	bool dsp_checksum;
281 	bool secure_section_exist;
282 	struct rtw89_fw_hdr_section_info section_info[FWDL_SECTION_MAX_NUM];
283 };
284 
285 struct rtw89_fw_macid_pause_grp {
286 	__le32 pause_grp[4];
287 	__le32 mask_grp[4];
288 } __packed;
289 
290 struct rtw89_fw_macid_pause_sleep_grp {
291 	struct {
292 		__le32 pause_grp[4];
293 		__le32 pause_mask_grp[4];
294 		__le32 sleep_grp[4];
295 		__le32 sleep_mask_grp[4];
296 	} __packed n[4];
297 } __packed;
298 
299 #define RTW89_H2C_MAX_SIZE 2048
300 #define RTW89_CHANNEL_TIME 45
301 #define RTW89_CHANNEL_TIME_6G 20
302 #define RTW89_DFS_CHAN_TIME 105
303 #define RTW89_OFF_CHAN_TIME 100
304 #define RTW89_DWELL_TIME 20
305 #define RTW89_DWELL_TIME_6G 10
306 #define RTW89_SCAN_WIDTH 0
307 #define RTW89_SCANOFLD_MAX_SSID 8
308 #define RTW89_SCANOFLD_MAX_IE_LEN 512
309 #define RTW89_SCANOFLD_PKT_NONE 0xFF
310 #define RTW89_SCANOFLD_DEBUG_MASK 0x1F
311 #define RTW89_CHAN_INVALID 0xFF
312 #define RTW89_MAC_CHINFO_SIZE 28
313 #define RTW89_MAC_CHINFO_SIZE_BE 32
314 #define RTW89_SCAN_LIST_GUARD 4
315 #define RTW89_SCAN_LIST_LIMIT(size) \
316 		((RTW89_H2C_MAX_SIZE / (size)) - RTW89_SCAN_LIST_GUARD)
317 #define RTW89_SCAN_LIST_LIMIT_AX RTW89_SCAN_LIST_LIMIT(RTW89_MAC_CHINFO_SIZE)
318 #define RTW89_SCAN_LIST_LIMIT_BE RTW89_SCAN_LIST_LIMIT(RTW89_MAC_CHINFO_SIZE_BE)
319 
320 #define RTW89_BCN_LOSS_CNT 10
321 
322 struct rtw89_mac_chinfo {
323 	u8 period;
324 	u8 dwell_time;
325 	u8 central_ch;
326 	u8 pri_ch;
327 	u8 bw:3;
328 	u8 notify_action:5;
329 	u8 num_pkt:4;
330 	u8 tx_pkt:1;
331 	u8 pause_data:1;
332 	u8 ch_band:2;
333 	u8 probe_id;
334 	u8 dfs_ch:1;
335 	u8 tx_null:1;
336 	u8 rand_seq_num:1;
337 	u8 cfg_tx_pwr:1;
338 	u8 rsvd0: 4;
339 	u8 pkt_id[RTW89_SCANOFLD_MAX_SSID];
340 	u16 tx_pwr_idx;
341 	u8 rsvd1;
342 	struct list_head list;
343 	bool is_psc;
344 };
345 
346 struct rtw89_mac_chinfo_be {
347 	u8 period;
348 	u8 dwell_time;
349 	u8 central_ch;
350 	u8 pri_ch;
351 	u8 bw:3;
352 	u8 ch_band:2;
353 	u8 dfs_ch:1;
354 	u8 pause_data:1;
355 	u8 tx_null:1;
356 	u8 rand_seq_num:1;
357 	u8 notify_action:5;
358 	u8 probe_id;
359 	u8 leave_crit;
360 	u8 chkpt_timer;
361 	u8 leave_time;
362 	u8 leave_th;
363 	u16 tx_pkt_ctrl;
364 	u8 pkt_id[RTW89_SCANOFLD_MAX_SSID];
365 	u8 sw_def;
366 	u16 fw_probe0_ssids;
367 	u16 fw_probe0_shortssids;
368 	u16 fw_probe0_bssids;
369 
370 	struct list_head list;
371 	bool is_psc;
372 };
373 
374 struct rtw89_pktofld_info {
375 	struct list_head list;
376 	u8 id;
377 	bool wildcard_6ghz;
378 
379 	/* Below fields are for WiFi 6 chips 6 GHz RNR use only */
380 	u8 ssid[IEEE80211_MAX_SSID_LEN];
381 	u8 ssid_len;
382 	u8 bssid[ETH_ALEN];
383 	u16 channel_6ghz;
384 	bool cancel;
385 };
386 
387 struct rtw89_h2c_ra {
388 	__le32 w0;
389 	__le32 w1;
390 	__le32 w2;
391 	__le32 w3;
392 } __packed;
393 
394 #define RTW89_H2C_RA_W0_IS_DIS BIT(0)
395 #define RTW89_H2C_RA_W0_MODE GENMASK(5, 1)
396 #define RTW89_H2C_RA_W0_BW_CAP GENMASK(7, 6)
397 #define RTW89_H2C_RA_W0_MACID GENMASK(15, 8)
398 #define RTW89_H2C_RA_W0_DCM BIT(16)
399 #define RTW89_H2C_RA_W0_ER BIT(17)
400 #define RTW89_H2C_RA_W0_INIT_RATE_LV GENMASK(19, 18)
401 #define RTW89_H2C_RA_W0_UPD_ALL BIT(20)
402 #define RTW89_H2C_RA_W0_SGI BIT(21)
403 #define RTW89_H2C_RA_W0_LDPC BIT(22)
404 #define RTW89_H2C_RA_W0_STBC BIT(23)
405 #define RTW89_H2C_RA_W0_SS_NUM GENMASK(26, 24)
406 #define RTW89_H2C_RA_W0_GILTF GENMASK(29, 27)
407 #define RTW89_H2C_RA_W0_UPD_BW_NSS_MASK BIT(30)
408 #define RTW89_H2C_RA_W0_UPD_MASK BIT(31)
409 #define RTW89_H2C_RA_W1_RAMASK_LO32 GENMASK(31, 0)
410 #define RTW89_H2C_RA_W2_RAMASK_HI32 GENMASK(30, 0)
411 #define RTW89_H2C_RA_W2_BFEE_CSI_CTL BIT(31)
412 #define RTW89_H2C_RA_W3_BAND_NUM GENMASK(7, 0)
413 #define RTW89_H2C_RA_W3_RA_CSI_RATE_EN BIT(8)
414 #define RTW89_H2C_RA_W3_FIXED_CSI_RATE_EN BIT(9)
415 #define RTW89_H2C_RA_W3_CR_TBL_SEL BIT(10)
416 #define RTW89_H2C_RA_W3_FIX_GILTF_EN BIT(11)
417 #define RTW89_H2C_RA_W3_FIX_GILTF GENMASK(14, 12)
418 #define RTW89_H2C_RA_W3_FIXED_CSI_MCS_SS_IDX GENMASK(23, 16)
419 #define RTW89_H2C_RA_W3_FIXED_CSI_MODE GENMASK(25, 24)
420 #define RTW89_H2C_RA_W3_FIXED_CSI_GI_LTF GENMASK(28, 26)
421 #define RTW89_H2C_RA_W3_FIXED_CSI_BW GENMASK(31, 29)
422 
423 struct rtw89_h2c_ra_v1 {
424 	struct rtw89_h2c_ra v0;
425 	__le32 w4;
426 	__le32 w5;
427 } __packed;
428 
429 #define RTW89_H2C_RA_V1_W4_MODE_EHT GENMASK(6, 0)
430 #define RTW89_H2C_RA_V1_W4_BW_EHT GENMASK(10, 8)
431 #define RTW89_H2C_RA_V1_W4_RAMASK_UHL16 GENMASK(31, 16)
432 #define RTW89_H2C_RA_V1_W5_RAMASK_UHH16 GENMASK(15, 0)
433 
434 static inline void RTW89_SET_FWCMD_SEC_IDX(void *cmd, u32 val)
435 {
436 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(7, 0));
437 }
438 
439 static inline void RTW89_SET_FWCMD_SEC_OFFSET(void *cmd, u32 val)
440 {
441 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(15, 8));
442 }
443 
444 static inline void RTW89_SET_FWCMD_SEC_LEN(void *cmd, u32 val)
445 {
446 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(23, 16));
447 }
448 
449 static inline void RTW89_SET_FWCMD_SEC_TYPE(void *cmd, u32 val)
450 {
451 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(3, 0));
452 }
453 
454 static inline void RTW89_SET_FWCMD_SEC_EXT_KEY(void *cmd, u32 val)
455 {
456 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(4));
457 }
458 
459 static inline void RTW89_SET_FWCMD_SEC_SPP_MODE(void *cmd, u32 val)
460 {
461 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(5));
462 }
463 
464 static inline void RTW89_SET_FWCMD_SEC_KEY0(void *cmd, u32 val)
465 {
466 	le32p_replace_bits((__le32 *)(cmd) + 0x02, val, GENMASK(31, 0));
467 }
468 
469 static inline void RTW89_SET_FWCMD_SEC_KEY1(void *cmd, u32 val)
470 {
471 	le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(31, 0));
472 }
473 
474 static inline void RTW89_SET_FWCMD_SEC_KEY2(void *cmd, u32 val)
475 {
476 	le32p_replace_bits((__le32 *)(cmd) + 0x04, val, GENMASK(31, 0));
477 }
478 
479 static inline void RTW89_SET_FWCMD_SEC_KEY3(void *cmd, u32 val)
480 {
481 	le32p_replace_bits((__le32 *)(cmd) + 0x05, val, GENMASK(31, 0));
482 }
483 
484 static inline void RTW89_SET_EDCA_SEL(void *cmd, u32 val)
485 {
486 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(1, 0));
487 }
488 
489 static inline void RTW89_SET_EDCA_BAND(void *cmd, u32 val)
490 {
491 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(3));
492 }
493 
494 static inline void RTW89_SET_EDCA_WMM(void *cmd, u32 val)
495 {
496 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(4));
497 }
498 
499 static inline void RTW89_SET_EDCA_AC(void *cmd, u32 val)
500 {
501 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(6, 5));
502 }
503 
504 static inline void RTW89_SET_EDCA_PARAM(void *cmd, u32 val)
505 {
506 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(31, 0));
507 }
508 #define FW_EDCA_PARAM_TXOPLMT_MSK GENMASK(26, 16)
509 #define FW_EDCA_PARAM_CWMAX_MSK GENMASK(15, 12)
510 #define FW_EDCA_PARAM_CWMIN_MSK GENMASK(11, 8)
511 #define FW_EDCA_PARAM_AIFS_MSK GENMASK(7, 0)
512 
513 #define FWDL_SECURITY_SECTION_TYPE 9
514 #define FWDL_SECURITY_SIGLEN 512
515 #define FWDL_SECURITY_CHKSUM_LEN 8
516 
517 struct rtw89_fw_dynhdr_sec {
518 	__le32 w0;
519 	u8 content[];
520 } __packed;
521 
522 struct rtw89_fw_dynhdr_hdr {
523 	__le32 hdr_len;
524 	__le32 setcion_count;
525 	/* struct rtw89_fw_dynhdr_sec (nested flexible structures) */
526 } __packed;
527 
528 struct rtw89_fw_hdr_section {
529 	__le32 w0;
530 	__le32 w1;
531 	__le32 w2;
532 	__le32 w3;
533 } __packed;
534 
535 #define FWSECTION_HDR_W0_DL_ADDR GENMASK(31, 0)
536 #define FWSECTION_HDR_W1_METADATA GENMASK(31, 24)
537 #define FWSECTION_HDR_W1_SECTIONTYPE GENMASK(27, 24)
538 #define FWSECTION_HDR_W1_SEC_SIZE GENMASK(23, 0)
539 #define FWSECTION_HDR_W1_CHECKSUM BIT(28)
540 #define FWSECTION_HDR_W1_REDL BIT(29)
541 #define FWSECTION_HDR_W2_MSSC GENMASK(31, 0)
542 
543 struct rtw89_fw_hdr {
544 	__le32 w0;
545 	__le32 w1;
546 	__le32 w2;
547 	__le32 w3;
548 	__le32 w4;
549 	__le32 w5;
550 	__le32 w6;
551 	__le32 w7;
552 	struct rtw89_fw_hdr_section sections[];
553 	/* struct rtw89_fw_dynhdr_hdr (optional) */
554 } __packed;
555 
556 #define FW_HDR_W1_MAJOR_VERSION GENMASK(7, 0)
557 #define FW_HDR_W1_MINOR_VERSION GENMASK(15, 8)
558 #define FW_HDR_W1_SUBVERSION GENMASK(23, 16)
559 #define FW_HDR_W1_SUBINDEX GENMASK(31, 24)
560 #define FW_HDR_W2_COMMITID GENMASK(31, 0)
561 #define FW_HDR_W3_LEN GENMASK(23, 16)
562 #define FW_HDR_W3_HDR_VER GENMASK(31, 24)
563 #define FW_HDR_W4_MONTH GENMASK(7, 0)
564 #define FW_HDR_W4_DATE GENMASK(15, 8)
565 #define FW_HDR_W4_HOUR GENMASK(23, 16)
566 #define FW_HDR_W4_MIN GENMASK(31, 24)
567 #define FW_HDR_W5_YEAR GENMASK(31, 0)
568 #define FW_HDR_W6_SEC_NUM GENMASK(15, 8)
569 #define FW_HDR_W7_PART_SIZE GENMASK(15, 0)
570 #define FW_HDR_W7_DYN_HDR BIT(16)
571 #define FW_HDR_W7_IDMEM_SHARE_MODE GENMASK(21, 18)
572 #define FW_HDR_W7_CMD_VERSERION GENMASK(31, 24)
573 
574 struct rtw89_fw_hdr_section_v1 {
575 	__le32 w0;
576 	__le32 w1;
577 	__le32 w2;
578 	__le32 w3;
579 } __packed;
580 
581 #define FWSECTION_HDR_V1_W0_DL_ADDR GENMASK(31, 0)
582 #define FWSECTION_HDR_V1_W1_METADATA GENMASK(31, 24)
583 #define FWSECTION_HDR_V1_W1_SECTIONTYPE GENMASK(27, 24)
584 #define FWSECTION_HDR_V1_W1_SEC_SIZE GENMASK(23, 0)
585 #define FWSECTION_HDR_V1_W1_CHECKSUM BIT(28)
586 #define FWSECTION_HDR_V1_W1_REDL BIT(29)
587 #define FWSECTION_HDR_V1_W2_MSSC GENMASK(7, 0)
588 #define FORMATTED_MSSC 0xFF
589 #define FORMATTED_MSSC_MASK GENMASK(7, 0)
590 #define FWSECTION_HDR_V1_W2_BBMCU_IDX GENMASK(27, 24)
591 
592 struct rtw89_fw_hdr_v1 {
593 	__le32 w0;
594 	__le32 w1;
595 	__le32 w2;
596 	__le32 w3;
597 	__le32 w4;
598 	__le32 w5;
599 	__le32 w6;
600 	__le32 w7;
601 	__le32 w8;
602 	__le32 w9;
603 	__le32 w10;
604 	__le32 w11;
605 	struct rtw89_fw_hdr_section_v1 sections[];
606 } __packed;
607 
608 #define FW_HDR_V1_W1_MAJOR_VERSION GENMASK(7, 0)
609 #define FW_HDR_V1_W1_MINOR_VERSION GENMASK(15, 8)
610 #define FW_HDR_V1_W1_SUBVERSION GENMASK(23, 16)
611 #define FW_HDR_V1_W1_SUBINDEX GENMASK(31, 24)
612 #define FW_HDR_V1_W2_COMMITID GENMASK(31, 0)
613 #define FW_HDR_V1_W3_CMD_VERSERION GENMASK(23, 16)
614 #define FW_HDR_V1_W3_HDR_VER GENMASK(31, 24)
615 #define FW_HDR_V1_W4_MONTH GENMASK(7, 0)
616 #define FW_HDR_V1_W4_DATE GENMASK(15, 8)
617 #define FW_HDR_V1_W4_HOUR GENMASK(23, 16)
618 #define FW_HDR_V1_W4_MIN GENMASK(31, 24)
619 #define FW_HDR_V1_W5_YEAR GENMASK(15, 0)
620 #define FW_HDR_V1_W5_HDR_SIZE GENMASK(31, 16)
621 #define FW_HDR_V1_W6_SEC_NUM GENMASK(15, 8)
622 #define FW_HDR_V1_W6_DSP_CHKSUM BIT(24)
623 #define FW_HDR_V1_W7_PART_SIZE GENMASK(15, 0)
624 #define FW_HDR_V1_W7_DYN_HDR BIT(16)
625 #define FW_HDR_V1_W7_IDMEM_SHARE_MODE GENMASK(21, 18)
626 
627 enum rtw89_fw_mss_pool_rmp_tbl_type {
628 	MSS_POOL_RMP_TBL_BITMASK = 0x0,
629 	MSS_POOL_RMP_TBL_RECORD = 0x1,
630 };
631 
632 #define FWDL_MSS_POOL_DEFKEYSETS_SIZE 8
633 
634 struct rtw89_fw_mss_pool_hdr {
635 	u8 signature[8]; /* equal to mss_signature[] */
636 	__le32 rmp_tbl_offset;
637 	__le32 key_raw_offset;
638 	u8 defen;
639 	u8 rsvd[3];
640 	u8 rmpfmt; /* enum rtw89_fw_mss_pool_rmp_tbl_type */
641 	u8 mssdev_max;
642 	__le16 keypair_num;
643 	__le16 msscust_max;
644 	__le16 msskey_num_max;
645 	__le32 rsvd3;
646 	u8 rmp_tbl[];
647 } __packed;
648 
649 union rtw89_fw_section_mssc_content {
650 	struct {
651 		u8 pad[58];
652 		__le32 v;
653 	} __packed sb_sel_ver;
654 	struct {
655 		u8 pad[60];
656 		__le16 v;
657 	} __packed key_sign_len;
658 } __packed;
659 
660 static inline void SET_CTRL_INFO_MACID(void *table, u32 val)
661 {
662 	le32p_replace_bits((__le32 *)(table) + 0, val, GENMASK(6, 0));
663 }
664 
665 static inline void SET_CTRL_INFO_OPERATION(void *table, u32 val)
666 {
667 	le32p_replace_bits((__le32 *)(table) + 0, val, BIT(7));
668 }
669 #define SET_CMC_TBL_MASK_DATARATE GENMASK(8, 0)
670 static inline void SET_CMC_TBL_DATARATE(void *table, u32 val)
671 {
672 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(8, 0));
673 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATARATE,
674 			   GENMASK(8, 0));
675 }
676 #define SET_CMC_TBL_MASK_FORCE_TXOP BIT(0)
677 static inline void SET_CMC_TBL_FORCE_TXOP(void *table, u32 val)
678 {
679 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(9));
680 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_FORCE_TXOP,
681 			   BIT(9));
682 }
683 #define SET_CMC_TBL_MASK_DATA_BW GENMASK(1, 0)
684 static inline void SET_CMC_TBL_DATA_BW(void *table, u32 val)
685 {
686 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(11, 10));
687 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_BW,
688 			   GENMASK(11, 10));
689 }
690 #define SET_CMC_TBL_MASK_DATA_GI_LTF GENMASK(2, 0)
691 static inline void SET_CMC_TBL_DATA_GI_LTF(void *table, u32 val)
692 {
693 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(14, 12));
694 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_GI_LTF,
695 			   GENMASK(14, 12));
696 }
697 #define SET_CMC_TBL_MASK_DARF_TC_INDEX BIT(0)
698 static inline void SET_CMC_TBL_DARF_TC_INDEX(void *table, u32 val)
699 {
700 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(15));
701 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DARF_TC_INDEX,
702 			   BIT(15));
703 }
704 #define SET_CMC_TBL_MASK_ARFR_CTRL GENMASK(3, 0)
705 static inline void SET_CMC_TBL_ARFR_CTRL(void *table, u32 val)
706 {
707 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(19, 16));
708 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ARFR_CTRL,
709 			   GENMASK(19, 16));
710 }
711 #define SET_CMC_TBL_MASK_ACQ_RPT_EN BIT(0)
712 static inline void SET_CMC_TBL_ACQ_RPT_EN(void *table, u32 val)
713 {
714 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(20));
715 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ACQ_RPT_EN,
716 			   BIT(20));
717 }
718 #define SET_CMC_TBL_MASK_MGQ_RPT_EN BIT(0)
719 static inline void SET_CMC_TBL_MGQ_RPT_EN(void *table, u32 val)
720 {
721 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(21));
722 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_MGQ_RPT_EN,
723 			   BIT(21));
724 }
725 #define SET_CMC_TBL_MASK_ULQ_RPT_EN BIT(0)
726 static inline void SET_CMC_TBL_ULQ_RPT_EN(void *table, u32 val)
727 {
728 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(22));
729 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ULQ_RPT_EN,
730 			   BIT(22));
731 }
732 #define SET_CMC_TBL_MASK_TWTQ_RPT_EN BIT(0)
733 static inline void SET_CMC_TBL_TWTQ_RPT_EN(void *table, u32 val)
734 {
735 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(23));
736 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TWTQ_RPT_EN,
737 			   BIT(23));
738 }
739 #define SET_CMC_TBL_MASK_DISRTSFB BIT(0)
740 static inline void SET_CMC_TBL_DISRTSFB(void *table, u32 val)
741 {
742 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(25));
743 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISRTSFB,
744 			   BIT(25));
745 }
746 #define SET_CMC_TBL_MASK_DISDATAFB BIT(0)
747 static inline void SET_CMC_TBL_DISDATAFB(void *table, u32 val)
748 {
749 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(26));
750 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISDATAFB,
751 			   BIT(26));
752 }
753 #define SET_CMC_TBL_MASK_TRYRATE BIT(0)
754 static inline void SET_CMC_TBL_TRYRATE(void *table, u32 val)
755 {
756 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(27));
757 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TRYRATE,
758 			   BIT(27));
759 }
760 #define SET_CMC_TBL_MASK_AMPDU_DENSITY GENMASK(3, 0)
761 static inline void SET_CMC_TBL_AMPDU_DENSITY(void *table, u32 val)
762 {
763 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(31, 28));
764 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_AMPDU_DENSITY,
765 			   GENMASK(31, 28));
766 }
767 #define SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE GENMASK(8, 0)
768 static inline void SET_CMC_TBL_DATA_RTY_LOWEST_RATE(void *table, u32 val)
769 {
770 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(8, 0));
771 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE,
772 			   GENMASK(8, 0));
773 }
774 #define SET_CMC_TBL_MASK_AMPDU_TIME_SEL BIT(0)
775 static inline void SET_CMC_TBL_AMPDU_TIME_SEL(void *table, u32 val)
776 {
777 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(9));
778 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_TIME_SEL,
779 			   BIT(9));
780 }
781 #define SET_CMC_TBL_MASK_AMPDU_LEN_SEL BIT(0)
782 static inline void SET_CMC_TBL_AMPDU_LEN_SEL(void *table, u32 val)
783 {
784 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(10));
785 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_LEN_SEL,
786 			   BIT(10));
787 }
788 #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL BIT(0)
789 static inline void SET_CMC_TBL_RTS_TXCNT_LMT_SEL(void *table, u32 val)
790 {
791 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(11));
792 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL,
793 			   BIT(11));
794 }
795 #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT GENMASK(3, 0)
796 static inline void SET_CMC_TBL_RTS_TXCNT_LMT(void *table, u32 val)
797 {
798 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(15, 12));
799 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT,
800 			   GENMASK(15, 12));
801 }
802 #define SET_CMC_TBL_MASK_RTSRATE GENMASK(8, 0)
803 static inline void SET_CMC_TBL_RTSRATE(void *table, u32 val)
804 {
805 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(24, 16));
806 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTSRATE,
807 			   GENMASK(24, 16));
808 }
809 #define SET_CMC_TBL_MASK_VCS_STBC BIT(0)
810 static inline void SET_CMC_TBL_VCS_STBC(void *table, u32 val)
811 {
812 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(27));
813 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_VCS_STBC,
814 			   BIT(27));
815 }
816 #define SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE GENMASK(3, 0)
817 static inline void SET_CMC_TBL_RTS_RTY_LOWEST_RATE(void *table, u32 val)
818 {
819 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(31, 28));
820 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE,
821 			   GENMASK(31, 28));
822 }
823 #define SET_CMC_TBL_MASK_DATA_TX_CNT_LMT GENMASK(5, 0)
824 static inline void SET_CMC_TBL_DATA_TX_CNT_LMT(void *table, u32 val)
825 {
826 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(5, 0));
827 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TX_CNT_LMT,
828 			   GENMASK(5, 0));
829 }
830 #define SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL BIT(0)
831 static inline void SET_CMC_TBL_DATA_TXCNT_LMT_SEL(void *table, u32 val)
832 {
833 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(6));
834 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL,
835 			   BIT(6));
836 }
837 #define SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL BIT(0)
838 static inline void SET_CMC_TBL_MAX_AGG_NUM_SEL(void *table, u32 val)
839 {
840 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(7));
841 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL,
842 			   BIT(7));
843 }
844 #define SET_CMC_TBL_MASK_RTS_EN BIT(0)
845 static inline void SET_CMC_TBL_RTS_EN(void *table, u32 val)
846 {
847 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(8));
848 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_EN,
849 			   BIT(8));
850 }
851 #define SET_CMC_TBL_MASK_CTS2SELF_EN BIT(0)
852 static inline void SET_CMC_TBL_CTS2SELF_EN(void *table, u32 val)
853 {
854 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(9));
855 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CTS2SELF_EN,
856 			   BIT(9));
857 }
858 #define SET_CMC_TBL_MASK_CCA_RTS GENMASK(1, 0)
859 static inline void SET_CMC_TBL_CCA_RTS(void *table, u32 val)
860 {
861 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(11, 10));
862 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CCA_RTS,
863 			   GENMASK(11, 10));
864 }
865 #define SET_CMC_TBL_MASK_HW_RTS_EN BIT(0)
866 static inline void SET_CMC_TBL_HW_RTS_EN(void *table, u32 val)
867 {
868 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(12));
869 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_HW_RTS_EN,
870 			   BIT(12));
871 }
872 #define SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE GENMASK(1, 0)
873 static inline void SET_CMC_TBL_RTS_DROP_DATA_MODE(void *table, u32 val)
874 {
875 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(14, 13));
876 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE,
877 			   GENMASK(14, 13));
878 }
879 #define SET_CMC_TBL_MASK_AMPDU_MAX_LEN GENMASK(10, 0)
880 static inline void SET_CMC_TBL_AMPDU_MAX_LEN(void *table, u32 val)
881 {
882 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(26, 16));
883 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_LEN,
884 			   GENMASK(26, 16));
885 }
886 #define SET_CMC_TBL_MASK_UL_MU_DIS BIT(0)
887 static inline void SET_CMC_TBL_UL_MU_DIS(void *table, u32 val)
888 {
889 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(27));
890 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_UL_MU_DIS,
891 			   BIT(27));
892 }
893 #define SET_CMC_TBL_MASK_AMPDU_MAX_TIME GENMASK(3, 0)
894 static inline void SET_CMC_TBL_AMPDU_MAX_TIME(void *table, u32 val)
895 {
896 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(31, 28));
897 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_TIME,
898 			   GENMASK(31, 28));
899 }
900 #define SET_CMC_TBL_MASK_MAX_AGG_NUM GENMASK(7, 0)
901 static inline void SET_CMC_TBL_MAX_AGG_NUM(void *table, u32 val)
902 {
903 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(7, 0));
904 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_MAX_AGG_NUM,
905 			   GENMASK(7, 0));
906 }
907 #define SET_CMC_TBL_MASK_BA_BMAP GENMASK(1, 0)
908 static inline void SET_CMC_TBL_BA_BMAP(void *table, u32 val)
909 {
910 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(9, 8));
911 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BA_BMAP,
912 			   GENMASK(9, 8));
913 }
914 #define SET_CMC_TBL_MASK_VO_LFTIME_SEL GENMASK(2, 0)
915 static inline void SET_CMC_TBL_VO_LFTIME_SEL(void *table, u32 val)
916 {
917 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(18, 16));
918 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VO_LFTIME_SEL,
919 			   GENMASK(18, 16));
920 }
921 #define SET_CMC_TBL_MASK_VI_LFTIME_SEL GENMASK(2, 0)
922 static inline void SET_CMC_TBL_VI_LFTIME_SEL(void *table, u32 val)
923 {
924 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(21, 19));
925 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VI_LFTIME_SEL,
926 			   GENMASK(21, 19));
927 }
928 #define SET_CMC_TBL_MASK_BE_LFTIME_SEL GENMASK(2, 0)
929 static inline void SET_CMC_TBL_BE_LFTIME_SEL(void *table, u32 val)
930 {
931 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(24, 22));
932 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BE_LFTIME_SEL,
933 			   GENMASK(24, 22));
934 }
935 #define SET_CMC_TBL_MASK_BK_LFTIME_SEL GENMASK(2, 0)
936 static inline void SET_CMC_TBL_BK_LFTIME_SEL(void *table, u32 val)
937 {
938 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(27, 25));
939 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BK_LFTIME_SEL,
940 			   GENMASK(27, 25));
941 }
942 #define SET_CMC_TBL_MASK_SECTYPE GENMASK(3, 0)
943 static inline void SET_CMC_TBL_SECTYPE(void *table, u32 val)
944 {
945 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(31, 28));
946 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_SECTYPE,
947 			   GENMASK(31, 28));
948 }
949 #define SET_CMC_TBL_MASK_MULTI_PORT_ID GENMASK(2, 0)
950 static inline void SET_CMC_TBL_MULTI_PORT_ID(void *table, u32 val)
951 {
952 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(2, 0));
953 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MULTI_PORT_ID,
954 			   GENMASK(2, 0));
955 }
956 #define SET_CMC_TBL_MASK_BMC BIT(0)
957 static inline void SET_CMC_TBL_BMC(void *table, u32 val)
958 {
959 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(3));
960 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_BMC,
961 			   BIT(3));
962 }
963 #define SET_CMC_TBL_MASK_MBSSID GENMASK(3, 0)
964 static inline void SET_CMC_TBL_MBSSID(void *table, u32 val)
965 {
966 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(7, 4));
967 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MBSSID,
968 			   GENMASK(7, 4));
969 }
970 #define SET_CMC_TBL_MASK_NAVUSEHDR BIT(0)
971 static inline void SET_CMC_TBL_NAVUSEHDR(void *table, u32 val)
972 {
973 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(8));
974 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_NAVUSEHDR,
975 			   BIT(8));
976 }
977 #define SET_CMC_TBL_MASK_TXPWR_MODE GENMASK(2, 0)
978 static inline void SET_CMC_TBL_TXPWR_MODE(void *table, u32 val)
979 {
980 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(11, 9));
981 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_TXPWR_MODE,
982 			   GENMASK(11, 9));
983 }
984 #define SET_CMC_TBL_MASK_DATA_DCM BIT(0)
985 static inline void SET_CMC_TBL_DATA_DCM(void *table, u32 val)
986 {
987 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(12));
988 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_DCM,
989 			   BIT(12));
990 }
991 #define SET_CMC_TBL_MASK_DATA_ER BIT(0)
992 static inline void SET_CMC_TBL_DATA_ER(void *table, u32 val)
993 {
994 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(13));
995 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_ER,
996 			   BIT(13));
997 }
998 #define SET_CMC_TBL_MASK_DATA_LDPC BIT(0)
999 static inline void SET_CMC_TBL_DATA_LDPC(void *table, u32 val)
1000 {
1001 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(14));
1002 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_LDPC,
1003 			   BIT(14));
1004 }
1005 #define SET_CMC_TBL_MASK_DATA_STBC BIT(0)
1006 static inline void SET_CMC_TBL_DATA_STBC(void *table, u32 val)
1007 {
1008 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(15));
1009 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_STBC,
1010 			   BIT(15));
1011 }
1012 #define SET_CMC_TBL_MASK_A_CTRL_BQR BIT(0)
1013 static inline void SET_CMC_TBL_A_CTRL_BQR(void *table, u32 val)
1014 {
1015 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(16));
1016 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BQR,
1017 			   BIT(16));
1018 }
1019 #define SET_CMC_TBL_MASK_A_CTRL_UPH BIT(0)
1020 static inline void SET_CMC_TBL_A_CTRL_UPH(void *table, u32 val)
1021 {
1022 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(17));
1023 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_UPH,
1024 			   BIT(17));
1025 }
1026 #define SET_CMC_TBL_MASK_A_CTRL_BSR BIT(0)
1027 static inline void SET_CMC_TBL_A_CTRL_BSR(void *table, u32 val)
1028 {
1029 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(18));
1030 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BSR,
1031 			   BIT(18));
1032 }
1033 #define SET_CMC_TBL_MASK_A_CTRL_CAS BIT(0)
1034 static inline void SET_CMC_TBL_A_CTRL_CAS(void *table, u32 val)
1035 {
1036 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(19));
1037 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_CAS,
1038 			   BIT(19));
1039 }
1040 #define SET_CMC_TBL_MASK_DATA_BW_ER BIT(0)
1041 static inline void SET_CMC_TBL_DATA_BW_ER(void *table, u32 val)
1042 {
1043 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(20));
1044 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_BW_ER,
1045 			   BIT(20));
1046 }
1047 #define SET_CMC_TBL_MASK_LSIG_TXOP_EN BIT(0)
1048 static inline void SET_CMC_TBL_LSIG_TXOP_EN(void *table, u32 val)
1049 {
1050 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(21));
1051 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_LSIG_TXOP_EN,
1052 			   BIT(21));
1053 }
1054 #define SET_CMC_TBL_MASK_CTRL_CNT_VLD BIT(0)
1055 static inline void SET_CMC_TBL_CTRL_CNT_VLD(void *table, u32 val)
1056 {
1057 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(27));
1058 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT_VLD,
1059 			   BIT(27));
1060 }
1061 #define SET_CMC_TBL_MASK_CTRL_CNT GENMASK(3, 0)
1062 static inline void SET_CMC_TBL_CTRL_CNT(void *table, u32 val)
1063 {
1064 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(31, 28));
1065 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT,
1066 			   GENMASK(31, 28));
1067 }
1068 #define SET_CMC_TBL_MASK_RESP_REF_RATE GENMASK(8, 0)
1069 static inline void SET_CMC_TBL_RESP_REF_RATE(void *table, u32 val)
1070 {
1071 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(8, 0));
1072 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_RESP_REF_RATE,
1073 			   GENMASK(8, 0));
1074 }
1075 #define SET_CMC_TBL_MASK_ALL_ACK_SUPPORT BIT(0)
1076 static inline void SET_CMC_TBL_ALL_ACK_SUPPORT(void *table, u32 val)
1077 {
1078 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(12));
1079 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ALL_ACK_SUPPORT,
1080 			   BIT(12));
1081 }
1082 #define SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT BIT(0)
1083 static inline void SET_CMC_TBL_BSR_QUEUE_SIZE_FORMAT(void *table, u32 val)
1084 {
1085 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(13));
1086 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT,
1087 			   BIT(13));
1088 }
1089 #define SET_CMC_TBL_MASK_NTX_PATH_EN GENMASK(3, 0)
1090 static inline void SET_CMC_TBL_NTX_PATH_EN(void *table, u32 val)
1091 {
1092 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(19, 16));
1093 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_NTX_PATH_EN,
1094 			   GENMASK(19, 16));
1095 }
1096 #define SET_CMC_TBL_MASK_PATH_MAP_A GENMASK(1, 0)
1097 static inline void SET_CMC_TBL_PATH_MAP_A(void *table, u32 val)
1098 {
1099 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(21, 20));
1100 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_A,
1101 			   GENMASK(21, 20));
1102 }
1103 #define SET_CMC_TBL_MASK_PATH_MAP_B GENMASK(1, 0)
1104 static inline void SET_CMC_TBL_PATH_MAP_B(void *table, u32 val)
1105 {
1106 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(23, 22));
1107 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_B,
1108 			   GENMASK(23, 22));
1109 }
1110 #define SET_CMC_TBL_MASK_PATH_MAP_C GENMASK(1, 0)
1111 static inline void SET_CMC_TBL_PATH_MAP_C(void *table, u32 val)
1112 {
1113 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(25, 24));
1114 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_C,
1115 			   GENMASK(25, 24));
1116 }
1117 #define SET_CMC_TBL_MASK_PATH_MAP_D GENMASK(1, 0)
1118 static inline void SET_CMC_TBL_PATH_MAP_D(void *table, u32 val)
1119 {
1120 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(27, 26));
1121 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_D,
1122 			   GENMASK(27, 26));
1123 }
1124 #define SET_CMC_TBL_MASK_ANTSEL_A BIT(0)
1125 static inline void SET_CMC_TBL_ANTSEL_A(void *table, u32 val)
1126 {
1127 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(28));
1128 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_A,
1129 			   BIT(28));
1130 }
1131 #define SET_CMC_TBL_MASK_ANTSEL_B BIT(0)
1132 static inline void SET_CMC_TBL_ANTSEL_B(void *table, u32 val)
1133 {
1134 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(29));
1135 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_B,
1136 			   BIT(29));
1137 }
1138 #define SET_CMC_TBL_MASK_ANTSEL_C BIT(0)
1139 static inline void SET_CMC_TBL_ANTSEL_C(void *table, u32 val)
1140 {
1141 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(30));
1142 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_C,
1143 			   BIT(30));
1144 }
1145 #define SET_CMC_TBL_MASK_ANTSEL_D BIT(0)
1146 static inline void SET_CMC_TBL_ANTSEL_D(void *table, u32 val)
1147 {
1148 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(31));
1149 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_D,
1150 			   BIT(31));
1151 }
1152 
1153 #define SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING GENMASK(1, 0)
1154 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING_V1(void *table, u32 val)
1155 {
1156 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(1, 0));
1157 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1158 			   GENMASK(1, 0));
1159 }
1160 
1161 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40_V1(void *table, u32 val)
1162 {
1163 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(3, 2));
1164 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1165 			   GENMASK(3, 2));
1166 }
1167 
1168 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80_V1(void *table, u32 val)
1169 {
1170 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(5, 4));
1171 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1172 			   GENMASK(5, 4));
1173 }
1174 
1175 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160_V1(void *table, u32 val)
1176 {
1177 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 6));
1178 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1179 			   GENMASK(7, 6));
1180 }
1181 
1182 #define SET_CMC_TBL_MASK_ADDR_CAM_INDEX GENMASK(7, 0)
1183 static inline void SET_CMC_TBL_ADDR_CAM_INDEX(void *table, u32 val)
1184 {
1185 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 0));
1186 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ADDR_CAM_INDEX,
1187 			   GENMASK(7, 0));
1188 }
1189 #define SET_CMC_TBL_MASK_PAID GENMASK(8, 0)
1190 static inline void SET_CMC_TBL_PAID(void *table, u32 val)
1191 {
1192 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(16, 8));
1193 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_PAID,
1194 			   GENMASK(16, 8));
1195 }
1196 #define SET_CMC_TBL_MASK_ULDL BIT(0)
1197 static inline void SET_CMC_TBL_ULDL(void *table, u32 val)
1198 {
1199 	le32p_replace_bits((__le32 *)(table) + 7, val, BIT(17));
1200 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ULDL,
1201 			   BIT(17));
1202 }
1203 #define SET_CMC_TBL_MASK_DOPPLER_CTRL GENMASK(1, 0)
1204 static inline void SET_CMC_TBL_DOPPLER_CTRL(void *table, u32 val)
1205 {
1206 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(19, 18));
1207 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_DOPPLER_CTRL,
1208 			   GENMASK(19, 18));
1209 }
1210 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING(void *table, u32 val)
1211 {
1212 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(21, 20));
1213 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1214 			   GENMASK(21, 20));
1215 }
1216 
1217 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40(void *table, u32 val)
1218 {
1219 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(23, 22));
1220 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1221 			   GENMASK(23, 22));
1222 }
1223 #define SET_CMC_TBL_MASK_TXPWR_TOLERENCE GENMASK(3, 0)
1224 static inline void SET_CMC_TBL_TXPWR_TOLERENCE(void *table, u32 val)
1225 {
1226 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(27, 24));
1227 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_TXPWR_TOLERENCE,
1228 			   GENMASK(27, 24));
1229 }
1230 
1231 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80(void *table, u32 val)
1232 {
1233 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(31, 30));
1234 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1235 			   GENMASK(31, 30));
1236 }
1237 #define SET_CMC_TBL_MASK_NC GENMASK(2, 0)
1238 static inline void SET_CMC_TBL_NC(void *table, u32 val)
1239 {
1240 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(2, 0));
1241 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NC,
1242 			   GENMASK(2, 0));
1243 }
1244 #define SET_CMC_TBL_MASK_NR GENMASK(2, 0)
1245 static inline void SET_CMC_TBL_NR(void *table, u32 val)
1246 {
1247 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(5, 3));
1248 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NR,
1249 			   GENMASK(5, 3));
1250 }
1251 #define SET_CMC_TBL_MASK_NG GENMASK(1, 0)
1252 static inline void SET_CMC_TBL_NG(void *table, u32 val)
1253 {
1254 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(7, 6));
1255 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NG,
1256 			   GENMASK(7, 6));
1257 }
1258 #define SET_CMC_TBL_MASK_CB GENMASK(1, 0)
1259 static inline void SET_CMC_TBL_CB(void *table, u32 val)
1260 {
1261 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(9, 8));
1262 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CB,
1263 			   GENMASK(9, 8));
1264 }
1265 #define SET_CMC_TBL_MASK_CS GENMASK(1, 0)
1266 static inline void SET_CMC_TBL_CS(void *table, u32 val)
1267 {
1268 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(11, 10));
1269 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CS,
1270 			   GENMASK(11, 10));
1271 }
1272 #define SET_CMC_TBL_MASK_CSI_TXBF_EN BIT(0)
1273 static inline void SET_CMC_TBL_CSI_TXBF_EN(void *table, u32 val)
1274 {
1275 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(12));
1276 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_TXBF_EN,
1277 			   BIT(12));
1278 }
1279 #define SET_CMC_TBL_MASK_CSI_STBC_EN BIT(0)
1280 static inline void SET_CMC_TBL_CSI_STBC_EN(void *table, u32 val)
1281 {
1282 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(13));
1283 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_STBC_EN,
1284 			   BIT(13));
1285 }
1286 #define SET_CMC_TBL_MASK_CSI_LDPC_EN BIT(0)
1287 static inline void SET_CMC_TBL_CSI_LDPC_EN(void *table, u32 val)
1288 {
1289 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(14));
1290 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_LDPC_EN,
1291 			   BIT(14));
1292 }
1293 #define SET_CMC_TBL_MASK_CSI_PARA_EN BIT(0)
1294 static inline void SET_CMC_TBL_CSI_PARA_EN(void *table, u32 val)
1295 {
1296 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(15));
1297 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_PARA_EN,
1298 			   BIT(15));
1299 }
1300 #define SET_CMC_TBL_MASK_CSI_FIX_RATE GENMASK(8, 0)
1301 static inline void SET_CMC_TBL_CSI_FIX_RATE(void *table, u32 val)
1302 {
1303 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(24, 16));
1304 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_FIX_RATE,
1305 			   GENMASK(24, 16));
1306 }
1307 #define SET_CMC_TBL_MASK_CSI_GI_LTF GENMASK(2, 0)
1308 static inline void SET_CMC_TBL_CSI_GI_LTF(void *table, u32 val)
1309 {
1310 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(27, 25));
1311 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_GI_LTF,
1312 			   GENMASK(27, 25));
1313 }
1314 
1315 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160(void *table, u32 val)
1316 {
1317 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(29, 28));
1318 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1319 			   GENMASK(29, 28));
1320 }
1321 
1322 #define SET_CMC_TBL_MASK_CSI_BW GENMASK(1, 0)
1323 static inline void SET_CMC_TBL_CSI_BW(void *table, u32 val)
1324 {
1325 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(31, 30));
1326 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_BW,
1327 			   GENMASK(31, 30));
1328 }
1329 
1330 struct rtw89_h2c_cctlinfo_ud_g7 {
1331 	__le32 c0;
1332 	__le32 w0;
1333 	__le32 w1;
1334 	__le32 w2;
1335 	__le32 w3;
1336 	__le32 w4;
1337 	__le32 w5;
1338 	__le32 w6;
1339 	__le32 w7;
1340 	__le32 w8;
1341 	__le32 w9;
1342 	__le32 w10;
1343 	__le32 w11;
1344 	__le32 w12;
1345 	__le32 w13;
1346 	__le32 w14;
1347 	__le32 w15;
1348 	__le32 m0;
1349 	__le32 m1;
1350 	__le32 m2;
1351 	__le32 m3;
1352 	__le32 m4;
1353 	__le32 m5;
1354 	__le32 m6;
1355 	__le32 m7;
1356 	__le32 m8;
1357 	__le32 m9;
1358 	__le32 m10;
1359 	__le32 m11;
1360 	__le32 m12;
1361 	__le32 m13;
1362 	__le32 m14;
1363 	__le32 m15;
1364 } __packed;
1365 
1366 #define CCTLINFO_G7_C0_MACID GENMASK(6, 0)
1367 #define CCTLINFO_G7_C0_OP BIT(7)
1368 
1369 #define CCTLINFO_G7_W0_DATARATE GENMASK(11, 0)
1370 #define CCTLINFO_G7_W0_DATA_GI_LTF GENMASK(14, 12)
1371 #define CCTLINFO_G7_W0_TRYRATE BIT(15)
1372 #define CCTLINFO_G7_W0_ARFR_CTRL GENMASK(17, 16)
1373 #define CCTLINFO_G7_W0_DIS_HE1SS_STBC BIT(18)
1374 #define CCTLINFO_G7_W0_ACQ_RPT_EN BIT(20)
1375 #define CCTLINFO_G7_W0_MGQ_RPT_EN BIT(21)
1376 #define CCTLINFO_G7_W0_ULQ_RPT_EN BIT(22)
1377 #define CCTLINFO_G7_W0_TWTQ_RPT_EN BIT(23)
1378 #define CCTLINFO_G7_W0_FORCE_TXOP BIT(24)
1379 #define CCTLINFO_G7_W0_DISRTSFB BIT(25)
1380 #define CCTLINFO_G7_W0_DISDATAFB BIT(26)
1381 #define CCTLINFO_G7_W0_NSTR_EN BIT(27)
1382 #define CCTLINFO_G7_W0_AMPDU_DENSITY GENMASK(31, 28)
1383 #define CCTLINFO_G7_W0_ALL (GENMASK(31, 20) | GENMASK(18, 0))
1384 #define CCTLINFO_G7_W1_DATA_RTY_LOWEST_RATE GENMASK(11, 0)
1385 #define CCTLINFO_G7_W1_RTS_TXCNT_LMT GENMASK(15, 12)
1386 #define CCTLINFO_G7_W1_RTSRATE GENMASK(27, 16)
1387 #define CCTLINFO_G7_W1_RTS_RTY_LOWEST_RATE GENMASK(31, 28)
1388 #define CCTLINFO_G7_W1_ALL GENMASK(31, 0)
1389 #define CCTLINFO_G7_W2_DATA_TX_CNT_LMT GENMASK(5, 0)
1390 #define CCTLINFO_G7_W2_DATA_TXCNT_LMT_SEL BIT(6)
1391 #define CCTLINFO_G7_W2_MAX_AGG_NUM_SEL BIT(7)
1392 #define CCTLINFO_G7_W2_RTS_EN BIT(8)
1393 #define CCTLINFO_G7_W2_CTS2SELF_EN BIT(9)
1394 #define CCTLINFO_G7_W2_CCA_RTS GENMASK(11, 10)
1395 #define CCTLINFO_G7_W2_HW_RTS_EN BIT(12)
1396 #define CCTLINFO_G7_W2_RTS_DROP_DATA_MODE GENMASK(14, 13)
1397 #define CCTLINFO_G7_W2_PRELD_EN BIT(15)
1398 #define CCTLINFO_G7_W2_AMPDU_MAX_LEN GENMASK(26, 16)
1399 #define CCTLINFO_G7_W2_UL_MU_DIS BIT(27)
1400 #define CCTLINFO_G7_W2_AMPDU_MAX_TIME GENMASK(31, 28)
1401 #define CCTLINFO_G7_W2_ALL GENMASK(31, 0)
1402 #define CCTLINFO_G7_W3_MAX_AGG_NUM GENMASK(7, 0)
1403 #define CCTLINFO_G7_W3_DATA_BW GENMASK(10, 8)
1404 #define CCTLINFO_G7_W3_DATA_BW_ER BIT(11)
1405 #define CCTLINFO_G7_W3_BA_BMAP GENMASK(14, 12)
1406 #define CCTLINFO_G7_W3_VCS_STBC BIT(15)
1407 #define CCTLINFO_G7_W3_VO_LFTIME_SEL GENMASK(18, 16)
1408 #define CCTLINFO_G7_W3_VI_LFTIME_SEL GENMASK(21, 19)
1409 #define CCTLINFO_G7_W3_BE_LFTIME_SEL GENMASK(24, 22)
1410 #define CCTLINFO_G7_W3_BK_LFTIME_SEL GENMASK(27, 25)
1411 #define CCTLINFO_G7_W3_AMPDU_TIME_SEL BIT(28)
1412 #define CCTLINFO_G7_W3_AMPDU_LEN_SEL BIT(29)
1413 #define CCTLINFO_G7_W3_RTS_TXCNT_LMT_SEL BIT(30)
1414 #define CCTLINFO_G7_W3_LSIG_TXOP_EN BIT(31)
1415 #define CCTLINFO_G7_W3_ALL GENMASK(31, 0)
1416 #define CCTLINFO_G7_W4_MULTI_PORT_ID GENMASK(2, 0)
1417 #define CCTLINFO_G7_W4_BYPASS_PUNC BIT(3)
1418 #define CCTLINFO_G7_W4_MBSSID GENMASK(7, 4)
1419 #define CCTLINFO_G7_W4_DATA_DCM BIT(8)
1420 #define CCTLINFO_G7_W4_DATA_ER BIT(9)
1421 #define CCTLINFO_G7_W4_DATA_LDPC BIT(10)
1422 #define CCTLINFO_G7_W4_DATA_STBC BIT(11)
1423 #define CCTLINFO_G7_W4_A_CTRL_BQR BIT(12)
1424 #define CCTLINFO_G7_W4_A_CTRL_BSR BIT(14)
1425 #define CCTLINFO_G7_W4_A_CTRL_CAS BIT(15)
1426 #define CCTLINFO_G7_W4_ACT_SUBCH_CBW GENMASK(31, 16)
1427 #define CCTLINFO_G7_W4_ALL (GENMASK(31, 14) | GENMASK(12, 0))
1428 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING0 GENMASK(1, 0)
1429 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING1 GENMASK(3, 2)
1430 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING2 GENMASK(5, 4)
1431 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING3 GENMASK(7, 6)
1432 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING4 GENMASK(9, 8)
1433 #define CCTLINFO_G7_W5_SR_RATE GENMASK(14, 10)
1434 #define CCTLINFO_G7_W5_TID_DISABLE GENMASK(23, 16)
1435 #define CCTLINFO_G7_W5_ADDR_CAM_INDEX GENMASK(31, 24)
1436 #define CCTLINFO_G7_W5_ALL (GENMASK(31, 16) | GENMASK(14, 0))
1437 #define CCTLINFO_G7_W6_AID12_PAID GENMASK(11, 0)
1438 #define CCTLINFO_G7_W6_RESP_REF_RATE GENMASK(23, 12)
1439 #define CCTLINFO_G7_W6_ULDL BIT(31)
1440 #define CCTLINFO_G7_W6_ALL (BIT(31) | GENMASK(23, 0))
1441 #define CCTLINFO_G7_W7_NC GENMASK(2, 0)
1442 #define CCTLINFO_G7_W7_NR GENMASK(5, 3)
1443 #define CCTLINFO_G7_W7_NG GENMASK(7, 6)
1444 #define CCTLINFO_G7_W7_CB GENMASK(9, 8)
1445 #define CCTLINFO_G7_W7_CS GENMASK(11, 10)
1446 #define CCTLINFO_G7_W7_CSI_STBC_EN BIT(13)
1447 #define CCTLINFO_G7_W7_CSI_LDPC_EN BIT(14)
1448 #define CCTLINFO_G7_W7_CSI_PARA_EN BIT(15)
1449 #define CCTLINFO_G7_W7_CSI_FIX_RATE GENMASK(27, 16)
1450 #define CCTLINFO_G7_W7_CSI_BW GENMASK(31, 29)
1451 #define CCTLINFO_G7_W7_ALL (GENMASK(31, 29) | GENMASK(27, 13) | GENMASK(11, 0))
1452 #define CCTLINFO_G7_W8_ALL_ACK_SUPPORT BIT(0)
1453 #define CCTLINFO_G7_W8_BSR_QUEUE_SIZE_FORMAT BIT(1)
1454 #define CCTLINFO_G7_W8_BSR_OM_UPD_EN BIT(2)
1455 #define CCTLINFO_G7_W8_MACID_FWD_IDC BIT(3)
1456 #define CCTLINFO_G7_W8_AZ_SEC_EN BIT(4)
1457 #define CCTLINFO_G7_W8_CSI_SEC_EN BIT(5)
1458 #define CCTLINFO_G7_W8_FIX_UL_ADDRCAM_IDX BIT(6)
1459 #define CCTLINFO_G7_W8_CTRL_CNT_VLD BIT(7)
1460 #define CCTLINFO_G7_W8_CTRL_CNT GENMASK(11, 8)
1461 #define CCTLINFO_G7_W8_RESP_SEC_TYPE GENMASK(15, 12)
1462 #define CCTLINFO_G7_W8_ALL GENMASK(15, 0)
1463 /* W9~13 are reserved */
1464 #define CCTLINFO_G7_W14_VO_CURR_RATE GENMASK(11, 0)
1465 #define CCTLINFO_G7_W14_VI_CURR_RATE GENMASK(23, 12)
1466 #define CCTLINFO_G7_W14_BE_CURR_RATE_L GENMASK(31, 24)
1467 #define CCTLINFO_G7_W14_ALL GENMASK(31, 0)
1468 #define CCTLINFO_G7_W15_BE_CURR_RATE_H GENMASK(3, 0)
1469 #define CCTLINFO_G7_W15_BK_CURR_RATE GENMASK(15, 4)
1470 #define CCTLINFO_G7_W15_MGNT_CURR_RATE GENMASK(27, 16)
1471 #define CCTLINFO_G7_W15_ALL GENMASK(27, 0)
1472 
1473 struct rtw89_h2c_bcn_upd {
1474 	__le32 w0;
1475 	__le32 w1;
1476 	__le32 w2;
1477 } __packed;
1478 
1479 #define RTW89_H2C_BCN_UPD_W0_PORT GENMASK(7, 0)
1480 #define RTW89_H2C_BCN_UPD_W0_MBSSID GENMASK(15, 8)
1481 #define RTW89_H2C_BCN_UPD_W0_BAND GENMASK(23, 16)
1482 #define RTW89_H2C_BCN_UPD_W0_GRP_IE_OFST GENMASK(31, 24)
1483 #define RTW89_H2C_BCN_UPD_W1_MACID GENMASK(7, 0)
1484 #define RTW89_H2C_BCN_UPD_W1_SSN_SEL GENMASK(9, 8)
1485 #define RTW89_H2C_BCN_UPD_W1_SSN_MODE GENMASK(11, 10)
1486 #define RTW89_H2C_BCN_UPD_W1_RATE GENMASK(20, 12)
1487 #define RTW89_H2C_BCN_UPD_W1_TXPWR GENMASK(23, 21)
1488 #define RTW89_H2C_BCN_UPD_W2_TXINFO_CTRL_EN BIT(0)
1489 #define RTW89_H2C_BCN_UPD_W2_NTX_PATH_EN GENMASK(4, 1)
1490 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_A GENMASK(6, 5)
1491 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_B GENMASK(8, 7)
1492 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_C GENMASK(10, 9)
1493 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_D GENMASK(12, 11)
1494 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_A BIT(13)
1495 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_B BIT(14)
1496 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_C BIT(15)
1497 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_D BIT(16)
1498 #define RTW89_H2C_BCN_UPD_W2_CSA_OFST GENMASK(31, 17)
1499 
1500 struct rtw89_h2c_bcn_upd_be {
1501 	__le32 w0;
1502 	__le32 w1;
1503 	__le32 w2;
1504 	__le32 w3;
1505 	__le32 w4;
1506 	__le32 w5;
1507 	__le32 w6;
1508 	__le32 w7;
1509 	__le32 w8;
1510 	__le32 w9;
1511 	__le32 w10;
1512 	__le32 w11;
1513 	__le32 w12;
1514 	__le32 w13;
1515 	__le32 w14;
1516 	__le32 w15;
1517 	__le32 w16;
1518 	__le32 w17;
1519 	__le32 w18;
1520 	__le32 w19;
1521 	__le32 w20;
1522 	__le32 w21;
1523 	__le32 w22;
1524 	__le32 w23;
1525 	__le32 w24;
1526 	__le32 w25;
1527 	__le32 w26;
1528 	__le32 w27;
1529 	__le32 w28;
1530 	__le32 w29;
1531 } __packed;
1532 
1533 #define RTW89_H2C_BCN_UPD_BE_W0_PORT GENMASK(7, 0)
1534 #define RTW89_H2C_BCN_UPD_BE_W0_MBSSID GENMASK(15, 8)
1535 #define RTW89_H2C_BCN_UPD_BE_W0_BAND GENMASK(23, 16)
1536 #define RTW89_H2C_BCN_UPD_BE_W0_GRP_IE_OFST GENMASK(31, 24)
1537 #define RTW89_H2C_BCN_UPD_BE_W1_MACID GENMASK(7, 0)
1538 #define RTW89_H2C_BCN_UPD_BE_W1_SSN_SEL GENMASK(9, 8)
1539 #define RTW89_H2C_BCN_UPD_BE_W1_SSN_MODE GENMASK(11, 10)
1540 #define RTW89_H2C_BCN_UPD_BE_W1_RATE GENMASK(20, 12)
1541 #define RTW89_H2C_BCN_UPD_BE_W1_TXPWR GENMASK(23, 21)
1542 #define RTW89_H2C_BCN_UPD_BE_W1_MACID_EXT GENMASK(31, 24)
1543 #define RTW89_H2C_BCN_UPD_BE_W2_TXINFO_CTRL_EN BIT(0)
1544 #define RTW89_H2C_BCN_UPD_BE_W2_NTX_PATH_EN GENMASK(4, 1)
1545 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_A GENMASK(6, 5)
1546 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_B GENMASK(8, 7)
1547 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_C GENMASK(10, 9)
1548 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_D GENMASK(12, 11)
1549 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_A BIT(13)
1550 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_B BIT(14)
1551 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_C BIT(15)
1552 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_D BIT(16)
1553 #define RTW89_H2C_BCN_UPD_BE_W2_CSA_OFST GENMASK(31, 17)
1554 #define RTW89_H2C_BCN_UPD_BE_W3_MLIE_CSA_OFST GENMASK(15, 0)
1555 #define RTW89_H2C_BCN_UPD_BE_W3_CRITICAL_UPD_FLAG_OFST GENMASK(31, 16)
1556 #define RTW89_H2C_BCN_UPD_BE_W4_VAP1_DTIM_CNT_OFST GENMASK(15, 0)
1557 #define RTW89_H2C_BCN_UPD_BE_W4_VAP2_DTIM_CNT_OFST GENMASK(31, 16)
1558 #define RTW89_H2C_BCN_UPD_BE_W5_VAP3_DTIM_CNT_OFST GENMASK(15, 0)
1559 #define RTW89_H2C_BCN_UPD_BE_W5_VAP4_DTIM_CNT_OFST GENMASK(31, 16)
1560 #define RTW89_H2C_BCN_UPD_BE_W6_VAP5_DTIM_CNT_OFST GENMASK(15, 0)
1561 #define RTW89_H2C_BCN_UPD_BE_W6_VAP6_DTIM_CNT_OFST GENMASK(31, 16)
1562 #define RTW89_H2C_BCN_UPD_BE_W7_VAP7_DTIM_CNT_OFST GENMASK(15, 0)
1563 #define RTW89_H2C_BCN_UPD_BE_W7_ECSA_OFST GENMASK(30, 16)
1564 #define RTW89_H2C_BCN_UPD_BE_W7_PROTECTION_KEY_ID BIT(31)
1565 
1566 static inline void SET_FWROLE_MAINTAIN_MACID(void *h2c, u32 val)
1567 {
1568 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1569 }
1570 
1571 static inline void SET_FWROLE_MAINTAIN_SELF_ROLE(void *h2c, u32 val)
1572 {
1573 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(9, 8));
1574 }
1575 
1576 static inline void SET_FWROLE_MAINTAIN_UPD_MODE(void *h2c, u32 val)
1577 {
1578 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(12, 10));
1579 }
1580 
1581 static inline void SET_FWROLE_MAINTAIN_WIFI_ROLE(void *h2c, u32 val)
1582 {
1583 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(16, 13));
1584 }
1585 
1586 enum rtw89_fw_sta_type { /* value of RTW89_H2C_JOININFO_W1_STA_TYPE */
1587 	RTW89_FW_N_AC_STA = 0,
1588 	RTW89_FW_AX_STA = 1,
1589 	RTW89_FW_BE_STA = 2,
1590 };
1591 
1592 struct rtw89_h2c_join {
1593 	__le32 w0;
1594 } __packed;
1595 
1596 struct rtw89_h2c_join_v1 {
1597 	__le32 w0;
1598 	__le32 w1;
1599 	__le32 w2;
1600 } __packed;
1601 
1602 #define RTW89_H2C_JOININFO_W0_MACID GENMASK(7, 0)
1603 #define RTW89_H2C_JOININFO_W0_OP BIT(8)
1604 #define RTW89_H2C_JOININFO_W0_BAND BIT(9)
1605 #define RTW89_H2C_JOININFO_W0_WMM GENMASK(11, 10)
1606 #define RTW89_H2C_JOININFO_W0_TGR BIT(12)
1607 #define RTW89_H2C_JOININFO_W0_ISHESTA BIT(13)
1608 #define RTW89_H2C_JOININFO_W0_DLBW GENMASK(15, 14)
1609 #define RTW89_H2C_JOININFO_W0_TF_MAC_PAD GENMASK(17, 16)
1610 #define RTW89_H2C_JOININFO_W0_DL_T_PE GENMASK(20, 18)
1611 #define RTW89_H2C_JOININFO_W0_PORT_ID GENMASK(23, 21)
1612 #define RTW89_H2C_JOININFO_W0_NET_TYPE GENMASK(25, 24)
1613 #define RTW89_H2C_JOININFO_W0_WIFI_ROLE GENMASK(29, 26)
1614 #define RTW89_H2C_JOININFO_W0_SELF_ROLE GENMASK(31, 30)
1615 #define RTW89_H2C_JOININFO_W1_STA_TYPE GENMASK(2, 0)
1616 #define RTW89_H2C_JOININFO_W1_IS_MLD BIT(3)
1617 #define RTW89_H2C_JOININFO_W1_MAIN_MACID GENMASK(11, 4)
1618 #define RTW89_H2C_JOININFO_W1_MLO_MODE BIT(12)
1619 #define RTW89_H2C_JOININFO_W1_EMLSR_CAB BIT(13)
1620 #define RTW89_H2C_JOININFO_W1_NSTR_EN BIT(14)
1621 #define RTW89_H2C_JOININFO_W1_INIT_PWR_STATE BIT(15)
1622 #define RTW89_H2C_JOININFO_W1_EMLSR_PADDING GENMASK(18, 16)
1623 #define RTW89_H2C_JOININFO_W1_EMLSR_TRANS_DELAY GENMASK(21, 19)
1624 #define RTW89_H2C_JOININFO_W2_MACID_EXT GENMASK(7, 0)
1625 #define RTW89_H2C_JOININFO_W2_MAIN_MACID_EXT GENMASK(15, 8)
1626 
1627 struct rtw89_h2c_notify_dbcc {
1628 	__le32 w0;
1629 } __packed;
1630 
1631 #define RTW89_H2C_NOTIFY_DBCC_EN BIT(0)
1632 
1633 static inline void SET_GENERAL_PKT_MACID(void *h2c, u32 val)
1634 {
1635 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1636 }
1637 
1638 static inline void SET_GENERAL_PKT_PROBRSP_ID(void *h2c, u32 val)
1639 {
1640 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1641 }
1642 
1643 static inline void SET_GENERAL_PKT_PSPOLL_ID(void *h2c, u32 val)
1644 {
1645 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16));
1646 }
1647 
1648 static inline void SET_GENERAL_PKT_NULL_ID(void *h2c, u32 val)
1649 {
1650 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1651 }
1652 
1653 static inline void SET_GENERAL_PKT_QOS_NULL_ID(void *h2c, u32 val)
1654 {
1655 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0));
1656 }
1657 
1658 static inline void SET_GENERAL_PKT_CTS2SELF_ID(void *h2c, u32 val)
1659 {
1660 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8));
1661 }
1662 
1663 static inline void SET_LOG_CFG_LEVEL(void *h2c, u32 val)
1664 {
1665 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1666 }
1667 
1668 static inline void SET_LOG_CFG_PATH(void *h2c, u32 val)
1669 {
1670 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1671 }
1672 
1673 static inline void SET_LOG_CFG_COMP(void *h2c, u32 val)
1674 {
1675 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(31, 0));
1676 }
1677 
1678 static inline void SET_LOG_CFG_COMP_EXT(void *h2c, u32 val)
1679 {
1680 	le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(31, 0));
1681 }
1682 
1683 struct rtw89_h2c_ba_cam {
1684 	__le32 w0;
1685 	__le32 w1;
1686 } __packed;
1687 
1688 #define RTW89_H2C_BA_CAM_W0_VALID BIT(0)
1689 #define RTW89_H2C_BA_CAM_W0_INIT_REQ BIT(1)
1690 #define RTW89_H2C_BA_CAM_W0_ENTRY_IDX GENMASK(3, 2)
1691 #define RTW89_H2C_BA_CAM_W0_TID GENMASK(7, 4)
1692 #define RTW89_H2C_BA_CAM_W0_MACID GENMASK(15, 8)
1693 #define RTW89_H2C_BA_CAM_W0_BMAP_SIZE GENMASK(19, 16)
1694 #define RTW89_H2C_BA_CAM_W0_SSN GENMASK(31, 20)
1695 #define RTW89_H2C_BA_CAM_W1_UID GENMASK(7, 0)
1696 #define RTW89_H2C_BA_CAM_W1_STD_EN BIT(8)
1697 #define RTW89_H2C_BA_CAM_W1_BAND BIT(9)
1698 #define RTW89_H2C_BA_CAM_W1_ENTRY_IDX_V1 GENMASK(31, 28)
1699 
1700 struct rtw89_h2c_ba_cam_v1 {
1701 	__le32 w0;
1702 	__le32 w1;
1703 } __packed;
1704 
1705 #define RTW89_H2C_BA_CAM_V1_W0_VALID BIT(0)
1706 #define RTW89_H2C_BA_CAM_V1_W0_INIT_REQ BIT(1)
1707 #define RTW89_H2C_BA_CAM_V1_W0_TID_MASK GENMASK(7, 4)
1708 #define RTW89_H2C_BA_CAM_V1_W0_MACID_MASK GENMASK(15, 8)
1709 #define RTW89_H2C_BA_CAM_V1_W0_BMAP_SIZE_MASK GENMASK(19, 16)
1710 #define RTW89_H2C_BA_CAM_V1_W0_SSN_MASK GENMASK(31, 20)
1711 #define RTW89_H2C_BA_CAM_V1_W1_UID_VALUE_MASK GENMASK(7, 0)
1712 #define RTW89_H2C_BA_CAM_V1_W1_STD_ENTRY_EN BIT(8)
1713 #define RTW89_H2C_BA_CAM_V1_W1_BAND_SEL BIT(9)
1714 #define RTW89_H2C_BA_CAM_V1_W1_MLD_EN BIT(10)
1715 #define RTW89_H2C_BA_CAM_V1_W1_ENTRY_IDX_MASK GENMASK(31, 24)
1716 
1717 struct rtw89_h2c_ba_cam_init {
1718 	__le32 w0;
1719 } __packed;
1720 
1721 #define RTW89_H2C_BA_CAM_INIT_USERS_MASK GENMASK(7, 0)
1722 #define RTW89_H2C_BA_CAM_INIT_OFFSET_MASK GENMASK(19, 12)
1723 #define RTW89_H2C_BA_CAM_INIT_BAND_SEL BIT(24)
1724 
1725 static inline void SET_LPS_PARM_MACID(void *h2c, u32 val)
1726 {
1727 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1728 }
1729 
1730 static inline void SET_LPS_PARM_PSMODE(void *h2c, u32 val)
1731 {
1732 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1733 }
1734 
1735 static inline void SET_LPS_PARM_RLBM(void *h2c, u32 val)
1736 {
1737 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(19, 16));
1738 }
1739 
1740 static inline void SET_LPS_PARM_SMARTPS(void *h2c, u32 val)
1741 {
1742 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 20));
1743 }
1744 
1745 static inline void SET_LPS_PARM_AWAKEINTERVAL(void *h2c, u32 val)
1746 {
1747 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1748 }
1749 
1750 static inline void SET_LPS_PARM_VOUAPSD(void *h2c, u32 val)
1751 {
1752 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(0));
1753 }
1754 
1755 static inline void SET_LPS_PARM_VIUAPSD(void *h2c, u32 val)
1756 {
1757 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(1));
1758 }
1759 
1760 static inline void SET_LPS_PARM_BEUAPSD(void *h2c, u32 val)
1761 {
1762 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(2));
1763 }
1764 
1765 static inline void SET_LPS_PARM_BKUAPSD(void *h2c, u32 val)
1766 {
1767 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(3));
1768 }
1769 
1770 static inline void SET_LPS_PARM_LASTRPWM(void *h2c, u32 val)
1771 {
1772 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8));
1773 }
1774 
1775 struct rtw89_h2c_lps_ch_info {
1776 	struct {
1777 		u8 pri_ch;
1778 		u8 central_ch;
1779 		u8 bw;
1780 		u8 band;
1781 	} __packed info[2];
1782 
1783 	__le32 mlo_dbcc_mode_lps;
1784 } __packed;
1785 
1786 struct rtw89_h2c_lps_ml_cmn_info {
1787 	u8 fmt_id;
1788 	u8 rsvd0[3];
1789 	__le32 mlo_dbcc_mode;
1790 	u8 central_ch[RTW89_PHY_MAX];
1791 	u8 pri_ch[RTW89_PHY_MAX];
1792 	u8 bw[RTW89_PHY_MAX];
1793 	u8 band[RTW89_PHY_MAX];
1794 	u8 bcn_rate_type[RTW89_PHY_MAX];
1795 	u8 rsvd1[2];
1796 	__le16 tia_gain[RTW89_PHY_MAX][TIA_GAIN_NUM];
1797 	u8 lna_gain[RTW89_PHY_MAX][LNA_GAIN_NUM];
1798 	u8 rsvd2[2];
1799 } __packed;
1800 
1801 static inline void RTW89_SET_FWCMD_CPU_EXCEPTION_TYPE(void *cmd, u32 val)
1802 {
1803 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 0));
1804 }
1805 
1806 static inline void RTW89_SET_FWCMD_PKT_DROP_SEL(void *cmd, u32 val)
1807 {
1808 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
1809 }
1810 
1811 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID(void *cmd, u32 val)
1812 {
1813 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
1814 }
1815 
1816 static inline void RTW89_SET_FWCMD_PKT_DROP_BAND(void *cmd, u32 val)
1817 {
1818 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
1819 }
1820 
1821 static inline void RTW89_SET_FWCMD_PKT_DROP_PORT(void *cmd, u32 val)
1822 {
1823 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
1824 }
1825 
1826 static inline void RTW89_SET_FWCMD_PKT_DROP_MBSSID(void *cmd, u32 val)
1827 {
1828 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 0));
1829 }
1830 
1831 static inline void RTW89_SET_FWCMD_PKT_DROP_ROLE_A_INFO_TF_TRS(void *cmd, u32 val)
1832 {
1833 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(15, 8));
1834 }
1835 
1836 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_0(void *cmd, u32 val)
1837 {
1838 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
1839 }
1840 
1841 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_1(void *cmd, u32 val)
1842 {
1843 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(31, 0));
1844 }
1845 
1846 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_2(void *cmd, u32 val)
1847 {
1848 	le32p_replace_bits((__le32 *)cmd + 4, val, GENMASK(31, 0));
1849 }
1850 
1851 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_3(void *cmd, u32 val)
1852 {
1853 	le32p_replace_bits((__le32 *)cmd + 5, val, GENMASK(31, 0));
1854 }
1855 
1856 static inline void RTW89_SET_KEEP_ALIVE_ENABLE(void *h2c, u32 val)
1857 {
1858 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(1, 0));
1859 }
1860 
1861 static inline void RTW89_SET_KEEP_ALIVE_PKT_NULL_ID(void *h2c, u32 val)
1862 {
1863 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1864 }
1865 
1866 static inline void RTW89_SET_KEEP_ALIVE_PERIOD(void *h2c, u32 val)
1867 {
1868 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(24, 16));
1869 }
1870 
1871 static inline void RTW89_SET_KEEP_ALIVE_MACID(void *h2c, u32 val)
1872 {
1873 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1874 }
1875 
1876 static inline void RTW89_SET_DISCONNECT_DETECT_ENABLE(void *h2c, u32 val)
1877 {
1878 	le32p_replace_bits((__le32 *)h2c, val, BIT(0));
1879 }
1880 
1881 static inline void RTW89_SET_DISCONNECT_DETECT_TRYOK_BCNFAIL_COUNT_EN(void *h2c, u32 val)
1882 {
1883 	le32p_replace_bits((__le32 *)h2c, val, BIT(1));
1884 }
1885 
1886 static inline void RTW89_SET_DISCONNECT_DETECT_DISCONNECT(void *h2c, u32 val)
1887 {
1888 	le32p_replace_bits((__le32 *)h2c, val, BIT(2));
1889 }
1890 
1891 static inline void RTW89_SET_DISCONNECT_DETECT_MAC_ID(void *h2c, u32 val)
1892 {
1893 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1894 }
1895 
1896 static inline void RTW89_SET_DISCONNECT_DETECT_CHECK_PERIOD(void *h2c, u32 val)
1897 {
1898 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16));
1899 }
1900 
1901 static inline void RTW89_SET_DISCONNECT_DETECT_TRY_PKT_COUNT(void *h2c, u32 val)
1902 {
1903 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1904 }
1905 
1906 static inline void RTW89_SET_DISCONNECT_DETECT_TRYOK_BCNFAIL_COUNT_LIMIT(void *h2c, u32 val)
1907 {
1908 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0));
1909 }
1910 
1911 struct rtw89_h2c_wow_global {
1912 	__le32 w0;
1913 	struct rtw89_wow_key_info key_info;
1914 } __packed;
1915 
1916 #define RTW89_H2C_WOW_GLOBAL_W0_ENABLE BIT(0)
1917 #define RTW89_H2C_WOW_GLOBAL_W0_DROP_ALL_PKT BIT(1)
1918 #define RTW89_H2C_WOW_GLOBAL_W0_RX_PARSE_AFTER_WAKE BIT(2)
1919 #define RTW89_H2C_WOW_GLOBAL_W0_WAKE_BAR_PULLED BIT(3)
1920 #define RTW89_H2C_WOW_GLOBAL_W0_MAC_ID GENMASK(15, 8)
1921 #define RTW89_H2C_WOW_GLOBAL_W0_PAIRWISE_SEC_ALGO GENMASK(23, 16)
1922 #define RTW89_H2C_WOW_GLOBAL_W0_GROUP_SEC_ALGO GENMASK(31, 24)
1923 
1924 #define RTW89_MAX_SUPPORT_NL_NUM	16
1925 struct rtw89_h2c_cfg_nlo {
1926 	__le32 w0;
1927 	u8 nlo_cnt;
1928 	u8 rsvd[3];
1929 	__le32 patterncheck;
1930 	__le32 rsvd1;
1931 	__le32 rsvd2;
1932 	u8 ssid_len[RTW89_MAX_SUPPORT_NL_NUM];
1933 	u8 chiper[RTW89_MAX_SUPPORT_NL_NUM];
1934 	u8 rsvd3[24];
1935 	u8 ssid[RTW89_MAX_SUPPORT_NL_NUM][IEEE80211_MAX_SSID_LEN];
1936 } __packed;
1937 
1938 #define RTW89_H2C_NLO_W0_ENABLE BIT(0)
1939 #define RTW89_H2C_NLO_W0_IGNORE_CIPHER BIT(2)
1940 #define RTW89_H2C_NLO_W0_MACID GENMASK(31, 24)
1941 
1942 static inline void RTW89_SET_WOW_WAKEUP_CTRL_PATTERN_MATCH_ENABLE(void *h2c, u32 val)
1943 {
1944 	le32p_replace_bits((__le32 *)h2c, val, BIT(0));
1945 }
1946 
1947 static inline void RTW89_SET_WOW_WAKEUP_CTRL_MAGIC_ENABLE(void *h2c, u32 val)
1948 {
1949 	le32p_replace_bits((__le32 *)h2c, val, BIT(1));
1950 }
1951 
1952 static inline void RTW89_SET_WOW_WAKEUP_CTRL_HW_UNICAST_ENABLE(void *h2c, u32 val)
1953 {
1954 	le32p_replace_bits((__le32 *)h2c, val, BIT(2));
1955 }
1956 
1957 static inline void RTW89_SET_WOW_WAKEUP_CTRL_FW_UNICAST_ENABLE(void *h2c, u32 val)
1958 {
1959 	le32p_replace_bits((__le32 *)h2c, val, BIT(3));
1960 }
1961 
1962 static inline void RTW89_SET_WOW_WAKEUP_CTRL_DEAUTH_ENABLE(void *h2c, u32 val)
1963 {
1964 	le32p_replace_bits((__le32 *)h2c, val, BIT(4));
1965 }
1966 
1967 static inline void RTW89_SET_WOW_WAKEUP_CTRL_REKEYP_ENABLE(void *h2c, u32 val)
1968 {
1969 	le32p_replace_bits((__le32 *)h2c, val, BIT(5));
1970 }
1971 
1972 static inline void RTW89_SET_WOW_WAKEUP_CTRL_EAP_ENABLE(void *h2c, u32 val)
1973 {
1974 	le32p_replace_bits((__le32 *)h2c, val, BIT(6));
1975 }
1976 
1977 static inline void RTW89_SET_WOW_WAKEUP_CTRL_ALL_DATA_ENABLE(void *h2c, u32 val)
1978 {
1979 	le32p_replace_bits((__le32 *)h2c, val, BIT(7));
1980 }
1981 
1982 static inline void RTW89_SET_WOW_WAKEUP_CTRL_MAC_ID(void *h2c, u32 val)
1983 {
1984 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1985 }
1986 
1987 static inline void RTW89_SET_WOW_CAM_UPD_R_W(void *h2c, u32 val)
1988 {
1989 	le32p_replace_bits((__le32 *)h2c, val, BIT(0));
1990 }
1991 
1992 static inline void RTW89_SET_WOW_CAM_UPD_IDX(void *h2c, u32 val)
1993 {
1994 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 1));
1995 }
1996 
1997 static inline void RTW89_SET_WOW_CAM_UPD_WKFM1(void *h2c, u32 val)
1998 {
1999 	le32p_replace_bits((__le32 *)h2c + 1, val, GENMASK(31, 0));
2000 }
2001 
2002 static inline void RTW89_SET_WOW_CAM_UPD_WKFM2(void *h2c, u32 val)
2003 {
2004 	le32p_replace_bits((__le32 *)h2c + 2, val, GENMASK(31, 0));
2005 }
2006 
2007 static inline void RTW89_SET_WOW_CAM_UPD_WKFM3(void *h2c, u32 val)
2008 {
2009 	le32p_replace_bits((__le32 *)h2c + 3, val, GENMASK(31, 0));
2010 }
2011 
2012 static inline void RTW89_SET_WOW_CAM_UPD_WKFM4(void *h2c, u32 val)
2013 {
2014 	le32p_replace_bits((__le32 *)h2c + 4, val, GENMASK(31, 0));
2015 }
2016 
2017 static inline void RTW89_SET_WOW_CAM_UPD_CRC(void *h2c, u32 val)
2018 {
2019 	le32p_replace_bits((__le32 *)h2c + 5, val, GENMASK(15, 0));
2020 }
2021 
2022 static inline void RTW89_SET_WOW_CAM_UPD_NEGATIVE_PATTERN_MATCH(void *h2c, u32 val)
2023 {
2024 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(22));
2025 }
2026 
2027 static inline void RTW89_SET_WOW_CAM_UPD_SKIP_MAC_HDR(void *h2c, u32 val)
2028 {
2029 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(23));
2030 }
2031 
2032 static inline void RTW89_SET_WOW_CAM_UPD_UC(void *h2c, u32 val)
2033 {
2034 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(24));
2035 }
2036 
2037 static inline void RTW89_SET_WOW_CAM_UPD_MC(void *h2c, u32 val)
2038 {
2039 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(25));
2040 }
2041 
2042 static inline void RTW89_SET_WOW_CAM_UPD_BC(void *h2c, u32 val)
2043 {
2044 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(26));
2045 }
2046 
2047 static inline void RTW89_SET_WOW_CAM_UPD_VALID(void *h2c, u32 val)
2048 {
2049 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(31));
2050 }
2051 
2052 struct rtw89_h2c_wow_gtk_ofld {
2053 	__le32 w0;
2054 	__le32 w1;
2055 	struct rtw89_wow_gtk_info gtk_info;
2056 } __packed;
2057 
2058 #define RTW89_H2C_WOW_GTK_OFLD_W0_EN BIT(0)
2059 #define RTW89_H2C_WOW_GTK_OFLD_W0_TKIP_EN BIT(1)
2060 #define RTW89_H2C_WOW_GTK_OFLD_W0_IEEE80211W_EN BIT(2)
2061 #define RTW89_H2C_WOW_GTK_OFLD_W0_PAIRWISE_WAKEUP BIT(3)
2062 #define RTW89_H2C_WOW_GTK_OFLD_W0_NOREKEY_WAKEUP BIT(4)
2063 #define RTW89_H2C_WOW_GTK_OFLD_W0_MAC_ID GENMASK(23, 16)
2064 #define RTW89_H2C_WOW_GTK_OFLD_W0_GTK_RSP_ID GENMASK(31, 24)
2065 #define RTW89_H2C_WOW_GTK_OFLD_W1_PMF_SA_QUERY_ID GENMASK(7, 0)
2066 #define RTW89_H2C_WOW_GTK_OFLD_W1_PMF_BIP_SEC_ALGO GENMASK(9, 8)
2067 #define RTW89_H2C_WOW_GTK_OFLD_W1_ALGO_AKM_SUIT GENMASK(17, 10)
2068 
2069 struct rtw89_h2c_arp_offload {
2070 	__le32 w0;
2071 	__le32 w1;
2072 } __packed;
2073 
2074 #define RTW89_H2C_ARP_OFFLOAD_W0_ENABLE BIT(0)
2075 #define RTW89_H2C_ARP_OFFLOAD_W0_ACTION BIT(1)
2076 #define RTW89_H2C_ARP_OFFLOAD_W0_MACID GENMASK(23, 16)
2077 #define RTW89_H2C_ARP_OFFLOAD_W0_PKT_ID GENMASK(31, 24)
2078 #define RTW89_H2C_ARP_OFFLOAD_W1_CONTENT GENMASK(31, 0)
2079 
2080 enum rtw89_btc_btf_h2c_class {
2081 	BTFC_SET = 0x10,
2082 	BTFC_GET = 0x11,
2083 	BTFC_FW_EVENT = 0x12,
2084 };
2085 
2086 enum rtw89_btc_btf_set {
2087 	SET_REPORT_EN = 0x0,
2088 	SET_SLOT_TABLE,
2089 	SET_MREG_TABLE,
2090 	SET_CX_POLICY,
2091 	SET_GPIO_DBG,
2092 	SET_DRV_INFO,
2093 	SET_DRV_EVENT,
2094 	SET_BT_WREG_ADDR,
2095 	SET_BT_WREG_VAL,
2096 	SET_BT_RREG_ADDR,
2097 	SET_BT_WL_CH_INFO,
2098 	SET_BT_INFO_REPORT,
2099 	SET_BT_IGNORE_WLAN_ACT,
2100 	SET_BT_TX_PWR,
2101 	SET_BT_LNA_CONSTRAIN,
2102 	SET_BT_QUERY_DEV_LIST,
2103 	SET_BT_QUERY_DEV_INFO,
2104 	SET_BT_PSD_REPORT,
2105 	SET_H2C_TEST,
2106 	SET_IOFLD_RF,
2107 	SET_IOFLD_BB,
2108 	SET_IOFLD_MAC,
2109 	SET_IOFLD_SCBD,
2110 	SET_H2C_MACRO,
2111 	SET_MAX1,
2112 };
2113 
2114 enum rtw89_btc_cxdrvinfo {
2115 	CXDRVINFO_INIT = 0,
2116 	CXDRVINFO_ROLE,
2117 	CXDRVINFO_DBCC,
2118 	CXDRVINFO_SMAP,
2119 	CXDRVINFO_RFK,
2120 	CXDRVINFO_RUN,
2121 	CXDRVINFO_CTRL,
2122 	CXDRVINFO_SCAN,
2123 	CXDRVINFO_TRX,  /* WL traffic to WL fw */
2124 	CXDRVINFO_TXPWR,
2125 	CXDRVINFO_FDDT,
2126 	CXDRVINFO_MLO,
2127 	CXDRVINFO_OSI,
2128 	CXDRVINFO_MAX,
2129 };
2130 
2131 enum rtw89_scan_mode {
2132 	RTW89_SCAN_IMMEDIATE,
2133 	RTW89_SCAN_DELAY,
2134 };
2135 
2136 enum rtw89_scan_type {
2137 	RTW89_SCAN_ONCE,
2138 	RTW89_SCAN_NORMAL,
2139 	RTW89_SCAN_NORMAL_SLOW,
2140 	RTW89_SCAN_SEAMLESS,
2141 	RTW89_SCAN_MAX,
2142 };
2143 
2144 static inline void RTW89_SET_FWCMD_CXHDR_TYPE(void *cmd, u8 val)
2145 {
2146 	u8p_replace_bits((u8 *)(cmd) + 0, val, GENMASK(7, 0));
2147 }
2148 
2149 static inline void RTW89_SET_FWCMD_CXHDR_LEN(void *cmd, u8 val)
2150 {
2151 	u8p_replace_bits((u8 *)(cmd) + 1, val, GENMASK(7, 0));
2152 }
2153 
2154 struct rtw89_h2c_cxhdr {
2155 	u8 type;
2156 	u8 len;
2157 } __packed;
2158 
2159 struct rtw89_h2c_cxhdr_v7 {
2160 	u8 type;
2161 	u8 ver;
2162 	u8 len;
2163 } __packed;
2164 
2165 struct rtw89_h2c_cxctrl_v7 {
2166 	struct rtw89_h2c_cxhdr_v7 hdr;
2167 	struct rtw89_btc_ctrl_v7 ctrl;
2168 } __packed;
2169 
2170 #define H2C_LEN_CXDRVHDR sizeof(struct rtw89_h2c_cxhdr)
2171 #define H2C_LEN_CXDRVHDR_V7 sizeof(struct rtw89_h2c_cxhdr_v7)
2172 
2173 struct rtw89_btc_wl_role_info_v7_u8 {
2174 	u8 connect_cnt;
2175 	u8 link_mode;
2176 	u8 link_mode_chg;
2177 	u8 p2p_2g;
2178 
2179 	struct rtw89_btc_wl_active_role_v7 active_role[RTW89_BE_BTC_WL_MAX_ROLE_NUMBER];
2180 } __packed;
2181 
2182 struct rtw89_btc_wl_role_info_v7_u32 {
2183 	__le32 role_map;
2184 	__le32 mrole_type;
2185 	__le32 mrole_noa_duration;
2186 	__le32 dbcc_en;
2187 	__le32 dbcc_chg;
2188 	__le32 dbcc_2g_phy;
2189 } __packed;
2190 
2191 struct rtw89_h2c_cxrole_v7 {
2192 	struct rtw89_h2c_cxhdr_v7 hdr;
2193 	struct rtw89_btc_wl_role_info_v7_u8 _u8;
2194 	struct rtw89_btc_wl_role_info_v7_u32 _u32;
2195 } __packed;
2196 
2197 struct rtw89_btc_wl_role_info_v8_u8 {
2198 	u8 connect_cnt;
2199 	u8 link_mode;
2200 	u8 link_mode_chg;
2201 	u8 p2p_2g;
2202 
2203 	u8 pta_req_band;
2204 	u8 dbcc_en;
2205 	u8 dbcc_chg;
2206 	u8 dbcc_2g_phy;
2207 
2208 	struct rtw89_btc_wl_rlink rlink[RTW89_BE_BTC_WL_MAX_ROLE_NUMBER][RTW89_MAC_NUM];
2209 } __packed;
2210 
2211 struct rtw89_btc_wl_role_info_v8_u32 {
2212 	__le32 role_map;
2213 	__le32 mrole_type;
2214 	__le32 mrole_noa_duration;
2215 } __packed;
2216 
2217 struct rtw89_h2c_cxrole_v8 {
2218 	struct rtw89_h2c_cxhdr_v7 hdr;
2219 	struct rtw89_btc_wl_role_info_v8_u8 _u8;
2220 	struct rtw89_btc_wl_role_info_v8_u32 _u32;
2221 } __packed;
2222 
2223 struct rtw89_h2c_cxinit {
2224 	struct rtw89_h2c_cxhdr hdr;
2225 	u8 ant_type;
2226 	u8 ant_num;
2227 	u8 ant_iso;
2228 	u8 ant_info;
2229 	u8 mod_rfe;
2230 	u8 mod_cv;
2231 	u8 mod_info;
2232 	u8 mod_adie_kt;
2233 	u8 wl_gch;
2234 	u8 info;
2235 	u8 rsvd;
2236 	u8 rsvd1;
2237 } __packed;
2238 
2239 #define RTW89_H2C_CXINIT_ANT_INFO_POS BIT(0)
2240 #define RTW89_H2C_CXINIT_ANT_INFO_DIVERSITY BIT(1)
2241 #define RTW89_H2C_CXINIT_ANT_INFO_BTG_POS GENMASK(3, 2)
2242 #define RTW89_H2C_CXINIT_ANT_INFO_STREAM_CNT GENMASK(7, 4)
2243 
2244 #define RTW89_H2C_CXINIT_MOD_INFO_BT_SOLO BIT(0)
2245 #define RTW89_H2C_CXINIT_MOD_INFO_BT_POS BIT(1)
2246 #define RTW89_H2C_CXINIT_MOD_INFO_SW_TYPE BIT(2)
2247 #define RTW89_H2C_CXINIT_MOD_INFO_WA_TYPE GENMASK(5, 3)
2248 
2249 #define RTW89_H2C_CXINIT_INFO_WL_ONLY BIT(0)
2250 #define RTW89_H2C_CXINIT_INFO_WL_INITOK BIT(1)
2251 #define RTW89_H2C_CXINIT_INFO_DBCC_EN BIT(2)
2252 #define RTW89_H2C_CXINIT_INFO_CX_OTHER BIT(3)
2253 #define RTW89_H2C_CXINIT_INFO_BT_ONLY BIT(4)
2254 
2255 struct rtw89_h2c_cxinit_v7 {
2256 	struct rtw89_h2c_cxhdr_v7 hdr;
2257 	struct rtw89_btc_init_info_v7 init;
2258 } __packed;
2259 
2260 static inline void RTW89_SET_FWCMD_CXROLE_CONNECT_CNT(void *cmd, u8 val)
2261 {
2262 	u8p_replace_bits((u8 *)(cmd) + 2, val, GENMASK(7, 0));
2263 }
2264 
2265 static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE(void *cmd, u8 val)
2266 {
2267 	u8p_replace_bits((u8 *)(cmd) + 3, val, GENMASK(7, 0));
2268 }
2269 
2270 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NONE(void *cmd, u16 val)
2271 {
2272 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(0));
2273 }
2274 
2275 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_STA(void *cmd, u16 val)
2276 {
2277 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(1));
2278 }
2279 
2280 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_AP(void *cmd, u16 val)
2281 {
2282 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(2));
2283 }
2284 
2285 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_VAP(void *cmd, u16 val)
2286 {
2287 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(3));
2288 }
2289 
2290 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC(void *cmd, u16 val)
2291 {
2292 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(4));
2293 }
2294 
2295 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC_MASTER(void *cmd, u16 val)
2296 {
2297 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(5));
2298 }
2299 
2300 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MESH(void *cmd, u16 val)
2301 {
2302 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(6));
2303 }
2304 
2305 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MONITOR(void *cmd, u16 val)
2306 {
2307 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(7));
2308 }
2309 
2310 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_DEV(void *cmd, u16 val)
2311 {
2312 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(8));
2313 }
2314 
2315 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GC(void *cmd, u16 val)
2316 {
2317 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(9));
2318 }
2319 
2320 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GO(void *cmd, u16 val)
2321 {
2322 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(10));
2323 }
2324 
2325 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NAN(void *cmd, u16 val)
2326 {
2327 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(11));
2328 }
2329 
2330 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED(void *cmd, u8 val, int n, u8 offset)
2331 {
2332 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0));
2333 }
2334 
2335 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID(void *cmd, u8 val, int n, u8 offset)
2336 {
2337 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1));
2338 }
2339 
2340 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY(void *cmd, u8 val, int n, u8 offset)
2341 {
2342 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4));
2343 }
2344 
2345 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA(void *cmd, u8 val, int n, u8 offset)
2346 {
2347 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5));
2348 }
2349 
2350 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND(void *cmd, u8 val, int n, u8 offset)
2351 {
2352 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6));
2353 }
2354 
2355 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS(void *cmd, u8 val, int n, u8 offset)
2356 {
2357 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0));
2358 }
2359 
2360 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW(void *cmd, u8 val, int n, u8 offset)
2361 {
2362 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1));
2363 }
2364 
2365 static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE(void *cmd, u8 val, int n, u8 offset)
2366 {
2367 	u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0));
2368 }
2369 
2370 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH(void *cmd, u8 val, int n, u8 offset)
2371 {
2372 	u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0));
2373 }
2374 
2375 static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_LVL(void *cmd, u16 val, int n, u8 offset)
2376 {
2377 	le16p_replace_bits((__le16 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(15, 0));
2378 }
2379 
2380 static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_LVL(void *cmd, u16 val, int n, u8 offset)
2381 {
2382 	le16p_replace_bits((__le16 *)((u8 *)cmd + (12 + (12 + offset) * n)), val, GENMASK(15, 0));
2383 }
2384 
2385 static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_RATE(void *cmd, u16 val, int n, u8 offset)
2386 {
2387 	le16p_replace_bits((__le16 *)((u8 *)cmd + (14 + (12 + offset) * n)), val, GENMASK(15, 0));
2388 }
2389 
2390 static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_RATE(void *cmd, u16 val, int n, u8 offset)
2391 {
2392 	le16p_replace_bits((__le16 *)((u8 *)cmd + (16 + (12 + offset) * n)), val, GENMASK(15, 0));
2393 }
2394 
2395 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR(void *cmd, u32 val, int n, u8 offset)
2396 {
2397 	le32p_replace_bits((__le32 *)((u8 *)cmd + (20 + (12 + offset) * n)), val, GENMASK(31, 0));
2398 }
2399 
2400 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED_V2(void *cmd, u8 val, int n, u8 offset)
2401 {
2402 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0));
2403 }
2404 
2405 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID_V2(void *cmd, u8 val, int n, u8 offset)
2406 {
2407 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1));
2408 }
2409 
2410 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY_V2(void *cmd, u8 val, int n, u8 offset)
2411 {
2412 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4));
2413 }
2414 
2415 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_V2(void *cmd, u8 val, int n, u8 offset)
2416 {
2417 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5));
2418 }
2419 
2420 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND_V2(void *cmd, u8 val, int n, u8 offset)
2421 {
2422 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6));
2423 }
2424 
2425 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS_V2(void *cmd, u8 val, int n, u8 offset)
2426 {
2427 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0));
2428 }
2429 
2430 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW_V2(void *cmd, u8 val, int n, u8 offset)
2431 {
2432 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1));
2433 }
2434 
2435 static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE_V2(void *cmd, u8 val, int n, u8 offset)
2436 {
2437 	u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0));
2438 }
2439 
2440 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH_V2(void *cmd, u8 val, int n, u8 offset)
2441 {
2442 	u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0));
2443 }
2444 
2445 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR_V2(void *cmd, u32 val, int n, u8 offset)
2446 {
2447 	le32p_replace_bits((__le32 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(31, 0));
2448 }
2449 
2450 static inline void RTW89_SET_FWCMD_CXROLE_MROLE_TYPE(void *cmd, u32 val, u8 offset)
2451 {
2452 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset), val, GENMASK(31, 0));
2453 }
2454 
2455 static inline void RTW89_SET_FWCMD_CXROLE_MROLE_NOA(void *cmd, u32 val, u8 offset)
2456 {
2457 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 4), val, GENMASK(31, 0));
2458 }
2459 
2460 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_EN(void *cmd, u32 val, u8 offset)
2461 {
2462 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(0));
2463 }
2464 
2465 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_CHG(void *cmd, u32 val, u8 offset)
2466 {
2467 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(1));
2468 }
2469 
2470 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_2G_PHY(void *cmd, u32 val, u8 offset)
2471 {
2472 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, GENMASK(3, 2));
2473 }
2474 
2475 static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE_CHG(void *cmd, u32 val, u8 offset)
2476 {
2477 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(4));
2478 }
2479 
2480 static inline void RTW89_SET_FWCMD_CXCTRL_MANUAL(void *cmd, u32 val)
2481 {
2482 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(0));
2483 }
2484 
2485 static inline void RTW89_SET_FWCMD_CXCTRL_IGNORE_BT(void *cmd, u32 val)
2486 {
2487 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(1));
2488 }
2489 
2490 static inline void RTW89_SET_FWCMD_CXCTRL_ALWAYS_FREERUN(void *cmd, u32 val)
2491 {
2492 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(2));
2493 }
2494 
2495 static inline void RTW89_SET_FWCMD_CXCTRL_TRACE_STEP(void *cmd, u32 val)
2496 {
2497 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(18, 3));
2498 }
2499 
2500 static inline void RTW89_SET_FWCMD_CXTRX_TXLV(void *cmd, u8 val)
2501 {
2502 	u8p_replace_bits((u8 *)cmd + 2, val, GENMASK(7, 0));
2503 }
2504 
2505 static inline void RTW89_SET_FWCMD_CXTRX_RXLV(void *cmd, u8 val)
2506 {
2507 	u8p_replace_bits((u8 *)cmd + 3, val, GENMASK(7, 0));
2508 }
2509 
2510 static inline void RTW89_SET_FWCMD_CXTRX_WLRSSI(void *cmd, u8 val)
2511 {
2512 	u8p_replace_bits((u8 *)cmd + 4, val, GENMASK(7, 0));
2513 }
2514 
2515 static inline void RTW89_SET_FWCMD_CXTRX_BTRSSI(void *cmd, u8 val)
2516 {
2517 	u8p_replace_bits((u8 *)cmd + 5, val, GENMASK(7, 0));
2518 }
2519 
2520 static inline void RTW89_SET_FWCMD_CXTRX_TXPWR(void *cmd, s8 val)
2521 {
2522 	u8p_replace_bits((u8 *)cmd + 6, val, GENMASK(7, 0));
2523 }
2524 
2525 static inline void RTW89_SET_FWCMD_CXTRX_RXGAIN(void *cmd, s8 val)
2526 {
2527 	u8p_replace_bits((u8 *)cmd + 7, val, GENMASK(7, 0));
2528 }
2529 
2530 static inline void RTW89_SET_FWCMD_CXTRX_BTTXPWR(void *cmd, s8 val)
2531 {
2532 	u8p_replace_bits((u8 *)cmd + 8, val, GENMASK(7, 0));
2533 }
2534 
2535 static inline void RTW89_SET_FWCMD_CXTRX_BTRXGAIN(void *cmd, s8 val)
2536 {
2537 	u8p_replace_bits((u8 *)cmd + 9, val, GENMASK(7, 0));
2538 }
2539 
2540 static inline void RTW89_SET_FWCMD_CXTRX_CN(void *cmd, u8 val)
2541 {
2542 	u8p_replace_bits((u8 *)cmd + 10, val, GENMASK(7, 0));
2543 }
2544 
2545 static inline void RTW89_SET_FWCMD_CXTRX_NHM(void *cmd, s8 val)
2546 {
2547 	u8p_replace_bits((u8 *)cmd + 11, val, GENMASK(7, 0));
2548 }
2549 
2550 static inline void RTW89_SET_FWCMD_CXTRX_BTPROFILE(void *cmd, u8 val)
2551 {
2552 	u8p_replace_bits((u8 *)cmd + 12, val, GENMASK(7, 0));
2553 }
2554 
2555 static inline void RTW89_SET_FWCMD_CXTRX_RSVD2(void *cmd, u8 val)
2556 {
2557 	u8p_replace_bits((u8 *)cmd + 13, val, GENMASK(7, 0));
2558 }
2559 
2560 static inline void RTW89_SET_FWCMD_CXTRX_TXRATE(void *cmd, u16 val)
2561 {
2562 	le16p_replace_bits((__le16 *)((u8 *)cmd + 14), val, GENMASK(15, 0));
2563 }
2564 
2565 static inline void RTW89_SET_FWCMD_CXTRX_RXRATE(void *cmd, u16 val)
2566 {
2567 	le16p_replace_bits((__le16 *)((u8 *)cmd + 16), val, GENMASK(15, 0));
2568 }
2569 
2570 static inline void RTW89_SET_FWCMD_CXTRX_TXTP(void *cmd, u32 val)
2571 {
2572 	le32p_replace_bits((__le32 *)((u8 *)cmd + 18), val, GENMASK(31, 0));
2573 }
2574 
2575 static inline void RTW89_SET_FWCMD_CXTRX_RXTP(void *cmd, u32 val)
2576 {
2577 	le32p_replace_bits((__le32 *)((u8 *)cmd + 22), val, GENMASK(31, 0));
2578 }
2579 
2580 static inline void RTW89_SET_FWCMD_CXTRX_RXERRRA(void *cmd, u32 val)
2581 {
2582 	le32p_replace_bits((__le32 *)((u8 *)cmd + 26), val, GENMASK(31, 0));
2583 }
2584 
2585 static inline void RTW89_SET_FWCMD_CXRFK_STATE(void *cmd, u32 val)
2586 {
2587 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(1, 0));
2588 }
2589 
2590 static inline void RTW89_SET_FWCMD_CXRFK_PATH_MAP(void *cmd, u32 val)
2591 {
2592 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(5, 2));
2593 }
2594 
2595 static inline void RTW89_SET_FWCMD_CXRFK_PHY_MAP(void *cmd, u32 val)
2596 {
2597 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(7, 6));
2598 }
2599 
2600 static inline void RTW89_SET_FWCMD_CXRFK_BAND(void *cmd, u32 val)
2601 {
2602 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(9, 8));
2603 }
2604 
2605 static inline void RTW89_SET_FWCMD_CXRFK_TYPE(void *cmd, u32 val)
2606 {
2607 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(17, 10));
2608 }
2609 
2610 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_IDX(void *cmd, u32 val)
2611 {
2612 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(7, 0));
2613 }
2614 
2615 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_OP(void *cmd, u32 val)
2616 {
2617 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(10, 8));
2618 }
2619 
2620 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_LENGTH(void *cmd, u32 val)
2621 {
2622 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(31, 16));
2623 }
2624 
2625 struct rtw89_h2c_chinfo_elem {
2626 	__le32 w0;
2627 	__le32 w1;
2628 	__le32 w2;
2629 	__le32 w3;
2630 	__le32 w4;
2631 	__le32 w5;
2632 	__le32 w6;
2633 } __packed;
2634 
2635 #define RTW89_H2C_CHINFO_W0_PERIOD GENMASK(7, 0)
2636 #define RTW89_H2C_CHINFO_W0_DWELL GENMASK(15, 8)
2637 #define RTW89_H2C_CHINFO_W0_CENTER_CH GENMASK(23, 16)
2638 #define RTW89_H2C_CHINFO_W0_PRI_CH GENMASK(31, 24)
2639 #define RTW89_H2C_CHINFO_W1_BW GENMASK(2, 0)
2640 #define RTW89_H2C_CHINFO_W1_ACTION GENMASK(7, 3)
2641 #define RTW89_H2C_CHINFO_W1_NUM_PKT GENMASK(11, 8)
2642 #define RTW89_H2C_CHINFO_W1_TX BIT(12)
2643 #define RTW89_H2C_CHINFO_W1_PAUSE_DATA BIT(13)
2644 #define RTW89_H2C_CHINFO_W1_BAND GENMASK(15, 14)
2645 #define RTW89_H2C_CHINFO_W1_PKT_ID GENMASK(23, 16)
2646 #define RTW89_H2C_CHINFO_W1_DFS BIT(24)
2647 #define RTW89_H2C_CHINFO_W1_TX_NULL BIT(25)
2648 #define RTW89_H2C_CHINFO_W1_RANDOM BIT(26)
2649 #define RTW89_H2C_CHINFO_W1_CFG_TX BIT(27)
2650 #define RTW89_H2C_CHINFO_W2_PKT0 GENMASK(7, 0)
2651 #define RTW89_H2C_CHINFO_W2_PKT1 GENMASK(15, 8)
2652 #define RTW89_H2C_CHINFO_W2_PKT2 GENMASK(23, 16)
2653 #define RTW89_H2C_CHINFO_W2_PKT3 GENMASK(31, 24)
2654 #define RTW89_H2C_CHINFO_W3_PKT4 GENMASK(7, 0)
2655 #define RTW89_H2C_CHINFO_W3_PKT5 GENMASK(15, 8)
2656 #define RTW89_H2C_CHINFO_W3_PKT6 GENMASK(23, 16)
2657 #define RTW89_H2C_CHINFO_W3_PKT7 GENMASK(31, 24)
2658 #define RTW89_H2C_CHINFO_W4_POWER_IDX GENMASK(15, 0)
2659 
2660 struct rtw89_h2c_chinfo_elem_be {
2661 	__le32 w0;
2662 	__le32 w1;
2663 	__le32 w2;
2664 	__le32 w3;
2665 	__le32 w4;
2666 	__le32 w5;
2667 	__le32 w6;
2668 	__le32 w7;
2669 } __packed;
2670 
2671 #define RTW89_H2C_CHINFO_BE_W0_PERIOD GENMASK(7, 0)
2672 #define RTW89_H2C_CHINFO_BE_W0_DWELL GENMASK(15, 8)
2673 #define RTW89_H2C_CHINFO_BE_W0_CENTER_CH GENMASK(23, 16)
2674 #define RTW89_H2C_CHINFO_BE_W0_PRI_CH GENMASK(31, 24)
2675 #define RTW89_H2C_CHINFO_BE_W1_BW GENMASK(2, 0)
2676 #define RTW89_H2C_CHINFO_BE_W1_CH_BAND GENMASK(4, 3)
2677 #define RTW89_H2C_CHINFO_BE_W1_DFS BIT(5)
2678 #define RTW89_H2C_CHINFO_BE_W1_PAUSE_DATA BIT(6)
2679 #define RTW89_H2C_CHINFO_BE_W1_TX_NULL BIT(7)
2680 #define RTW89_H2C_CHINFO_BE_W1_RANDOM BIT(8)
2681 #define RTW89_H2C_CHINFO_BE_W1_NOTIFY GENMASK(13, 9)
2682 #define RTW89_H2C_CHINFO_BE_W1_PROBE BIT(14)
2683 #define RTW89_H2C_CHINFO_BE_W1_EARLY_LEAVE_CRIT GENMASK(17, 15)
2684 #define RTW89_H2C_CHINFO_BE_W1_CHKPT_TIMER GENMASK(31, 24)
2685 #define RTW89_H2C_CHINFO_BE_W2_EARLY_LEAVE_TIME GENMASK(7, 0)
2686 #define RTW89_H2C_CHINFO_BE_W2_EARLY_LEAVE_TH GENMASK(15, 8)
2687 #define RTW89_H2C_CHINFO_BE_W2_TX_PKT_CTRL GENMASK(31, 16)
2688 #define RTW89_H2C_CHINFO_BE_W3_PKT0 GENMASK(7, 0)
2689 #define RTW89_H2C_CHINFO_BE_W3_PKT1 GENMASK(15, 8)
2690 #define RTW89_H2C_CHINFO_BE_W3_PKT2 GENMASK(23, 16)
2691 #define RTW89_H2C_CHINFO_BE_W3_PKT3 GENMASK(31, 24)
2692 #define RTW89_H2C_CHINFO_BE_W4_PKT4 GENMASK(7, 0)
2693 #define RTW89_H2C_CHINFO_BE_W4_PKT5 GENMASK(15, 8)
2694 #define RTW89_H2C_CHINFO_BE_W4_PKT6 GENMASK(23, 16)
2695 #define RTW89_H2C_CHINFO_BE_W4_PKT7 GENMASK(31, 24)
2696 #define RTW89_H2C_CHINFO_BE_W5_SW_DEF GENMASK(7, 0)
2697 #define RTW89_H2C_CHINFO_BE_W5_FW_PROBE0_SSIDS GENMASK(31, 16)
2698 #define RTW89_H2C_CHINFO_BE_W6_FW_PROBE0_SHORTSSIDS GENMASK(15, 0)
2699 #define RTW89_H2C_CHINFO_BE_W6_FW_PROBE0_BSSIDS GENMASK(31, 16)
2700 #define RTW89_H2C_CHINFO_BE_W7_PERIOD_V1 GENMASK(15, 0)
2701 
2702 struct rtw89_h2c_chinfo {
2703 	u8 ch_num;
2704 	u8 elem_size;
2705 	u8 arg;
2706 	u8 rsvd0;
2707 	struct rtw89_h2c_chinfo_elem elem[] __counted_by(ch_num);
2708 } __packed;
2709 
2710 struct rtw89_h2c_chinfo_be {
2711 	u8 ch_num;
2712 	u8 elem_size;
2713 	u8 arg;
2714 	u8 rsvd0;
2715 	struct rtw89_h2c_chinfo_elem_be elem[] __counted_by(ch_num);
2716 } __packed;
2717 
2718 #define RTW89_H2C_CHINFO_ARG_MAC_IDX_MASK BIT(0)
2719 #define RTW89_H2C_CHINFO_ARG_APPEND_MASK BIT(1)
2720 
2721 struct rtw89_h2c_scanofld {
2722 	__le32 w0;
2723 	__le32 w1;
2724 	__le32 w2;
2725 	__le32 tsf_high;
2726 	__le32 tsf_low;
2727 	__le32 w5;
2728 	__le32 w6;
2729 } __packed;
2730 
2731 #define RTW89_H2C_SCANOFLD_W0_MACID GENMASK(7, 0)
2732 #define RTW89_H2C_SCANOFLD_W0_NORM_CY GENMASK(15, 8)
2733 #define RTW89_H2C_SCANOFLD_W0_PORT_ID GENMASK(18, 16)
2734 #define RTW89_H2C_SCANOFLD_W0_BAND BIT(19)
2735 #define RTW89_H2C_SCANOFLD_W0_OPERATION GENMASK(21, 20)
2736 #define RTW89_H2C_SCANOFLD_W0_TARGET_CH_BAND GENMASK(23, 22)
2737 #define RTW89_H2C_SCANOFLD_W1_NOTIFY_END BIT(0)
2738 #define RTW89_H2C_SCANOFLD_W1_TARGET_CH_MODE BIT(1)
2739 #define RTW89_H2C_SCANOFLD_W1_START_MODE BIT(2)
2740 #define RTW89_H2C_SCANOFLD_W1_SCAN_TYPE GENMASK(4, 3)
2741 #define RTW89_H2C_SCANOFLD_W1_TARGET_CH_BW GENMASK(7, 5)
2742 #define RTW89_H2C_SCANOFLD_W1_TARGET_PRI_CH GENMASK(15, 8)
2743 #define RTW89_H2C_SCANOFLD_W1_TARGET_CENTRAL_CH GENMASK(23, 16)
2744 #define RTW89_H2C_SCANOFLD_W1_PROBE_REQ_PKT_ID GENMASK(31, 24)
2745 #define RTW89_H2C_SCANOFLD_W2_NORM_PD GENMASK(15, 0)
2746 #define RTW89_H2C_SCANOFLD_W2_SLOW_PD GENMASK(23, 16)
2747 #define RTW89_H2C_SCANOFLD_W3_TSF_HIGH GENMASK(31, 0)
2748 #define RTW89_H2C_SCANOFLD_W4_TSF_LOW GENMASK(31, 0)
2749 
2750 struct rtw89_h2c_scanofld_be_macc_role {
2751 	__le32 w0;
2752 } __packed;
2753 
2754 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_BAND GENMASK(1, 0)
2755 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_PORT GENMASK(4, 2)
2756 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_MACID GENMASK(23, 8)
2757 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_OPCH_END GENMASK(31, 24)
2758 
2759 struct rtw89_h2c_scanofld_be_opch {
2760 	__le32 w0;
2761 	__le32 w1;
2762 	__le32 w2;
2763 	__le32 w3;
2764 	__le32 w4;
2765 } __packed;
2766 
2767 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_MACID GENMASK(15, 0)
2768 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_BAND GENMASK(17, 16)
2769 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_PORT GENMASK(20, 18)
2770 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_POLICY GENMASK(22, 21)
2771 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_TXNULL BIT(23)
2772 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_POLICY_VAL GENMASK(31, 24)
2773 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_DURATION GENMASK(7, 0)
2774 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_CH_BAND GENMASK(9, 8)
2775 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_BW GENMASK(12, 10)
2776 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_NOTIFY GENMASK(14, 13)
2777 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_PRI_CH GENMASK(23, 16)
2778 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_CENTRAL_CH GENMASK(31, 24)
2779 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_PKTS_CTRL GENMASK(7, 0)
2780 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_SW_DEF GENMASK(15, 8)
2781 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_SS GENMASK(18, 16)
2782 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT0 GENMASK(7, 0)
2783 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT1 GENMASK(15, 8)
2784 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT2 GENMASK(23, 16)
2785 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT3 GENMASK(31, 24)
2786 #define RTW89_H2C_SCANOFLD_BE_OPCH_W4_DURATION_V1 GENMASK(15, 0)
2787 
2788 struct rtw89_h2c_scanofld_be {
2789 	__le32 w0;
2790 	__le32 w1;
2791 	__le32 w2;
2792 	__le32 w3;
2793 	__le32 w4;
2794 	__le32 w5;
2795 	__le32 w6;
2796 	__le32 w7;
2797 	__le32 w8;
2798 	__le32 w9; /* Added after SCAN_OFFLOAD_BE_V1 */
2799 	/* struct rtw89_h2c_scanofld_be_macc_role (flexible number) */
2800 	/* struct rtw89_h2c_scanofld_be_opch (flexible number) */
2801 } __packed;
2802 
2803 #define RTW89_H2C_SCANOFLD_BE_W0_OP GENMASK(1, 0)
2804 #define RTW89_H2C_SCANOFLD_BE_W0_SCAN_MODE GENMASK(3, 2)
2805 #define RTW89_H2C_SCANOFLD_BE_W0_REPEAT GENMASK(5, 4)
2806 #define RTW89_H2C_SCANOFLD_BE_W0_NOTIFY_END BIT(6)
2807 #define RTW89_H2C_SCANOFLD_BE_W0_LEARN_CH BIT(7)
2808 #define RTW89_H2C_SCANOFLD_BE_W0_MACID GENMASK(23, 8)
2809 #define RTW89_H2C_SCANOFLD_BE_W0_PORT GENMASK(26, 24)
2810 #define RTW89_H2C_SCANOFLD_BE_W0_BAND GENMASK(28, 27)
2811 #define RTW89_H2C_SCANOFLD_BE_W0_PROBE_WITH_RATE BIT(29)
2812 #define RTW89_H2C_SCANOFLD_BE_W1_NUM_MACC_ROLE GENMASK(7, 0)
2813 #define RTW89_H2C_SCANOFLD_BE_W1_NUM_OP GENMASK(15, 8)
2814 #define RTW89_H2C_SCANOFLD_BE_W1_NORM_PD GENMASK(31, 16)
2815 #define RTW89_H2C_SCANOFLD_BE_W2_SLOW_PD GENMASK(15, 0)
2816 #define RTW89_H2C_SCANOFLD_BE_W2_NORM_CY GENMASK(23, 16)
2817 #define RTW89_H2C_SCANOFLD_BE_W2_OPCH_END GENMASK(31, 24)
2818 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_SSID GENMASK(7, 0)
2819 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_SHORT_SSID GENMASK(15, 8)
2820 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_BSSID GENMASK(23, 16)
2821 #define RTW89_H2C_SCANOFLD_BE_W3_PROBEID GENMASK(31, 24)
2822 #define RTW89_H2C_SCANOFLD_BE_W4_PROBE_5G GENMASK(7, 0)
2823 #define RTW89_H2C_SCANOFLD_BE_W4_PROBE_6G GENMASK(15, 8)
2824 #define RTW89_H2C_SCANOFLD_BE_W4_DELAY_START GENMASK(31, 16)
2825 #define RTW89_H2C_SCANOFLD_BE_W5_MLO_MODE GENMASK(31, 0)
2826 #define RTW89_H2C_SCANOFLD_BE_W6_CHAN_PROHIB_LOW GENMASK(31, 0)
2827 #define RTW89_H2C_SCANOFLD_BE_W7_CHAN_PROHIB_HIGH GENMASK(31, 0)
2828 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_2GHZ GENMASK(7, 0)
2829 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_5GHZ GENMASK(15, 8)
2830 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_6GHZ GENMASK(23, 16)
2831 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_CFG GENMASK(7, 0)
2832 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_MACC GENMASK(15, 8)
2833 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_OP GENMASK(23, 16)
2834 
2835 struct rtw89_h2c_fwips {
2836 	__le32 w0;
2837 } __packed;
2838 
2839 #define RTW89_H2C_FW_IPS_W0_MACID GENMASK(7, 0)
2840 #define RTW89_H2C_FW_IPS_W0_ENABLE BIT(8)
2841 
2842 static inline void RTW89_SET_FWCMD_P2P_MACID(void *cmd, u32 val)
2843 {
2844 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
2845 }
2846 
2847 static inline void RTW89_SET_FWCMD_P2P_P2PID(void *cmd, u32 val)
2848 {
2849 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(11, 8));
2850 }
2851 
2852 static inline void RTW89_SET_FWCMD_P2P_NOAID(void *cmd, u32 val)
2853 {
2854 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 12));
2855 }
2856 
2857 static inline void RTW89_SET_FWCMD_P2P_ACT(void *cmd, u32 val)
2858 {
2859 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(19, 16));
2860 }
2861 
2862 static inline void RTW89_SET_FWCMD_P2P_TYPE(void *cmd, u32 val)
2863 {
2864 	le32p_replace_bits((__le32 *)cmd, val, BIT(20));
2865 }
2866 
2867 static inline void RTW89_SET_FWCMD_P2P_ALL_SLEP(void *cmd, u32 val)
2868 {
2869 	le32p_replace_bits((__le32 *)cmd, val, BIT(21));
2870 }
2871 
2872 static inline void RTW89_SET_FWCMD_NOA_START_TIME(void *cmd, __le32 val)
2873 {
2874 	*((__le32 *)cmd + 1) = val;
2875 }
2876 
2877 static inline void RTW89_SET_FWCMD_NOA_INTERVAL(void *cmd, __le32 val)
2878 {
2879 	*((__le32 *)cmd + 2) = val;
2880 }
2881 
2882 static inline void RTW89_SET_FWCMD_NOA_DURATION(void *cmd, __le32 val)
2883 {
2884 	*((__le32 *)cmd + 3) = val;
2885 }
2886 
2887 static inline void RTW89_SET_FWCMD_NOA_COUNT(void *cmd, u32 val)
2888 {
2889 	le32p_replace_bits((__le32 *)(cmd) + 4, val, GENMASK(7, 0));
2890 }
2891 
2892 static inline void RTW89_SET_FWCMD_NOA_CTWINDOW(void *cmd, u32 val)
2893 {
2894 	u8 ctwnd;
2895 
2896 	if (!(val & IEEE80211_P2P_OPPPS_ENABLE_BIT))
2897 		return;
2898 	ctwnd = FIELD_GET(IEEE80211_P2P_OPPPS_CTWINDOW_MASK, val);
2899 	le32p_replace_bits((__le32 *)(cmd) + 4, ctwnd, GENMASK(23, 8));
2900 }
2901 
2902 static inline void RTW89_SET_FWCMD_TSF32_TOGL_BAND(void *cmd, u32 val)
2903 {
2904 	le32p_replace_bits((__le32 *)cmd, val, BIT(0));
2905 }
2906 
2907 static inline void RTW89_SET_FWCMD_TSF32_TOGL_EN(void *cmd, u32 val)
2908 {
2909 	le32p_replace_bits((__le32 *)cmd, val, BIT(1));
2910 }
2911 
2912 static inline void RTW89_SET_FWCMD_TSF32_TOGL_PORT(void *cmd, u32 val)
2913 {
2914 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 2));
2915 }
2916 
2917 static inline void RTW89_SET_FWCMD_TSF32_TOGL_EARLY(void *cmd, u32 val)
2918 {
2919 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 16));
2920 }
2921 
2922 enum rtw89_fw_mcc_c2h_rpt_cfg {
2923 	RTW89_FW_MCC_C2H_RPT_OFF	= 0,
2924 	RTW89_FW_MCC_C2H_RPT_FAIL_ONLY	= 1,
2925 	RTW89_FW_MCC_C2H_RPT_ALL	= 2,
2926 };
2927 
2928 struct rtw89_fw_mcc_add_req {
2929 	u8 macid;
2930 	u8 central_ch_seg0;
2931 	u8 central_ch_seg1;
2932 	u8 primary_ch;
2933 	enum rtw89_bandwidth bandwidth: 4;
2934 	u32 group: 2;
2935 	u32 c2h_rpt: 2;
2936 	u32 dis_tx_null: 1;
2937 	u32 dis_sw_retry: 1;
2938 	u32 in_curr_ch: 1;
2939 	u32 sw_retry_count: 3;
2940 	u32 tx_null_early: 4;
2941 	u32 btc_in_2g: 1;
2942 	u32 pta_en: 1;
2943 	u32 rfk_by_pass: 1;
2944 	u32 ch_band_type: 2;
2945 	u32 rsvd0: 9;
2946 	u32 duration;
2947 	u8 courtesy_en;
2948 	u8 courtesy_num;
2949 	u8 courtesy_target;
2950 	u8 rsvd1;
2951 };
2952 
2953 static inline void RTW89_SET_FWCMD_ADD_MCC_MACID(void *cmd, u32 val)
2954 {
2955 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
2956 }
2957 
2958 static inline void RTW89_SET_FWCMD_ADD_MCC_CENTRAL_CH_SEG0(void *cmd, u32 val)
2959 {
2960 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
2961 }
2962 
2963 static inline void RTW89_SET_FWCMD_ADD_MCC_CENTRAL_CH_SEG1(void *cmd, u32 val)
2964 {
2965 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
2966 }
2967 
2968 static inline void RTW89_SET_FWCMD_ADD_MCC_PRIMARY_CH(void *cmd, u32 val)
2969 {
2970 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
2971 }
2972 
2973 static inline void RTW89_SET_FWCMD_ADD_MCC_BANDWIDTH(void *cmd, u32 val)
2974 {
2975 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(3, 0));
2976 }
2977 
2978 static inline void RTW89_SET_FWCMD_ADD_MCC_GROUP(void *cmd, u32 val)
2979 {
2980 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(5, 4));
2981 }
2982 
2983 static inline void RTW89_SET_FWCMD_ADD_MCC_C2H_RPT(void *cmd, u32 val)
2984 {
2985 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 6));
2986 }
2987 
2988 static inline void RTW89_SET_FWCMD_ADD_MCC_DIS_TX_NULL(void *cmd, u32 val)
2989 {
2990 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(8));
2991 }
2992 
2993 static inline void RTW89_SET_FWCMD_ADD_MCC_DIS_SW_RETRY(void *cmd, u32 val)
2994 {
2995 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(9));
2996 }
2997 
2998 static inline void RTW89_SET_FWCMD_ADD_MCC_IN_CURR_CH(void *cmd, u32 val)
2999 {
3000 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(10));
3001 }
3002 
3003 static inline void RTW89_SET_FWCMD_ADD_MCC_SW_RETRY_COUNT(void *cmd, u32 val)
3004 {
3005 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(13, 11));
3006 }
3007 
3008 static inline void RTW89_SET_FWCMD_ADD_MCC_TX_NULL_EARLY(void *cmd, u32 val)
3009 {
3010 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(17, 14));
3011 }
3012 
3013 static inline void RTW89_SET_FWCMD_ADD_MCC_BTC_IN_2G(void *cmd, u32 val)
3014 {
3015 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(18));
3016 }
3017 
3018 static inline void RTW89_SET_FWCMD_ADD_MCC_PTA_EN(void *cmd, u32 val)
3019 {
3020 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(19));
3021 }
3022 
3023 static inline void RTW89_SET_FWCMD_ADD_MCC_RFK_BY_PASS(void *cmd, u32 val)
3024 {
3025 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(20));
3026 }
3027 
3028 static inline void RTW89_SET_FWCMD_ADD_MCC_CH_BAND_TYPE(void *cmd, u32 val)
3029 {
3030 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(22, 21));
3031 }
3032 
3033 static inline void RTW89_SET_FWCMD_ADD_MCC_DURATION(void *cmd, u32 val)
3034 {
3035 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3036 }
3037 
3038 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_EN(void *cmd, u32 val)
3039 {
3040 	le32p_replace_bits((__le32 *)cmd + 3, val, BIT(0));
3041 }
3042 
3043 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_NUM(void *cmd, u32 val)
3044 {
3045 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(15, 8));
3046 }
3047 
3048 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_TARGET(void *cmd, u32 val)
3049 {
3050 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(23, 16));
3051 }
3052 
3053 enum rtw89_fw_mcc_old_group_actions {
3054 	RTW89_FW_MCC_OLD_GROUP_ACT_NONE = 0,
3055 	RTW89_FW_MCC_OLD_GROUP_ACT_REPLACE = 1,
3056 };
3057 
3058 struct rtw89_fw_mcc_start_req {
3059 	u32 group: 2;
3060 	u32 btc_in_group: 1;
3061 	u32 old_group_action: 2;
3062 	u32 old_group: 2;
3063 	u32 rsvd0: 9;
3064 	u32 notify_cnt: 3;
3065 	u32 rsvd1: 2;
3066 	u32 notify_rxdbg_en: 1;
3067 	u32 rsvd2: 2;
3068 	u32 macid: 8;
3069 	u32 tsf_low;
3070 	u32 tsf_high;
3071 };
3072 
3073 static inline void RTW89_SET_FWCMD_START_MCC_GROUP(void *cmd, u32 val)
3074 {
3075 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3076 }
3077 
3078 static inline void RTW89_SET_FWCMD_START_MCC_BTC_IN_GROUP(void *cmd, u32 val)
3079 {
3080 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3081 }
3082 
3083 static inline void RTW89_SET_FWCMD_START_MCC_OLD_GROUP_ACTION(void *cmd, u32 val)
3084 {
3085 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 3));
3086 }
3087 
3088 static inline void RTW89_SET_FWCMD_START_MCC_OLD_GROUP(void *cmd, u32 val)
3089 {
3090 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(6, 5));
3091 }
3092 
3093 static inline void RTW89_SET_FWCMD_START_MCC_NOTIFY_CNT(void *cmd, u32 val)
3094 {
3095 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(18, 16));
3096 }
3097 
3098 static inline void RTW89_SET_FWCMD_START_MCC_NOTIFY_RXDBG_EN(void *cmd, u32 val)
3099 {
3100 	le32p_replace_bits((__le32 *)cmd, val, BIT(21));
3101 }
3102 
3103 static inline void RTW89_SET_FWCMD_START_MCC_MACID(void *cmd, u32 val)
3104 {
3105 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3106 }
3107 
3108 static inline void RTW89_SET_FWCMD_START_MCC_TSF_LOW(void *cmd, u32 val)
3109 {
3110 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(31, 0));
3111 }
3112 
3113 static inline void RTW89_SET_FWCMD_START_MCC_TSF_HIGH(void *cmd, u32 val)
3114 {
3115 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3116 }
3117 
3118 static inline void RTW89_SET_FWCMD_STOP_MCC_MACID(void *cmd, u32 val)
3119 {
3120 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
3121 }
3122 
3123 static inline void RTW89_SET_FWCMD_STOP_MCC_GROUP(void *cmd, u32 val)
3124 {
3125 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(9, 8));
3126 }
3127 
3128 static inline void RTW89_SET_FWCMD_STOP_MCC_PREV_GROUPS(void *cmd, u32 val)
3129 {
3130 	le32p_replace_bits((__le32 *)cmd, val, BIT(10));
3131 }
3132 
3133 static inline void RTW89_SET_FWCMD_DEL_MCC_GROUP_GROUP(void *cmd, u32 val)
3134 {
3135 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3136 }
3137 
3138 static inline void RTW89_SET_FWCMD_DEL_MCC_GROUP_PREV_GROUPS(void *cmd, u32 val)
3139 {
3140 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3141 }
3142 
3143 static inline void RTW89_SET_FWCMD_RESET_MCC_GROUP_GROUP(void *cmd, u32 val)
3144 {
3145 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3146 }
3147 
3148 struct rtw89_fw_mcc_tsf_req {
3149 	u8 group: 2;
3150 	u8 rsvd0: 6;
3151 	u8 macid_x;
3152 	u8 macid_y;
3153 	u8 rsvd1;
3154 };
3155 
3156 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_GROUP(void *cmd, u32 val)
3157 {
3158 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3159 }
3160 
3161 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_MACID_X(void *cmd, u32 val)
3162 {
3163 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3164 }
3165 
3166 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_MACID_Y(void *cmd, u32 val)
3167 {
3168 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3169 }
3170 
3171 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_GROUP(void *cmd, u32 val)
3172 {
3173 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3174 }
3175 
3176 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_MACID(void *cmd, u32 val)
3177 {
3178 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3179 }
3180 
3181 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_BITMAP_LENGTH(void *cmd, u32 val)
3182 {
3183 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3184 }
3185 
3186 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_BITMAP(void *cmd,
3187 							   u8 *bitmap, u8 len)
3188 {
3189 	memcpy((__le32 *)cmd + 1, bitmap, len);
3190 }
3191 
3192 static inline void RTW89_SET_FWCMD_MCC_SYNC_GROUP(void *cmd, u32 val)
3193 {
3194 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3195 }
3196 
3197 static inline void RTW89_SET_FWCMD_MCC_SYNC_MACID_SOURCE(void *cmd, u32 val)
3198 {
3199 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3200 }
3201 
3202 static inline void RTW89_SET_FWCMD_MCC_SYNC_MACID_TARGET(void *cmd, u32 val)
3203 {
3204 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3205 }
3206 
3207 static inline void RTW89_SET_FWCMD_MCC_SYNC_SYNC_OFFSET(void *cmd, u32 val)
3208 {
3209 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3210 }
3211 
3212 struct rtw89_fw_mcc_duration {
3213 	u32 group: 2;
3214 	u32 btc_in_group: 1;
3215 	u32 rsvd0: 5;
3216 	u32 start_macid: 8;
3217 	u32 macid_x: 8;
3218 	u32 macid_y: 8;
3219 	u32 start_tsf_low;
3220 	u32 start_tsf_high;
3221 	u32 duration_x;
3222 	u32 duration_y;
3223 };
3224 
3225 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_GROUP(void *cmd, u32 val)
3226 {
3227 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3228 }
3229 
3230 static
3231 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_BTC_IN_GROUP(void *cmd, u32 val)
3232 {
3233 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3234 }
3235 
3236 static
3237 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_MACID(void *cmd, u32 val)
3238 {
3239 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3240 }
3241 
3242 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_MACID_X(void *cmd, u32 val)
3243 {
3244 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3245 }
3246 
3247 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_MACID_Y(void *cmd, u32 val)
3248 {
3249 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3250 }
3251 
3252 static
3253 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_TSF_LOW(void *cmd, u32 val)
3254 {
3255 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(31, 0));
3256 }
3257 
3258 static
3259 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_TSF_HIGH(void *cmd, u32 val)
3260 {
3261 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3262 }
3263 
3264 static
3265 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_DURATION_X(void *cmd, u32 val)
3266 {
3267 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(31, 0));
3268 }
3269 
3270 static
3271 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_DURATION_Y(void *cmd, u32 val)
3272 {
3273 	le32p_replace_bits((__le32 *)cmd + 4, val, GENMASK(31, 0));
3274 }
3275 
3276 enum rtw89_h2c_mrc_sch_types {
3277 	RTW89_H2C_MRC_SCH_BAND0_ONLY = 0,
3278 	RTW89_H2C_MRC_SCH_BAND1_ONLY = 1,
3279 	RTW89_H2C_MRC_SCH_DUAL_BAND = 2,
3280 };
3281 
3282 enum rtw89_h2c_mrc_role_types {
3283 	RTW89_H2C_MRC_ROLE_WIFI = 0,
3284 	RTW89_H2C_MRC_ROLE_BT = 1,
3285 	RTW89_H2C_MRC_ROLE_EMPTY = 2,
3286 };
3287 
3288 #define RTW89_MAC_MRC_MAX_ADD_SLOT_NUM 3
3289 #define RTW89_MAC_MRC_MAX_ADD_ROLE_NUM_PER_SLOT 1 /* before MLO */
3290 
3291 struct rtw89_fw_mrc_add_slot_arg {
3292 	u16 duration; /* unit: TU */
3293 	bool courtesy_en;
3294 	u8 courtesy_period;
3295 	u8 courtesy_target; /* slot idx */
3296 
3297 	unsigned int role_num;
3298 	struct {
3299 		enum rtw89_h2c_mrc_role_types role_type;
3300 		bool is_master;
3301 		bool en_tx_null;
3302 		enum rtw89_band band;
3303 		enum rtw89_bandwidth bw;
3304 		u8 macid;
3305 		u8 central_ch;
3306 		u8 primary_ch;
3307 		u8 null_early; /* unit: TU */
3308 
3309 		/* if MLD, for macid: [0, chip::support_mld_num)
3310 		 * otherwise, for macid: [0, 32)
3311 		 */
3312 		u32 macid_main_bitmap;
3313 		/* for MLD, bit X maps to macid: X + chip::support_mld_num */
3314 		u32 macid_paired_bitmap;
3315 	} roles[RTW89_MAC_MRC_MAX_ADD_ROLE_NUM_PER_SLOT];
3316 };
3317 
3318 struct rtw89_fw_mrc_add_arg {
3319 	u8 sch_idx;
3320 	enum rtw89_h2c_mrc_sch_types sch_type;
3321 	bool btc_in_sch;
3322 
3323 	unsigned int slot_num;
3324 	struct rtw89_fw_mrc_add_slot_arg slots[RTW89_MAC_MRC_MAX_ADD_SLOT_NUM];
3325 };
3326 
3327 struct rtw89_h2c_mrc_add_role {
3328 	__le32 w0;
3329 	__le32 w1;
3330 	__le32 w2;
3331 	__le32 macid_main_bitmap;
3332 	__le32 macid_paired_bitmap;
3333 } __packed;
3334 
3335 #define RTW89_H2C_MRC_ADD_ROLE_W0_MACID GENMASK(15, 0)
3336 #define RTW89_H2C_MRC_ADD_ROLE_W0_ROLE_TYPE GENMASK(23, 16)
3337 #define RTW89_H2C_MRC_ADD_ROLE_W0_IS_MASTER BIT(24)
3338 #define RTW89_H2C_MRC_ADD_ROLE_W0_IS_ALT_ROLE BIT(25)
3339 #define RTW89_H2C_MRC_ADD_ROLE_W0_TX_NULL_EN BIT(26)
3340 #define RTW89_H2C_MRC_ADD_ROLE_W0_ROLE_ALT_EN BIT(27)
3341 #define RTW89_H2C_MRC_ADD_ROLE_W1_CENTRAL_CH_SEG GENMASK(7, 0)
3342 #define RTW89_H2C_MRC_ADD_ROLE_W1_PRI_CH GENMASK(15, 8)
3343 #define RTW89_H2C_MRC_ADD_ROLE_W1_BW GENMASK(19, 16)
3344 #define RTW89_H2C_MRC_ADD_ROLE_W1_CH_BAND_TYPE GENMASK(21, 20)
3345 #define RTW89_H2C_MRC_ADD_ROLE_W1_RFK_BY_PASS BIT(22)
3346 #define RTW89_H2C_MRC_ADD_ROLE_W1_CAN_BTC BIT(23)
3347 #define RTW89_H2C_MRC_ADD_ROLE_W1_NULL_EARLY GENMASK(31, 24)
3348 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_PERIOD GENMASK(7, 0)
3349 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_ROLE_TYPE GENMASK(15, 8)
3350 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_ROLE_MACID GENMASK(23, 16)
3351 
3352 struct rtw89_h2c_mrc_add_slot {
3353 	__le32 w0;
3354 	__le32 w1;
3355 	struct rtw89_h2c_mrc_add_role roles[];
3356 } __packed;
3357 
3358 #define RTW89_H2C_MRC_ADD_SLOT_W0_DURATION GENMASK(15, 0)
3359 #define RTW89_H2C_MRC_ADD_SLOT_W0_COURTESY_EN BIT(17)
3360 #define RTW89_H2C_MRC_ADD_SLOT_W0_ROLE_NUM GENMASK(31, 24)
3361 #define RTW89_H2C_MRC_ADD_SLOT_W1_COURTESY_PERIOD GENMASK(7, 0)
3362 #define RTW89_H2C_MRC_ADD_SLOT_W1_COURTESY_TARGET GENMASK(15, 8)
3363 
3364 struct rtw89_h2c_mrc_add {
3365 	__le32 w0;
3366 	/* Logically append flexible struct rtw89_h2c_mrc_add_slot, but there
3367 	 * are other flexible array inside it. We cannot access them correctly
3368 	 * through this struct. So, in case misusing, we don't really declare
3369 	 * it here.
3370 	 */
3371 } __packed;
3372 
3373 #define RTW89_H2C_MRC_ADD_W0_SCH_IDX GENMASK(3, 0)
3374 #define RTW89_H2C_MRC_ADD_W0_SCH_TYPE GENMASK(7, 4)
3375 #define RTW89_H2C_MRC_ADD_W0_SLOT_NUM GENMASK(15, 8)
3376 #define RTW89_H2C_MRC_ADD_W0_BTC_IN_SCH BIT(16)
3377 
3378 enum rtw89_h2c_mrc_start_actions {
3379 	RTW89_H2C_MRC_START_ACTION_START_NEW = 0,
3380 	RTW89_H2C_MRC_START_ACTION_REPLACE_OLD = 1,
3381 };
3382 
3383 struct rtw89_fw_mrc_start_arg {
3384 	u8 sch_idx;
3385 	u8 old_sch_idx;
3386 	u64 start_tsf;
3387 	enum rtw89_h2c_mrc_start_actions action;
3388 };
3389 
3390 struct rtw89_h2c_mrc_start {
3391 	__le32 w0;
3392 	__le32 start_tsf_low;
3393 	__le32 start_tsf_high;
3394 } __packed;
3395 
3396 #define RTW89_H2C_MRC_START_W0_SCH_IDX GENMASK(3, 0)
3397 #define RTW89_H2C_MRC_START_W0_OLD_SCH_IDX GENMASK(7, 4)
3398 #define RTW89_H2C_MRC_START_W0_ACTION GENMASK(15, 8)
3399 
3400 struct rtw89_h2c_mrc_del {
3401 	__le32 w0;
3402 } __packed;
3403 
3404 #define RTW89_H2C_MRC_DEL_W0_SCH_IDX GENMASK(3, 0)
3405 #define RTW89_H2C_MRC_DEL_W0_DEL_ALL BIT(4)
3406 #define RTW89_H2C_MRC_DEL_W0_STOP_ONLY BIT(5)
3407 #define RTW89_H2C_MRC_DEL_W0_SPECIFIC_ROLE_EN BIT(6)
3408 #define RTW89_H2C_MRC_DEL_W0_STOP_SLOT_IDX GENMASK(15, 8)
3409 #define RTW89_H2C_MRC_DEL_W0_SPECIFIC_ROLE_MACID GENMASK(31, 16)
3410 
3411 #define RTW89_MAC_MRC_MAX_REQ_TSF_NUM 2
3412 
3413 struct rtw89_fw_mrc_req_tsf_arg {
3414 	unsigned int num;
3415 	struct {
3416 		u8 band;
3417 		u8 port;
3418 	} infos[RTW89_MAC_MRC_MAX_REQ_TSF_NUM];
3419 };
3420 
3421 struct rtw89_h2c_mrc_req_tsf {
3422 	u8 req_tsf_num;
3423 	u8 infos[] __counted_by(req_tsf_num);
3424 } __packed;
3425 
3426 #define RTW89_H2C_MRC_REQ_TSF_INFO_BAND GENMASK(3, 0)
3427 #define RTW89_H2C_MRC_REQ_TSF_INFO_PORT GENMASK(7, 4)
3428 
3429 enum rtw89_h2c_mrc_upd_bitmap_actions {
3430 	RTW89_H2C_MRC_UPD_BITMAP_ACTION_DEL = 0,
3431 	RTW89_H2C_MRC_UPD_BITMAP_ACTION_ADD = 1,
3432 };
3433 
3434 struct rtw89_fw_mrc_upd_bitmap_arg {
3435 	u8 sch_idx;
3436 	u8 macid;
3437 	u8 client_macid;
3438 	enum rtw89_h2c_mrc_upd_bitmap_actions action;
3439 };
3440 
3441 struct rtw89_h2c_mrc_upd_bitmap {
3442 	__le32 w0;
3443 	__le32 w1;
3444 } __packed;
3445 
3446 #define RTW89_H2C_MRC_UPD_BITMAP_W0_SCH_IDX GENMASK(3, 0)
3447 #define RTW89_H2C_MRC_UPD_BITMAP_W0_ACTION BIT(4)
3448 #define RTW89_H2C_MRC_UPD_BITMAP_W0_MACID GENMASK(31, 16)
3449 #define RTW89_H2C_MRC_UPD_BITMAP_W1_CLIENT_MACID GENMASK(15, 0)
3450 
3451 struct rtw89_fw_mrc_sync_arg {
3452 	u8 offset; /* unit: TU */
3453 	struct {
3454 		u8 band;
3455 		u8 port;
3456 	} src, dest;
3457 };
3458 
3459 struct rtw89_h2c_mrc_sync {
3460 	__le32 w0;
3461 	__le32 w1;
3462 } __packed;
3463 
3464 #define RTW89_H2C_MRC_SYNC_W0_SYNC_EN BIT(0)
3465 #define RTW89_H2C_MRC_SYNC_W0_SRC_PORT GENMASK(11, 8)
3466 #define RTW89_H2C_MRC_SYNC_W0_SRC_BAND GENMASK(15, 12)
3467 #define RTW89_H2C_MRC_SYNC_W0_DEST_PORT GENMASK(19, 16)
3468 #define RTW89_H2C_MRC_SYNC_W0_DEST_BAND GENMASK(23, 20)
3469 #define RTW89_H2C_MRC_SYNC_W1_OFFSET GENMASK(15, 0)
3470 
3471 struct rtw89_fw_mrc_upd_duration_arg {
3472 	u8 sch_idx;
3473 	u64 start_tsf;
3474 
3475 	unsigned int slot_num;
3476 	struct {
3477 		u8 slot_idx;
3478 		u16 duration; /* unit: TU */
3479 	} slots[RTW89_MAC_MRC_MAX_ADD_SLOT_NUM];
3480 };
3481 
3482 struct rtw89_h2c_mrc_upd_duration {
3483 	__le32 w0;
3484 	__le32 start_tsf_low;
3485 	__le32 start_tsf_high;
3486 	__le32 slots[];
3487 } __packed;
3488 
3489 #define RTW89_H2C_MRC_UPD_DURATION_W0_SCH_IDX GENMASK(3, 0)
3490 #define RTW89_H2C_MRC_UPD_DURATION_W0_SLOT_NUM GENMASK(15, 8)
3491 #define RTW89_H2C_MRC_UPD_DURATION_W0_BTC_IN_SCH BIT(16)
3492 #define RTW89_H2C_MRC_UPD_DURATION_SLOT_SLOT_IDX GENMASK(7, 0)
3493 #define RTW89_H2C_MRC_UPD_DURATION_SLOT_DURATION GENMASK(31, 16)
3494 
3495 struct rtw89_h2c_wow_aoac {
3496 	__le32 w0;
3497 } __packed;
3498 
3499 struct rtw89_h2c_ap_info {
3500 	__le32 w0;
3501 } __packed;
3502 
3503 #define RTW89_H2C_AP_INFO_W0_PWR_INT_EN BIT(0)
3504 
3505 #define RTW89_C2H_HEADER_LEN 8
3506 
3507 struct rtw89_c2h_hdr {
3508 	__le32 w0;
3509 	__le32 w1;
3510 } __packed;
3511 
3512 #define RTW89_C2H_HDR_W0_CATEGORY GENMASK(1, 0)
3513 #define RTW89_C2H_HDR_W0_CLASS GENMASK(7, 2)
3514 #define RTW89_C2H_HDR_W0_FUNC GENMASK(15, 8)
3515 #define RTW89_C2H_HDR_W1_LEN GENMASK(13, 0)
3516 
3517 struct rtw89_fw_c2h_attr {
3518 	u8 category;
3519 	u8 class;
3520 	u8 func;
3521 	u16 len;
3522 };
3523 
3524 static inline struct rtw89_fw_c2h_attr *RTW89_SKB_C2H_CB(struct sk_buff *skb)
3525 {
3526 	static_assert(sizeof(skb->cb) >= sizeof(struct rtw89_fw_c2h_attr));
3527 
3528 	return (struct rtw89_fw_c2h_attr *)skb->cb;
3529 }
3530 
3531 struct rtw89_c2h_done_ack {
3532 	__le32 w0;
3533 	__le32 w1;
3534 	__le32 w2;
3535 } __packed;
3536 
3537 #define RTW89_C2H_DONE_ACK_W2_CAT GENMASK(1, 0)
3538 #define RTW89_C2H_DONE_ACK_W2_CLASS GENMASK(7, 2)
3539 #define RTW89_C2H_DONE_ACK_W2_FUNC GENMASK(15, 8)
3540 #define RTW89_C2H_DONE_ACK_W2_H2C_RETURN GENMASK(23, 16)
3541 #define RTW89_C2H_DONE_ACK_W2_H2C_SEQ GENMASK(31, 24)
3542 
3543 #define RTW89_GET_MAC_C2H_REV_ACK_CAT(c2h) \
3544 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3545 #define RTW89_GET_MAC_C2H_REV_ACK_CLASS(c2h) \
3546 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2))
3547 #define RTW89_GET_MAC_C2H_REV_ACK_FUNC(c2h) \
3548 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3549 #define RTW89_GET_MAC_C2H_REV_ACK_H2C_SEQ(c2h) \
3550 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(23, 16))
3551 
3552 struct rtw89_fw_c2h_log_fmt {
3553 	__le16 signature;
3554 	u8 feature;
3555 	u8 syntax;
3556 	__le32 fmt_id;
3557 	u8 file_num;
3558 	__le16 line_num;
3559 	u8 argc;
3560 	union {
3561 		DECLARE_FLEX_ARRAY(u8, raw);
3562 		DECLARE_FLEX_ARRAY(__le32, argv);
3563 	} __packed u;
3564 } __packed;
3565 
3566 #define RTW89_C2H_FW_FORMATTED_LOG_MIN_LEN 11
3567 #define RTW89_C2H_FW_LOG_FEATURE_PARA_INT BIT(2)
3568 #define RTW89_C2H_FW_LOG_MAX_PARA_NUM 16
3569 #define RTW89_C2H_FW_LOG_SIGNATURE 0xA5A5
3570 #define RTW89_C2H_FW_LOG_STR_BUF_SIZE 512
3571 
3572 struct rtw89_c2h_mac_bcnfltr_rpt {
3573 	__le32 w0;
3574 	__le32 w1;
3575 	__le32 w2;
3576 } __packed;
3577 
3578 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_MACID GENMASK(7, 0)
3579 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_TYPE GENMASK(9, 8)
3580 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_EVENT GENMASK(11, 10)
3581 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_MA GENMASK(23, 16)
3582 
3583 struct rtw89_c2h_ra_rpt {
3584 	struct rtw89_c2h_hdr hdr;
3585 	__le32 w2;
3586 	__le32 w3;
3587 } __packed;
3588 
3589 #define RTW89_C2H_RA_RPT_W2_MACID GENMASK(15, 0)
3590 #define RTW89_C2H_RA_RPT_W2_RETRY_RATIO GENMASK(23, 16)
3591 #define RTW89_C2H_RA_RPT_W2_MCSNSS_B7 BIT(31)
3592 #define RTW89_C2H_RA_RPT_W3_MCSNSS GENMASK(6, 0)
3593 #define RTW89_C2H_RA_RPT_W3_MD_SEL GENMASK(9, 8)
3594 #define RTW89_C2H_RA_RPT_W3_GILTF GENMASK(12, 10)
3595 #define RTW89_C2H_RA_RPT_W3_BW GENMASK(14, 13)
3596 #define RTW89_C2H_RA_RPT_W3_MD_SEL_B2 BIT(15)
3597 #define RTW89_C2H_RA_RPT_W3_BW_B2 BIT(16)
3598 
3599 /* For WiFi 6 chips:
3600  *   VHT, HE, HT-old: [6:4]: NSS, [3:0]: MCS
3601  *   HT-new: [6:5]: NA, [4:0]: MCS
3602  * For WiFi 7 chips (V1):
3603  *   HT, VHT, HE, EHT: [7:5]: NSS, [4:0]: MCS
3604  */
3605 #define RTW89_RA_RATE_MASK_NSS GENMASK(6, 4)
3606 #define RTW89_RA_RATE_MASK_MCS GENMASK(3, 0)
3607 #define RTW89_RA_RATE_MASK_NSS_V1 GENMASK(7, 5)
3608 #define RTW89_RA_RATE_MASK_MCS_V1 GENMASK(4, 0)
3609 #define RTW89_RA_RATE_MASK_HT_MCS GENMASK(4, 0)
3610 #define RTW89_MK_HT_RATE(nss, mcs) (FIELD_PREP(GENMASK(4, 3), nss) | \
3611 				    FIELD_PREP(GENMASK(2, 0), mcs))
3612 
3613 #define RTW89_GET_MAC_C2H_PKTOFLD_ID(c2h) \
3614 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0))
3615 #define RTW89_GET_MAC_C2H_PKTOFLD_OP(c2h) \
3616 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(10, 8))
3617 #define RTW89_GET_MAC_C2H_PKTOFLD_LEN(c2h) \
3618 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(31, 16))
3619 
3620 struct rtw89_c2h_scanofld {
3621 	__le32 w0;
3622 	__le32 w1;
3623 	__le32 w2;
3624 	__le32 w3;
3625 	__le32 w4;
3626 	__le32 w5;
3627 	__le32 w6;
3628 	__le32 w7;
3629 	__le32 w8;
3630 } __packed;
3631 
3632 #define RTW89_C2H_SCANOFLD_W2_PRI_CH GENMASK(7, 0)
3633 #define RTW89_C2H_SCANOFLD_W2_RSN GENMASK(19, 16)
3634 #define RTW89_C2H_SCANOFLD_W2_STATUS GENMASK(23, 20)
3635 #define RTW89_C2H_SCANOFLD_W2_PERIOD GENMASK(31, 24)
3636 #define RTW89_C2H_SCANOFLD_W5_TX_FAIL GENMASK(3, 0)
3637 #define RTW89_C2H_SCANOFLD_W5_AIR_DENSITY GENMASK(7, 4)
3638 #define RTW89_C2H_SCANOFLD_W5_BAND GENMASK(25, 24)
3639 #define RTW89_C2H_SCANOFLD_W5_MAC_IDX BIT(26)
3640 #define RTW89_C2H_SCANOFLD_W6_SW_DEF GENMASK(7, 0)
3641 #define RTW89_C2H_SCANOFLD_W6_EXPECT_PERIOD GENMASK(15, 8)
3642 #define RTW89_C2H_SCANOFLD_W6_FW_DEF GENMASK(23, 16)
3643 #define RTW89_C2H_SCANOFLD_W7_REPORT_TSF GENMASK(31, 0)
3644 #define RTW89_C2H_SCANOFLD_W8_PERIOD_V1 GENMASK(15, 0)
3645 #define RTW89_C2H_SCANOFLD_W8_EXPECT_PERIOD_V1 GENMASK(31, 16)
3646 
3647 #define RTW89_GET_MAC_C2H_MCC_RCV_ACK_GROUP(c2h) \
3648 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3649 #define RTW89_GET_MAC_C2H_MCC_RCV_ACK_H2C_FUNC(c2h) \
3650 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3651 
3652 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_GROUP(c2h) \
3653 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3654 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_RETURN(c2h) \
3655 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2))
3656 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_FUNC(c2h) \
3657 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3658 
3659 struct rtw89_mac_mcc_tsf_rpt {
3660 	u32 macid_x;
3661 	u32 macid_y;
3662 	u32 tsf_x_low;
3663 	u32 tsf_x_high;
3664 	u32 tsf_y_low;
3665 	u32 tsf_y_high;
3666 };
3667 
3668 static_assert(sizeof(struct rtw89_mac_mcc_tsf_rpt) <= RTW89_COMPLETION_BUF_SIZE);
3669 
3670 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_X(c2h) \
3671 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0))
3672 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_Y(c2h) \
3673 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3674 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_GROUP(c2h) \
3675 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(17, 16))
3676 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_X(c2h) \
3677 	le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(31, 0))
3678 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_X(c2h) \
3679 	le32_get_bits(*((const __le32 *)(c2h) + 4), GENMASK(31, 0))
3680 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_Y(c2h) \
3681 	le32_get_bits(*((const __le32 *)(c2h) + 5), GENMASK(31, 0))
3682 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_Y(c2h) \
3683 	le32_get_bits(*((const __le32 *)(c2h) + 6), GENMASK(31, 0))
3684 
3685 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_STATUS(c2h) \
3686 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(5, 0))
3687 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_GROUP(c2h) \
3688 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 6))
3689 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_MACID(c2h) \
3690 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3691 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_LOW(c2h) \
3692 	le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(31, 0))
3693 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_HIGH(c2h) \
3694 	le32_get_bits(*((const __le32 *)(c2h) + 4), GENMASK(31, 0))
3695 
3696 struct rtw89_mac_mrc_tsf_rpt {
3697 	unsigned int num;
3698 	u64 tsfs[RTW89_MAC_MRC_MAX_REQ_TSF_NUM];
3699 };
3700 
3701 static_assert(sizeof(struct rtw89_mac_mrc_tsf_rpt) <= RTW89_COMPLETION_BUF_SIZE);
3702 
3703 struct rtw89_c2h_mrc_tsf_rpt_info {
3704 	__le32 tsf_low;
3705 	__le32 tsf_high;
3706 } __packed;
3707 
3708 struct rtw89_c2h_mrc_tsf_rpt {
3709 	struct rtw89_c2h_hdr hdr;
3710 	__le32 w2;
3711 	struct rtw89_c2h_mrc_tsf_rpt_info infos[];
3712 } __packed;
3713 
3714 #define RTW89_C2H_MRC_TSF_RPT_W2_REQ_TSF_NUM GENMASK(7, 0)
3715 
3716 struct rtw89_c2h_mrc_status_rpt {
3717 	struct rtw89_c2h_hdr hdr;
3718 	__le32 w2;
3719 	__le32 tsf_low;
3720 	__le32 tsf_high;
3721 } __packed;
3722 
3723 #define RTW89_C2H_MRC_STATUS_RPT_W2_STATUS GENMASK(5, 0)
3724 #define RTW89_C2H_MRC_STATUS_RPT_W2_SCH_IDX GENMASK(7, 6)
3725 
3726 struct rtw89_c2h_pkt_ofld_rsp {
3727 	__le32 w0;
3728 	__le32 w1;
3729 	__le32 w2;
3730 } __packed;
3731 
3732 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_ID GENMASK(7, 0)
3733 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_OP GENMASK(10, 8)
3734 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_LEN GENMASK(31, 16)
3735 
3736 struct rtw89_c2h_tx_duty_rpt {
3737 	struct rtw89_c2h_hdr c2h_hdr;
3738 	__le32 w2;
3739 } __packed;
3740 
3741 #define RTW89_C2H_TX_DUTY_RPT_W2_TIMER_ERR GENMASK(2, 0)
3742 
3743 struct rtw89_c2h_wow_aoac_report {
3744 	struct rtw89_c2h_hdr c2h_hdr;
3745 	u8 rpt_ver;
3746 	u8 sec_type;
3747 	u8 key_idx;
3748 	u8 pattern_idx;
3749 	u8 rekey_ok;
3750 	u8 rsvd1[3];
3751 	u8 ptk_tx_iv[8];
3752 	u8 eapol_key_replay_count[8];
3753 	u8 gtk[32];
3754 	u8 ptk_rx_iv[8];
3755 	u8 gtk_rx_iv[4][8];
3756 	__le64 igtk_key_id;
3757 	__le64 igtk_ipn;
3758 	u8 igtk[32];
3759 	u8 csa_pri_ch;
3760 	u8 csa_bw_ch_offset;
3761 	u8 csa_ch_band_chsw_failed;
3762 	u8 csa_rsvd1;
3763 } __packed;
3764 
3765 #define RTW89_C2H_WOW_AOAC_RPT_REKEY_IDX BIT(0)
3766 
3767 struct rtw89_c2h_pwr_int_notify {
3768 	struct rtw89_c2h_hdr hdr;
3769 	__le32 w2;
3770 } __packed;
3771 
3772 #define RTW89_C2H_PWR_INT_NOTIFY_W2_MACID GENMASK(15, 0)
3773 #define RTW89_C2H_PWR_INT_NOTIFY_W2_PWR_STATUS BIT(16)
3774 
3775 struct rtw89_h2c_tx_duty {
3776 	__le32 w0;
3777 	__le32 w1;
3778 } __packed;
3779 
3780 #define RTW89_H2C_TX_DUTY_W0_PAUSE_INTVL_MASK GENMASK(15, 0)
3781 #define RTW89_H2C_TX_DUTY_W0_TX_INTVL_MASK GENMASK(31, 16)
3782 #define RTW89_H2C_TX_DUTY_W1_STOP BIT(0)
3783 
3784 struct rtw89_h2c_bcnfltr {
3785 	__le32 w0;
3786 } __packed;
3787 
3788 #define RTW89_H2C_BCNFLTR_W0_MON_RSSI BIT(0)
3789 #define RTW89_H2C_BCNFLTR_W0_MON_BCN BIT(1)
3790 #define RTW89_H2C_BCNFLTR_W0_MON_EN BIT(2)
3791 #define RTW89_H2C_BCNFLTR_W0_MODE GENMASK(4, 3)
3792 #define RTW89_H2C_BCNFLTR_W0_BCN_LOSS_CNT GENMASK(11, 8)
3793 #define RTW89_H2C_BCNFLTR_W0_RSSI_HYST GENMASK(15, 12)
3794 #define RTW89_H2C_BCNFLTR_W0_RSSI_THRESHOLD GENMASK(23, 16)
3795 #define RTW89_H2C_BCNFLTR_W0_MAC_ID GENMASK(31, 24)
3796 
3797 struct rtw89_h2c_ofld_rssi {
3798 	__le32 w0;
3799 	__le32 w1;
3800 } __packed;
3801 
3802 #define RTW89_H2C_OFLD_RSSI_W0_MACID GENMASK(7, 0)
3803 #define RTW89_H2C_OFLD_RSSI_W0_NUM GENMASK(15, 8)
3804 #define RTW89_H2C_OFLD_RSSI_W1_VAL GENMASK(7, 0)
3805 
3806 struct rtw89_h2c_ofld {
3807 	__le32 w0;
3808 } __packed;
3809 
3810 #define RTW89_H2C_OFLD_W0_MAC_ID GENMASK(7, 0)
3811 #define RTW89_H2C_OFLD_W0_TX_TP GENMASK(17, 8)
3812 #define RTW89_H2C_OFLD_W0_RX_TP GENMASK(27, 18)
3813 
3814 #define RTW89_MFW_SIG	0xFF
3815 
3816 struct rtw89_mfw_info {
3817 	u8 cv;
3818 	u8 type; /* enum rtw89_fw_type */
3819 	u8 mp;
3820 	u8 rsvd;
3821 	__le32 shift;
3822 	__le32 size;
3823 	u8 rsvd2[4];
3824 } __packed;
3825 
3826 struct rtw89_mfw_hdr {
3827 	u8 sig;	/* RTW89_MFW_SIG */
3828 	u8 fw_nr;
3829 	u8 rsvd0[2];
3830 	struct {
3831 		u8 major;
3832 		u8 minor;
3833 		u8 sub;
3834 		u8 idx;
3835 	} ver;
3836 	u8 rsvd1[8];
3837 	struct rtw89_mfw_info info[];
3838 } __packed;
3839 
3840 struct rtw89_fw_logsuit_hdr {
3841 	__le32 rsvd;
3842 	__le32 count;
3843 	__le32 ids[];
3844 } __packed;
3845 
3846 #define RTW89_FW_ELEMENT_ALIGN 16
3847 
3848 enum rtw89_fw_element_id {
3849 	RTW89_FW_ELEMENT_ID_BBMCU0 = 0,
3850 	RTW89_FW_ELEMENT_ID_BBMCU1 = 1,
3851 	RTW89_FW_ELEMENT_ID_BB_REG = 2,
3852 	RTW89_FW_ELEMENT_ID_BB_GAIN = 3,
3853 	RTW89_FW_ELEMENT_ID_RADIO_A = 4,
3854 	RTW89_FW_ELEMENT_ID_RADIO_B = 5,
3855 	RTW89_FW_ELEMENT_ID_RADIO_C = 6,
3856 	RTW89_FW_ELEMENT_ID_RADIO_D = 7,
3857 	RTW89_FW_ELEMENT_ID_RF_NCTL = 8,
3858 	RTW89_FW_ELEMENT_ID_TXPWR_BYRATE = 9,
3859 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_2GHZ = 10,
3860 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_5GHZ = 11,
3861 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_6GHZ = 12,
3862 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_2GHZ = 13,
3863 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_5GHZ = 14,
3864 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_6GHZ = 15,
3865 	RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT = 16,
3866 	RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT_RU = 17,
3867 	RTW89_FW_ELEMENT_ID_TXPWR_TRK = 18,
3868 	RTW89_FW_ELEMENT_ID_RFKLOG_FMT = 19,
3869 
3870 	RTW89_FW_ELEMENT_ID_NUM,
3871 };
3872 
3873 #define BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ \
3874 	(BIT(RTW89_FW_ELEMENT_ID_TXPWR_BYRATE) | \
3875 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_2GHZ) | \
3876 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_5GHZ) | \
3877 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_2GHZ) | \
3878 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_5GHZ) | \
3879 	 BIT(RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT) | \
3880 	 BIT(RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT_RU))
3881 
3882 #define BITS_OF_RTW89_TXPWR_FW_ELEMENTS \
3883 	(BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ | \
3884 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_6GHZ) | \
3885 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_6GHZ))
3886 
3887 #define RTW89_AX_GEN_DEF_NEEDED_FW_ELEMENTS_NO_6GHZ \
3888 	(BIT(RTW89_FW_ELEMENT_ID_BB_REG) | \
3889 	 BIT(RTW89_FW_ELEMENT_ID_RADIO_A) | \
3890 	 BIT(RTW89_FW_ELEMENT_ID_RADIO_B) | \
3891 	 BIT(RTW89_FW_ELEMENT_ID_RF_NCTL) | \
3892 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_TRK) | \
3893 	 BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ)
3894 
3895 #define RTW89_BE_GEN_DEF_NEEDED_FW_ELEMENTS (BIT(RTW89_FW_ELEMENT_ID_BBMCU0) | \
3896 					     BIT(RTW89_FW_ELEMENT_ID_BB_REG) | \
3897 					     BIT(RTW89_FW_ELEMENT_ID_RADIO_A) | \
3898 					     BIT(RTW89_FW_ELEMENT_ID_RADIO_B) | \
3899 					     BIT(RTW89_FW_ELEMENT_ID_RF_NCTL) | \
3900 					     BIT(RTW89_FW_ELEMENT_ID_TXPWR_TRK) | \
3901 					     BITS_OF_RTW89_TXPWR_FW_ELEMENTS)
3902 
3903 struct __rtw89_fw_txpwr_element {
3904 	u8 rsvd0;
3905 	u8 rsvd1;
3906 	u8 rfe_type;
3907 	u8 ent_sz;
3908 	__le32 num_ents;
3909 	u8 content[];
3910 } __packed;
3911 
3912 enum rtw89_fw_txpwr_trk_type {
3913 	__RTW89_FW_TXPWR_TRK_TYPE_6GHZ_START = 0,
3914 	RTW89_FW_TXPWR_TRK_TYPE_6GB_N = 0,
3915 	RTW89_FW_TXPWR_TRK_TYPE_6GB_P = 1,
3916 	RTW89_FW_TXPWR_TRK_TYPE_6GA_N = 2,
3917 	RTW89_FW_TXPWR_TRK_TYPE_6GA_P = 3,
3918 	__RTW89_FW_TXPWR_TRK_TYPE_6GHZ_MAX = 3,
3919 
3920 	__RTW89_FW_TXPWR_TRK_TYPE_5GHZ_START = 4,
3921 	RTW89_FW_TXPWR_TRK_TYPE_5GB_N = 4,
3922 	RTW89_FW_TXPWR_TRK_TYPE_5GB_P = 5,
3923 	RTW89_FW_TXPWR_TRK_TYPE_5GA_N = 6,
3924 	RTW89_FW_TXPWR_TRK_TYPE_5GA_P = 7,
3925 	__RTW89_FW_TXPWR_TRK_TYPE_5GHZ_MAX = 7,
3926 
3927 	__RTW89_FW_TXPWR_TRK_TYPE_2GHZ_START = 8,
3928 	RTW89_FW_TXPWR_TRK_TYPE_2GB_N = 8,
3929 	RTW89_FW_TXPWR_TRK_TYPE_2GB_P = 9,
3930 	RTW89_FW_TXPWR_TRK_TYPE_2GA_N = 10,
3931 	RTW89_FW_TXPWR_TRK_TYPE_2GA_P = 11,
3932 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_N = 12,
3933 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_P = 13,
3934 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_N = 14,
3935 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_P = 15,
3936 	__RTW89_FW_TXPWR_TRK_TYPE_2GHZ_MAX = 15,
3937 
3938 	RTW89_FW_TXPWR_TRK_TYPE_NR,
3939 };
3940 
3941 struct rtw89_fw_txpwr_track_cfg {
3942 	const s8 (*delta[RTW89_FW_TXPWR_TRK_TYPE_NR])[DELTA_SWINGIDX_SIZE];
3943 };
3944 
3945 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_6GHZ \
3946 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_6GB_N) | \
3947 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GB_P) | \
3948 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GA_N) | \
3949 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GA_P))
3950 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_5GHZ \
3951 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_5GB_N) | \
3952 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GB_P) | \
3953 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GA_N) | \
3954 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GA_P))
3955 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_2GHZ \
3956 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_2GB_N) | \
3957 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GB_P) | \
3958 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GA_N) | \
3959 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GA_P) | \
3960 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_N) | \
3961 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_P) | \
3962 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_N) | \
3963 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_P))
3964 
3965 struct rtw89_fw_element_hdr {
3966 	__le32 id; /* enum rtw89_fw_element_id */
3967 	__le32 size; /* exclude header size */
3968 	u8 ver[4];
3969 	__le32 rsvd0;
3970 	__le32 rsvd1;
3971 	__le32 rsvd2;
3972 	union {
3973 		struct {
3974 			u8 priv[8];
3975 			u8 contents[];
3976 		} __packed common;
3977 		struct {
3978 			u8 idx;
3979 			u8 rsvd[7];
3980 			struct {
3981 				__le32 addr;
3982 				__le32 data;
3983 			} __packed regs[];
3984 		} __packed reg2;
3985 		struct {
3986 			u8 cv;
3987 			u8 priv[7];
3988 			u8 contents[];
3989 		} __packed bbmcu;
3990 		struct {
3991 			__le32 bitmap; /* bitmap of enum rtw89_fw_txpwr_trk_type */
3992 			__le32 rsvd;
3993 			s8 contents[][DELTA_SWINGIDX_SIZE];
3994 		} __packed txpwr_trk;
3995 		struct {
3996 			u8 nr;
3997 			u8 rsvd[3];
3998 			u8 rfk_id; /* enum rtw89_phy_c2h_rfk_log_func */
3999 			u8 rsvd1[3];
4000 			__le16 offset[];
4001 		} __packed rfk_log_fmt;
4002 		struct __rtw89_fw_txpwr_element txpwr;
4003 	} __packed u;
4004 } __packed;
4005 
4006 struct fwcmd_hdr {
4007 	__le32 hdr0;
4008 	__le32 hdr1;
4009 };
4010 
4011 union rtw89_compat_fw_hdr {
4012 	struct rtw89_mfw_hdr mfw_hdr;
4013 	struct rtw89_fw_hdr fw_hdr;
4014 };
4015 
4016 static inline u32 rtw89_compat_fw_hdr_ver_code(const void *fw_buf)
4017 {
4018 	const union rtw89_compat_fw_hdr *compat = (typeof(compat))fw_buf;
4019 
4020 	if (compat->mfw_hdr.sig == RTW89_MFW_SIG)
4021 		return RTW89_MFW_HDR_VER_CODE(&compat->mfw_hdr);
4022 	else
4023 		return RTW89_FW_HDR_VER_CODE(&compat->fw_hdr);
4024 }
4025 
4026 static inline void rtw89_fw_get_filename(char *buf, size_t size,
4027 					 const char *fw_basename, int fw_format)
4028 {
4029 	if (fw_format <= 0)
4030 		snprintf(buf, size, "%s.bin", fw_basename);
4031 	else
4032 		snprintf(buf, size, "%s-%d.bin", fw_basename, fw_format);
4033 }
4034 
4035 #define RTW89_H2C_RF_PAGE_SIZE 500
4036 #define RTW89_H2C_RF_PAGE_NUM 3
4037 struct rtw89_fw_h2c_rf_reg_info {
4038 	enum rtw89_rf_path rf_path;
4039 	__le32 rtw89_phy_config_rf_h2c[RTW89_H2C_RF_PAGE_NUM][RTW89_H2C_RF_PAGE_SIZE];
4040 	u16 curr_idx;
4041 };
4042 
4043 #define H2C_SEC_CAM_LEN			24
4044 
4045 #define H2C_HEADER_LEN			8
4046 #define H2C_HDR_CAT			GENMASK(1, 0)
4047 #define H2C_HDR_CLASS			GENMASK(7, 2)
4048 #define H2C_HDR_FUNC			GENMASK(15, 8)
4049 #define H2C_HDR_DEL_TYPE		GENMASK(19, 16)
4050 #define H2C_HDR_H2C_SEQ			GENMASK(31, 24)
4051 #define H2C_HDR_TOTAL_LEN		GENMASK(13, 0)
4052 #define H2C_HDR_REC_ACK			BIT(14)
4053 #define H2C_HDR_DONE_ACK		BIT(15)
4054 
4055 #define FWCMD_TYPE_H2C			0
4056 
4057 #define H2C_CAT_TEST		0x0
4058 
4059 /* CLASS 5 - FW STATUS TEST */
4060 #define H2C_CL_FW_STATUS_TEST		0x5
4061 #define H2C_FUNC_CPU_EXCEPTION		0x1
4062 
4063 #define H2C_CAT_MAC		0x1
4064 
4065 /* CLASS 0 - FW INFO */
4066 #define H2C_CL_FW_INFO			0x0
4067 #define H2C_FUNC_LOG_CFG		0x0
4068 #define H2C_FUNC_MAC_GENERAL_PKT	0x1
4069 
4070 /* CLASS 1 - WOW */
4071 #define H2C_CL_MAC_WOW			0x1
4072 enum rtw89_wow_h2c_func {
4073 	H2C_FUNC_KEEP_ALIVE		= 0x0,
4074 	H2C_FUNC_DISCONNECT_DETECT	= 0x1,
4075 	H2C_FUNC_WOW_GLOBAL		= 0x2,
4076 	H2C_FUNC_GTK_OFLD		= 0x3,
4077 	H2C_FUNC_ARP_OFLD		= 0x4,
4078 	H2C_FUNC_NLO			= 0x7,
4079 	H2C_FUNC_WAKEUP_CTRL		= 0x8,
4080 	H2C_FUNC_WOW_CAM_UPD		= 0xC,
4081 	H2C_FUNC_AOAC_REPORT_REQ	= 0xD,
4082 
4083 	NUM_OF_RTW89_WOW_H2C_FUNC,
4084 };
4085 
4086 #define RTW89_WOW_WAIT_COND(tag, func) \
4087 	((tag) * NUM_OF_RTW89_WOW_H2C_FUNC + (func))
4088 
4089 #define RTW89_WOW_WAIT_COND_AOAC \
4090 	RTW89_WOW_WAIT_COND(0 /* don't care */, H2C_FUNC_AOAC_REPORT_REQ)
4091 
4092 /* CLASS 2 - PS */
4093 #define H2C_CL_MAC_PS			0x2
4094 enum rtw89_ps_h2c_func {
4095 	H2C_FUNC_MAC_LPS_PARM		= 0x0,
4096 	H2C_FUNC_P2P_ACT		= 0x1,
4097 	H2C_FUNC_IPS_CFG		= 0x3,
4098 
4099 	NUM_OF_RTW89_PS_H2C_FUNC,
4100 };
4101 
4102 #define RTW89_PS_WAIT_COND(tag, func) \
4103 	((tag) * NUM_OF_RTW89_PS_H2C_FUNC + (func))
4104 
4105 #define RTW89_PS_WAIT_COND_IPS_CFG \
4106 	RTW89_PS_WAIT_COND(0 /* don't care */, H2C_FUNC_IPS_CFG)
4107 
4108 /* CLASS 3 - FW download */
4109 #define H2C_CL_MAC_FWDL		0x3
4110 #define H2C_FUNC_MAC_FWHDR_DL		0x0
4111 
4112 /* CLASS 5 - Frame Exchange */
4113 #define H2C_CL_MAC_FR_EXCHG		0x5
4114 #define H2C_FUNC_MAC_CCTLINFO_UD	0x2
4115 #define H2C_FUNC_MAC_BCN_UPD		0x5
4116 #define H2C_FUNC_MAC_DCTLINFO_UD_V1	0x9
4117 #define H2C_FUNC_MAC_CCTLINFO_UD_V1	0xa
4118 #define H2C_FUNC_MAC_DCTLINFO_UD_V2	0xc
4119 #define H2C_FUNC_MAC_BCN_UPD_BE		0xd
4120 #define H2C_FUNC_MAC_CCTLINFO_UD_G7	0x11
4121 
4122 /* CLASS 6 - Address CAM */
4123 #define H2C_CL_MAC_ADDR_CAM_UPDATE	0x6
4124 #define H2C_FUNC_MAC_ADDR_CAM_UPD	0x0
4125 
4126 /* CLASS 8 - Media Status Report */
4127 #define H2C_CL_MAC_MEDIA_RPT		0x8
4128 #define H2C_FUNC_MAC_JOININFO		0x0
4129 #define H2C_FUNC_MAC_FWROLE_MAINTAIN	0x4
4130 #define H2C_FUNC_NOTIFY_DBCC		0x5
4131 
4132 /* CLASS 9 - FW offload */
4133 #define H2C_CL_MAC_FW_OFLD		0x9
4134 enum rtw89_fw_ofld_h2c_func {
4135 	H2C_FUNC_PACKET_OFLD		= 0x1,
4136 	H2C_FUNC_MAC_MACID_PAUSE	= 0x8,
4137 	H2C_FUNC_USR_EDCA		= 0xF,
4138 	H2C_FUNC_TSF32_TOGL		= 0x10,
4139 	H2C_FUNC_OFLD_CFG		= 0x14,
4140 	H2C_FUNC_ADD_SCANOFLD_CH	= 0x16,
4141 	H2C_FUNC_SCANOFLD		= 0x17,
4142 	H2C_FUNC_TX_DUTY		= 0x18,
4143 	H2C_FUNC_PKT_DROP		= 0x1b,
4144 	H2C_FUNC_CFG_BCNFLTR		= 0x1e,
4145 	H2C_FUNC_OFLD_RSSI		= 0x1f,
4146 	H2C_FUNC_OFLD_TP		= 0x20,
4147 	H2C_FUNC_MAC_MACID_PAUSE_SLEEP	= 0x28,
4148 	H2C_FUNC_SCANOFLD_BE		= 0x2c,
4149 
4150 	NUM_OF_RTW89_FW_OFLD_H2C_FUNC,
4151 };
4152 
4153 #define RTW89_FW_OFLD_WAIT_COND(tag, func) \
4154 	((tag) * NUM_OF_RTW89_FW_OFLD_H2C_FUNC + (func))
4155 
4156 #define RTW89_FW_OFLD_WAIT_COND_PKT_OFLD(pkt_id, pkt_op) \
4157 	RTW89_FW_OFLD_WAIT_COND(RTW89_PKT_OFLD_WAIT_TAG(pkt_id, pkt_op), \
4158 				H2C_FUNC_PACKET_OFLD)
4159 
4160 #define RTW89_SCANOFLD_WAIT_COND_ADD_CH RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_ADD_SCANOFLD_CH)
4161 
4162 #define RTW89_SCANOFLD_WAIT_COND_START RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_SCANOFLD)
4163 #define RTW89_SCANOFLD_WAIT_COND_STOP RTW89_FW_OFLD_WAIT_COND(1, H2C_FUNC_SCANOFLD)
4164 #define RTW89_SCANOFLD_BE_WAIT_COND_START RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_SCANOFLD_BE)
4165 #define RTW89_SCANOFLD_BE_WAIT_COND_STOP RTW89_FW_OFLD_WAIT_COND(1, H2C_FUNC_SCANOFLD_BE)
4166 
4167 
4168 /* CLASS 10 - Security CAM */
4169 #define H2C_CL_MAC_SEC_CAM		0xa
4170 #define H2C_FUNC_MAC_SEC_UPD		0x1
4171 
4172 /* CLASS 12 - BA CAM */
4173 #define H2C_CL_BA_CAM			0xc
4174 #define H2C_FUNC_MAC_BA_CAM		0x0
4175 #define H2C_FUNC_MAC_BA_CAM_V1		0x1
4176 #define H2C_FUNC_MAC_BA_CAM_INIT	0x2
4177 
4178 /* CLASS 14 - MCC */
4179 #define H2C_CL_MCC			0xe
4180 enum rtw89_mcc_h2c_func {
4181 	H2C_FUNC_ADD_MCC		= 0x0,
4182 	H2C_FUNC_START_MCC		= 0x1,
4183 	H2C_FUNC_STOP_MCC		= 0x2,
4184 	H2C_FUNC_DEL_MCC_GROUP		= 0x3,
4185 	H2C_FUNC_RESET_MCC_GROUP	= 0x4,
4186 	H2C_FUNC_MCC_REQ_TSF		= 0x5,
4187 	H2C_FUNC_MCC_MACID_BITMAP	= 0x6,
4188 	H2C_FUNC_MCC_SYNC		= 0x7,
4189 	H2C_FUNC_MCC_SET_DURATION	= 0x8,
4190 
4191 	NUM_OF_RTW89_MCC_H2C_FUNC,
4192 };
4193 
4194 #define RTW89_MCC_WAIT_COND(group, func) \
4195 	((group) * NUM_OF_RTW89_MCC_H2C_FUNC + (func))
4196 
4197 /* CLASS 24 - MRC */
4198 #define H2C_CL_MRC			0x18
4199 enum rtw89_mrc_h2c_func {
4200 	H2C_FUNC_MRC_REQ_TSF		= 0x0,
4201 	H2C_FUNC_ADD_MRC		= 0x1,
4202 	H2C_FUNC_START_MRC		= 0x2,
4203 	H2C_FUNC_DEL_MRC		= 0x3,
4204 	H2C_FUNC_MRC_SYNC		= 0x4,
4205 	H2C_FUNC_MRC_UPD_DURATION	= 0x5,
4206 	H2C_FUNC_MRC_UPD_BITMAP		= 0x6,
4207 
4208 	NUM_OF_RTW89_MRC_H2C_FUNC,
4209 };
4210 
4211 /* can consider MRC's sch_idx as MCC's group */
4212 #define RTW89_MRC_WAIT_COND(sch_idx, func) \
4213 	((sch_idx) * NUM_OF_RTW89_MRC_H2C_FUNC + (func))
4214 
4215 #define RTW89_MRC_WAIT_COND_REQ_TSF \
4216 	RTW89_MRC_WAIT_COND(0 /* don't care */, H2C_FUNC_MRC_REQ_TSF)
4217 
4218 /* CLASS 36 - AP */
4219 #define H2C_CL_AP			0x24
4220 #define H2C_FUNC_AP_INFO 0x0
4221 
4222 #define H2C_CAT_OUTSRC			0x2
4223 
4224 #define H2C_CL_OUTSRC_RA		0x1
4225 #define H2C_FUNC_OUTSRC_RA_MACIDCFG	0x0
4226 
4227 #define H2C_CL_OUTSRC_DM		0x2
4228 #define H2C_FUNC_FW_LPS_CH_INFO		0xb
4229 #define H2C_FUNC_FW_LPS_ML_CMN_INFO	0xe
4230 
4231 #define H2C_CL_OUTSRC_RF_REG_A		0x8
4232 #define H2C_CL_OUTSRC_RF_REG_B		0x9
4233 #define H2C_CL_OUTSRC_RF_FW_NOTIFY	0xa
4234 #define H2C_FUNC_OUTSRC_RF_GET_MCCCH	0x2
4235 #define H2C_CL_OUTSRC_RF_FW_RFK		0xb
4236 
4237 enum rtw89_rfk_offload_h2c_func {
4238 	H2C_FUNC_RFK_TSSI_OFFLOAD = 0x0,
4239 	H2C_FUNC_RFK_IQK_OFFLOAD = 0x1,
4240 	H2C_FUNC_RFK_DPK_OFFLOAD = 0x3,
4241 	H2C_FUNC_RFK_TXGAPK_OFFLOAD = 0x4,
4242 	H2C_FUNC_RFK_DACK_OFFLOAD = 0x5,
4243 	H2C_FUNC_RFK_RXDCK_OFFLOAD = 0x6,
4244 	H2C_FUNC_RFK_PRE_NOTIFY = 0x8,
4245 };
4246 
4247 struct rtw89_fw_h2c_rf_get_mccch {
4248 	__le32 ch_0;
4249 	__le32 ch_1;
4250 	__le32 band_0;
4251 	__le32 band_1;
4252 	__le32 current_channel;
4253 	__le32 current_band_type;
4254 } __packed;
4255 
4256 #define NUM_OF_RTW89_FW_RFK_PATH 2
4257 #define NUM_OF_RTW89_FW_RFK_TBL 3
4258 
4259 struct rtw89_fw_h2c_rfk_pre_info_common {
4260 	struct {
4261 		__le32 ch[NUM_OF_RTW89_FW_RFK_PATH][NUM_OF_RTW89_FW_RFK_TBL];
4262 		__le32 band[NUM_OF_RTW89_FW_RFK_PATH][NUM_OF_RTW89_FW_RFK_TBL];
4263 	} __packed dbcc;
4264 
4265 	__le32 mlo_mode;
4266 	struct {
4267 		__le32 cur_ch[NUM_OF_RTW89_FW_RFK_PATH];
4268 		__le32 cur_band[NUM_OF_RTW89_FW_RFK_PATH];
4269 	} __packed tbl;
4270 
4271 	__le32 phy_idx;
4272 } __packed;
4273 
4274 struct rtw89_fw_h2c_rfk_pre_info_v0 {
4275 	struct rtw89_fw_h2c_rfk_pre_info_common common;
4276 
4277 	__le32 cur_band;
4278 	__le32 cur_bw;
4279 	__le32 cur_center_ch;
4280 
4281 	__le32 ktbl_sel0;
4282 	__le32 ktbl_sel1;
4283 	__le32 rfmod0;
4284 	__le32 rfmod1;
4285 
4286 	__le32 mlo_1_1;
4287 	__le32 rfe_type;
4288 	__le32 drv_mode;
4289 
4290 	struct {
4291 		__le32 ch[NUM_OF_RTW89_FW_RFK_PATH];
4292 		__le32 band[NUM_OF_RTW89_FW_RFK_PATH];
4293 	} __packed mlo;
4294 } __packed;
4295 
4296 struct rtw89_fw_h2c_rfk_pre_info_v1 {
4297 	struct rtw89_fw_h2c_rfk_pre_info_common common;
4298 	__le32 mlo_1_1;
4299 } __packed;
4300 
4301 struct rtw89_fw_h2c_rfk_pre_info {
4302 	struct rtw89_fw_h2c_rfk_pre_info_v1 base_v1;
4303 	__le32 cur_bandwidth[NUM_OF_RTW89_FW_RFK_PATH];
4304 } __packed;
4305 
4306 struct rtw89_h2c_rf_tssi {
4307 	__le16 len;
4308 	u8 phy;
4309 	u8 ch;
4310 	u8 bw;
4311 	u8 band;
4312 	u8 hwtx_en;
4313 	u8 cv;
4314 	s8 curr_tssi_cck_de[2];
4315 	s8 curr_tssi_cck_de_20m[2];
4316 	s8 curr_tssi_cck_de_40m[2];
4317 	s8 curr_tssi_efuse_cck_de[2];
4318 	s8 curr_tssi_ofdm_de[2];
4319 	s8 curr_tssi_ofdm_de_20m[2];
4320 	s8 curr_tssi_ofdm_de_40m[2];
4321 	s8 curr_tssi_ofdm_de_80m[2];
4322 	s8 curr_tssi_ofdm_de_160m[2];
4323 	s8 curr_tssi_ofdm_de_320m[2];
4324 	s8 curr_tssi_efuse_ofdm_de[2];
4325 	s8 curr_tssi_ofdm_de_diff_20m[2];
4326 	s8 curr_tssi_ofdm_de_diff_80m[2];
4327 	s8 curr_tssi_ofdm_de_diff_160m[2];
4328 	s8 curr_tssi_ofdm_de_diff_320m[2];
4329 	s8 curr_tssi_trim_de[2];
4330 	u8 pg_thermal[2];
4331 	u8 ftable[2][128];
4332 	u8 tssi_mode;
4333 } __packed;
4334 
4335 struct rtw89_h2c_rf_iqk {
4336 	__le32 phy_idx;
4337 	__le32 dbcc;
4338 } __packed;
4339 
4340 struct rtw89_h2c_rf_dpk {
4341 	u8 len;
4342 	u8 phy;
4343 	u8 dpk_enable;
4344 	u8 kpath;
4345 	u8 cur_band;
4346 	u8 cur_bw;
4347 	u8 cur_ch;
4348 	u8 dpk_dbg_en;
4349 } __packed;
4350 
4351 struct rtw89_h2c_rf_txgapk {
4352 	u8 len;
4353 	u8 ktype;
4354 	u8 phy;
4355 	u8 kpath;
4356 	u8 band;
4357 	u8 bw;
4358 	u8 ch;
4359 	u8 cv;
4360 } __packed;
4361 
4362 struct rtw89_h2c_rf_dack {
4363 	__le32 len;
4364 	__le32 phy;
4365 	__le32 type;
4366 } __packed;
4367 
4368 struct rtw89_h2c_rf_rxdck_v0 {
4369 	u8 len;
4370 	u8 phy;
4371 	u8 is_afe;
4372 	u8 kpath;
4373 	u8 cur_band;
4374 	u8 cur_bw;
4375 	u8 cur_ch;
4376 	u8 rxdck_dbg_en;
4377 } __packed;
4378 
4379 struct rtw89_h2c_rf_rxdck {
4380 	struct rtw89_h2c_rf_rxdck_v0 v0;
4381 	u8 is_chl_k;
4382 } __packed;
4383 
4384 enum rtw89_rf_log_type {
4385 	RTW89_RF_RUN_LOG = 0,
4386 	RTW89_RF_RPT_LOG = 1,
4387 };
4388 
4389 struct rtw89_c2h_rf_log_hdr {
4390 	u8 type; /* enum rtw89_rf_log_type */
4391 	__le16 len;
4392 	u8 content[];
4393 } __packed;
4394 
4395 struct rtw89_c2h_rf_run_log {
4396 	__le32 fmt_idx;
4397 	__le32 arg[4];
4398 } __packed;
4399 
4400 struct rtw89_c2h_rf_iqk_rpt_log {
4401 	bool iqk_tx_fail[2];
4402 	bool iqk_rx_fail[2];
4403 	bool is_iqk_init;
4404 	bool is_reload;
4405 	bool is_wb_txiqk[2];
4406 	bool is_wb_rxiqk[2];
4407 	bool is_nbiqk;
4408 	bool txiqk_en;
4409 	bool rxiqk_en;
4410 	bool lok_en;
4411 	bool iqk_xym_en;
4412 	bool iqk_sram_en;
4413 	bool iqk_fft_en;
4414 	bool is_fw_iqk;
4415 	bool is_iqk_enable;
4416 	bool iqk_cfir_en;
4417 	bool thermal_rek_en;
4418 	u8 iqk_band[2];
4419 	u8 iqk_ch[2];
4420 	u8 iqk_bw[2];
4421 	u8 iqk_times;
4422 	u8 version;
4423 	u8 phy;
4424 	u8 fwk_status;
4425 	u8 rsvd;
4426 	__le32 reload_cnt;
4427 	__le32 iqk_fail_cnt;
4428 	__le32 lok_idac[2];
4429 	__le32 lok_vbuf[2];
4430 	__le32 rftxgain[2][4];
4431 	__le32 rfrxgain[2][4];
4432 	__le32 tx_xym[2][4];
4433 	__le32 rx_xym[2][4];
4434 } __packed;
4435 
4436 struct rtw89_c2h_rf_dpk_rpt_log {
4437 	u8 ver;
4438 	u8 idx[2];
4439 	u8 band[2];
4440 	u8 bw[2];
4441 	u8 ch[2];
4442 	u8 path_ok[2];
4443 	u8 txagc[2];
4444 	u8 ther[2];
4445 	u8 gs[2];
4446 	u8 dc_i[4];
4447 	u8 dc_q[4];
4448 	u8 corr_val[2];
4449 	u8 corr_idx[2];
4450 	u8 is_timeout[2];
4451 	u8 rxbb_ov[2];
4452 	u8 rsvd;
4453 } __packed;
4454 
4455 struct rtw89_c2h_rf_dack_rpt_log {
4456 	u8 fwdack_ver;
4457 	u8 fwdack_info_ver;
4458 	u8 msbk_d[2][2][16];
4459 	u8 dadck_d[2][2];
4460 	u8 cdack_d[2][2][2];
4461 	u8 addck2_hd[2][2][2];
4462 	u8 addck2_ld[2][2][2];
4463 	u8 adgaink_d[2][2];
4464 	u8 biask_hd[2][2];
4465 	u8 biask_ld[2][2];
4466 	u8 addck_timeout;
4467 	u8 cdack_timeout;
4468 	u8 dadck_timeout;
4469 	u8 msbk_timeout;
4470 	u8 adgaink_timeout;
4471 	u8 wbadcdck_timeout;
4472 	u8 drck_timeout;
4473 	u8 dack_fail;
4474 	u8 wbdck_d[2];
4475 	u8 rck_d;
4476 } __packed;
4477 
4478 struct rtw89_c2h_rf_rxdck_rpt_log {
4479 	u8 ver;
4480 	u8 band[2];
4481 	u8 bw[2];
4482 	u8 ch[2];
4483 	u8 timeout[2];
4484 } __packed;
4485 
4486 struct rtw89_c2h_rf_tssi_rpt_log {
4487 	s8 alignment_power[2][2][4];
4488 	u8 alignment_power_cw_h[2][2][4];
4489 	u8 alignment_power_cw_l[2][2][4];
4490 	u8 tssi_alimk_state[2][2];
4491 	u8 default_txagc_offset[2][2];
4492 } __packed;
4493 
4494 struct rtw89_c2h_rf_txgapk_rpt_log {
4495 	__le32 r0x8010[2];
4496 	__le32 chk_cnt;
4497 	u8 track_d[2][17];
4498 	u8 power_d[2][17];
4499 	u8 is_txgapk_ok;
4500 	u8 chk_id;
4501 	u8 ver;
4502 	u8 rsv1;
4503 } __packed;
4504 
4505 struct rtw89_c2h_rfk_report {
4506 	struct rtw89_c2h_hdr hdr;
4507 	u8 state; /* enum rtw89_rfk_report_state */
4508 	u8 version;
4509 } __packed;
4510 
4511 #define RTW89_FW_RSVD_PLE_SIZE 0x800
4512 
4513 #define RTW89_FW_BACKTRACE_INFO_SIZE 8
4514 #define RTW89_VALID_FW_BACKTRACE_SIZE(_size) \
4515 	((_size) % RTW89_FW_BACKTRACE_INFO_SIZE == 0)
4516 
4517 #define RTW89_FW_BACKTRACE_MAX_SIZE 512 /* 8 * 64 (entries) */
4518 #define RTW89_FW_BACKTRACE_KEY 0xBACEBACE
4519 
4520 #define FWDL_WAIT_CNT 400000
4521 
4522 int rtw89_fw_check_rdy(struct rtw89_dev *rtwdev, enum rtw89_fwdl_check_type type);
4523 int rtw89_fw_recognize(struct rtw89_dev *rtwdev);
4524 int rtw89_fw_recognize_elements(struct rtw89_dev *rtwdev);
4525 const struct firmware *
4526 rtw89_early_fw_feature_recognize(struct device *device,
4527 				 const struct rtw89_chip_info *chip,
4528 				 struct rtw89_fw_info *early_fw,
4529 				 int *used_fw_format);
4530 int rtw89_fw_download(struct rtw89_dev *rtwdev, enum rtw89_fw_type type,
4531 		      bool include_bb);
4532 void rtw89_load_firmware_work(struct work_struct *work);
4533 void rtw89_unload_firmware(struct rtw89_dev *rtwdev);
4534 int rtw89_wait_firmware_completion(struct rtw89_dev *rtwdev);
4535 int rtw89_fw_log_prepare(struct rtw89_dev *rtwdev);
4536 void rtw89_fw_log_dump(struct rtw89_dev *rtwdev, u8 *buf, u32 len);
4537 void rtw89_h2c_pkt_set_hdr(struct rtw89_dev *rtwdev, struct sk_buff *skb,
4538 			   u8 type, u8 cat, u8 class, u8 func,
4539 			   bool rack, bool dack, u32 len);
4540 int rtw89_fw_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev,
4541 				  struct rtw89_vif_link *rtwvif_link,
4542 				  struct rtw89_sta_link *rtwsta_link);
4543 int rtw89_fw_h2c_default_cmac_tbl_g7(struct rtw89_dev *rtwdev,
4544 				     struct rtw89_vif_link *rtwvif_link,
4545 				     struct rtw89_sta_link *rtwsta_link);
4546 int rtw89_fw_h2c_default_dmac_tbl_v2(struct rtw89_dev *rtwdev,
4547 				     struct rtw89_vif_link *rtwvif_link,
4548 				     struct rtw89_sta_link *rtwsta_link);
4549 int rtw89_fw_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev,
4550 				struct rtw89_vif_link *rtwvif_link,
4551 				struct rtw89_sta_link *rtwsta_link);
4552 int rtw89_fw_h2c_assoc_cmac_tbl_g7(struct rtw89_dev *rtwdev,
4553 				   struct rtw89_vif_link *rtwvif_link,
4554 				   struct rtw89_sta_link *rtwsta_link);
4555 int rtw89_fw_h2c_ampdu_cmac_tbl_g7(struct rtw89_dev *rtwdev,
4556 				   struct rtw89_vif_link *rtwvif_link,
4557 				   struct rtw89_sta_link *rtwsta_link);
4558 int rtw89_fw_h2c_txtime_cmac_tbl(struct rtw89_dev *rtwdev,
4559 				 struct rtw89_sta_link *rtwsta_link);
4560 int rtw89_fw_h2c_txpath_cmac_tbl(struct rtw89_dev *rtwdev,
4561 				 struct rtw89_sta_link *rtwsta_link);
4562 int rtw89_fw_h2c_update_beacon(struct rtw89_dev *rtwdev,
4563 			       struct rtw89_vif_link *rtwvif_link);
4564 int rtw89_fw_h2c_update_beacon_be(struct rtw89_dev *rtwdev,
4565 				  struct rtw89_vif_link *rtwvif_link);
4566 int rtw89_fw_h2c_cam(struct rtw89_dev *rtwdev, struct rtw89_vif_link *vif,
4567 		     struct rtw89_sta_link *rtwsta_link, const u8 *scan_mac_addr);
4568 int rtw89_fw_h2c_dctl_sec_cam_v1(struct rtw89_dev *rtwdev,
4569 				 struct rtw89_vif_link *rtwvif_link,
4570 				 struct rtw89_sta_link *rtwsta_link);
4571 int rtw89_fw_h2c_dctl_sec_cam_v2(struct rtw89_dev *rtwdev,
4572 				 struct rtw89_vif_link *rtwvif_link,
4573 				 struct rtw89_sta_link *rtwsta_link);
4574 void rtw89_fw_c2h_irqsafe(struct rtw89_dev *rtwdev, struct sk_buff *c2h);
4575 void rtw89_fw_c2h_work(struct work_struct *work);
4576 int rtw89_fw_h2c_role_maintain(struct rtw89_dev *rtwdev,
4577 			       struct rtw89_vif_link *rtwvif_link,
4578 			       struct rtw89_sta_link *rtwsta_link,
4579 			       enum rtw89_upd_mode upd_mode);
4580 int rtw89_fw_h2c_join_info(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4581 			   struct rtw89_sta_link *rtwsta_link, bool dis_conn);
4582 int rtw89_fw_h2c_notify_dbcc(struct rtw89_dev *rtwdev, bool en);
4583 int rtw89_fw_h2c_macid_pause(struct rtw89_dev *rtwdev, u8 sh, u8 grp,
4584 			     bool pause);
4585 int rtw89_fw_h2c_set_edca(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4586 			  u8 ac, u32 val);
4587 int rtw89_fw_h2c_set_ofld_cfg(struct rtw89_dev *rtwdev);
4588 int rtw89_fw_h2c_tx_duty(struct rtw89_dev *rtwdev, u8 lv);
4589 int rtw89_fw_h2c_set_bcn_fltr_cfg(struct rtw89_dev *rtwdev,
4590 				  struct rtw89_vif_link *rtwvif_link,
4591 				  bool connect);
4592 int rtw89_fw_h2c_rssi_offload(struct rtw89_dev *rtwdev,
4593 			      struct rtw89_rx_phy_ppdu *phy_ppdu);
4594 int rtw89_fw_h2c_tp_offload(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link);
4595 int rtw89_fw_h2c_ra(struct rtw89_dev *rtwdev, struct rtw89_ra_info *ra, bool csi);
4596 int rtw89_fw_h2c_cxdrv_init(struct rtw89_dev *rtwdev, u8 type);
4597 int rtw89_fw_h2c_cxdrv_init_v7(struct rtw89_dev *rtwdev, u8 type);
4598 int rtw89_fw_h2c_cxdrv_role(struct rtw89_dev *rtwdev, u8 type);
4599 int rtw89_fw_h2c_cxdrv_role_v1(struct rtw89_dev *rtwdev, u8 type);
4600 int rtw89_fw_h2c_cxdrv_role_v2(struct rtw89_dev *rtwdev, u8 type);
4601 int rtw89_fw_h2c_cxdrv_role_v7(struct rtw89_dev *rtwdev, u8 type);
4602 int rtw89_fw_h2c_cxdrv_role_v8(struct rtw89_dev *rtwdev, u8 type);
4603 int rtw89_fw_h2c_cxdrv_ctrl(struct rtw89_dev *rtwdev, u8 type);
4604 int rtw89_fw_h2c_cxdrv_ctrl_v7(struct rtw89_dev *rtwdev, u8 type);
4605 int rtw89_fw_h2c_cxdrv_trx(struct rtw89_dev *rtwdev, u8 type);
4606 int rtw89_fw_h2c_cxdrv_rfk(struct rtw89_dev *rtwdev, u8 type);
4607 int rtw89_fw_h2c_del_pkt_offload(struct rtw89_dev *rtwdev, u8 id);
4608 int rtw89_fw_h2c_add_pkt_offload(struct rtw89_dev *rtwdev, u8 *id,
4609 				 struct sk_buff *skb_ofld);
4610 int rtw89_fw_h2c_scan_offload_ax(struct rtw89_dev *rtwdev,
4611 				 struct rtw89_scan_option *opt,
4612 				 struct rtw89_vif_link *vif,
4613 				 bool wowlan);
4614 int rtw89_fw_h2c_scan_offload_be(struct rtw89_dev *rtwdev,
4615 				 struct rtw89_scan_option *opt,
4616 				 struct rtw89_vif_link *vif,
4617 				 bool wowlan);
4618 int rtw89_fw_h2c_rf_reg(struct rtw89_dev *rtwdev,
4619 			struct rtw89_fw_h2c_rf_reg_info *info,
4620 			u16 len, u8 page);
4621 int rtw89_fw_h2c_rf_ntfy_mcc(struct rtw89_dev *rtwdev);
4622 int rtw89_fw_h2c_rf_pre_ntfy(struct rtw89_dev *rtwdev,
4623 			     enum rtw89_phy_idx phy_idx);
4624 int rtw89_fw_h2c_rf_tssi(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4625 			 const struct rtw89_chan *chan, enum rtw89_tssi_mode tssi_mode);
4626 int rtw89_fw_h2c_rf_iqk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4627 			const struct rtw89_chan *chan);
4628 int rtw89_fw_h2c_rf_dpk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4629 			const struct rtw89_chan *chan);
4630 int rtw89_fw_h2c_rf_txgapk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4631 			   const struct rtw89_chan *chan);
4632 int rtw89_fw_h2c_rf_dack(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4633 			 const struct rtw89_chan *chan);
4634 int rtw89_fw_h2c_rf_rxdck(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4635 			  const struct rtw89_chan *chan, bool is_chl_k);
4636 int rtw89_fw_h2c_raw_with_hdr(struct rtw89_dev *rtwdev,
4637 			      u8 h2c_class, u8 h2c_func, u8 *buf, u16 len,
4638 			      bool rack, bool dack);
4639 int rtw89_fw_h2c_raw(struct rtw89_dev *rtwdev, const u8 *buf, u16 len);
4640 void rtw89_fw_send_all_early_h2c(struct rtw89_dev *rtwdev);
4641 void rtw89_fw_free_all_early_h2c(struct rtw89_dev *rtwdev);
4642 int rtw89_fw_h2c_general_pkt(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4643 			     u8 macid);
4644 void rtw89_fw_release_general_pkt_list_vif(struct rtw89_dev *rtwdev,
4645 					   struct rtw89_vif_link *rtwvif_link,
4646 					   bool notify_fw);
4647 void rtw89_fw_release_general_pkt_list(struct rtw89_dev *rtwdev, bool notify_fw);
4648 int rtw89_fw_h2c_ba_cam(struct rtw89_dev *rtwdev,
4649 			struct rtw89_vif_link *rtwvif_link,
4650 			struct rtw89_sta_link *rtwsta_link,
4651 			bool valid, struct ieee80211_ampdu_params *params);
4652 int rtw89_fw_h2c_ba_cam_v1(struct rtw89_dev *rtwdev,
4653 			   struct rtw89_vif_link *rtwvif_link,
4654 			   struct rtw89_sta_link *rtwsta_link,
4655 			   bool valid, struct ieee80211_ampdu_params *params);
4656 void rtw89_fw_h2c_init_dynamic_ba_cam_v0_ext(struct rtw89_dev *rtwdev);
4657 int rtw89_fw_h2c_init_ba_cam_users(struct rtw89_dev *rtwdev, u8 users,
4658 				   u8 offset, u8 mac_idx);
4659 
4660 int rtw89_fw_h2c_lps_parm(struct rtw89_dev *rtwdev,
4661 			  struct rtw89_lps_parm *lps_param);
4662 int rtw89_fw_h2c_lps_ch_info(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
4663 int rtw89_fw_h2c_lps_ml_cmn_info(struct rtw89_dev *rtwdev,
4664 				 struct rtw89_vif *rtwvif);
4665 int rtw89_fw_h2c_fwips(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4666 		       bool enable);
4667 struct sk_buff *rtw89_fw_h2c_alloc_skb_with_hdr(struct rtw89_dev *rtwdev, u32 len);
4668 struct sk_buff *rtw89_fw_h2c_alloc_skb_no_hdr(struct rtw89_dev *rtwdev, u32 len);
4669 int rtw89_fw_msg_reg(struct rtw89_dev *rtwdev,
4670 		     struct rtw89_mac_h2c_info *h2c_info,
4671 		     struct rtw89_mac_c2h_info *c2h_info);
4672 int rtw89_fw_h2c_fw_log(struct rtw89_dev *rtwdev, bool enable);
4673 void rtw89_fw_st_dbg_dump(struct rtw89_dev *rtwdev);
4674 void rtw89_hw_scan_start(struct rtw89_dev *rtwdev,
4675 			 struct rtw89_vif_link *rtwvif_link,
4676 			 struct ieee80211_scan_request *scan_req);
4677 void rtw89_hw_scan_complete(struct rtw89_dev *rtwdev,
4678 			    struct rtw89_vif_link *rtwvif_link,
4679 			    bool aborted);
4680 int rtw89_hw_scan_offload(struct rtw89_dev *rtwdev,
4681 			  struct rtw89_vif_link *rtwvif_link,
4682 			  bool enable);
4683 void rtw89_hw_scan_abort(struct rtw89_dev *rtwdev,
4684 			 struct rtw89_vif_link *rtwvif_link);
4685 int rtw89_hw_scan_add_chan_list_ax(struct rtw89_dev *rtwdev,
4686 				   struct rtw89_vif_link *rtwvif_link, bool connected);
4687 int rtw89_pno_scan_add_chan_list_ax(struct rtw89_dev *rtwdev,
4688 				    struct rtw89_vif_link *rtwvif_link);
4689 int rtw89_hw_scan_add_chan_list_be(struct rtw89_dev *rtwdev,
4690 				   struct rtw89_vif_link *rtwvif_link, bool connected);
4691 int rtw89_pno_scan_add_chan_list_be(struct rtw89_dev *rtwdev,
4692 				    struct rtw89_vif_link *rtwvif_link);
4693 int rtw89_fw_h2c_trigger_cpu_exception(struct rtw89_dev *rtwdev);
4694 int rtw89_fw_h2c_pkt_drop(struct rtw89_dev *rtwdev,
4695 			  const struct rtw89_pkt_drop_params *params);
4696 int rtw89_fw_h2c_p2p_act(struct rtw89_dev *rtwdev,
4697 			 struct rtw89_vif_link *rtwvif_link,
4698 			 struct ieee80211_bss_conf *bss_conf,
4699 			 struct ieee80211_p2p_noa_desc *desc,
4700 			 u8 act, u8 noa_id);
4701 int rtw89_fw_h2c_tsf32_toggle(struct rtw89_dev *rtwdev,
4702 			      struct rtw89_vif_link *rtwvif_link,
4703 			      bool en);
4704 int rtw89_fw_h2c_wow_global(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4705 			    bool enable);
4706 int rtw89_fw_h2c_wow_wakeup_ctrl(struct rtw89_dev *rtwdev,
4707 				 struct rtw89_vif_link *rtwvif_link, bool enable);
4708 int rtw89_fw_h2c_cfg_pno(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4709 			 bool enable);
4710 int rtw89_fw_h2c_keep_alive(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4711 			    bool enable);
4712 int rtw89_fw_h2c_arp_offload(struct rtw89_dev *rtwdev,
4713 			     struct rtw89_vif_link *rtwvif_link, bool enable);
4714 int rtw89_fw_h2c_disconnect_detect(struct rtw89_dev *rtwdev,
4715 				   struct rtw89_vif_link *rtwvif_link, bool enable);
4716 int rtw89_fw_h2c_wow_global(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4717 			    bool enable);
4718 int rtw89_fw_h2c_wow_wakeup_ctrl(struct rtw89_dev *rtwdev,
4719 				 struct rtw89_vif_link *rtwvif_link, bool enable);
4720 int rtw89_fw_wow_cam_update(struct rtw89_dev *rtwdev,
4721 			    struct rtw89_wow_cam_info *cam_info);
4722 int rtw89_fw_h2c_wow_gtk_ofld(struct rtw89_dev *rtwdev,
4723 			      struct rtw89_vif_link *rtwvif_link,
4724 			      bool enable);
4725 int rtw89_fw_h2c_wow_request_aoac(struct rtw89_dev *rtwdev);
4726 int rtw89_fw_h2c_add_mcc(struct rtw89_dev *rtwdev,
4727 			 const struct rtw89_fw_mcc_add_req *p);
4728 int rtw89_fw_h2c_start_mcc(struct rtw89_dev *rtwdev,
4729 			   const struct rtw89_fw_mcc_start_req *p);
4730 int rtw89_fw_h2c_stop_mcc(struct rtw89_dev *rtwdev, u8 group, u8 macid,
4731 			  bool prev_groups);
4732 int rtw89_fw_h2c_del_mcc_group(struct rtw89_dev *rtwdev, u8 group,
4733 			       bool prev_groups);
4734 int rtw89_fw_h2c_reset_mcc_group(struct rtw89_dev *rtwdev, u8 group);
4735 int rtw89_fw_h2c_mcc_req_tsf(struct rtw89_dev *rtwdev,
4736 			     const struct rtw89_fw_mcc_tsf_req *req,
4737 			     struct rtw89_mac_mcc_tsf_rpt *rpt);
4738 int rtw89_fw_h2c_mcc_macid_bitmap(struct rtw89_dev *rtwdev, u8 group, u8 macid,
4739 				  u8 *bitmap);
4740 int rtw89_fw_h2c_mcc_sync(struct rtw89_dev *rtwdev, u8 group, u8 source,
4741 			  u8 target, u8 offset);
4742 int rtw89_fw_h2c_mcc_set_duration(struct rtw89_dev *rtwdev,
4743 				  const struct rtw89_fw_mcc_duration *p);
4744 int rtw89_fw_h2c_mrc_add(struct rtw89_dev *rtwdev,
4745 			 const struct rtw89_fw_mrc_add_arg *arg);
4746 int rtw89_fw_h2c_mrc_start(struct rtw89_dev *rtwdev,
4747 			   const struct rtw89_fw_mrc_start_arg *arg);
4748 int rtw89_fw_h2c_mrc_del(struct rtw89_dev *rtwdev, u8 sch_idx, u8 slot_idx);
4749 int rtw89_fw_h2c_mrc_req_tsf(struct rtw89_dev *rtwdev,
4750 			     const struct rtw89_fw_mrc_req_tsf_arg *arg,
4751 			     struct rtw89_mac_mrc_tsf_rpt *rpt);
4752 int rtw89_fw_h2c_mrc_upd_bitmap(struct rtw89_dev *rtwdev,
4753 				const struct rtw89_fw_mrc_upd_bitmap_arg *arg);
4754 int rtw89_fw_h2c_mrc_sync(struct rtw89_dev *rtwdev,
4755 			  const struct rtw89_fw_mrc_sync_arg *arg);
4756 int rtw89_fw_h2c_mrc_upd_duration(struct rtw89_dev *rtwdev,
4757 				  const struct rtw89_fw_mrc_upd_duration_arg *arg);
4758 int rtw89_fw_h2c_ap_info_refcount(struct rtw89_dev *rtwdev, bool en);
4759 
4760 static inline void rtw89_fw_h2c_init_ba_cam(struct rtw89_dev *rtwdev)
4761 {
4762 	const struct rtw89_chip_info *chip = rtwdev->chip;
4763 
4764 	if (chip->bacam_ver == RTW89_BACAM_V0_EXT)
4765 		rtw89_fw_h2c_init_dynamic_ba_cam_v0_ext(rtwdev);
4766 }
4767 
4768 static inline int rtw89_chip_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev,
4769 						  struct rtw89_vif_link *rtwvif_link,
4770 						  struct rtw89_sta_link *rtwsta_link)
4771 {
4772 	const struct rtw89_chip_info *chip = rtwdev->chip;
4773 
4774 	return chip->ops->h2c_default_cmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
4775 }
4776 
4777 static inline int rtw89_chip_h2c_default_dmac_tbl(struct rtw89_dev *rtwdev,
4778 						  struct rtw89_vif_link *rtwvif_link,
4779 						  struct rtw89_sta_link *rtwsta_link)
4780 {
4781 	const struct rtw89_chip_info *chip = rtwdev->chip;
4782 
4783 	if (chip->ops->h2c_default_dmac_tbl)
4784 		return chip->ops->h2c_default_dmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
4785 
4786 	return 0;
4787 }
4788 
4789 static inline int rtw89_chip_h2c_update_beacon(struct rtw89_dev *rtwdev,
4790 					       struct rtw89_vif_link *rtwvif_link)
4791 {
4792 	const struct rtw89_chip_info *chip = rtwdev->chip;
4793 
4794 	return chip->ops->h2c_update_beacon(rtwdev, rtwvif_link);
4795 }
4796 
4797 static inline int rtw89_chip_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev,
4798 						struct rtw89_vif_link *rtwvif_link,
4799 						struct rtw89_sta_link *rtwsta_link)
4800 {
4801 	const struct rtw89_chip_info *chip = rtwdev->chip;
4802 
4803 	return chip->ops->h2c_assoc_cmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
4804 }
4805 
4806 static inline
4807 int rtw89_chip_h2c_ampdu_link_cmac_tbl(struct rtw89_dev *rtwdev,
4808 				       struct rtw89_vif_link *rtwvif_link,
4809 				       struct rtw89_sta_link *rtwsta_link)
4810 {
4811 	const struct rtw89_chip_info *chip = rtwdev->chip;
4812 
4813 	if (chip->ops->h2c_ampdu_cmac_tbl)
4814 		return chip->ops->h2c_ampdu_cmac_tbl(rtwdev, rtwvif_link,
4815 						     rtwsta_link);
4816 
4817 	return 0;
4818 }
4819 
4820 static inline int rtw89_chip_h2c_ampdu_cmac_tbl(struct rtw89_dev *rtwdev,
4821 						struct rtw89_vif *rtwvif,
4822 						struct rtw89_sta *rtwsta)
4823 {
4824 	struct rtw89_vif_link *rtwvif_link;
4825 	struct rtw89_sta_link *rtwsta_link;
4826 	unsigned int link_id;
4827 	int ret;
4828 
4829 	rtw89_sta_for_each_link(rtwsta, rtwsta_link, link_id) {
4830 		rtwvif_link = rtwsta_link->rtwvif_link;
4831 		ret = rtw89_chip_h2c_ampdu_link_cmac_tbl(rtwdev, rtwvif_link,
4832 							 rtwsta_link);
4833 		if (ret)
4834 			return ret;
4835 	}
4836 
4837 	return 0;
4838 }
4839 
4840 static inline
4841 int rtw89_chip_h2c_ba_cam(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
4842 			  bool valid, struct ieee80211_ampdu_params *params)
4843 {
4844 	const struct rtw89_chip_info *chip = rtwdev->chip;
4845 	struct rtw89_vif_link *rtwvif_link;
4846 	struct rtw89_sta_link *rtwsta_link;
4847 	unsigned int link_id;
4848 	int ret;
4849 
4850 	rtw89_sta_for_each_link(rtwsta, rtwsta_link, link_id) {
4851 		rtwvif_link = rtwsta_link->rtwvif_link;
4852 		ret = chip->ops->h2c_ba_cam(rtwdev, rtwvif_link, rtwsta_link,
4853 					    valid, params);
4854 		if (ret)
4855 			return ret;
4856 	}
4857 
4858 	return 0;
4859 }
4860 
4861 /* must consider compatibility; don't insert new in the mid */
4862 struct rtw89_fw_txpwr_byrate_entry {
4863 	u8 band;
4864 	u8 nss;
4865 	u8 rs;
4866 	u8 shf;
4867 	u8 len;
4868 	__le32 data;
4869 	u8 bw;
4870 	u8 ofdma;
4871 } __packed;
4872 
4873 /* must consider compatibility; don't insert new in the mid */
4874 struct rtw89_fw_txpwr_lmt_2ghz_entry {
4875 	u8 bw;
4876 	u8 nt;
4877 	u8 rs;
4878 	u8 bf;
4879 	u8 regd;
4880 	u8 ch_idx;
4881 	s8 v;
4882 } __packed;
4883 
4884 /* must consider compatibility; don't insert new in the mid */
4885 struct rtw89_fw_txpwr_lmt_5ghz_entry {
4886 	u8 bw;
4887 	u8 nt;
4888 	u8 rs;
4889 	u8 bf;
4890 	u8 regd;
4891 	u8 ch_idx;
4892 	s8 v;
4893 } __packed;
4894 
4895 /* must consider compatibility; don't insert new in the mid */
4896 struct rtw89_fw_txpwr_lmt_6ghz_entry {
4897 	u8 bw;
4898 	u8 nt;
4899 	u8 rs;
4900 	u8 bf;
4901 	u8 regd;
4902 	u8 reg_6ghz_power;
4903 	u8 ch_idx;
4904 	s8 v;
4905 } __packed;
4906 
4907 /* must consider compatibility; don't insert new in the mid */
4908 struct rtw89_fw_txpwr_lmt_ru_2ghz_entry {
4909 	u8 ru;
4910 	u8 nt;
4911 	u8 regd;
4912 	u8 ch_idx;
4913 	s8 v;
4914 } __packed;
4915 
4916 /* must consider compatibility; don't insert new in the mid */
4917 struct rtw89_fw_txpwr_lmt_ru_5ghz_entry {
4918 	u8 ru;
4919 	u8 nt;
4920 	u8 regd;
4921 	u8 ch_idx;
4922 	s8 v;
4923 } __packed;
4924 
4925 /* must consider compatibility; don't insert new in the mid */
4926 struct rtw89_fw_txpwr_lmt_ru_6ghz_entry {
4927 	u8 ru;
4928 	u8 nt;
4929 	u8 regd;
4930 	u8 reg_6ghz_power;
4931 	u8 ch_idx;
4932 	s8 v;
4933 } __packed;
4934 
4935 /* must consider compatibility; don't insert new in the mid */
4936 struct rtw89_fw_tx_shape_lmt_entry {
4937 	u8 band;
4938 	u8 tx_shape_rs;
4939 	u8 regd;
4940 	u8 v;
4941 } __packed;
4942 
4943 /* must consider compatibility; don't insert new in the mid */
4944 struct rtw89_fw_tx_shape_lmt_ru_entry {
4945 	u8 band;
4946 	u8 regd;
4947 	u8 v;
4948 } __packed;
4949 
4950 const struct rtw89_rfe_parms *
4951 rtw89_load_rfe_data_from_fw(struct rtw89_dev *rtwdev,
4952 			    const struct rtw89_rfe_parms *init);
4953 
4954 enum rtw89_wow_wakeup_ver {
4955 	RTW89_WOW_REASON_V0,
4956 	RTW89_WOW_REASON_V1,
4957 	RTW89_WOW_REASON_NUM,
4958 };
4959 
4960 #endif
4961