xref: /linux/drivers/net/wireless/realtek/rtw89/fw.h (revision 55a42f78ffd386e01a5404419f8c5ded7db70a21)
1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2019-2020  Realtek Corporation
3  */
4 
5 #ifndef __RTW89_FW_H__
6 #define __RTW89_FW_H__
7 
8 #include "core.h"
9 
10 enum rtw89_fw_dl_status {
11 	RTW89_FWDL_INITIAL_STATE = 0,
12 	RTW89_FWDL_FWDL_ONGOING = 1,
13 	RTW89_FWDL_CHECKSUM_FAIL = 2,
14 	RTW89_FWDL_SECURITY_FAIL = 3,
15 	RTW89_FWDL_CV_NOT_MATCH = 4,
16 	RTW89_FWDL_RSVD0 = 5,
17 	RTW89_FWDL_WCPU_FWDL_RDY = 6,
18 	RTW89_FWDL_WCPU_FW_INIT_RDY = 7
19 };
20 
21 struct rtw89_c2hreg_hdr {
22 	u32 w0;
23 };
24 
25 #define RTW89_C2HREG_HDR_FUNC_MASK GENMASK(6, 0)
26 #define RTW89_C2HREG_HDR_ACK BIT(7)
27 #define RTW89_C2HREG_HDR_LEN_MASK GENMASK(11, 8)
28 #define RTW89_C2HREG_HDR_SEQ_MASK GENMASK(15, 12)
29 
30 struct rtw89_c2hreg_phycap {
31 	u32 w0;
32 	u32 w1;
33 	u32 w2;
34 	u32 w3;
35 } __packed;
36 
37 #define RTW89_C2HREG_PHYCAP_W0_FUNC GENMASK(6, 0)
38 #define RTW89_C2HREG_PHYCAP_W0_ACK BIT(7)
39 #define RTW89_C2HREG_PHYCAP_W0_LEN GENMASK(11, 8)
40 #define RTW89_C2HREG_PHYCAP_W0_SEQ GENMASK(15, 12)
41 #define RTW89_C2HREG_PHYCAP_W0_RX_NSS GENMASK(23, 16)
42 #define RTW89_C2HREG_PHYCAP_W0_BW GENMASK(31, 24)
43 #define RTW89_C2HREG_PHYCAP_W1_TX_NSS GENMASK(7, 0)
44 #define RTW89_C2HREG_PHYCAP_W1_PROT GENMASK(15, 8)
45 #define RTW89_C2HREG_PHYCAP_W1_NIC GENMASK(23, 16)
46 #define RTW89_C2HREG_PHYCAP_W1_WL_FUNC GENMASK(31, 24)
47 #define RTW89_C2HREG_PHYCAP_W2_HW_TYPE GENMASK(7, 0)
48 #define RTW89_C2HREG_PHYCAP_W3_ANT_TX_NUM GENMASK(15, 8)
49 #define RTW89_C2HREG_PHYCAP_W3_ANT_RX_NUM GENMASK(23, 16)
50 #define RTW89_C2HREG_PHYCAP_W3_BAND_SEL GENMASK(31, 24)
51 
52 #define RTW89_C2HREG_PHYCAP_P1_W0_B1_RX_NSS GENMASK(23, 16)
53 #define RTW89_C2HREG_PHYCAP_P1_W0_B1_BW GENMASK(31, 24)
54 #define RTW89_C2HREG_PHYCAP_P1_W1_B1_TX_NSS GENMASK(7, 0)
55 #define RTW89_C2HREG_PHYCAP_P1_W1_B1_ANT_TX_NUM GENMASK(15, 8)
56 #define RTW89_C2HREG_PHYCAP_P1_W1_B1_ANT_RX_NUM GENMASK(23, 16)
57 #define RTW89_C2HREG_PHYCAP_P1_W1_B1_BAND_SEL GENMASK(31, 24)
58 #define RTW89_C2HREG_PHYCAP_P1_W2_QAM GENMASK(7, 0)
59 #define RTW89_C2HREG_PHYCAP_P1_W2_QAM_256  0x1
60 #define RTW89_C2HREG_PHYCAP_P1_W2_QAM_1024 0x2
61 #define RTW89_C2HREG_PHYCAP_P1_W2_QAM_4096 0x3
62 #define RTW89_C2HREG_PHYCAP_P1_W2_B1_QAM GENMASK(15, 8)
63 
64 #define RTW89_C2HREG_AOAC_RPT_1_W0_KEY_IDX GENMASK(23, 16)
65 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_0 GENMASK(7, 0)
66 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_1 GENMASK(15, 8)
67 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_2 GENMASK(23, 16)
68 #define RTW89_C2HREG_AOAC_RPT_1_W1_IV_3 GENMASK(31, 24)
69 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_4 GENMASK(7, 0)
70 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_5 GENMASK(15, 8)
71 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_6 GENMASK(23, 16)
72 #define RTW89_C2HREG_AOAC_RPT_1_W2_IV_7 GENMASK(31, 24)
73 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_0 GENMASK(7, 0)
74 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_1 GENMASK(15, 8)
75 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_2 GENMASK(23, 16)
76 #define RTW89_C2HREG_AOAC_RPT_1_W3_PTK_IV_3 GENMASK(31, 24)
77 #define RTW89_C2HREG_AOAC_RPT_2_W0_PTK_IV_4 GENMASK(23, 16)
78 #define RTW89_C2HREG_AOAC_RPT_2_W0_PTK_IV_5 GENMASK(31, 24)
79 #define RTW89_C2HREG_AOAC_RPT_2_W1_PTK_IV_6 GENMASK(7, 0)
80 #define RTW89_C2HREG_AOAC_RPT_2_W1_PTK_IV_7 GENMASK(15, 8)
81 #define RTW89_C2HREG_AOAC_RPT_2_W1_IGTK_IPN_IV_0 GENMASK(23, 16)
82 #define RTW89_C2HREG_AOAC_RPT_2_W1_IGTK_IPN_IV_1 GENMASK(31, 24)
83 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_2 GENMASK(7, 0)
84 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_3 GENMASK(15, 8)
85 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_4 GENMASK(23, 16)
86 #define RTW89_C2HREG_AOAC_RPT_2_W2_IGTK_IPN_IV_5 GENMASK(31, 24)
87 #define RTW89_C2HREG_AOAC_RPT_2_W3_IGTK_IPN_IV_6 GENMASK(7, 0)
88 #define RTW89_C2HREG_AOAC_RPT_2_W3_IGTK_IPN_IV_7 GENMASK(15, 8)
89 
90 #define RTW89_C2HREG_PS_LEAVE_ACK_RET GENMASK(7, 0)
91 #define RTW89_C2HREG_PS_LEAVE_ACK_MACID GENMASK(31, 16)
92 
93 struct rtw89_h2creg_hdr {
94 	u32 w0;
95 };
96 
97 #define RTW89_H2CREG_HDR_FUNC_MASK GENMASK(6, 0)
98 #define RTW89_H2CREG_HDR_LEN_MASK GENMASK(11, 8)
99 
100 struct rtw89_h2creg_sch_tx_en {
101 	u32 w0;
102 	u32 w1;
103 } __packed;
104 
105 #define RTW89_H2CREG_SCH_TX_EN_W0_EN GENMASK(31, 16)
106 #define RTW89_H2CREG_SCH_TX_EN_W1_MASK GENMASK(15, 0)
107 #define RTW89_H2CREG_SCH_TX_EN_W1_BAND BIT(16)
108 
109 #define RTW89_H2CREG_WOW_CPUIO_RX_CTRL_EN GENMASK(23, 16)
110 
111 #define RTW89_H2CREG_GET_FEATURE_PART_NUM GENMASK(23, 16)
112 
113 #define RTW89_H2CREG_MAX 4
114 #define RTW89_C2HREG_MAX 4
115 #define RTW89_C2HREG_HDR_LEN 2
116 #define RTW89_H2CREG_HDR_LEN 2
117 #define RTW89_C2H_TIMEOUT 1000000
118 #define RTW89_C2H_TIMEOUT_USB 4000
119 
120 struct rtw89_mac_c2h_info {
121 	u8 id;
122 	u8 content_len;
123 	union {
124 		u32 c2hreg[RTW89_C2HREG_MAX];
125 		struct rtw89_c2hreg_hdr hdr;
126 		struct rtw89_c2hreg_phycap phycap;
127 	} u;
128 };
129 
130 struct rtw89_mac_h2c_info {
131 	u8 id;
132 	u8 content_len;
133 	union {
134 		u32 h2creg[RTW89_H2CREG_MAX];
135 		struct rtw89_h2creg_hdr hdr;
136 		struct rtw89_h2creg_sch_tx_en sch_tx_en;
137 	} u;
138 };
139 
140 enum rtw89_mac_h2c_type {
141 	RTW89_FWCMD_H2CREG_FUNC_H2CREG_LB = 0,
142 	RTW89_FWCMD_H2CREG_FUNC_CNSL_CMD,
143 	RTW89_FWCMD_H2CREG_FUNC_FWERR,
144 	RTW89_FWCMD_H2CREG_FUNC_GET_FEATURE,
145 	RTW89_FWCMD_H2CREG_FUNC_GETPKT_INFORM,
146 	RTW89_FWCMD_H2CREG_FUNC_SCH_TX_EN,
147 	RTW89_FWCMD_H2CREG_FUNC_WOW_TRX_STOP,
148 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_1,
149 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_2,
150 	RTW89_FWCMD_H2CREG_FUNC_AOAC_RPT_3_REQ,
151 	RTW89_FWCMD_H2CREG_FUNC_WOW_CPUIO_RX_CTRL,
152 };
153 
154 enum rtw89_mac_c2h_type {
155 	RTW89_FWCMD_C2HREG_FUNC_C2HREG_LB = 0,
156 	RTW89_FWCMD_C2HREG_FUNC_ERR_RPT,
157 	RTW89_FWCMD_C2HREG_FUNC_ERR_MSG,
158 	RTW89_FWCMD_C2HREG_FUNC_PHY_CAP,
159 	RTW89_FWCMD_C2HREG_FUNC_TX_PAUSE_RPT,
160 	RTW89_FWCMD_C2HREG_FUNC_WOW_CPUIO_RX_ACK = 0xA,
161 	RTW89_FWCMD_C2HREG_FUNC_PHY_CAP_PART1 = 0xC,
162 	RTW89_FWCMD_C2HREG_FUNC_PS_LEAVE_ACK = 0xD,
163 	RTW89_FWCMD_C2HREG_FUNC_NULL = 0xFF,
164 };
165 
166 enum rtw89_fw_c2h_category {
167 	RTW89_C2H_CAT_TEST,
168 	RTW89_C2H_CAT_MAC,
169 	RTW89_C2H_CAT_OUTSRC,
170 };
171 
172 enum rtw89_fw_log_level {
173 	RTW89_FW_LOG_LEVEL_OFF,
174 	RTW89_FW_LOG_LEVEL_CRT,
175 	RTW89_FW_LOG_LEVEL_SER,
176 	RTW89_FW_LOG_LEVEL_WARN,
177 	RTW89_FW_LOG_LEVEL_LOUD,
178 	RTW89_FW_LOG_LEVEL_TR,
179 };
180 
181 enum rtw89_fw_log_path {
182 	RTW89_FW_LOG_LEVEL_UART,
183 	RTW89_FW_LOG_LEVEL_C2H,
184 	RTW89_FW_LOG_LEVEL_SNI,
185 };
186 
187 enum rtw89_fw_log_comp {
188 	RTW89_FW_LOG_COMP_VER,
189 	RTW89_FW_LOG_COMP_INIT,
190 	RTW89_FW_LOG_COMP_TASK,
191 	RTW89_FW_LOG_COMP_CNS,
192 	RTW89_FW_LOG_COMP_H2C,
193 	RTW89_FW_LOG_COMP_C2H,
194 	RTW89_FW_LOG_COMP_TX,
195 	RTW89_FW_LOG_COMP_RX,
196 	RTW89_FW_LOG_COMP_IPSEC,
197 	RTW89_FW_LOG_COMP_TIMER,
198 	RTW89_FW_LOG_COMP_DBGPKT,
199 	RTW89_FW_LOG_COMP_PS,
200 	RTW89_FW_LOG_COMP_ERROR,
201 	RTW89_FW_LOG_COMP_WOWLAN,
202 	RTW89_FW_LOG_COMP_SECURE_BOOT,
203 	RTW89_FW_LOG_COMP_BTC,
204 	RTW89_FW_LOG_COMP_BB,
205 	RTW89_FW_LOG_COMP_TWT,
206 	RTW89_FW_LOG_COMP_RF,
207 	RTW89_FW_LOG_COMP_MCC = 20,
208 	RTW89_FW_LOG_COMP_MLO = 26,
209 	RTW89_FW_LOG_COMP_SCAN = 28,
210 };
211 
212 enum rtw89_pkt_offload_op {
213 	RTW89_PKT_OFLD_OP_ADD,
214 	RTW89_PKT_OFLD_OP_DEL,
215 	RTW89_PKT_OFLD_OP_READ,
216 
217 	NUM_OF_RTW89_PKT_OFFLOAD_OP,
218 };
219 
220 #define RTW89_PKT_OFLD_WAIT_TAG(pkt_id, pkt_op) \
221 	((pkt_id) * NUM_OF_RTW89_PKT_OFFLOAD_OP + (pkt_op))
222 
223 enum rtw89_scanofld_notify_reason {
224 	RTW89_SCAN_DWELL_NOTIFY,
225 	RTW89_SCAN_PRE_TX_NOTIFY,
226 	RTW89_SCAN_POST_TX_NOTIFY,
227 	RTW89_SCAN_ENTER_CH_NOTIFY,
228 	RTW89_SCAN_LEAVE_CH_NOTIFY,
229 	RTW89_SCAN_END_SCAN_NOTIFY,
230 	RTW89_SCAN_REPORT_NOTIFY,
231 	RTW89_SCAN_CHKPT_NOTIFY,
232 	RTW89_SCAN_ENTER_OP_NOTIFY,
233 	RTW89_SCAN_LEAVE_OP_NOTIFY,
234 };
235 
236 enum rtw89_scanofld_status {
237 	RTW89_SCAN_STATUS_NOTIFY,
238 	RTW89_SCAN_STATUS_SUCCESS,
239 	RTW89_SCAN_STATUS_FAIL,
240 };
241 
242 enum rtw89_chan_type {
243 	RTW89_CHAN_OPERATE = 0,
244 	RTW89_CHAN_ACTIVE,
245 	RTW89_CHAN_DFS,
246 	RTW89_CHAN_EXTRA_OP,
247 };
248 
249 enum rtw89_p2pps_action {
250 	RTW89_P2P_ACT_INIT = 0,
251 	RTW89_P2P_ACT_UPDATE = 1,
252 	RTW89_P2P_ACT_REMOVE = 2,
253 	RTW89_P2P_ACT_TERMINATE = 3,
254 };
255 
256 #define RTW89_DEFAULT_CQM_HYST 4
257 #define RTW89_DEFAULT_CQM_THOLD -70
258 
259 enum rtw89_bcn_fltr_offload_mode {
260 	RTW89_BCN_FLTR_OFFLOAD_MODE_0 = 0,
261 	RTW89_BCN_FLTR_OFFLOAD_MODE_1,
262 	RTW89_BCN_FLTR_OFFLOAD_MODE_2,
263 	RTW89_BCN_FLTR_OFFLOAD_MODE_3,
264 
265 	RTW89_BCN_FLTR_OFFLOAD_MODE_DEFAULT = RTW89_BCN_FLTR_OFFLOAD_MODE_0,
266 };
267 
268 enum rtw89_bcn_fltr_type {
269 	RTW89_BCN_FLTR_BEACON_LOSS,
270 	RTW89_BCN_FLTR_RSSI,
271 	RTW89_BCN_FLTR_NOTIFY,
272 };
273 
274 enum rtw89_bcn_fltr_rssi_event {
275 	RTW89_BCN_FLTR_RSSI_NOT_CHANGED,
276 	RTW89_BCN_FLTR_RSSI_HIGH,
277 	RTW89_BCN_FLTR_RSSI_LOW,
278 };
279 
280 #define FWDL_SECTION_MAX_NUM 10
281 #define FWDL_SECTION_CHKSUM_LEN	8
282 #define FWDL_SECTION_PER_PKT_LEN 2020
283 
284 struct rtw89_fw_hdr_section_info {
285 	u8 redl;
286 	const u8 *addr;
287 	u32 len;
288 	u32 len_override;
289 	u32 dladdr;
290 	u32 mssc;
291 	u8 type;
292 	bool ignore;
293 	const u8 *key_addr;
294 	u32 key_len;
295 	u32 key_idx;
296 };
297 
298 struct rtw89_fw_bin_info {
299 	u8 section_num;
300 	u32 hdr_len;
301 	bool dynamic_hdr_en;
302 	u32 dynamic_hdr_len;
303 	u8 idmem_share_mode;
304 	bool dsp_checksum;
305 	bool secure_section_exist;
306 	struct rtw89_fw_hdr_section_info section_info[FWDL_SECTION_MAX_NUM];
307 };
308 
309 struct rtw89_fw_macid_pause_grp {
310 	__le32 pause_grp[4];
311 	__le32 mask_grp[4];
312 } __packed;
313 
314 struct rtw89_fw_macid_pause_sleep_grp {
315 	struct {
316 		__le32 pause_grp[4];
317 		__le32 pause_mask_grp[4];
318 		__le32 sleep_grp[4];
319 		__le32 sleep_mask_grp[4];
320 	} __packed n[4];
321 } __packed;
322 
323 #define RTW89_H2C_MAX_SIZE 2048
324 #define RTW89_CHANNEL_TIME 45
325 #define RTW89_CHANNEL_TIME_6G 20
326 #define RTW89_CHANNEL_TIME_EXTRA_OP 30
327 #define RTW89_DFS_CHAN_TIME 105
328 #define RTW89_OFF_CHAN_TIME 100
329 #define RTW89_P2P_CHAN_TIME 105
330 #define RTW89_DWELL_TIME 20
331 #define RTW89_DWELL_TIME_6G 10
332 #define RTW89_SCAN_WIDTH 0
333 #define RTW89_SCANOFLD_MAX_SSID 8
334 #define RTW89_SCANOFLD_MAX_IE_LEN 512
335 #define RTW89_SCANOFLD_PKT_NONE 0xFF
336 #define RTW89_SCANOFLD_DEBUG_MASK 0x1F
337 #define RTW89_CHAN_INVALID 0xFF
338 #define RTW89_MAC_CHINFO_SIZE 28
339 #define RTW89_MAC_CHINFO_SIZE_BE 32
340 #define RTW89_SCAN_LIST_GUARD 4
341 #define RTW89_SCAN_LIST_LIMIT(size) \
342 		((RTW89_H2C_MAX_SIZE / (size)) - RTW89_SCAN_LIST_GUARD)
343 #define RTW89_SCAN_LIST_LIMIT_AX RTW89_SCAN_LIST_LIMIT(RTW89_MAC_CHINFO_SIZE)
344 #define RTW89_SCAN_LIST_LIMIT_BE RTW89_SCAN_LIST_LIMIT(RTW89_MAC_CHINFO_SIZE_BE)
345 
346 #define RTW89_BCN_LOSS_CNT 60
347 
348 struct rtw89_mac_chinfo_ax {
349 	u8 period;
350 	u8 dwell_time;
351 	u8 central_ch;
352 	u8 pri_ch;
353 	u8 bw:3;
354 	u8 notify_action:5;
355 	u8 num_pkt:4;
356 	u8 tx_pkt:1;
357 	u8 pause_data:1;
358 	u8 ch_band:2;
359 	u8 probe_id;
360 	u8 dfs_ch:1;
361 	u8 tx_null:1;
362 	u8 rand_seq_num:1;
363 	u8 cfg_tx_pwr:1;
364 	u8 macid_tx: 1;
365 	u8 rsvd0: 3;
366 	u8 pkt_id[RTW89_SCANOFLD_MAX_SSID];
367 	u16 tx_pwr_idx;
368 	u8 rsvd1;
369 	struct list_head list;
370 	bool is_psc;
371 };
372 
373 struct rtw89_mac_chinfo_be {
374 	u8 period;
375 	u8 dwell_time;
376 	u8 central_ch;
377 	u8 pri_ch;
378 	u8 bw:3;
379 	u8 ch_band:2;
380 	u8 dfs_ch:1;
381 	u8 pause_data:1;
382 	u8 tx_null:1;
383 	u8 rand_seq_num:1;
384 	u8 notify_action:5;
385 	u8 probe_id;
386 	u8 leave_crit;
387 	u8 chkpt_timer;
388 	u8 leave_time;
389 	u8 leave_th;
390 	u16 tx_pkt_ctrl;
391 	u8 pkt_id[RTW89_SCANOFLD_MAX_SSID];
392 	u8 sw_def;
393 	u16 fw_probe0_ssids;
394 	u16 fw_probe0_shortssids;
395 	u16 fw_probe0_bssids;
396 
397 	struct list_head list;
398 	bool is_psc;
399 };
400 
401 struct rtw89_pktofld_info {
402 	struct list_head list;
403 	u8 id;
404 	bool wildcard_6ghz;
405 
406 	/* Below fields are for WiFi 6 chips 6 GHz RNR use only */
407 	u8 ssid[IEEE80211_MAX_SSID_LEN];
408 	u8 ssid_len;
409 	u8 bssid[ETH_ALEN];
410 	u16 channel_6ghz;
411 	bool cancel;
412 };
413 
414 struct rtw89_h2c_ra {
415 	__le32 w0;
416 	__le32 w1;
417 	__le32 w2;
418 	__le32 w3;
419 } __packed;
420 
421 #define RTW89_H2C_RA_W0_IS_DIS BIT(0)
422 #define RTW89_H2C_RA_W0_MODE GENMASK(5, 1)
423 #define RTW89_H2C_RA_W0_BW_CAP GENMASK(7, 6)
424 #define RTW89_H2C_RA_W0_MACID GENMASK(15, 8)
425 #define RTW89_H2C_RA_W0_DCM BIT(16)
426 #define RTW89_H2C_RA_W0_ER BIT(17)
427 #define RTW89_H2C_RA_W0_INIT_RATE_LV GENMASK(19, 18)
428 #define RTW89_H2C_RA_W0_UPD_ALL BIT(20)
429 #define RTW89_H2C_RA_W0_SGI BIT(21)
430 #define RTW89_H2C_RA_W0_LDPC BIT(22)
431 #define RTW89_H2C_RA_W0_STBC BIT(23)
432 #define RTW89_H2C_RA_W0_SS_NUM GENMASK(26, 24)
433 #define RTW89_H2C_RA_W0_GILTF GENMASK(29, 27)
434 #define RTW89_H2C_RA_W0_UPD_BW_NSS_MASK BIT(30)
435 #define RTW89_H2C_RA_W0_UPD_MASK BIT(31)
436 #define RTW89_H2C_RA_W1_RAMASK_LO32 GENMASK(31, 0)
437 #define RTW89_H2C_RA_W2_RAMASK_HI32 GENMASK(30, 0)
438 #define RTW89_H2C_RA_W2_BFEE_CSI_CTL BIT(31)
439 #define RTW89_H2C_RA_W3_BAND_NUM GENMASK(7, 0)
440 #define RTW89_H2C_RA_W3_RA_CSI_RATE_EN BIT(8)
441 #define RTW89_H2C_RA_W3_FIXED_CSI_RATE_EN BIT(9)
442 #define RTW89_H2C_RA_W3_CR_TBL_SEL BIT(10)
443 #define RTW89_H2C_RA_W3_FIX_GILTF_EN BIT(11)
444 #define RTW89_H2C_RA_W3_FIX_GILTF GENMASK(14, 12)
445 #define RTW89_H2C_RA_W3_FIXED_CSI_MCS_SS_IDX GENMASK(23, 16)
446 #define RTW89_H2C_RA_W3_FIXED_CSI_MODE GENMASK(25, 24)
447 #define RTW89_H2C_RA_W3_FIXED_CSI_GI_LTF GENMASK(28, 26)
448 #define RTW89_H2C_RA_W3_FIXED_CSI_BW GENMASK(31, 29)
449 
450 struct rtw89_h2c_ra_v1 {
451 	struct rtw89_h2c_ra v0;
452 	__le32 w4;
453 	__le32 w5;
454 } __packed;
455 
456 #define RTW89_H2C_RA_V1_W4_MODE_EHT GENMASK(6, 0)
457 #define RTW89_H2C_RA_V1_W4_BW_EHT GENMASK(10, 8)
458 #define RTW89_H2C_RA_V1_W4_RAMASK_UHL16 GENMASK(31, 16)
459 #define RTW89_H2C_RA_V1_W5_RAMASK_UHH16 GENMASK(15, 0)
460 
461 static inline void RTW89_SET_FWCMD_SEC_IDX(void *cmd, u32 val)
462 {
463 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(7, 0));
464 }
465 
466 static inline void RTW89_SET_FWCMD_SEC_OFFSET(void *cmd, u32 val)
467 {
468 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(15, 8));
469 }
470 
471 static inline void RTW89_SET_FWCMD_SEC_LEN(void *cmd, u32 val)
472 {
473 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(23, 16));
474 }
475 
476 static inline void RTW89_SET_FWCMD_SEC_TYPE(void *cmd, u32 val)
477 {
478 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(3, 0));
479 }
480 
481 static inline void RTW89_SET_FWCMD_SEC_EXT_KEY(void *cmd, u32 val)
482 {
483 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(4));
484 }
485 
486 static inline void RTW89_SET_FWCMD_SEC_SPP_MODE(void *cmd, u32 val)
487 {
488 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(5));
489 }
490 
491 static inline void RTW89_SET_FWCMD_SEC_KEY0(void *cmd, u32 val)
492 {
493 	le32p_replace_bits((__le32 *)(cmd) + 0x02, val, GENMASK(31, 0));
494 }
495 
496 static inline void RTW89_SET_FWCMD_SEC_KEY1(void *cmd, u32 val)
497 {
498 	le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(31, 0));
499 }
500 
501 static inline void RTW89_SET_FWCMD_SEC_KEY2(void *cmd, u32 val)
502 {
503 	le32p_replace_bits((__le32 *)(cmd) + 0x04, val, GENMASK(31, 0));
504 }
505 
506 static inline void RTW89_SET_FWCMD_SEC_KEY3(void *cmd, u32 val)
507 {
508 	le32p_replace_bits((__le32 *)(cmd) + 0x05, val, GENMASK(31, 0));
509 }
510 
511 static inline void RTW89_SET_EDCA_SEL(void *cmd, u32 val)
512 {
513 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(1, 0));
514 }
515 
516 static inline void RTW89_SET_EDCA_BAND(void *cmd, u32 val)
517 {
518 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(3));
519 }
520 
521 static inline void RTW89_SET_EDCA_WMM(void *cmd, u32 val)
522 {
523 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(4));
524 }
525 
526 static inline void RTW89_SET_EDCA_AC(void *cmd, u32 val)
527 {
528 	le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(6, 5));
529 }
530 
531 static inline void RTW89_SET_EDCA_PARAM(void *cmd, u32 val)
532 {
533 	le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(31, 0));
534 }
535 #define FW_EDCA_PARAM_TXOPLMT_MSK GENMASK(26, 16)
536 #define FW_EDCA_PARAM_CWMAX_MSK GENMASK(15, 12)
537 #define FW_EDCA_PARAM_CWMIN_MSK GENMASK(11, 8)
538 #define FW_EDCA_PARAM_AIFS_MSK GENMASK(7, 0)
539 
540 #define FWDL_SECURITY_SECTION_TYPE 9
541 #define FWDL_SECURITY_SIGLEN 512
542 #define FWDL_SECURITY_CHKSUM_LEN 8
543 
544 struct rtw89_fw_dynhdr_sec {
545 	__le32 w0;
546 	u8 content[];
547 } __packed;
548 
549 struct rtw89_fw_dynhdr_hdr {
550 	__le32 hdr_len;
551 	__le32 setcion_count;
552 	/* struct rtw89_fw_dynhdr_sec (nested flexible structures) */
553 } __packed;
554 
555 struct rtw89_fw_hdr_section {
556 	__le32 w0;
557 	__le32 w1;
558 	__le32 w2;
559 	__le32 w3;
560 } __packed;
561 
562 #define FWSECTION_HDR_W0_DL_ADDR GENMASK(31, 0)
563 #define FWSECTION_HDR_W1_METADATA GENMASK(31, 24)
564 #define FWSECTION_HDR_W1_SECTIONTYPE GENMASK(27, 24)
565 #define FWSECTION_HDR_W1_SEC_SIZE GENMASK(23, 0)
566 #define FWSECTION_HDR_W1_CHECKSUM BIT(28)
567 #define FWSECTION_HDR_W1_REDL BIT(29)
568 #define FWSECTION_HDR_W2_MSSC GENMASK(31, 0)
569 
570 struct rtw89_fw_hdr {
571 	__le32 w0;
572 	__le32 w1;
573 	__le32 w2;
574 	__le32 w3;
575 	__le32 w4;
576 	__le32 w5;
577 	__le32 w6;
578 	__le32 w7;
579 	struct rtw89_fw_hdr_section sections[];
580 	/* struct rtw89_fw_dynhdr_hdr (optional) */
581 } __packed;
582 
583 #define FW_HDR_W1_MAJOR_VERSION GENMASK(7, 0)
584 #define FW_HDR_W1_MINOR_VERSION GENMASK(15, 8)
585 #define FW_HDR_W1_SUBVERSION GENMASK(23, 16)
586 #define FW_HDR_W1_SUBINDEX GENMASK(31, 24)
587 #define FW_HDR_W2_COMMITID GENMASK(31, 0)
588 #define FW_HDR_W3_LEN GENMASK(23, 16)
589 #define FW_HDR_W3_HDR_VER GENMASK(31, 24)
590 #define FW_HDR_W4_MONTH GENMASK(7, 0)
591 #define FW_HDR_W4_DATE GENMASK(15, 8)
592 #define FW_HDR_W4_HOUR GENMASK(23, 16)
593 #define FW_HDR_W4_MIN GENMASK(31, 24)
594 #define FW_HDR_W5_YEAR GENMASK(31, 0)
595 #define FW_HDR_W6_SEC_NUM GENMASK(15, 8)
596 #define FW_HDR_W7_PART_SIZE GENMASK(15, 0)
597 #define FW_HDR_W7_DYN_HDR BIT(16)
598 #define FW_HDR_W7_IDMEM_SHARE_MODE GENMASK(21, 18)
599 #define FW_HDR_W7_CMD_VERSERION GENMASK(31, 24)
600 
601 struct rtw89_fw_hdr_section_v1 {
602 	__le32 w0;
603 	__le32 w1;
604 	__le32 w2;
605 	__le32 w3;
606 } __packed;
607 
608 #define FWSECTION_HDR_V1_W0_DL_ADDR GENMASK(31, 0)
609 #define FWSECTION_HDR_V1_W1_METADATA GENMASK(31, 24)
610 #define FWSECTION_HDR_V1_W1_SECTIONTYPE GENMASK(27, 24)
611 #define FWSECTION_HDR_V1_W1_SEC_SIZE GENMASK(23, 0)
612 #define FWSECTION_HDR_V1_W1_CHECKSUM BIT(28)
613 #define FWSECTION_HDR_V1_W1_REDL BIT(29)
614 #define FWSECTION_HDR_V1_W2_MSSC GENMASK(7, 0)
615 #define FORMATTED_MSSC 0xFF
616 #define FORMATTED_MSSC_MASK GENMASK(7, 0)
617 #define FWSECTION_HDR_V1_W2_BBMCU_IDX GENMASK(27, 24)
618 
619 struct rtw89_fw_hdr_v1 {
620 	__le32 w0;
621 	__le32 w1;
622 	__le32 w2;
623 	__le32 w3;
624 	__le32 w4;
625 	__le32 w5;
626 	__le32 w6;
627 	__le32 w7;
628 	__le32 w8;
629 	__le32 w9;
630 	__le32 w10;
631 	__le32 w11;
632 	struct rtw89_fw_hdr_section_v1 sections[];
633 } __packed;
634 
635 #define FW_HDR_V1_W1_MAJOR_VERSION GENMASK(7, 0)
636 #define FW_HDR_V1_W1_MINOR_VERSION GENMASK(15, 8)
637 #define FW_HDR_V1_W1_SUBVERSION GENMASK(23, 16)
638 #define FW_HDR_V1_W1_SUBINDEX GENMASK(31, 24)
639 #define FW_HDR_V1_W2_COMMITID GENMASK(31, 0)
640 #define FW_HDR_V1_W3_CMD_VERSERION GENMASK(23, 16)
641 #define FW_HDR_V1_W3_HDR_VER GENMASK(31, 24)
642 #define FW_HDR_V1_W4_MONTH GENMASK(7, 0)
643 #define FW_HDR_V1_W4_DATE GENMASK(15, 8)
644 #define FW_HDR_V1_W4_HOUR GENMASK(23, 16)
645 #define FW_HDR_V1_W4_MIN GENMASK(31, 24)
646 #define FW_HDR_V1_W5_YEAR GENMASK(15, 0)
647 #define FW_HDR_V1_W5_HDR_SIZE GENMASK(31, 16)
648 #define FW_HDR_V1_W6_SEC_NUM GENMASK(15, 8)
649 #define FW_HDR_V1_W6_DSP_CHKSUM BIT(24)
650 #define FW_HDR_V1_W7_PART_SIZE GENMASK(15, 0)
651 #define FW_HDR_V1_W7_DYN_HDR BIT(16)
652 #define FW_HDR_V1_W7_IDMEM_SHARE_MODE GENMASK(21, 18)
653 
654 enum rtw89_fw_mss_pool_rmp_tbl_type {
655 	MSS_POOL_RMP_TBL_BITMASK = 0x0,
656 	MSS_POOL_RMP_TBL_RECORD = 0x1,
657 };
658 
659 #define FWDL_MSS_POOL_DEFKEYSETS_SIZE 8
660 
661 struct rtw89_fw_mss_pool_hdr {
662 	u8 signature[8]; /* equal to mss_signature[] */
663 	__le32 rmp_tbl_offset;
664 	__le32 key_raw_offset;
665 	u8 defen;
666 	u8 rsvd[3];
667 	u8 rmpfmt; /* enum rtw89_fw_mss_pool_rmp_tbl_type */
668 	u8 mssdev_max;
669 	__le16 keypair_num;
670 	__le16 msscust_max;
671 	__le16 msskey_num_max;
672 	__le32 rsvd3;
673 	u8 rmp_tbl[];
674 } __packed;
675 
676 union rtw89_fw_section_mssc_content {
677 	struct {
678 		u8 pad[0x20];
679 		u8 bit_in_chip_list;
680 		u8 ver;
681 	} __packed blacklist;
682 	struct {
683 		u8 pad[58];
684 		__le32 v;
685 	} __packed sb_sel_ver;
686 	struct {
687 		u8 pad[60];
688 		__le16 v;
689 	} __packed key_sign_len;
690 } __packed;
691 
692 struct rtw89_fw_blacklist {
693 	u8 ver;
694 	u8 list[32];
695 };
696 
697 extern const struct rtw89_fw_blacklist rtw89_fw_blacklist_default;
698 
699 static inline void SET_CTRL_INFO_MACID(void *table, u32 val)
700 {
701 	le32p_replace_bits((__le32 *)(table) + 0, val, GENMASK(6, 0));
702 }
703 
704 static inline void SET_CTRL_INFO_OPERATION(void *table, u32 val)
705 {
706 	le32p_replace_bits((__le32 *)(table) + 0, val, BIT(7));
707 }
708 #define SET_CMC_TBL_MASK_DATARATE GENMASK(8, 0)
709 static inline void SET_CMC_TBL_DATARATE(void *table, u32 val)
710 {
711 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(8, 0));
712 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATARATE,
713 			   GENMASK(8, 0));
714 }
715 #define SET_CMC_TBL_MASK_FORCE_TXOP BIT(0)
716 static inline void SET_CMC_TBL_FORCE_TXOP(void *table, u32 val)
717 {
718 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(9));
719 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_FORCE_TXOP,
720 			   BIT(9));
721 }
722 #define SET_CMC_TBL_MASK_DATA_BW GENMASK(1, 0)
723 static inline void SET_CMC_TBL_DATA_BW(void *table, u32 val)
724 {
725 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(11, 10));
726 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_BW,
727 			   GENMASK(11, 10));
728 }
729 #define SET_CMC_TBL_MASK_DATA_GI_LTF GENMASK(2, 0)
730 static inline void SET_CMC_TBL_DATA_GI_LTF(void *table, u32 val)
731 {
732 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(14, 12));
733 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_GI_LTF,
734 			   GENMASK(14, 12));
735 }
736 #define SET_CMC_TBL_MASK_DARF_TC_INDEX BIT(0)
737 static inline void SET_CMC_TBL_DARF_TC_INDEX(void *table, u32 val)
738 {
739 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(15));
740 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DARF_TC_INDEX,
741 			   BIT(15));
742 }
743 #define SET_CMC_TBL_MASK_ARFR_CTRL GENMASK(3, 0)
744 static inline void SET_CMC_TBL_ARFR_CTRL(void *table, u32 val)
745 {
746 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(19, 16));
747 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ARFR_CTRL,
748 			   GENMASK(19, 16));
749 }
750 #define SET_CMC_TBL_MASK_ACQ_RPT_EN BIT(0)
751 static inline void SET_CMC_TBL_ACQ_RPT_EN(void *table, u32 val)
752 {
753 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(20));
754 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ACQ_RPT_EN,
755 			   BIT(20));
756 }
757 #define SET_CMC_TBL_MASK_MGQ_RPT_EN BIT(0)
758 static inline void SET_CMC_TBL_MGQ_RPT_EN(void *table, u32 val)
759 {
760 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(21));
761 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_MGQ_RPT_EN,
762 			   BIT(21));
763 }
764 #define SET_CMC_TBL_MASK_ULQ_RPT_EN BIT(0)
765 static inline void SET_CMC_TBL_ULQ_RPT_EN(void *table, u32 val)
766 {
767 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(22));
768 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ULQ_RPT_EN,
769 			   BIT(22));
770 }
771 #define SET_CMC_TBL_MASK_TWTQ_RPT_EN BIT(0)
772 static inline void SET_CMC_TBL_TWTQ_RPT_EN(void *table, u32 val)
773 {
774 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(23));
775 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TWTQ_RPT_EN,
776 			   BIT(23));
777 }
778 #define SET_CMC_TBL_MASK_DISRTSFB BIT(0)
779 static inline void SET_CMC_TBL_DISRTSFB(void *table, u32 val)
780 {
781 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(25));
782 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISRTSFB,
783 			   BIT(25));
784 }
785 #define SET_CMC_TBL_MASK_DISDATAFB BIT(0)
786 static inline void SET_CMC_TBL_DISDATAFB(void *table, u32 val)
787 {
788 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(26));
789 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISDATAFB,
790 			   BIT(26));
791 }
792 #define SET_CMC_TBL_MASK_TRYRATE BIT(0)
793 static inline void SET_CMC_TBL_TRYRATE(void *table, u32 val)
794 {
795 	le32p_replace_bits((__le32 *)(table) + 1, val, BIT(27));
796 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TRYRATE,
797 			   BIT(27));
798 }
799 #define SET_CMC_TBL_MASK_AMPDU_DENSITY GENMASK(3, 0)
800 static inline void SET_CMC_TBL_AMPDU_DENSITY(void *table, u32 val)
801 {
802 	le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(31, 28));
803 	le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_AMPDU_DENSITY,
804 			   GENMASK(31, 28));
805 }
806 #define SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE GENMASK(8, 0)
807 static inline void SET_CMC_TBL_DATA_RTY_LOWEST_RATE(void *table, u32 val)
808 {
809 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(8, 0));
810 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE,
811 			   GENMASK(8, 0));
812 }
813 #define SET_CMC_TBL_MASK_AMPDU_TIME_SEL BIT(0)
814 static inline void SET_CMC_TBL_AMPDU_TIME_SEL(void *table, u32 val)
815 {
816 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(9));
817 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_TIME_SEL,
818 			   BIT(9));
819 }
820 #define SET_CMC_TBL_MASK_AMPDU_LEN_SEL BIT(0)
821 static inline void SET_CMC_TBL_AMPDU_LEN_SEL(void *table, u32 val)
822 {
823 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(10));
824 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_LEN_SEL,
825 			   BIT(10));
826 }
827 #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL BIT(0)
828 static inline void SET_CMC_TBL_RTS_TXCNT_LMT_SEL(void *table, u32 val)
829 {
830 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(11));
831 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL,
832 			   BIT(11));
833 }
834 #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT GENMASK(3, 0)
835 static inline void SET_CMC_TBL_RTS_TXCNT_LMT(void *table, u32 val)
836 {
837 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(15, 12));
838 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT,
839 			   GENMASK(15, 12));
840 }
841 #define SET_CMC_TBL_MASK_RTSRATE GENMASK(8, 0)
842 static inline void SET_CMC_TBL_RTSRATE(void *table, u32 val)
843 {
844 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(24, 16));
845 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTSRATE,
846 			   GENMASK(24, 16));
847 }
848 #define SET_CMC_TBL_MASK_VCS_STBC BIT(0)
849 static inline void SET_CMC_TBL_VCS_STBC(void *table, u32 val)
850 {
851 	le32p_replace_bits((__le32 *)(table) + 2, val, BIT(27));
852 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_VCS_STBC,
853 			   BIT(27));
854 }
855 #define SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE GENMASK(3, 0)
856 static inline void SET_CMC_TBL_RTS_RTY_LOWEST_RATE(void *table, u32 val)
857 {
858 	le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(31, 28));
859 	le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE,
860 			   GENMASK(31, 28));
861 }
862 #define SET_CMC_TBL_MASK_DATA_TX_CNT_LMT GENMASK(5, 0)
863 static inline void SET_CMC_TBL_DATA_TX_CNT_LMT(void *table, u32 val)
864 {
865 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(5, 0));
866 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TX_CNT_LMT,
867 			   GENMASK(5, 0));
868 }
869 #define SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL BIT(0)
870 static inline void SET_CMC_TBL_DATA_TXCNT_LMT_SEL(void *table, u32 val)
871 {
872 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(6));
873 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL,
874 			   BIT(6));
875 }
876 #define SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL BIT(0)
877 static inline void SET_CMC_TBL_MAX_AGG_NUM_SEL(void *table, u32 val)
878 {
879 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(7));
880 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL,
881 			   BIT(7));
882 }
883 #define SET_CMC_TBL_MASK_RTS_EN BIT(0)
884 static inline void SET_CMC_TBL_RTS_EN(void *table, u32 val)
885 {
886 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(8));
887 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_EN,
888 			   BIT(8));
889 }
890 #define SET_CMC_TBL_MASK_CTS2SELF_EN BIT(0)
891 static inline void SET_CMC_TBL_CTS2SELF_EN(void *table, u32 val)
892 {
893 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(9));
894 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CTS2SELF_EN,
895 			   BIT(9));
896 }
897 #define SET_CMC_TBL_MASK_CCA_RTS GENMASK(1, 0)
898 static inline void SET_CMC_TBL_CCA_RTS(void *table, u32 val)
899 {
900 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(11, 10));
901 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CCA_RTS,
902 			   GENMASK(11, 10));
903 }
904 #define SET_CMC_TBL_MASK_HW_RTS_EN BIT(0)
905 static inline void SET_CMC_TBL_HW_RTS_EN(void *table, u32 val)
906 {
907 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(12));
908 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_HW_RTS_EN,
909 			   BIT(12));
910 }
911 #define SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE GENMASK(1, 0)
912 static inline void SET_CMC_TBL_RTS_DROP_DATA_MODE(void *table, u32 val)
913 {
914 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(14, 13));
915 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE,
916 			   GENMASK(14, 13));
917 }
918 #define SET_CMC_TBL_MASK_AMPDU_MAX_LEN GENMASK(10, 0)
919 static inline void SET_CMC_TBL_AMPDU_MAX_LEN(void *table, u32 val)
920 {
921 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(26, 16));
922 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_LEN,
923 			   GENMASK(26, 16));
924 }
925 #define SET_CMC_TBL_MASK_UL_MU_DIS BIT(0)
926 static inline void SET_CMC_TBL_UL_MU_DIS(void *table, u32 val)
927 {
928 	le32p_replace_bits((__le32 *)(table) + 3, val, BIT(27));
929 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_UL_MU_DIS,
930 			   BIT(27));
931 }
932 #define SET_CMC_TBL_MASK_AMPDU_MAX_TIME GENMASK(3, 0)
933 static inline void SET_CMC_TBL_AMPDU_MAX_TIME(void *table, u32 val)
934 {
935 	le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(31, 28));
936 	le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_TIME,
937 			   GENMASK(31, 28));
938 }
939 #define SET_CMC_TBL_MASK_MAX_AGG_NUM GENMASK(7, 0)
940 static inline void SET_CMC_TBL_MAX_AGG_NUM(void *table, u32 val)
941 {
942 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(7, 0));
943 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_MAX_AGG_NUM,
944 			   GENMASK(7, 0));
945 }
946 #define SET_CMC_TBL_MASK_BA_BMAP GENMASK(1, 0)
947 static inline void SET_CMC_TBL_BA_BMAP(void *table, u32 val)
948 {
949 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(9, 8));
950 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BA_BMAP,
951 			   GENMASK(9, 8));
952 }
953 #define SET_CMC_TBL_MASK_VO_LFTIME_SEL GENMASK(2, 0)
954 static inline void SET_CMC_TBL_VO_LFTIME_SEL(void *table, u32 val)
955 {
956 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(18, 16));
957 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VO_LFTIME_SEL,
958 			   GENMASK(18, 16));
959 }
960 #define SET_CMC_TBL_MASK_VI_LFTIME_SEL GENMASK(2, 0)
961 static inline void SET_CMC_TBL_VI_LFTIME_SEL(void *table, u32 val)
962 {
963 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(21, 19));
964 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VI_LFTIME_SEL,
965 			   GENMASK(21, 19));
966 }
967 #define SET_CMC_TBL_MASK_BE_LFTIME_SEL GENMASK(2, 0)
968 static inline void SET_CMC_TBL_BE_LFTIME_SEL(void *table, u32 val)
969 {
970 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(24, 22));
971 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BE_LFTIME_SEL,
972 			   GENMASK(24, 22));
973 }
974 #define SET_CMC_TBL_MASK_BK_LFTIME_SEL GENMASK(2, 0)
975 static inline void SET_CMC_TBL_BK_LFTIME_SEL(void *table, u32 val)
976 {
977 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(27, 25));
978 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BK_LFTIME_SEL,
979 			   GENMASK(27, 25));
980 }
981 #define SET_CMC_TBL_MASK_SECTYPE GENMASK(3, 0)
982 static inline void SET_CMC_TBL_SECTYPE(void *table, u32 val)
983 {
984 	le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(31, 28));
985 	le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_SECTYPE,
986 			   GENMASK(31, 28));
987 }
988 #define SET_CMC_TBL_MASK_MULTI_PORT_ID GENMASK(2, 0)
989 static inline void SET_CMC_TBL_MULTI_PORT_ID(void *table, u32 val)
990 {
991 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(2, 0));
992 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MULTI_PORT_ID,
993 			   GENMASK(2, 0));
994 }
995 #define SET_CMC_TBL_MASK_BMC BIT(0)
996 static inline void SET_CMC_TBL_BMC(void *table, u32 val)
997 {
998 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(3));
999 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_BMC,
1000 			   BIT(3));
1001 }
1002 #define SET_CMC_TBL_MASK_MBSSID GENMASK(3, 0)
1003 static inline void SET_CMC_TBL_MBSSID(void *table, u32 val)
1004 {
1005 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(7, 4));
1006 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MBSSID,
1007 			   GENMASK(7, 4));
1008 }
1009 #define SET_CMC_TBL_MASK_NAVUSEHDR BIT(0)
1010 static inline void SET_CMC_TBL_NAVUSEHDR(void *table, u32 val)
1011 {
1012 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(8));
1013 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_NAVUSEHDR,
1014 			   BIT(8));
1015 }
1016 #define SET_CMC_TBL_MASK_TXPWR_MODE GENMASK(2, 0)
1017 static inline void SET_CMC_TBL_TXPWR_MODE(void *table, u32 val)
1018 {
1019 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(11, 9));
1020 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_TXPWR_MODE,
1021 			   GENMASK(11, 9));
1022 }
1023 #define SET_CMC_TBL_MASK_DATA_DCM BIT(0)
1024 static inline void SET_CMC_TBL_DATA_DCM(void *table, u32 val)
1025 {
1026 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(12));
1027 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_DCM,
1028 			   BIT(12));
1029 }
1030 #define SET_CMC_TBL_MASK_DATA_ER BIT(0)
1031 static inline void SET_CMC_TBL_DATA_ER(void *table, u32 val)
1032 {
1033 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(13));
1034 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_ER,
1035 			   BIT(13));
1036 }
1037 #define SET_CMC_TBL_MASK_DATA_LDPC BIT(0)
1038 static inline void SET_CMC_TBL_DATA_LDPC(void *table, u32 val)
1039 {
1040 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(14));
1041 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_LDPC,
1042 			   BIT(14));
1043 }
1044 #define SET_CMC_TBL_MASK_DATA_STBC BIT(0)
1045 static inline void SET_CMC_TBL_DATA_STBC(void *table, u32 val)
1046 {
1047 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(15));
1048 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_STBC,
1049 			   BIT(15));
1050 }
1051 #define SET_CMC_TBL_MASK_A_CTRL_BQR BIT(0)
1052 static inline void SET_CMC_TBL_A_CTRL_BQR(void *table, u32 val)
1053 {
1054 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(16));
1055 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BQR,
1056 			   BIT(16));
1057 }
1058 #define SET_CMC_TBL_MASK_A_CTRL_UPH BIT(0)
1059 static inline void SET_CMC_TBL_A_CTRL_UPH(void *table, u32 val)
1060 {
1061 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(17));
1062 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_UPH,
1063 			   BIT(17));
1064 }
1065 #define SET_CMC_TBL_MASK_A_CTRL_BSR BIT(0)
1066 static inline void SET_CMC_TBL_A_CTRL_BSR(void *table, u32 val)
1067 {
1068 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(18));
1069 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BSR,
1070 			   BIT(18));
1071 }
1072 #define SET_CMC_TBL_MASK_A_CTRL_CAS BIT(0)
1073 static inline void SET_CMC_TBL_A_CTRL_CAS(void *table, u32 val)
1074 {
1075 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(19));
1076 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_CAS,
1077 			   BIT(19));
1078 }
1079 #define SET_CMC_TBL_MASK_DATA_BW_ER BIT(0)
1080 static inline void SET_CMC_TBL_DATA_BW_ER(void *table, u32 val)
1081 {
1082 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(20));
1083 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_BW_ER,
1084 			   BIT(20));
1085 }
1086 #define SET_CMC_TBL_MASK_LSIG_TXOP_EN BIT(0)
1087 static inline void SET_CMC_TBL_LSIG_TXOP_EN(void *table, u32 val)
1088 {
1089 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(21));
1090 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_LSIG_TXOP_EN,
1091 			   BIT(21));
1092 }
1093 #define SET_CMC_TBL_MASK_CTRL_CNT_VLD BIT(0)
1094 static inline void SET_CMC_TBL_CTRL_CNT_VLD(void *table, u32 val)
1095 {
1096 	le32p_replace_bits((__le32 *)(table) + 5, val, BIT(27));
1097 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT_VLD,
1098 			   BIT(27));
1099 }
1100 #define SET_CMC_TBL_MASK_CTRL_CNT GENMASK(3, 0)
1101 static inline void SET_CMC_TBL_CTRL_CNT(void *table, u32 val)
1102 {
1103 	le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(31, 28));
1104 	le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT,
1105 			   GENMASK(31, 28));
1106 }
1107 #define SET_CMC_TBL_MASK_RESP_REF_RATE GENMASK(8, 0)
1108 static inline void SET_CMC_TBL_RESP_REF_RATE(void *table, u32 val)
1109 {
1110 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(8, 0));
1111 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_RESP_REF_RATE,
1112 			   GENMASK(8, 0));
1113 }
1114 #define SET_CMC_TBL_MASK_ALL_ACK_SUPPORT BIT(0)
1115 static inline void SET_CMC_TBL_ALL_ACK_SUPPORT(void *table, u32 val)
1116 {
1117 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(12));
1118 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ALL_ACK_SUPPORT,
1119 			   BIT(12));
1120 }
1121 #define SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT BIT(0)
1122 static inline void SET_CMC_TBL_BSR_QUEUE_SIZE_FORMAT(void *table, u32 val)
1123 {
1124 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(13));
1125 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT,
1126 			   BIT(13));
1127 }
1128 #define SET_CMC_TBL_MASK_NTX_PATH_EN GENMASK(3, 0)
1129 static inline void SET_CMC_TBL_NTX_PATH_EN(void *table, u32 val)
1130 {
1131 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(19, 16));
1132 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_NTX_PATH_EN,
1133 			   GENMASK(19, 16));
1134 }
1135 #define SET_CMC_TBL_MASK_PATH_MAP_A GENMASK(1, 0)
1136 static inline void SET_CMC_TBL_PATH_MAP_A(void *table, u32 val)
1137 {
1138 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(21, 20));
1139 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_A,
1140 			   GENMASK(21, 20));
1141 }
1142 #define SET_CMC_TBL_MASK_PATH_MAP_B GENMASK(1, 0)
1143 static inline void SET_CMC_TBL_PATH_MAP_B(void *table, u32 val)
1144 {
1145 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(23, 22));
1146 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_B,
1147 			   GENMASK(23, 22));
1148 }
1149 #define SET_CMC_TBL_MASK_PATH_MAP_C GENMASK(1, 0)
1150 static inline void SET_CMC_TBL_PATH_MAP_C(void *table, u32 val)
1151 {
1152 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(25, 24));
1153 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_C,
1154 			   GENMASK(25, 24));
1155 }
1156 #define SET_CMC_TBL_MASK_PATH_MAP_D GENMASK(1, 0)
1157 static inline void SET_CMC_TBL_PATH_MAP_D(void *table, u32 val)
1158 {
1159 	le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(27, 26));
1160 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_D,
1161 			   GENMASK(27, 26));
1162 }
1163 #define SET_CMC_TBL_MASK_ANTSEL_A BIT(0)
1164 static inline void SET_CMC_TBL_ANTSEL_A(void *table, u32 val)
1165 {
1166 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(28));
1167 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_A,
1168 			   BIT(28));
1169 }
1170 #define SET_CMC_TBL_MASK_ANTSEL_B BIT(0)
1171 static inline void SET_CMC_TBL_ANTSEL_B(void *table, u32 val)
1172 {
1173 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(29));
1174 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_B,
1175 			   BIT(29));
1176 }
1177 #define SET_CMC_TBL_MASK_ANTSEL_C BIT(0)
1178 static inline void SET_CMC_TBL_ANTSEL_C(void *table, u32 val)
1179 {
1180 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(30));
1181 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_C,
1182 			   BIT(30));
1183 }
1184 #define SET_CMC_TBL_MASK_ANTSEL_D BIT(0)
1185 static inline void SET_CMC_TBL_ANTSEL_D(void *table, u32 val)
1186 {
1187 	le32p_replace_bits((__le32 *)(table) + 6, val, BIT(31));
1188 	le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_D,
1189 			   BIT(31));
1190 }
1191 
1192 #define SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING GENMASK(1, 0)
1193 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING_V1(void *table, u32 val)
1194 {
1195 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(1, 0));
1196 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1197 			   GENMASK(1, 0));
1198 }
1199 
1200 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40_V1(void *table, u32 val)
1201 {
1202 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(3, 2));
1203 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1204 			   GENMASK(3, 2));
1205 }
1206 
1207 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80_V1(void *table, u32 val)
1208 {
1209 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(5, 4));
1210 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1211 			   GENMASK(5, 4));
1212 }
1213 
1214 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160_V1(void *table, u32 val)
1215 {
1216 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 6));
1217 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1218 			   GENMASK(7, 6));
1219 }
1220 
1221 #define SET_CMC_TBL_MASK_ADDR_CAM_INDEX GENMASK(7, 0)
1222 static inline void SET_CMC_TBL_ADDR_CAM_INDEX(void *table, u32 val)
1223 {
1224 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 0));
1225 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ADDR_CAM_INDEX,
1226 			   GENMASK(7, 0));
1227 }
1228 #define SET_CMC_TBL_MASK_PAID GENMASK(8, 0)
1229 static inline void SET_CMC_TBL_PAID(void *table, u32 val)
1230 {
1231 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(16, 8));
1232 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_PAID,
1233 			   GENMASK(16, 8));
1234 }
1235 #define SET_CMC_TBL_MASK_ULDL BIT(0)
1236 static inline void SET_CMC_TBL_ULDL(void *table, u32 val)
1237 {
1238 	le32p_replace_bits((__le32 *)(table) + 7, val, BIT(17));
1239 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ULDL,
1240 			   BIT(17));
1241 }
1242 #define SET_CMC_TBL_MASK_DOPPLER_CTRL GENMASK(1, 0)
1243 static inline void SET_CMC_TBL_DOPPLER_CTRL(void *table, u32 val)
1244 {
1245 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(19, 18));
1246 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_DOPPLER_CTRL,
1247 			   GENMASK(19, 18));
1248 }
1249 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING(void *table, u32 val)
1250 {
1251 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(21, 20));
1252 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1253 			   GENMASK(21, 20));
1254 }
1255 
1256 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40(void *table, u32 val)
1257 {
1258 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(23, 22));
1259 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1260 			   GENMASK(23, 22));
1261 }
1262 #define SET_CMC_TBL_MASK_TXPWR_TOLERENCE GENMASK(3, 0)
1263 static inline void SET_CMC_TBL_TXPWR_TOLERENCE(void *table, u32 val)
1264 {
1265 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(27, 24));
1266 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_TXPWR_TOLERENCE,
1267 			   GENMASK(27, 24));
1268 }
1269 
1270 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80(void *table, u32 val)
1271 {
1272 	le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(31, 30));
1273 	le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1274 			   GENMASK(31, 30));
1275 }
1276 #define SET_CMC_TBL_MASK_NC GENMASK(2, 0)
1277 static inline void SET_CMC_TBL_NC(void *table, u32 val)
1278 {
1279 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(2, 0));
1280 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NC,
1281 			   GENMASK(2, 0));
1282 }
1283 #define SET_CMC_TBL_MASK_NR GENMASK(2, 0)
1284 static inline void SET_CMC_TBL_NR(void *table, u32 val)
1285 {
1286 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(5, 3));
1287 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NR,
1288 			   GENMASK(5, 3));
1289 }
1290 #define SET_CMC_TBL_MASK_NG GENMASK(1, 0)
1291 static inline void SET_CMC_TBL_NG(void *table, u32 val)
1292 {
1293 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(7, 6));
1294 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NG,
1295 			   GENMASK(7, 6));
1296 }
1297 #define SET_CMC_TBL_MASK_CB GENMASK(1, 0)
1298 static inline void SET_CMC_TBL_CB(void *table, u32 val)
1299 {
1300 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(9, 8));
1301 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CB,
1302 			   GENMASK(9, 8));
1303 }
1304 #define SET_CMC_TBL_MASK_CS GENMASK(1, 0)
1305 static inline void SET_CMC_TBL_CS(void *table, u32 val)
1306 {
1307 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(11, 10));
1308 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CS,
1309 			   GENMASK(11, 10));
1310 }
1311 #define SET_CMC_TBL_MASK_CSI_TXBF_EN BIT(0)
1312 static inline void SET_CMC_TBL_CSI_TXBF_EN(void *table, u32 val)
1313 {
1314 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(12));
1315 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_TXBF_EN,
1316 			   BIT(12));
1317 }
1318 #define SET_CMC_TBL_MASK_CSI_STBC_EN BIT(0)
1319 static inline void SET_CMC_TBL_CSI_STBC_EN(void *table, u32 val)
1320 {
1321 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(13));
1322 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_STBC_EN,
1323 			   BIT(13));
1324 }
1325 #define SET_CMC_TBL_MASK_CSI_LDPC_EN BIT(0)
1326 static inline void SET_CMC_TBL_CSI_LDPC_EN(void *table, u32 val)
1327 {
1328 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(14));
1329 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_LDPC_EN,
1330 			   BIT(14));
1331 }
1332 #define SET_CMC_TBL_MASK_CSI_PARA_EN BIT(0)
1333 static inline void SET_CMC_TBL_CSI_PARA_EN(void *table, u32 val)
1334 {
1335 	le32p_replace_bits((__le32 *)(table) + 8, val, BIT(15));
1336 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_PARA_EN,
1337 			   BIT(15));
1338 }
1339 #define SET_CMC_TBL_MASK_CSI_FIX_RATE GENMASK(8, 0)
1340 static inline void SET_CMC_TBL_CSI_FIX_RATE(void *table, u32 val)
1341 {
1342 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(24, 16));
1343 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_FIX_RATE,
1344 			   GENMASK(24, 16));
1345 }
1346 #define SET_CMC_TBL_MASK_CSI_GI_LTF GENMASK(2, 0)
1347 static inline void SET_CMC_TBL_CSI_GI_LTF(void *table, u32 val)
1348 {
1349 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(27, 25));
1350 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_GI_LTF,
1351 			   GENMASK(27, 25));
1352 }
1353 
1354 static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160(void *table, u32 val)
1355 {
1356 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(29, 28));
1357 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
1358 			   GENMASK(29, 28));
1359 }
1360 
1361 #define SET_CMC_TBL_MASK_CSI_BW GENMASK(1, 0)
1362 static inline void SET_CMC_TBL_CSI_BW(void *table, u32 val)
1363 {
1364 	le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(31, 30));
1365 	le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_BW,
1366 			   GENMASK(31, 30));
1367 }
1368 
1369 struct rtw89_h2c_cctlinfo_ud_g7 {
1370 	__le32 c0;
1371 	__le32 w0;
1372 	__le32 w1;
1373 	__le32 w2;
1374 	__le32 w3;
1375 	__le32 w4;
1376 	__le32 w5;
1377 	__le32 w6;
1378 	__le32 w7;
1379 	__le32 w8;
1380 	__le32 w9;
1381 	__le32 w10;
1382 	__le32 w11;
1383 	__le32 w12;
1384 	__le32 w13;
1385 	__le32 w14;
1386 	__le32 w15;
1387 	__le32 m0;
1388 	__le32 m1;
1389 	__le32 m2;
1390 	__le32 m3;
1391 	__le32 m4;
1392 	__le32 m5;
1393 	__le32 m6;
1394 	__le32 m7;
1395 	__le32 m8;
1396 	__le32 m9;
1397 	__le32 m10;
1398 	__le32 m11;
1399 	__le32 m12;
1400 	__le32 m13;
1401 	__le32 m14;
1402 	__le32 m15;
1403 } __packed;
1404 
1405 #define CCTLINFO_G7_C0_MACID GENMASK(6, 0)
1406 #define CCTLINFO_G7_C0_OP BIT(7)
1407 
1408 #define CCTLINFO_G7_W0_DATARATE GENMASK(11, 0)
1409 #define CCTLINFO_G7_W0_DATA_GI_LTF GENMASK(14, 12)
1410 #define CCTLINFO_G7_W0_TRYRATE BIT(15)
1411 #define CCTLINFO_G7_W0_ARFR_CTRL GENMASK(17, 16)
1412 #define CCTLINFO_G7_W0_DIS_HE1SS_STBC BIT(18)
1413 #define CCTLINFO_G7_W0_ACQ_RPT_EN BIT(20)
1414 #define CCTLINFO_G7_W0_MGQ_RPT_EN BIT(21)
1415 #define CCTLINFO_G7_W0_ULQ_RPT_EN BIT(22)
1416 #define CCTLINFO_G7_W0_TWTQ_RPT_EN BIT(23)
1417 #define CCTLINFO_G7_W0_FORCE_TXOP BIT(24)
1418 #define CCTLINFO_G7_W0_DISRTSFB BIT(25)
1419 #define CCTLINFO_G7_W0_DISDATAFB BIT(26)
1420 #define CCTLINFO_G7_W0_NSTR_EN BIT(27)
1421 #define CCTLINFO_G7_W0_AMPDU_DENSITY GENMASK(31, 28)
1422 #define CCTLINFO_G7_W0_ALL (GENMASK(31, 20) | GENMASK(18, 0))
1423 #define CCTLINFO_G7_W1_DATA_RTY_LOWEST_RATE GENMASK(11, 0)
1424 #define CCTLINFO_G7_W1_RTS_TXCNT_LMT GENMASK(15, 12)
1425 #define CCTLINFO_G7_W1_RTSRATE GENMASK(27, 16)
1426 #define CCTLINFO_G7_W1_RTS_RTY_LOWEST_RATE GENMASK(31, 28)
1427 #define CCTLINFO_G7_W1_ALL GENMASK(31, 0)
1428 #define CCTLINFO_G7_W2_DATA_TX_CNT_LMT GENMASK(5, 0)
1429 #define CCTLINFO_G7_W2_DATA_TXCNT_LMT_SEL BIT(6)
1430 #define CCTLINFO_G7_W2_MAX_AGG_NUM_SEL BIT(7)
1431 #define CCTLINFO_G7_W2_RTS_EN BIT(8)
1432 #define CCTLINFO_G7_W2_CTS2SELF_EN BIT(9)
1433 #define CCTLINFO_G7_W2_CCA_RTS GENMASK(11, 10)
1434 #define CCTLINFO_G7_W2_HW_RTS_EN BIT(12)
1435 #define CCTLINFO_G7_W2_RTS_DROP_DATA_MODE GENMASK(14, 13)
1436 #define CCTLINFO_G7_W2_PRELD_EN BIT(15)
1437 #define CCTLINFO_G7_W2_AMPDU_MAX_LEN GENMASK(26, 16)
1438 #define CCTLINFO_G7_W2_UL_MU_DIS BIT(27)
1439 #define CCTLINFO_G7_W2_AMPDU_MAX_TIME GENMASK(31, 28)
1440 #define CCTLINFO_G7_W2_ALL GENMASK(31, 0)
1441 #define CCTLINFO_G7_W3_MAX_AGG_NUM GENMASK(7, 0)
1442 #define CCTLINFO_G7_W3_DATA_BW GENMASK(10, 8)
1443 #define CCTLINFO_G7_W3_DATA_BW_ER BIT(11)
1444 #define CCTLINFO_G7_W3_BA_BMAP GENMASK(14, 12)
1445 #define CCTLINFO_G7_W3_VCS_STBC BIT(15)
1446 #define CCTLINFO_G7_W3_VO_LFTIME_SEL GENMASK(18, 16)
1447 #define CCTLINFO_G7_W3_VI_LFTIME_SEL GENMASK(21, 19)
1448 #define CCTLINFO_G7_W3_BE_LFTIME_SEL GENMASK(24, 22)
1449 #define CCTLINFO_G7_W3_BK_LFTIME_SEL GENMASK(27, 25)
1450 #define CCTLINFO_G7_W3_AMPDU_TIME_SEL BIT(28)
1451 #define CCTLINFO_G7_W3_AMPDU_LEN_SEL BIT(29)
1452 #define CCTLINFO_G7_W3_RTS_TXCNT_LMT_SEL BIT(30)
1453 #define CCTLINFO_G7_W3_LSIG_TXOP_EN BIT(31)
1454 #define CCTLINFO_G7_W3_ALL GENMASK(31, 0)
1455 #define CCTLINFO_G7_W4_MULTI_PORT_ID GENMASK(2, 0)
1456 #define CCTLINFO_G7_W4_BYPASS_PUNC BIT(3)
1457 #define CCTLINFO_G7_W4_MBSSID GENMASK(7, 4)
1458 #define CCTLINFO_G7_W4_DATA_DCM BIT(8)
1459 #define CCTLINFO_G7_W4_DATA_ER BIT(9)
1460 #define CCTLINFO_G7_W4_DATA_LDPC BIT(10)
1461 #define CCTLINFO_G7_W4_DATA_STBC BIT(11)
1462 #define CCTLINFO_G7_W4_A_CTRL_BQR BIT(12)
1463 #define CCTLINFO_G7_W4_A_CTRL_BSR BIT(14)
1464 #define CCTLINFO_G7_W4_A_CTRL_CAS BIT(15)
1465 #define CCTLINFO_G7_W4_ACT_SUBCH_CBW GENMASK(31, 16)
1466 #define CCTLINFO_G7_W4_ALL (GENMASK(31, 14) | GENMASK(12, 0))
1467 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING0 GENMASK(1, 0)
1468 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING1 GENMASK(3, 2)
1469 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING2 GENMASK(5, 4)
1470 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING3 GENMASK(7, 6)
1471 #define CCTLINFO_G7_W5_NOMINAL_PKT_PADDING4 GENMASK(9, 8)
1472 #define CCTLINFO_G7_W5_SR_RATE GENMASK(14, 10)
1473 #define CCTLINFO_G7_W5_TID_DISABLE GENMASK(23, 16)
1474 #define CCTLINFO_G7_W5_ADDR_CAM_INDEX GENMASK(31, 24)
1475 #define CCTLINFO_G7_W5_ALL (GENMASK(31, 16) | GENMASK(14, 0))
1476 #define CCTLINFO_G7_W6_AID12_PAID GENMASK(11, 0)
1477 #define CCTLINFO_G7_W6_RESP_REF_RATE GENMASK(23, 12)
1478 #define CCTLINFO_G7_W6_ULDL BIT(31)
1479 #define CCTLINFO_G7_W6_ALL (BIT(31) | GENMASK(23, 0))
1480 #define CCTLINFO_G7_W7_NC GENMASK(2, 0)
1481 #define CCTLINFO_G7_W7_NR GENMASK(5, 3)
1482 #define CCTLINFO_G7_W7_NG GENMASK(7, 6)
1483 #define CCTLINFO_G7_W7_CB GENMASK(9, 8)
1484 #define CCTLINFO_G7_W7_CS GENMASK(11, 10)
1485 #define CCTLINFO_G7_W7_CSI_STBC_EN BIT(13)
1486 #define CCTLINFO_G7_W7_CSI_LDPC_EN BIT(14)
1487 #define CCTLINFO_G7_W7_CSI_PARA_EN BIT(15)
1488 #define CCTLINFO_G7_W7_CSI_FIX_RATE GENMASK(27, 16)
1489 #define CCTLINFO_G7_W7_CSI_BW GENMASK(31, 29)
1490 #define CCTLINFO_G7_W7_ALL (GENMASK(31, 29) | GENMASK(27, 13) | GENMASK(11, 0))
1491 #define CCTLINFO_G7_W8_ALL_ACK_SUPPORT BIT(0)
1492 #define CCTLINFO_G7_W8_BSR_QUEUE_SIZE_FORMAT BIT(1)
1493 #define CCTLINFO_G7_W8_BSR_OM_UPD_EN BIT(2)
1494 #define CCTLINFO_G7_W8_MACID_FWD_IDC BIT(3)
1495 #define CCTLINFO_G7_W8_AZ_SEC_EN BIT(4)
1496 #define CCTLINFO_G7_W8_CSI_SEC_EN BIT(5)
1497 #define CCTLINFO_G7_W8_FIX_UL_ADDRCAM_IDX BIT(6)
1498 #define CCTLINFO_G7_W8_CTRL_CNT_VLD BIT(7)
1499 #define CCTLINFO_G7_W8_CTRL_CNT GENMASK(11, 8)
1500 #define CCTLINFO_G7_W8_RESP_SEC_TYPE GENMASK(15, 12)
1501 #define CCTLINFO_G7_W8_ALL GENMASK(15, 0)
1502 /* W9~13 are reserved */
1503 #define CCTLINFO_G7_W14_VO_CURR_RATE GENMASK(11, 0)
1504 #define CCTLINFO_G7_W14_VI_CURR_RATE GENMASK(23, 12)
1505 #define CCTLINFO_G7_W14_BE_CURR_RATE_L GENMASK(31, 24)
1506 #define CCTLINFO_G7_W14_ALL GENMASK(31, 0)
1507 #define CCTLINFO_G7_W15_BE_CURR_RATE_H GENMASK(3, 0)
1508 #define CCTLINFO_G7_W15_BK_CURR_RATE GENMASK(15, 4)
1509 #define CCTLINFO_G7_W15_MGNT_CURR_RATE GENMASK(27, 16)
1510 #define CCTLINFO_G7_W15_ALL GENMASK(27, 0)
1511 
1512 struct rtw89_h2c_bcn_upd {
1513 	__le32 w0;
1514 	__le32 w1;
1515 	__le32 w2;
1516 } __packed;
1517 
1518 #define RTW89_H2C_BCN_UPD_W0_PORT GENMASK(7, 0)
1519 #define RTW89_H2C_BCN_UPD_W0_MBSSID GENMASK(15, 8)
1520 #define RTW89_H2C_BCN_UPD_W0_BAND GENMASK(23, 16)
1521 #define RTW89_H2C_BCN_UPD_W0_GRP_IE_OFST GENMASK(31, 24)
1522 #define RTW89_H2C_BCN_UPD_W1_MACID GENMASK(7, 0)
1523 #define RTW89_H2C_BCN_UPD_W1_SSN_SEL GENMASK(9, 8)
1524 #define RTW89_H2C_BCN_UPD_W1_SSN_MODE GENMASK(11, 10)
1525 #define RTW89_H2C_BCN_UPD_W1_RATE GENMASK(20, 12)
1526 #define RTW89_H2C_BCN_UPD_W1_TXPWR GENMASK(23, 21)
1527 #define RTW89_H2C_BCN_UPD_W2_TXINFO_CTRL_EN BIT(0)
1528 #define RTW89_H2C_BCN_UPD_W2_NTX_PATH_EN GENMASK(4, 1)
1529 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_A GENMASK(6, 5)
1530 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_B GENMASK(8, 7)
1531 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_C GENMASK(10, 9)
1532 #define RTW89_H2C_BCN_UPD_W2_PATH_MAP_D GENMASK(12, 11)
1533 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_A BIT(13)
1534 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_B BIT(14)
1535 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_C BIT(15)
1536 #define RTW89_H2C_BCN_UPD_W2_PATH_ANTSEL_D BIT(16)
1537 #define RTW89_H2C_BCN_UPD_W2_CSA_OFST GENMASK(31, 17)
1538 
1539 struct rtw89_h2c_bcn_upd_be {
1540 	__le32 w0;
1541 	__le32 w1;
1542 	__le32 w2;
1543 	__le32 w3;
1544 	__le32 w4;
1545 	__le32 w5;
1546 	__le32 w6;
1547 	__le32 w7;
1548 	__le32 w8;
1549 	__le32 w9;
1550 	__le32 w10;
1551 	__le32 w11;
1552 	__le32 w12;
1553 	__le32 w13;
1554 	__le32 w14;
1555 	__le32 w15;
1556 	__le32 w16;
1557 	__le32 w17;
1558 	__le32 w18;
1559 	__le32 w19;
1560 	__le32 w20;
1561 	__le32 w21;
1562 	__le32 w22;
1563 	__le32 w23;
1564 	__le32 w24;
1565 	__le32 w25;
1566 	__le32 w26;
1567 	__le32 w27;
1568 	__le32 w28;
1569 	__le32 w29;
1570 } __packed;
1571 
1572 #define RTW89_H2C_BCN_UPD_BE_W0_PORT GENMASK(7, 0)
1573 #define RTW89_H2C_BCN_UPD_BE_W0_MBSSID GENMASK(15, 8)
1574 #define RTW89_H2C_BCN_UPD_BE_W0_BAND GENMASK(23, 16)
1575 #define RTW89_H2C_BCN_UPD_BE_W0_GRP_IE_OFST GENMASK(31, 24)
1576 #define RTW89_H2C_BCN_UPD_BE_W1_MACID GENMASK(7, 0)
1577 #define RTW89_H2C_BCN_UPD_BE_W1_SSN_SEL GENMASK(9, 8)
1578 #define RTW89_H2C_BCN_UPD_BE_W1_SSN_MODE GENMASK(11, 10)
1579 #define RTW89_H2C_BCN_UPD_BE_W1_RATE GENMASK(20, 12)
1580 #define RTW89_H2C_BCN_UPD_BE_W1_TXPWR GENMASK(23, 21)
1581 #define RTW89_H2C_BCN_UPD_BE_W1_MACID_EXT GENMASK(31, 24)
1582 #define RTW89_H2C_BCN_UPD_BE_W2_TXINFO_CTRL_EN BIT(0)
1583 #define RTW89_H2C_BCN_UPD_BE_W2_NTX_PATH_EN GENMASK(4, 1)
1584 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_A GENMASK(6, 5)
1585 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_B GENMASK(8, 7)
1586 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_C GENMASK(10, 9)
1587 #define RTW89_H2C_BCN_UPD_BE_W2_PATH_MAP_D GENMASK(12, 11)
1588 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_A BIT(13)
1589 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_B BIT(14)
1590 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_C BIT(15)
1591 #define RTW89_H2C_BCN_UPD_BE_W2_ANTSEL_D BIT(16)
1592 #define RTW89_H2C_BCN_UPD_BE_W2_CSA_OFST GENMASK(31, 17)
1593 #define RTW89_H2C_BCN_UPD_BE_W3_MLIE_CSA_OFST GENMASK(15, 0)
1594 #define RTW89_H2C_BCN_UPD_BE_W3_CRITICAL_UPD_FLAG_OFST GENMASK(31, 16)
1595 #define RTW89_H2C_BCN_UPD_BE_W4_VAP1_DTIM_CNT_OFST GENMASK(15, 0)
1596 #define RTW89_H2C_BCN_UPD_BE_W4_VAP2_DTIM_CNT_OFST GENMASK(31, 16)
1597 #define RTW89_H2C_BCN_UPD_BE_W5_VAP3_DTIM_CNT_OFST GENMASK(15, 0)
1598 #define RTW89_H2C_BCN_UPD_BE_W5_VAP4_DTIM_CNT_OFST GENMASK(31, 16)
1599 #define RTW89_H2C_BCN_UPD_BE_W6_VAP5_DTIM_CNT_OFST GENMASK(15, 0)
1600 #define RTW89_H2C_BCN_UPD_BE_W6_VAP6_DTIM_CNT_OFST GENMASK(31, 16)
1601 #define RTW89_H2C_BCN_UPD_BE_W7_VAP7_DTIM_CNT_OFST GENMASK(15, 0)
1602 #define RTW89_H2C_BCN_UPD_BE_W7_ECSA_OFST GENMASK(30, 16)
1603 #define RTW89_H2C_BCN_UPD_BE_W7_PROTECTION_KEY_ID BIT(31)
1604 
1605 struct rtw89_h2c_tbtt_tuning {
1606 	__le32 w0;
1607 	__le32 w1;
1608 } __packed;
1609 
1610 #define RTW89_H2C_TBTT_TUNING_W0_BAND GENMASK(3, 0)
1611 #define RTW89_H2C_TBTT_TUNING_W0_PORT GENMASK(7, 4)
1612 #define RTW89_H2C_TBTT_TUNING_W1_SHIFT GENMASK(31, 0)
1613 
1614 struct rtw89_h2c_pwr_lvl {
1615 	__le32 w0;
1616 	__le32 w1;
1617 } __packed;
1618 
1619 #define RTW89_H2C_PWR_LVL_W0_MACID GENMASK(7, 0)
1620 #define RTW89_H2C_PWR_LVL_W0_BCN_TO_VAL GENMASK(15, 8)
1621 #define RTW89_H2C_PWR_LVL_W0_PS_LVL GENMASK(19, 16)
1622 #define RTW89_H2C_PWR_LVL_W0_TRX_LVL GENMASK(23, 20)
1623 #define RTW89_H2C_PWR_LVL_W0_BCN_TO_LVL GENMASK(27, 24)
1624 #define RTW89_H2C_PWR_LVL_W0_DTIM_TO_VAL GENMASK(31, 28)
1625 #define RTW89_H2C_PWR_LVL_W1_MACID_EXT GENMASK(7, 0)
1626 
1627 struct rtw89_h2c_role_maintain {
1628 	__le32 w0;
1629 };
1630 
1631 #define RTW89_H2C_ROLE_MAINTAIN_W0_MACID GENMASK(7, 0)
1632 #define RTW89_H2C_ROLE_MAINTAIN_W0_SELF_ROLE GENMASK(9, 8)
1633 #define RTW89_H2C_ROLE_MAINTAIN_W0_UPD_MODE GENMASK(12, 10)
1634 #define RTW89_H2C_ROLE_MAINTAIN_W0_WIFI_ROLE GENMASK(16, 13)
1635 #define RTW89_H2C_ROLE_MAINTAIN_W0_BAND GENMASK(18, 17)
1636 #define RTW89_H2C_ROLE_MAINTAIN_W0_PORT GENMASK(21, 19)
1637 #define RTW89_H2C_ROLE_MAINTAIN_W0_MACID_EXT GENMASK(31, 24)
1638 
1639 enum rtw89_fw_sta_type { /* value of RTW89_H2C_JOININFO_W1_STA_TYPE */
1640 	RTW89_FW_N_AC_STA = 0,
1641 	RTW89_FW_AX_STA = 1,
1642 	RTW89_FW_BE_STA = 2,
1643 };
1644 
1645 struct rtw89_h2c_join {
1646 	__le32 w0;
1647 } __packed;
1648 
1649 struct rtw89_h2c_join_v1 {
1650 	__le32 w0;
1651 	__le32 w1;
1652 	__le32 w2;
1653 } __packed;
1654 
1655 #define RTW89_H2C_JOININFO_W0_MACID GENMASK(7, 0)
1656 #define RTW89_H2C_JOININFO_W0_OP BIT(8)
1657 #define RTW89_H2C_JOININFO_W0_BAND BIT(9)
1658 #define RTW89_H2C_JOININFO_W0_WMM GENMASK(11, 10)
1659 #define RTW89_H2C_JOININFO_W0_TGR BIT(12)
1660 #define RTW89_H2C_JOININFO_W0_ISHESTA BIT(13)
1661 #define RTW89_H2C_JOININFO_W0_DLBW GENMASK(15, 14)
1662 #define RTW89_H2C_JOININFO_W0_TF_MAC_PAD GENMASK(17, 16)
1663 #define RTW89_H2C_JOININFO_W0_DL_T_PE GENMASK(20, 18)
1664 #define RTW89_H2C_JOININFO_W0_PORT_ID GENMASK(23, 21)
1665 #define RTW89_H2C_JOININFO_W0_NET_TYPE GENMASK(25, 24)
1666 #define RTW89_H2C_JOININFO_W0_WIFI_ROLE GENMASK(29, 26)
1667 #define RTW89_H2C_JOININFO_W0_SELF_ROLE GENMASK(31, 30)
1668 #define RTW89_H2C_JOININFO_W1_STA_TYPE GENMASK(2, 0)
1669 #define RTW89_H2C_JOININFO_W1_IS_MLD BIT(3)
1670 #define RTW89_H2C_JOININFO_W1_MAIN_MACID GENMASK(11, 4)
1671 #define RTW89_H2C_JOININFO_W1_MLO_MODE BIT(12)
1672 #define RTW89_H2C_JOININFO_MLO_MODE_MLMR 0
1673 #define RTW89_H2C_JOININFO_MLO_MODE_MLSR 1
1674 #define RTW89_H2C_JOININFO_W1_EMLSR_CAB BIT(13)
1675 #define RTW89_H2C_JOININFO_W1_NSTR_EN BIT(14)
1676 #define RTW89_H2C_JOININFO_W1_INIT_PWR_STATE BIT(15)
1677 #define RTW89_H2C_JOININFO_W1_EMLSR_PADDING GENMASK(18, 16)
1678 #define RTW89_H2C_JOININFO_W1_EMLSR_TRANS_DELAY GENMASK(21, 19)
1679 #define RTW89_H2C_JOININFO_W2_MACID_EXT GENMASK(7, 0)
1680 #define RTW89_H2C_JOININFO_W2_MAIN_MACID_EXT GENMASK(15, 8)
1681 
1682 struct rtw89_h2c_notify_dbcc {
1683 	__le32 w0;
1684 } __packed;
1685 
1686 #define RTW89_H2C_NOTIFY_DBCC_EN BIT(0)
1687 
1688 static inline void SET_GENERAL_PKT_MACID(void *h2c, u32 val)
1689 {
1690 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1691 }
1692 
1693 static inline void SET_GENERAL_PKT_PROBRSP_ID(void *h2c, u32 val)
1694 {
1695 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1696 }
1697 
1698 static inline void SET_GENERAL_PKT_PSPOLL_ID(void *h2c, u32 val)
1699 {
1700 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16));
1701 }
1702 
1703 static inline void SET_GENERAL_PKT_NULL_ID(void *h2c, u32 val)
1704 {
1705 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1706 }
1707 
1708 static inline void SET_GENERAL_PKT_QOS_NULL_ID(void *h2c, u32 val)
1709 {
1710 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0));
1711 }
1712 
1713 static inline void SET_GENERAL_PKT_CTS2SELF_ID(void *h2c, u32 val)
1714 {
1715 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8));
1716 }
1717 
1718 static inline void SET_LOG_CFG_LEVEL(void *h2c, u32 val)
1719 {
1720 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1721 }
1722 
1723 static inline void SET_LOG_CFG_PATH(void *h2c, u32 val)
1724 {
1725 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1726 }
1727 
1728 static inline void SET_LOG_CFG_COMP(void *h2c, u32 val)
1729 {
1730 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(31, 0));
1731 }
1732 
1733 static inline void SET_LOG_CFG_COMP_EXT(void *h2c, u32 val)
1734 {
1735 	le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(31, 0));
1736 }
1737 
1738 struct rtw89_h2c_ba_cam {
1739 	__le32 w0;
1740 	__le32 w1;
1741 } __packed;
1742 
1743 #define RTW89_H2C_BA_CAM_W0_VALID BIT(0)
1744 #define RTW89_H2C_BA_CAM_W0_INIT_REQ BIT(1)
1745 #define RTW89_H2C_BA_CAM_W0_ENTRY_IDX GENMASK(3, 2)
1746 #define RTW89_H2C_BA_CAM_W0_TID GENMASK(7, 4)
1747 #define RTW89_H2C_BA_CAM_W0_MACID GENMASK(15, 8)
1748 #define RTW89_H2C_BA_CAM_W0_BMAP_SIZE GENMASK(19, 16)
1749 #define RTW89_H2C_BA_CAM_W0_SSN GENMASK(31, 20)
1750 #define RTW89_H2C_BA_CAM_W1_UID GENMASK(7, 0)
1751 #define RTW89_H2C_BA_CAM_W1_STD_EN BIT(8)
1752 #define RTW89_H2C_BA_CAM_W1_BAND BIT(9)
1753 #define RTW89_H2C_BA_CAM_W1_ENTRY_IDX_V1 GENMASK(31, 28)
1754 
1755 struct rtw89_h2c_ba_cam_v1 {
1756 	__le32 w0;
1757 	__le32 w1;
1758 } __packed;
1759 
1760 #define RTW89_H2C_BA_CAM_V1_W0_VALID BIT(0)
1761 #define RTW89_H2C_BA_CAM_V1_W0_INIT_REQ BIT(1)
1762 #define RTW89_H2C_BA_CAM_V1_W0_TID_MASK GENMASK(7, 4)
1763 #define RTW89_H2C_BA_CAM_V1_W0_MACID_MASK GENMASK(15, 8)
1764 #define RTW89_H2C_BA_CAM_V1_W0_BMAP_SIZE_MASK GENMASK(19, 16)
1765 #define RTW89_H2C_BA_CAM_V1_W0_SSN_MASK GENMASK(31, 20)
1766 #define RTW89_H2C_BA_CAM_V1_W1_UID_VALUE_MASK GENMASK(7, 0)
1767 #define RTW89_H2C_BA_CAM_V1_W1_STD_ENTRY_EN BIT(8)
1768 #define RTW89_H2C_BA_CAM_V1_W1_BAND_SEL BIT(9)
1769 #define RTW89_H2C_BA_CAM_V1_W1_MLD_EN BIT(10)
1770 #define RTW89_H2C_BA_CAM_V1_W1_ENTRY_IDX_MASK GENMASK(31, 24)
1771 
1772 struct rtw89_h2c_ba_cam_init {
1773 	__le32 w0;
1774 } __packed;
1775 
1776 #define RTW89_H2C_BA_CAM_INIT_USERS_MASK GENMASK(7, 0)
1777 #define RTW89_H2C_BA_CAM_INIT_OFFSET_MASK GENMASK(19, 12)
1778 #define RTW89_H2C_BA_CAM_INIT_BAND_SEL BIT(24)
1779 
1780 static inline void SET_LPS_PARM_MACID(void *h2c, u32 val)
1781 {
1782 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
1783 }
1784 
1785 static inline void SET_LPS_PARM_PSMODE(void *h2c, u32 val)
1786 {
1787 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1788 }
1789 
1790 static inline void SET_LPS_PARM_RLBM(void *h2c, u32 val)
1791 {
1792 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(19, 16));
1793 }
1794 
1795 static inline void SET_LPS_PARM_SMARTPS(void *h2c, u32 val)
1796 {
1797 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 20));
1798 }
1799 
1800 static inline void SET_LPS_PARM_AWAKEINTERVAL(void *h2c, u32 val)
1801 {
1802 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1803 }
1804 
1805 static inline void SET_LPS_PARM_VOUAPSD(void *h2c, u32 val)
1806 {
1807 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(0));
1808 }
1809 
1810 static inline void SET_LPS_PARM_VIUAPSD(void *h2c, u32 val)
1811 {
1812 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(1));
1813 }
1814 
1815 static inline void SET_LPS_PARM_BEUAPSD(void *h2c, u32 val)
1816 {
1817 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(2));
1818 }
1819 
1820 static inline void SET_LPS_PARM_BKUAPSD(void *h2c, u32 val)
1821 {
1822 	le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(3));
1823 }
1824 
1825 static inline void SET_LPS_PARM_LASTRPWM(void *h2c, u32 val)
1826 {
1827 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8));
1828 }
1829 
1830 struct rtw89_h2c_lps_ch_info {
1831 	struct {
1832 		u8 pri_ch;
1833 		u8 central_ch;
1834 		u8 bw;
1835 		u8 band;
1836 	} __packed info[2];
1837 
1838 	__le32 mlo_dbcc_mode_lps;
1839 } __packed;
1840 
1841 struct rtw89_h2c_lps_ml_cmn_info {
1842 	u8 fmt_id;
1843 	u8 rfe_type;
1844 	u8 rsvd0[2];
1845 	__le32 mlo_dbcc_mode;
1846 	u8 central_ch[RTW89_PHY_NUM];
1847 	u8 pri_ch[RTW89_PHY_NUM];
1848 	u8 bw[RTW89_PHY_NUM];
1849 	u8 band[RTW89_PHY_NUM];
1850 	u8 bcn_rate_type[RTW89_PHY_NUM];
1851 	u8 rsvd1[2];
1852 	__le16 tia_gain[RTW89_PHY_NUM][TIA_GAIN_NUM];
1853 	u8 lna_gain[RTW89_PHY_NUM][LNA_GAIN_NUM];
1854 	u8 rsvd2[2];
1855 	u8 tia_lna_op1db[RTW89_PHY_NUM][LNA_GAIN_NUM + 1];
1856 	u8 lna_op1db[RTW89_PHY_NUM][LNA_GAIN_NUM];
1857 	u8 dup_bcn_ofst[RTW89_PHY_NUM];
1858 } __packed;
1859 
1860 struct rtw89_h2c_trig_cpu_except {
1861 	__le32 w0;
1862 } __packed;
1863 
1864 #define RTW89_H2C_CPU_EXCEPTION_TYPE GENMASK(31, 0)
1865 
1866 static inline void RTW89_SET_FWCMD_PKT_DROP_SEL(void *cmd, u32 val)
1867 {
1868 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
1869 }
1870 
1871 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID(void *cmd, u32 val)
1872 {
1873 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
1874 }
1875 
1876 static inline void RTW89_SET_FWCMD_PKT_DROP_BAND(void *cmd, u32 val)
1877 {
1878 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
1879 }
1880 
1881 static inline void RTW89_SET_FWCMD_PKT_DROP_PORT(void *cmd, u32 val)
1882 {
1883 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
1884 }
1885 
1886 static inline void RTW89_SET_FWCMD_PKT_DROP_MBSSID(void *cmd, u32 val)
1887 {
1888 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 0));
1889 }
1890 
1891 static inline void RTW89_SET_FWCMD_PKT_DROP_ROLE_A_INFO_TF_TRS(void *cmd, u32 val)
1892 {
1893 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(15, 8));
1894 }
1895 
1896 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_0(void *cmd, u32 val)
1897 {
1898 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
1899 }
1900 
1901 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_1(void *cmd, u32 val)
1902 {
1903 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(31, 0));
1904 }
1905 
1906 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_2(void *cmd, u32 val)
1907 {
1908 	le32p_replace_bits((__le32 *)cmd + 4, val, GENMASK(31, 0));
1909 }
1910 
1911 static inline void RTW89_SET_FWCMD_PKT_DROP_MACID_BAND_SEL_3(void *cmd, u32 val)
1912 {
1913 	le32p_replace_bits((__le32 *)cmd + 5, val, GENMASK(31, 0));
1914 }
1915 
1916 static inline void RTW89_SET_KEEP_ALIVE_ENABLE(void *h2c, u32 val)
1917 {
1918 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(1, 0));
1919 }
1920 
1921 static inline void RTW89_SET_KEEP_ALIVE_PKT_NULL_ID(void *h2c, u32 val)
1922 {
1923 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1924 }
1925 
1926 static inline void RTW89_SET_KEEP_ALIVE_PERIOD(void *h2c, u32 val)
1927 {
1928 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(24, 16));
1929 }
1930 
1931 static inline void RTW89_SET_KEEP_ALIVE_MACID(void *h2c, u32 val)
1932 {
1933 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1934 }
1935 
1936 static inline void RTW89_SET_DISCONNECT_DETECT_ENABLE(void *h2c, u32 val)
1937 {
1938 	le32p_replace_bits((__le32 *)h2c, val, BIT(0));
1939 }
1940 
1941 static inline void RTW89_SET_DISCONNECT_DETECT_TRYOK_BCNFAIL_COUNT_EN(void *h2c, u32 val)
1942 {
1943 	le32p_replace_bits((__le32 *)h2c, val, BIT(1));
1944 }
1945 
1946 static inline void RTW89_SET_DISCONNECT_DETECT_DISCONNECT(void *h2c, u32 val)
1947 {
1948 	le32p_replace_bits((__le32 *)h2c, val, BIT(2));
1949 }
1950 
1951 static inline void RTW89_SET_DISCONNECT_DETECT_MAC_ID(void *h2c, u32 val)
1952 {
1953 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
1954 }
1955 
1956 static inline void RTW89_SET_DISCONNECT_DETECT_CHECK_PERIOD(void *h2c, u32 val)
1957 {
1958 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16));
1959 }
1960 
1961 static inline void RTW89_SET_DISCONNECT_DETECT_TRY_PKT_COUNT(void *h2c, u32 val)
1962 {
1963 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
1964 }
1965 
1966 static inline void RTW89_SET_DISCONNECT_DETECT_TRYOK_BCNFAIL_COUNT_LIMIT(void *h2c, u32 val)
1967 {
1968 	le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0));
1969 }
1970 
1971 struct rtw89_h2c_wow_global {
1972 	__le32 w0;
1973 	struct rtw89_wow_key_info key_info;
1974 } __packed;
1975 
1976 #define RTW89_H2C_WOW_GLOBAL_W0_ENABLE BIT(0)
1977 #define RTW89_H2C_WOW_GLOBAL_W0_DROP_ALL_PKT BIT(1)
1978 #define RTW89_H2C_WOW_GLOBAL_W0_RX_PARSE_AFTER_WAKE BIT(2)
1979 #define RTW89_H2C_WOW_GLOBAL_W0_WAKE_BAR_PULLED BIT(3)
1980 #define RTW89_H2C_WOW_GLOBAL_W0_MAC_ID GENMASK(15, 8)
1981 #define RTW89_H2C_WOW_GLOBAL_W0_PAIRWISE_SEC_ALGO GENMASK(23, 16)
1982 #define RTW89_H2C_WOW_GLOBAL_W0_GROUP_SEC_ALGO GENMASK(31, 24)
1983 
1984 #define RTW89_MAX_SUPPORT_NL_NUM	16
1985 struct rtw89_h2c_cfg_nlo {
1986 	__le32 w0;
1987 	u8 nlo_cnt;
1988 	u8 rsvd[3];
1989 	__le32 patterncheck;
1990 	__le32 rsvd1;
1991 	__le32 rsvd2;
1992 	u8 ssid_len[RTW89_MAX_SUPPORT_NL_NUM];
1993 	u8 chiper[RTW89_MAX_SUPPORT_NL_NUM];
1994 	u8 rsvd3[24];
1995 	u8 ssid[RTW89_MAX_SUPPORT_NL_NUM][IEEE80211_MAX_SSID_LEN];
1996 } __packed;
1997 
1998 #define RTW89_H2C_NLO_W0_ENABLE BIT(0)
1999 #define RTW89_H2C_NLO_W0_IGNORE_CIPHER BIT(2)
2000 #define RTW89_H2C_NLO_W0_MACID GENMASK(31, 24)
2001 
2002 static inline void RTW89_SET_WOW_WAKEUP_CTRL_PATTERN_MATCH_ENABLE(void *h2c, u32 val)
2003 {
2004 	le32p_replace_bits((__le32 *)h2c, val, BIT(0));
2005 }
2006 
2007 static inline void RTW89_SET_WOW_WAKEUP_CTRL_MAGIC_ENABLE(void *h2c, u32 val)
2008 {
2009 	le32p_replace_bits((__le32 *)h2c, val, BIT(1));
2010 }
2011 
2012 static inline void RTW89_SET_WOW_WAKEUP_CTRL_HW_UNICAST_ENABLE(void *h2c, u32 val)
2013 {
2014 	le32p_replace_bits((__le32 *)h2c, val, BIT(2));
2015 }
2016 
2017 static inline void RTW89_SET_WOW_WAKEUP_CTRL_FW_UNICAST_ENABLE(void *h2c, u32 val)
2018 {
2019 	le32p_replace_bits((__le32 *)h2c, val, BIT(3));
2020 }
2021 
2022 static inline void RTW89_SET_WOW_WAKEUP_CTRL_DEAUTH_ENABLE(void *h2c, u32 val)
2023 {
2024 	le32p_replace_bits((__le32 *)h2c, val, BIT(4));
2025 }
2026 
2027 static inline void RTW89_SET_WOW_WAKEUP_CTRL_REKEYP_ENABLE(void *h2c, u32 val)
2028 {
2029 	le32p_replace_bits((__le32 *)h2c, val, BIT(5));
2030 }
2031 
2032 static inline void RTW89_SET_WOW_WAKEUP_CTRL_EAP_ENABLE(void *h2c, u32 val)
2033 {
2034 	le32p_replace_bits((__le32 *)h2c, val, BIT(6));
2035 }
2036 
2037 static inline void RTW89_SET_WOW_WAKEUP_CTRL_ALL_DATA_ENABLE(void *h2c, u32 val)
2038 {
2039 	le32p_replace_bits((__le32 *)h2c, val, BIT(7));
2040 }
2041 
2042 static inline void RTW89_SET_WOW_WAKEUP_CTRL_MAC_ID(void *h2c, u32 val)
2043 {
2044 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
2045 }
2046 
2047 static inline void RTW89_SET_WOW_CAM_UPD_R_W(void *h2c, u32 val)
2048 {
2049 	le32p_replace_bits((__le32 *)h2c, val, BIT(0));
2050 }
2051 
2052 static inline void RTW89_SET_WOW_CAM_UPD_IDX(void *h2c, u32 val)
2053 {
2054 	le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 1));
2055 }
2056 
2057 static inline void RTW89_SET_WOW_CAM_UPD_WKFM1(void *h2c, u32 val)
2058 {
2059 	le32p_replace_bits((__le32 *)h2c + 1, val, GENMASK(31, 0));
2060 }
2061 
2062 static inline void RTW89_SET_WOW_CAM_UPD_WKFM2(void *h2c, u32 val)
2063 {
2064 	le32p_replace_bits((__le32 *)h2c + 2, val, GENMASK(31, 0));
2065 }
2066 
2067 static inline void RTW89_SET_WOW_CAM_UPD_WKFM3(void *h2c, u32 val)
2068 {
2069 	le32p_replace_bits((__le32 *)h2c + 3, val, GENMASK(31, 0));
2070 }
2071 
2072 static inline void RTW89_SET_WOW_CAM_UPD_WKFM4(void *h2c, u32 val)
2073 {
2074 	le32p_replace_bits((__le32 *)h2c + 4, val, GENMASK(31, 0));
2075 }
2076 
2077 static inline void RTW89_SET_WOW_CAM_UPD_CRC(void *h2c, u32 val)
2078 {
2079 	le32p_replace_bits((__le32 *)h2c + 5, val, GENMASK(15, 0));
2080 }
2081 
2082 static inline void RTW89_SET_WOW_CAM_UPD_NEGATIVE_PATTERN_MATCH(void *h2c, u32 val)
2083 {
2084 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(22));
2085 }
2086 
2087 static inline void RTW89_SET_WOW_CAM_UPD_SKIP_MAC_HDR(void *h2c, u32 val)
2088 {
2089 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(23));
2090 }
2091 
2092 static inline void RTW89_SET_WOW_CAM_UPD_UC(void *h2c, u32 val)
2093 {
2094 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(24));
2095 }
2096 
2097 static inline void RTW89_SET_WOW_CAM_UPD_MC(void *h2c, u32 val)
2098 {
2099 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(25));
2100 }
2101 
2102 static inline void RTW89_SET_WOW_CAM_UPD_BC(void *h2c, u32 val)
2103 {
2104 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(26));
2105 }
2106 
2107 static inline void RTW89_SET_WOW_CAM_UPD_VALID(void *h2c, u32 val)
2108 {
2109 	le32p_replace_bits((__le32 *)h2c + 5, val, BIT(31));
2110 }
2111 
2112 struct rtw89_h2c_wow_gtk_ofld {
2113 	__le32 w0;
2114 	__le32 w1;
2115 	struct rtw89_wow_gtk_info gtk_info;
2116 } __packed;
2117 
2118 #define RTW89_H2C_WOW_GTK_OFLD_W0_EN BIT(0)
2119 #define RTW89_H2C_WOW_GTK_OFLD_W0_TKIP_EN BIT(1)
2120 #define RTW89_H2C_WOW_GTK_OFLD_W0_IEEE80211W_EN BIT(2)
2121 #define RTW89_H2C_WOW_GTK_OFLD_W0_PAIRWISE_WAKEUP BIT(3)
2122 #define RTW89_H2C_WOW_GTK_OFLD_W0_NOREKEY_WAKEUP BIT(4)
2123 #define RTW89_H2C_WOW_GTK_OFLD_W0_MAC_ID GENMASK(23, 16)
2124 #define RTW89_H2C_WOW_GTK_OFLD_W0_GTK_RSP_ID GENMASK(31, 24)
2125 #define RTW89_H2C_WOW_GTK_OFLD_W1_PMF_SA_QUERY_ID GENMASK(7, 0)
2126 #define RTW89_H2C_WOW_GTK_OFLD_W1_PMF_BIP_SEC_ALGO GENMASK(9, 8)
2127 #define RTW89_H2C_WOW_GTK_OFLD_W1_ALGO_AKM_SUIT GENMASK(17, 10)
2128 
2129 struct rtw89_h2c_arp_offload {
2130 	__le32 w0;
2131 	__le32 w1;
2132 } __packed;
2133 
2134 #define RTW89_H2C_ARP_OFFLOAD_W0_ENABLE BIT(0)
2135 #define RTW89_H2C_ARP_OFFLOAD_W0_ACTION BIT(1)
2136 #define RTW89_H2C_ARP_OFFLOAD_W0_MACID GENMASK(23, 16)
2137 #define RTW89_H2C_ARP_OFFLOAD_W0_PKT_ID GENMASK(31, 24)
2138 #define RTW89_H2C_ARP_OFFLOAD_W1_CONTENT GENMASK(31, 0)
2139 
2140 enum rtw89_btc_btf_h2c_class {
2141 	BTFC_SET = 0x10,
2142 	BTFC_GET = 0x11,
2143 	BTFC_FW_EVENT = 0x12,
2144 };
2145 
2146 enum rtw89_btc_btf_set {
2147 	SET_REPORT_EN = 0x0,
2148 	SET_SLOT_TABLE,
2149 	SET_MREG_TABLE,
2150 	SET_CX_POLICY,
2151 	SET_GPIO_DBG,
2152 	SET_DRV_INFO,
2153 	SET_DRV_EVENT,
2154 	SET_BT_WREG_ADDR,
2155 	SET_BT_WREG_VAL,
2156 	SET_BT_RREG_ADDR,
2157 	SET_BT_WL_CH_INFO,
2158 	SET_BT_INFO_REPORT,
2159 	SET_BT_IGNORE_WLAN_ACT,
2160 	SET_BT_TX_PWR,
2161 	SET_BT_LNA_CONSTRAIN,
2162 	SET_BT_QUERY_DEV_LIST,
2163 	SET_BT_QUERY_DEV_INFO,
2164 	SET_BT_PSD_REPORT,
2165 	SET_H2C_TEST,
2166 	SET_IOFLD_RF,
2167 	SET_IOFLD_BB,
2168 	SET_IOFLD_MAC,
2169 	SET_IOFLD_SCBD,
2170 	SET_H2C_MACRO,
2171 	SET_MAX1,
2172 };
2173 
2174 enum rtw89_btc_cxdrvinfo {
2175 	CXDRVINFO_INIT = 0,
2176 	CXDRVINFO_ROLE,
2177 	CXDRVINFO_DBCC,
2178 	CXDRVINFO_SMAP,
2179 	CXDRVINFO_RFK,
2180 	CXDRVINFO_RUN,
2181 	CXDRVINFO_CTRL,
2182 	CXDRVINFO_SCAN,
2183 	CXDRVINFO_TRX,  /* WL traffic to WL fw */
2184 	CXDRVINFO_TXPWR,
2185 	CXDRVINFO_FDDT,
2186 	CXDRVINFO_MLO,
2187 	CXDRVINFO_OSI,
2188 	CXDRVINFO_MAX,
2189 };
2190 
2191 enum rtw89_scan_mode {
2192 	RTW89_SCAN_IMMEDIATE,
2193 	RTW89_SCAN_DELAY,
2194 };
2195 
2196 enum rtw89_scan_type {
2197 	RTW89_SCAN_ONCE,
2198 	RTW89_SCAN_NORMAL,
2199 	RTW89_SCAN_NORMAL_SLOW,
2200 	RTW89_SCAN_SEAMLESS,
2201 	RTW89_SCAN_MAX,
2202 };
2203 
2204 static inline void RTW89_SET_FWCMD_CXHDR_TYPE(void *cmd, u8 val)
2205 {
2206 	u8p_replace_bits((u8 *)(cmd) + 0, val, GENMASK(7, 0));
2207 }
2208 
2209 static inline void RTW89_SET_FWCMD_CXHDR_LEN(void *cmd, u8 val)
2210 {
2211 	u8p_replace_bits((u8 *)(cmd) + 1, val, GENMASK(7, 0));
2212 }
2213 
2214 struct rtw89_h2c_cxhdr {
2215 	u8 type;
2216 	u8 len;
2217 } __packed;
2218 
2219 struct rtw89_h2c_cxhdr_v7 {
2220 	u8 type;
2221 	u8 ver;
2222 	u8 len;
2223 } __packed;
2224 
2225 struct rtw89_h2c_cxctrl_v7 {
2226 	struct rtw89_h2c_cxhdr_v7 hdr;
2227 	struct rtw89_btc_ctrl_v7 ctrl;
2228 } __packed;
2229 
2230 #define H2C_LEN_CXDRVHDR sizeof(struct rtw89_h2c_cxhdr)
2231 #define H2C_LEN_CXDRVHDR_V7 sizeof(struct rtw89_h2c_cxhdr_v7)
2232 
2233 struct rtw89_btc_wl_role_info_v7_u8 {
2234 	u8 connect_cnt;
2235 	u8 link_mode;
2236 	u8 link_mode_chg;
2237 	u8 p2p_2g;
2238 
2239 	struct rtw89_btc_wl_active_role_v7 active_role[RTW89_BE_BTC_WL_MAX_ROLE_NUMBER];
2240 } __packed;
2241 
2242 struct rtw89_btc_wl_role_info_v7_u32 {
2243 	__le32 role_map;
2244 	__le32 mrole_type;
2245 	__le32 mrole_noa_duration;
2246 	__le32 dbcc_en;
2247 	__le32 dbcc_chg;
2248 	__le32 dbcc_2g_phy;
2249 } __packed;
2250 
2251 struct rtw89_h2c_cxrole_v7 {
2252 	struct rtw89_h2c_cxhdr_v7 hdr;
2253 	struct rtw89_btc_wl_role_info_v7_u8 _u8;
2254 	struct rtw89_btc_wl_role_info_v7_u32 _u32;
2255 } __packed;
2256 
2257 struct rtw89_btc_wl_role_info_v8_u8 {
2258 	u8 connect_cnt;
2259 	u8 link_mode;
2260 	u8 link_mode_chg;
2261 	u8 p2p_2g;
2262 
2263 	u8 pta_req_band;
2264 	u8 dbcc_en;
2265 	u8 dbcc_chg;
2266 	u8 dbcc_2g_phy;
2267 
2268 	struct rtw89_btc_wl_rlink rlink[RTW89_BE_BTC_WL_MAX_ROLE_NUMBER][RTW89_MAC_NUM];
2269 } __packed;
2270 
2271 struct rtw89_btc_wl_role_info_v8_u32 {
2272 	__le32 role_map;
2273 	__le32 mrole_type;
2274 	__le32 mrole_noa_duration;
2275 } __packed;
2276 
2277 struct rtw89_h2c_cxrole_v8 {
2278 	struct rtw89_h2c_cxhdr_v7 hdr;
2279 	struct rtw89_btc_wl_role_info_v8_u8 _u8;
2280 	struct rtw89_btc_wl_role_info_v8_u32 _u32;
2281 } __packed;
2282 
2283 struct rtw89_h2c_cxosi {
2284 	struct rtw89_h2c_cxhdr_v7 hdr;
2285 	struct rtw89_btc_fbtc_outsrc_set_info osi;
2286 } __packed;
2287 
2288 struct rtw89_h2c_cxinit {
2289 	struct rtw89_h2c_cxhdr hdr;
2290 	u8 ant_type;
2291 	u8 ant_num;
2292 	u8 ant_iso;
2293 	u8 ant_info;
2294 	u8 mod_rfe;
2295 	u8 mod_cv;
2296 	u8 mod_info;
2297 	u8 mod_adie_kt;
2298 	u8 wl_gch;
2299 	u8 info;
2300 	u8 rsvd;
2301 	u8 rsvd1;
2302 } __packed;
2303 
2304 #define RTW89_H2C_CXINIT_ANT_INFO_POS BIT(0)
2305 #define RTW89_H2C_CXINIT_ANT_INFO_DIVERSITY BIT(1)
2306 #define RTW89_H2C_CXINIT_ANT_INFO_BTG_POS GENMASK(3, 2)
2307 #define RTW89_H2C_CXINIT_ANT_INFO_STREAM_CNT GENMASK(7, 4)
2308 
2309 #define RTW89_H2C_CXINIT_MOD_INFO_BT_SOLO BIT(0)
2310 #define RTW89_H2C_CXINIT_MOD_INFO_BT_POS BIT(1)
2311 #define RTW89_H2C_CXINIT_MOD_INFO_SW_TYPE BIT(2)
2312 #define RTW89_H2C_CXINIT_MOD_INFO_WA_TYPE GENMASK(5, 3)
2313 
2314 #define RTW89_H2C_CXINIT_INFO_WL_ONLY BIT(0)
2315 #define RTW89_H2C_CXINIT_INFO_WL_INITOK BIT(1)
2316 #define RTW89_H2C_CXINIT_INFO_DBCC_EN BIT(2)
2317 #define RTW89_H2C_CXINIT_INFO_CX_OTHER BIT(3)
2318 #define RTW89_H2C_CXINIT_INFO_BT_ONLY BIT(4)
2319 
2320 struct rtw89_h2c_cxinit_v7 {
2321 	struct rtw89_h2c_cxhdr_v7 hdr;
2322 	struct rtw89_btc_init_info_v7 init;
2323 } __packed;
2324 
2325 static inline void RTW89_SET_FWCMD_CXROLE_CONNECT_CNT(void *cmd, u8 val)
2326 {
2327 	u8p_replace_bits((u8 *)(cmd) + 2, val, GENMASK(7, 0));
2328 }
2329 
2330 static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE(void *cmd, u8 val)
2331 {
2332 	u8p_replace_bits((u8 *)(cmd) + 3, val, GENMASK(7, 0));
2333 }
2334 
2335 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NONE(void *cmd, u16 val)
2336 {
2337 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(0));
2338 }
2339 
2340 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_STA(void *cmd, u16 val)
2341 {
2342 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(1));
2343 }
2344 
2345 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_AP(void *cmd, u16 val)
2346 {
2347 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(2));
2348 }
2349 
2350 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_VAP(void *cmd, u16 val)
2351 {
2352 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(3));
2353 }
2354 
2355 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC(void *cmd, u16 val)
2356 {
2357 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(4));
2358 }
2359 
2360 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC_MASTER(void *cmd, u16 val)
2361 {
2362 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(5));
2363 }
2364 
2365 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MESH(void *cmd, u16 val)
2366 {
2367 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(6));
2368 }
2369 
2370 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MONITOR(void *cmd, u16 val)
2371 {
2372 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(7));
2373 }
2374 
2375 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_DEV(void *cmd, u16 val)
2376 {
2377 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(8));
2378 }
2379 
2380 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GC(void *cmd, u16 val)
2381 {
2382 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(9));
2383 }
2384 
2385 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GO(void *cmd, u16 val)
2386 {
2387 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(10));
2388 }
2389 
2390 static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NAN(void *cmd, u16 val)
2391 {
2392 	le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(11));
2393 }
2394 
2395 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED(void *cmd, u8 val, int n, u8 offset)
2396 {
2397 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0));
2398 }
2399 
2400 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID(void *cmd, u8 val, int n, u8 offset)
2401 {
2402 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1));
2403 }
2404 
2405 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY(void *cmd, u8 val, int n, u8 offset)
2406 {
2407 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4));
2408 }
2409 
2410 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA(void *cmd, u8 val, int n, u8 offset)
2411 {
2412 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5));
2413 }
2414 
2415 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND(void *cmd, u8 val, int n, u8 offset)
2416 {
2417 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6));
2418 }
2419 
2420 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS(void *cmd, u8 val, int n, u8 offset)
2421 {
2422 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0));
2423 }
2424 
2425 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW(void *cmd, u8 val, int n, u8 offset)
2426 {
2427 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1));
2428 }
2429 
2430 static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE(void *cmd, u8 val, int n, u8 offset)
2431 {
2432 	u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0));
2433 }
2434 
2435 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH(void *cmd, u8 val, int n, u8 offset)
2436 {
2437 	u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0));
2438 }
2439 
2440 static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_LVL(void *cmd, u16 val, int n, u8 offset)
2441 {
2442 	le16p_replace_bits((__le16 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(15, 0));
2443 }
2444 
2445 static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_LVL(void *cmd, u16 val, int n, u8 offset)
2446 {
2447 	le16p_replace_bits((__le16 *)((u8 *)cmd + (12 + (12 + offset) * n)), val, GENMASK(15, 0));
2448 }
2449 
2450 static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_RATE(void *cmd, u16 val, int n, u8 offset)
2451 {
2452 	le16p_replace_bits((__le16 *)((u8 *)cmd + (14 + (12 + offset) * n)), val, GENMASK(15, 0));
2453 }
2454 
2455 static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_RATE(void *cmd, u16 val, int n, u8 offset)
2456 {
2457 	le16p_replace_bits((__le16 *)((u8 *)cmd + (16 + (12 + offset) * n)), val, GENMASK(15, 0));
2458 }
2459 
2460 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR(void *cmd, u32 val, int n, u8 offset)
2461 {
2462 	le32p_replace_bits((__le32 *)((u8 *)cmd + (20 + (12 + offset) * n)), val, GENMASK(31, 0));
2463 }
2464 
2465 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED_V2(void *cmd, u8 val, int n, u8 offset)
2466 {
2467 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0));
2468 }
2469 
2470 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID_V2(void *cmd, u8 val, int n, u8 offset)
2471 {
2472 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1));
2473 }
2474 
2475 static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY_V2(void *cmd, u8 val, int n, u8 offset)
2476 {
2477 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4));
2478 }
2479 
2480 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_V2(void *cmd, u8 val, int n, u8 offset)
2481 {
2482 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5));
2483 }
2484 
2485 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND_V2(void *cmd, u8 val, int n, u8 offset)
2486 {
2487 	u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6));
2488 }
2489 
2490 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS_V2(void *cmd, u8 val, int n, u8 offset)
2491 {
2492 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0));
2493 }
2494 
2495 static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW_V2(void *cmd, u8 val, int n, u8 offset)
2496 {
2497 	u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1));
2498 }
2499 
2500 static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE_V2(void *cmd, u8 val, int n, u8 offset)
2501 {
2502 	u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0));
2503 }
2504 
2505 static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH_V2(void *cmd, u8 val, int n, u8 offset)
2506 {
2507 	u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0));
2508 }
2509 
2510 static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR_V2(void *cmd, u32 val, int n, u8 offset)
2511 {
2512 	le32p_replace_bits((__le32 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(31, 0));
2513 }
2514 
2515 static inline void RTW89_SET_FWCMD_CXROLE_MROLE_TYPE(void *cmd, u32 val, u8 offset)
2516 {
2517 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset), val, GENMASK(31, 0));
2518 }
2519 
2520 static inline void RTW89_SET_FWCMD_CXROLE_MROLE_NOA(void *cmd, u32 val, u8 offset)
2521 {
2522 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 4), val, GENMASK(31, 0));
2523 }
2524 
2525 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_EN(void *cmd, u32 val, u8 offset)
2526 {
2527 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(0));
2528 }
2529 
2530 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_CHG(void *cmd, u32 val, u8 offset)
2531 {
2532 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(1));
2533 }
2534 
2535 static inline void RTW89_SET_FWCMD_CXROLE_DBCC_2G_PHY(void *cmd, u32 val, u8 offset)
2536 {
2537 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, GENMASK(3, 2));
2538 }
2539 
2540 static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE_CHG(void *cmd, u32 val, u8 offset)
2541 {
2542 	le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(4));
2543 }
2544 
2545 static inline void RTW89_SET_FWCMD_CXCTRL_MANUAL(void *cmd, u32 val)
2546 {
2547 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(0));
2548 }
2549 
2550 static inline void RTW89_SET_FWCMD_CXCTRL_IGNORE_BT(void *cmd, u32 val)
2551 {
2552 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(1));
2553 }
2554 
2555 static inline void RTW89_SET_FWCMD_CXCTRL_ALWAYS_FREERUN(void *cmd, u32 val)
2556 {
2557 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(2));
2558 }
2559 
2560 static inline void RTW89_SET_FWCMD_CXCTRL_TRACE_STEP(void *cmd, u32 val)
2561 {
2562 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(18, 3));
2563 }
2564 
2565 static inline void RTW89_SET_FWCMD_CXTRX_TXLV(void *cmd, u8 val)
2566 {
2567 	u8p_replace_bits((u8 *)cmd + 2, val, GENMASK(7, 0));
2568 }
2569 
2570 static inline void RTW89_SET_FWCMD_CXTRX_RXLV(void *cmd, u8 val)
2571 {
2572 	u8p_replace_bits((u8 *)cmd + 3, val, GENMASK(7, 0));
2573 }
2574 
2575 static inline void RTW89_SET_FWCMD_CXTRX_WLRSSI(void *cmd, u8 val)
2576 {
2577 	u8p_replace_bits((u8 *)cmd + 4, val, GENMASK(7, 0));
2578 }
2579 
2580 static inline void RTW89_SET_FWCMD_CXTRX_BTRSSI(void *cmd, u8 val)
2581 {
2582 	u8p_replace_bits((u8 *)cmd + 5, val, GENMASK(7, 0));
2583 }
2584 
2585 static inline void RTW89_SET_FWCMD_CXTRX_TXPWR(void *cmd, s8 val)
2586 {
2587 	u8p_replace_bits((u8 *)cmd + 6, val, GENMASK(7, 0));
2588 }
2589 
2590 static inline void RTW89_SET_FWCMD_CXTRX_RXGAIN(void *cmd, s8 val)
2591 {
2592 	u8p_replace_bits((u8 *)cmd + 7, val, GENMASK(7, 0));
2593 }
2594 
2595 static inline void RTW89_SET_FWCMD_CXTRX_BTTXPWR(void *cmd, s8 val)
2596 {
2597 	u8p_replace_bits((u8 *)cmd + 8, val, GENMASK(7, 0));
2598 }
2599 
2600 static inline void RTW89_SET_FWCMD_CXTRX_BTRXGAIN(void *cmd, s8 val)
2601 {
2602 	u8p_replace_bits((u8 *)cmd + 9, val, GENMASK(7, 0));
2603 }
2604 
2605 static inline void RTW89_SET_FWCMD_CXTRX_CN(void *cmd, u8 val)
2606 {
2607 	u8p_replace_bits((u8 *)cmd + 10, val, GENMASK(7, 0));
2608 }
2609 
2610 static inline void RTW89_SET_FWCMD_CXTRX_NHM(void *cmd, s8 val)
2611 {
2612 	u8p_replace_bits((u8 *)cmd + 11, val, GENMASK(7, 0));
2613 }
2614 
2615 static inline void RTW89_SET_FWCMD_CXTRX_BTPROFILE(void *cmd, u8 val)
2616 {
2617 	u8p_replace_bits((u8 *)cmd + 12, val, GENMASK(7, 0));
2618 }
2619 
2620 static inline void RTW89_SET_FWCMD_CXTRX_RSVD2(void *cmd, u8 val)
2621 {
2622 	u8p_replace_bits((u8 *)cmd + 13, val, GENMASK(7, 0));
2623 }
2624 
2625 static inline void RTW89_SET_FWCMD_CXTRX_TXRATE(void *cmd, u16 val)
2626 {
2627 	le16p_replace_bits((__le16 *)((u8 *)cmd + 14), val, GENMASK(15, 0));
2628 }
2629 
2630 static inline void RTW89_SET_FWCMD_CXTRX_RXRATE(void *cmd, u16 val)
2631 {
2632 	le16p_replace_bits((__le16 *)((u8 *)cmd + 16), val, GENMASK(15, 0));
2633 }
2634 
2635 static inline void RTW89_SET_FWCMD_CXTRX_TXTP(void *cmd, u32 val)
2636 {
2637 	le32p_replace_bits((__le32 *)((u8 *)cmd + 18), val, GENMASK(31, 0));
2638 }
2639 
2640 static inline void RTW89_SET_FWCMD_CXTRX_RXTP(void *cmd, u32 val)
2641 {
2642 	le32p_replace_bits((__le32 *)((u8 *)cmd + 22), val, GENMASK(31, 0));
2643 }
2644 
2645 static inline void RTW89_SET_FWCMD_CXTRX_RXERRRA(void *cmd, u32 val)
2646 {
2647 	le32p_replace_bits((__le32 *)((u8 *)cmd + 26), val, GENMASK(31, 0));
2648 }
2649 
2650 static inline void RTW89_SET_FWCMD_CXRFK_STATE(void *cmd, u32 val)
2651 {
2652 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(1, 0));
2653 }
2654 
2655 static inline void RTW89_SET_FWCMD_CXRFK_PATH_MAP(void *cmd, u32 val)
2656 {
2657 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(5, 2));
2658 }
2659 
2660 static inline void RTW89_SET_FWCMD_CXRFK_PHY_MAP(void *cmd, u32 val)
2661 {
2662 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(7, 6));
2663 }
2664 
2665 static inline void RTW89_SET_FWCMD_CXRFK_BAND(void *cmd, u32 val)
2666 {
2667 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(9, 8));
2668 }
2669 
2670 static inline void RTW89_SET_FWCMD_CXRFK_TYPE(void *cmd, u32 val)
2671 {
2672 	le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(17, 10));
2673 }
2674 
2675 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_IDX(void *cmd, u32 val)
2676 {
2677 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(7, 0));
2678 }
2679 
2680 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_OP(void *cmd, u32 val)
2681 {
2682 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(10, 8));
2683 }
2684 
2685 static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_LENGTH(void *cmd, u32 val)
2686 {
2687 	le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(31, 16));
2688 }
2689 
2690 struct rtw89_h2c_chinfo_elem {
2691 	__le32 w0;
2692 	__le32 w1;
2693 	__le32 w2;
2694 	__le32 w3;
2695 	__le32 w4;
2696 	__le32 w5;
2697 	__le32 w6;
2698 } __packed;
2699 
2700 #define RTW89_H2C_CHINFO_W0_PERIOD GENMASK(7, 0)
2701 #define RTW89_H2C_CHINFO_W0_DWELL GENMASK(15, 8)
2702 #define RTW89_H2C_CHINFO_W0_CENTER_CH GENMASK(23, 16)
2703 #define RTW89_H2C_CHINFO_W0_PRI_CH GENMASK(31, 24)
2704 #define RTW89_H2C_CHINFO_W1_BW GENMASK(2, 0)
2705 #define RTW89_H2C_CHINFO_W1_ACTION GENMASK(7, 3)
2706 #define RTW89_H2C_CHINFO_W1_NUM_PKT GENMASK(11, 8)
2707 #define RTW89_H2C_CHINFO_W1_TX BIT(12)
2708 #define RTW89_H2C_CHINFO_W1_PAUSE_DATA BIT(13)
2709 #define RTW89_H2C_CHINFO_W1_BAND GENMASK(15, 14)
2710 #define RTW89_H2C_CHINFO_W1_PKT_ID GENMASK(23, 16)
2711 #define RTW89_H2C_CHINFO_W1_DFS BIT(24)
2712 #define RTW89_H2C_CHINFO_W1_TX_NULL BIT(25)
2713 #define RTW89_H2C_CHINFO_W1_RANDOM BIT(26)
2714 #define RTW89_H2C_CHINFO_W1_CFG_TX BIT(27)
2715 #define RTW89_H2C_CHINFO_W1_MACID_TX BIT(29)
2716 #define RTW89_H2C_CHINFO_W2_PKT0 GENMASK(7, 0)
2717 #define RTW89_H2C_CHINFO_W2_PKT1 GENMASK(15, 8)
2718 #define RTW89_H2C_CHINFO_W2_PKT2 GENMASK(23, 16)
2719 #define RTW89_H2C_CHINFO_W2_PKT3 GENMASK(31, 24)
2720 #define RTW89_H2C_CHINFO_W3_PKT4 GENMASK(7, 0)
2721 #define RTW89_H2C_CHINFO_W3_PKT5 GENMASK(15, 8)
2722 #define RTW89_H2C_CHINFO_W3_PKT6 GENMASK(23, 16)
2723 #define RTW89_H2C_CHINFO_W3_PKT7 GENMASK(31, 24)
2724 #define RTW89_H2C_CHINFO_W4_POWER_IDX GENMASK(15, 0)
2725 
2726 struct rtw89_h2c_chinfo_elem_be {
2727 	__le32 w0;
2728 	__le32 w1;
2729 	__le32 w2;
2730 	__le32 w3;
2731 	__le32 w4;
2732 	__le32 w5;
2733 	__le32 w6;
2734 	__le32 w7;
2735 } __packed;
2736 
2737 #define RTW89_H2C_CHINFO_BE_W0_PERIOD GENMASK(7, 0)
2738 #define RTW89_H2C_CHINFO_BE_W0_DWELL GENMASK(15, 8)
2739 #define RTW89_H2C_CHINFO_BE_W0_CENTER_CH GENMASK(23, 16)
2740 #define RTW89_H2C_CHINFO_BE_W0_PRI_CH GENMASK(31, 24)
2741 #define RTW89_H2C_CHINFO_BE_W1_BW GENMASK(2, 0)
2742 #define RTW89_H2C_CHINFO_BE_W1_CH_BAND GENMASK(4, 3)
2743 #define RTW89_H2C_CHINFO_BE_W1_DFS BIT(5)
2744 #define RTW89_H2C_CHINFO_BE_W1_PAUSE_DATA BIT(6)
2745 #define RTW89_H2C_CHINFO_BE_W1_TX_NULL BIT(7)
2746 #define RTW89_H2C_CHINFO_BE_W1_RANDOM BIT(8)
2747 #define RTW89_H2C_CHINFO_BE_W1_NOTIFY GENMASK(13, 9)
2748 #define RTW89_H2C_CHINFO_BE_W1_PROBE BIT(14)
2749 #define RTW89_H2C_CHINFO_BE_W1_EARLY_LEAVE_CRIT GENMASK(17, 15)
2750 #define RTW89_H2C_CHINFO_BE_W1_CHKPT_TIMER GENMASK(31, 24)
2751 #define RTW89_H2C_CHINFO_BE_W2_EARLY_LEAVE_TIME GENMASK(7, 0)
2752 #define RTW89_H2C_CHINFO_BE_W2_EARLY_LEAVE_TH GENMASK(15, 8)
2753 #define RTW89_H2C_CHINFO_BE_W2_TX_PKT_CTRL GENMASK(31, 16)
2754 #define RTW89_H2C_CHINFO_BE_W3_PKT0 GENMASK(7, 0)
2755 #define RTW89_H2C_CHINFO_BE_W3_PKT1 GENMASK(15, 8)
2756 #define RTW89_H2C_CHINFO_BE_W3_PKT2 GENMASK(23, 16)
2757 #define RTW89_H2C_CHINFO_BE_W3_PKT3 GENMASK(31, 24)
2758 #define RTW89_H2C_CHINFO_BE_W4_PKT4 GENMASK(7, 0)
2759 #define RTW89_H2C_CHINFO_BE_W4_PKT5 GENMASK(15, 8)
2760 #define RTW89_H2C_CHINFO_BE_W4_PKT6 GENMASK(23, 16)
2761 #define RTW89_H2C_CHINFO_BE_W4_PKT7 GENMASK(31, 24)
2762 #define RTW89_H2C_CHINFO_BE_W5_SW_DEF GENMASK(7, 0)
2763 #define RTW89_H2C_CHINFO_BE_W5_FW_PROBE0_SSIDS GENMASK(31, 16)
2764 #define RTW89_H2C_CHINFO_BE_W6_FW_PROBE0_SHORTSSIDS GENMASK(15, 0)
2765 #define RTW89_H2C_CHINFO_BE_W6_FW_PROBE0_BSSIDS GENMASK(31, 16)
2766 #define RTW89_H2C_CHINFO_BE_W7_PERIOD_V1 GENMASK(15, 0)
2767 
2768 struct rtw89_h2c_chinfo {
2769 	u8 ch_num;
2770 	u8 elem_size;
2771 	u8 arg;
2772 	u8 rsvd0;
2773 	struct rtw89_h2c_chinfo_elem elem[] __counted_by(ch_num);
2774 } __packed;
2775 
2776 struct rtw89_h2c_chinfo_be {
2777 	u8 ch_num;
2778 	u8 elem_size;
2779 	u8 arg;
2780 	u8 rsvd0;
2781 	struct rtw89_h2c_chinfo_elem_be elem[] __counted_by(ch_num);
2782 } __packed;
2783 
2784 #define RTW89_H2C_CHINFO_ARG_MAC_IDX_MASK BIT(0)
2785 #define RTW89_H2C_CHINFO_ARG_APPEND_MASK BIT(1)
2786 
2787 struct rtw89_h2c_scanofld {
2788 	__le32 w0;
2789 	__le32 w1;
2790 	__le32 w2;
2791 	__le32 tsf_high;
2792 	__le32 tsf_low;
2793 	__le32 w5;
2794 	__le32 w6;
2795 } __packed;
2796 
2797 #define RTW89_H2C_SCANOFLD_W0_MACID GENMASK(7, 0)
2798 #define RTW89_H2C_SCANOFLD_W0_NORM_CY GENMASK(15, 8)
2799 #define RTW89_H2C_SCANOFLD_W0_PORT_ID GENMASK(18, 16)
2800 #define RTW89_H2C_SCANOFLD_W0_BAND BIT(19)
2801 #define RTW89_H2C_SCANOFLD_W0_OPERATION GENMASK(21, 20)
2802 #define RTW89_H2C_SCANOFLD_W0_TARGET_CH_BAND GENMASK(23, 22)
2803 #define RTW89_H2C_SCANOFLD_W1_NOTIFY_END BIT(0)
2804 #define RTW89_H2C_SCANOFLD_W1_TARGET_CH_MODE BIT(1)
2805 #define RTW89_H2C_SCANOFLD_W1_START_MODE BIT(2)
2806 #define RTW89_H2C_SCANOFLD_W1_SCAN_TYPE GENMASK(4, 3)
2807 #define RTW89_H2C_SCANOFLD_W1_TARGET_CH_BW GENMASK(7, 5)
2808 #define RTW89_H2C_SCANOFLD_W1_TARGET_PRI_CH GENMASK(15, 8)
2809 #define RTW89_H2C_SCANOFLD_W1_TARGET_CENTRAL_CH GENMASK(23, 16)
2810 #define RTW89_H2C_SCANOFLD_W1_PROBE_REQ_PKT_ID GENMASK(31, 24)
2811 #define RTW89_H2C_SCANOFLD_W2_NORM_PD GENMASK(15, 0)
2812 #define RTW89_H2C_SCANOFLD_W2_SLOW_PD GENMASK(23, 16)
2813 #define RTW89_H2C_SCANOFLD_W3_TSF_HIGH GENMASK(31, 0)
2814 #define RTW89_H2C_SCANOFLD_W4_TSF_LOW GENMASK(31, 0)
2815 #define RTW89_H2C_SCANOFLD_W6_SECOND_MACID GENMASK(31, 24)
2816 
2817 struct rtw89_h2c_scanofld_be_macc_role {
2818 	__le32 w0;
2819 } __packed;
2820 
2821 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_BAND GENMASK(1, 0)
2822 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_PORT GENMASK(4, 2)
2823 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_MACID GENMASK(23, 8)
2824 #define RTW89_H2C_SCANOFLD_BE_MACC_ROLE_W0_OPCH_END GENMASK(31, 24)
2825 
2826 struct rtw89_h2c_scanofld_be_opch {
2827 	__le32 w0;
2828 	__le32 w1;
2829 	__le32 w2;
2830 	__le32 w3;
2831 	__le32 w4;
2832 } __packed;
2833 
2834 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_MACID GENMASK(15, 0)
2835 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_BAND GENMASK(17, 16)
2836 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_PORT GENMASK(20, 18)
2837 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_POLICY GENMASK(22, 21)
2838 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_TXNULL BIT(23)
2839 #define RTW89_H2C_SCANOFLD_BE_OPCH_W0_POLICY_VAL GENMASK(31, 24)
2840 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_DURATION GENMASK(7, 0)
2841 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_CH_BAND GENMASK(9, 8)
2842 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_BW GENMASK(12, 10)
2843 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_NOTIFY GENMASK(14, 13)
2844 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_PRI_CH GENMASK(23, 16)
2845 #define RTW89_H2C_SCANOFLD_BE_OPCH_W1_CENTRAL_CH GENMASK(31, 24)
2846 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_PKTS_CTRL GENMASK(7, 0)
2847 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_SW_DEF GENMASK(15, 8)
2848 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_SS GENMASK(18, 16)
2849 #define RTW89_H2C_SCANOFLD_BE_OPCH_W2_TXBCN BIT(19)
2850 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT0 GENMASK(7, 0)
2851 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT1 GENMASK(15, 8)
2852 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT2 GENMASK(23, 16)
2853 #define RTW89_H2C_SCANOFLD_BE_OPCH_W3_PKT3 GENMASK(31, 24)
2854 #define RTW89_H2C_SCANOFLD_BE_OPCH_W4_DURATION_V1 GENMASK(15, 0)
2855 
2856 struct rtw89_h2c_scanofld_be {
2857 	__le32 w0;
2858 	__le32 w1;
2859 	__le32 w2;
2860 	__le32 w3;
2861 	__le32 w4;
2862 	__le32 w5;
2863 	__le32 w6;
2864 	__le32 w7;
2865 	__le32 w8;
2866 	__le32 w9; /* Added after SCAN_OFFLOAD_BE_V1 */
2867 	/* struct rtw89_h2c_scanofld_be_macc_role (flexible number) */
2868 	/* struct rtw89_h2c_scanofld_be_opch (flexible number) */
2869 } __packed;
2870 
2871 #define RTW89_H2C_SCANOFLD_BE_W0_OP GENMASK(1, 0)
2872 #define RTW89_H2C_SCANOFLD_BE_W0_SCAN_MODE GENMASK(3, 2)
2873 #define RTW89_H2C_SCANOFLD_BE_W0_REPEAT GENMASK(5, 4)
2874 #define RTW89_H2C_SCANOFLD_BE_W0_NOTIFY_END BIT(6)
2875 #define RTW89_H2C_SCANOFLD_BE_W0_LEARN_CH BIT(7)
2876 #define RTW89_H2C_SCANOFLD_BE_W0_MACID GENMASK(23, 8)
2877 #define RTW89_H2C_SCANOFLD_BE_W0_PORT GENMASK(26, 24)
2878 #define RTW89_H2C_SCANOFLD_BE_W0_BAND GENMASK(28, 27)
2879 #define RTW89_H2C_SCANOFLD_BE_W0_PROBE_WITH_RATE BIT(29)
2880 #define RTW89_H2C_SCANOFLD_BE_W1_NUM_MACC_ROLE GENMASK(7, 0)
2881 #define RTW89_H2C_SCANOFLD_BE_W1_NUM_OP GENMASK(15, 8)
2882 #define RTW89_H2C_SCANOFLD_BE_W1_NORM_PD GENMASK(31, 16)
2883 #define RTW89_H2C_SCANOFLD_BE_W2_SLOW_PD GENMASK(15, 0)
2884 #define RTW89_H2C_SCANOFLD_BE_W2_NORM_CY GENMASK(23, 16)
2885 #define RTW89_H2C_SCANOFLD_BE_W2_OPCH_END GENMASK(31, 24)
2886 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_SSID GENMASK(7, 0)
2887 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_SHORT_SSID GENMASK(15, 8)
2888 #define RTW89_H2C_SCANOFLD_BE_W3_NUM_BSSID GENMASK(23, 16)
2889 #define RTW89_H2C_SCANOFLD_BE_W3_PROBEID GENMASK(31, 24)
2890 #define RTW89_H2C_SCANOFLD_BE_W4_PROBE_5G GENMASK(7, 0)
2891 #define RTW89_H2C_SCANOFLD_BE_W4_PROBE_6G GENMASK(15, 8)
2892 #define RTW89_H2C_SCANOFLD_BE_W4_DELAY_START GENMASK(31, 16)
2893 #define RTW89_H2C_SCANOFLD_BE_W5_MLO_MODE GENMASK(31, 0)
2894 #define RTW89_H2C_SCANOFLD_BE_W6_CHAN_PROHIB_LOW GENMASK(31, 0)
2895 #define RTW89_H2C_SCANOFLD_BE_W7_CHAN_PROHIB_HIGH GENMASK(31, 0)
2896 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_2GHZ GENMASK(7, 0)
2897 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_5GHZ GENMASK(15, 8)
2898 #define RTW89_H2C_SCANOFLD_BE_W8_PROBE_RATE_6GHZ GENMASK(23, 16)
2899 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_CFG GENMASK(7, 0)
2900 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_MACC GENMASK(15, 8)
2901 #define RTW89_H2C_SCANOFLD_BE_W9_SIZE_OP GENMASK(23, 16)
2902 
2903 struct rtw89_h2c_fwips {
2904 	__le32 w0;
2905 } __packed;
2906 
2907 #define RTW89_H2C_FW_IPS_W0_MACID GENMASK(7, 0)
2908 #define RTW89_H2C_FW_IPS_W0_ENABLE BIT(8)
2909 
2910 struct rtw89_h2c_mlo_link_cfg {
2911 	__le32 w0;
2912 };
2913 
2914 #define RTW89_H2C_MLO_LINK_CFG_W0_MACID GENMASK(15, 0)
2915 #define RTW89_H2C_MLO_LINK_CFG_W0_OPTION GENMASK(19, 16)
2916 
2917 static inline void RTW89_SET_FWCMD_P2P_MACID(void *cmd, u32 val)
2918 {
2919 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
2920 }
2921 
2922 static inline void RTW89_SET_FWCMD_P2P_P2PID(void *cmd, u32 val)
2923 {
2924 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(11, 8));
2925 }
2926 
2927 static inline void RTW89_SET_FWCMD_P2P_NOAID(void *cmd, u32 val)
2928 {
2929 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 12));
2930 }
2931 
2932 static inline void RTW89_SET_FWCMD_P2P_ACT(void *cmd, u32 val)
2933 {
2934 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(19, 16));
2935 }
2936 
2937 static inline void RTW89_SET_FWCMD_P2P_TYPE(void *cmd, u32 val)
2938 {
2939 	le32p_replace_bits((__le32 *)cmd, val, BIT(20));
2940 }
2941 
2942 static inline void RTW89_SET_FWCMD_P2P_ALL_SLEP(void *cmd, u32 val)
2943 {
2944 	le32p_replace_bits((__le32 *)cmd, val, BIT(21));
2945 }
2946 
2947 static inline void RTW89_SET_FWCMD_NOA_START_TIME(void *cmd, __le32 val)
2948 {
2949 	*((__le32 *)cmd + 1) = val;
2950 }
2951 
2952 static inline void RTW89_SET_FWCMD_NOA_INTERVAL(void *cmd, __le32 val)
2953 {
2954 	*((__le32 *)cmd + 2) = val;
2955 }
2956 
2957 static inline void RTW89_SET_FWCMD_NOA_DURATION(void *cmd, __le32 val)
2958 {
2959 	*((__le32 *)cmd + 3) = val;
2960 }
2961 
2962 static inline void RTW89_SET_FWCMD_NOA_COUNT(void *cmd, u32 val)
2963 {
2964 	le32p_replace_bits((__le32 *)(cmd) + 4, val, GENMASK(7, 0));
2965 }
2966 
2967 static inline void RTW89_SET_FWCMD_NOA_CTWINDOW(void *cmd, u32 val)
2968 {
2969 	u8 ctwnd;
2970 
2971 	if (!(val & IEEE80211_P2P_OPPPS_ENABLE_BIT))
2972 		return;
2973 	ctwnd = FIELD_GET(IEEE80211_P2P_OPPPS_CTWINDOW_MASK, val);
2974 	le32p_replace_bits((__le32 *)(cmd) + 4, ctwnd, GENMASK(23, 8));
2975 }
2976 
2977 static inline void RTW89_SET_FWCMD_TSF32_TOGL_BAND(void *cmd, u32 val)
2978 {
2979 	le32p_replace_bits((__le32 *)cmd, val, BIT(0));
2980 }
2981 
2982 static inline void RTW89_SET_FWCMD_TSF32_TOGL_EN(void *cmd, u32 val)
2983 {
2984 	le32p_replace_bits((__le32 *)cmd, val, BIT(1));
2985 }
2986 
2987 static inline void RTW89_SET_FWCMD_TSF32_TOGL_PORT(void *cmd, u32 val)
2988 {
2989 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 2));
2990 }
2991 
2992 static inline void RTW89_SET_FWCMD_TSF32_TOGL_EARLY(void *cmd, u32 val)
2993 {
2994 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 16));
2995 }
2996 
2997 enum rtw89_fw_mcc_c2h_rpt_cfg {
2998 	RTW89_FW_MCC_C2H_RPT_OFF	= 0,
2999 	RTW89_FW_MCC_C2H_RPT_FAIL_ONLY	= 1,
3000 	RTW89_FW_MCC_C2H_RPT_ALL	= 2,
3001 };
3002 
3003 struct rtw89_fw_mcc_add_req {
3004 	u8 macid;
3005 	u8 central_ch_seg0;
3006 	u8 central_ch_seg1;
3007 	u8 primary_ch;
3008 	enum rtw89_bandwidth bandwidth: 4;
3009 	u32 group: 2;
3010 	u32 c2h_rpt: 2;
3011 	u32 dis_tx_null: 1;
3012 	u32 dis_sw_retry: 1;
3013 	u32 in_curr_ch: 1;
3014 	u32 sw_retry_count: 3;
3015 	u32 tx_null_early: 4;
3016 	u32 btc_in_2g: 1;
3017 	u32 pta_en: 1;
3018 	u32 rfk_by_pass: 1;
3019 	u32 ch_band_type: 2;
3020 	u32 rsvd0: 9;
3021 	u32 duration;
3022 	u8 courtesy_en;
3023 	u8 courtesy_num;
3024 	u8 courtesy_target;
3025 	u8 rsvd1;
3026 };
3027 
3028 static inline void RTW89_SET_FWCMD_ADD_MCC_MACID(void *cmd, u32 val)
3029 {
3030 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
3031 }
3032 
3033 static inline void RTW89_SET_FWCMD_ADD_MCC_CENTRAL_CH_SEG0(void *cmd, u32 val)
3034 {
3035 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3036 }
3037 
3038 static inline void RTW89_SET_FWCMD_ADD_MCC_CENTRAL_CH_SEG1(void *cmd, u32 val)
3039 {
3040 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3041 }
3042 
3043 static inline void RTW89_SET_FWCMD_ADD_MCC_PRIMARY_CH(void *cmd, u32 val)
3044 {
3045 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3046 }
3047 
3048 static inline void RTW89_SET_FWCMD_ADD_MCC_BANDWIDTH(void *cmd, u32 val)
3049 {
3050 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(3, 0));
3051 }
3052 
3053 static inline void RTW89_SET_FWCMD_ADD_MCC_GROUP(void *cmd, u32 val)
3054 {
3055 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(5, 4));
3056 }
3057 
3058 static inline void RTW89_SET_FWCMD_ADD_MCC_C2H_RPT(void *cmd, u32 val)
3059 {
3060 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 6));
3061 }
3062 
3063 static inline void RTW89_SET_FWCMD_ADD_MCC_DIS_TX_NULL(void *cmd, u32 val)
3064 {
3065 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(8));
3066 }
3067 
3068 static inline void RTW89_SET_FWCMD_ADD_MCC_DIS_SW_RETRY(void *cmd, u32 val)
3069 {
3070 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(9));
3071 }
3072 
3073 static inline void RTW89_SET_FWCMD_ADD_MCC_IN_CURR_CH(void *cmd, u32 val)
3074 {
3075 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(10));
3076 }
3077 
3078 static inline void RTW89_SET_FWCMD_ADD_MCC_SW_RETRY_COUNT(void *cmd, u32 val)
3079 {
3080 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(13, 11));
3081 }
3082 
3083 static inline void RTW89_SET_FWCMD_ADD_MCC_TX_NULL_EARLY(void *cmd, u32 val)
3084 {
3085 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(17, 14));
3086 }
3087 
3088 static inline void RTW89_SET_FWCMD_ADD_MCC_BTC_IN_2G(void *cmd, u32 val)
3089 {
3090 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(18));
3091 }
3092 
3093 static inline void RTW89_SET_FWCMD_ADD_MCC_PTA_EN(void *cmd, u32 val)
3094 {
3095 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(19));
3096 }
3097 
3098 static inline void RTW89_SET_FWCMD_ADD_MCC_RFK_BY_PASS(void *cmd, u32 val)
3099 {
3100 	le32p_replace_bits((__le32 *)cmd + 1, val, BIT(20));
3101 }
3102 
3103 static inline void RTW89_SET_FWCMD_ADD_MCC_CH_BAND_TYPE(void *cmd, u32 val)
3104 {
3105 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(22, 21));
3106 }
3107 
3108 static inline void RTW89_SET_FWCMD_ADD_MCC_DURATION(void *cmd, u32 val)
3109 {
3110 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3111 }
3112 
3113 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_EN(void *cmd, u32 val)
3114 {
3115 	le32p_replace_bits((__le32 *)cmd + 3, val, BIT(0));
3116 }
3117 
3118 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_NUM(void *cmd, u32 val)
3119 {
3120 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(15, 8));
3121 }
3122 
3123 static inline void RTW89_SET_FWCMD_ADD_MCC_COURTESY_TARGET(void *cmd, u32 val)
3124 {
3125 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(23, 16));
3126 }
3127 
3128 enum rtw89_fw_mcc_old_group_actions {
3129 	RTW89_FW_MCC_OLD_GROUP_ACT_NONE = 0,
3130 	RTW89_FW_MCC_OLD_GROUP_ACT_REPLACE = 1,
3131 };
3132 
3133 struct rtw89_fw_mcc_start_req {
3134 	u32 group: 2;
3135 	u32 btc_in_group: 1;
3136 	u32 old_group_action: 2;
3137 	u32 old_group: 2;
3138 	u32 rsvd0: 9;
3139 	u32 notify_cnt: 3;
3140 	u32 rsvd1: 2;
3141 	u32 notify_rxdbg_en: 1;
3142 	u32 rsvd2: 2;
3143 	u32 macid: 8;
3144 	u32 tsf_low;
3145 	u32 tsf_high;
3146 };
3147 
3148 static inline void RTW89_SET_FWCMD_START_MCC_GROUP(void *cmd, u32 val)
3149 {
3150 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3151 }
3152 
3153 static inline void RTW89_SET_FWCMD_START_MCC_BTC_IN_GROUP(void *cmd, u32 val)
3154 {
3155 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3156 }
3157 
3158 static inline void RTW89_SET_FWCMD_START_MCC_OLD_GROUP_ACTION(void *cmd, u32 val)
3159 {
3160 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 3));
3161 }
3162 
3163 static inline void RTW89_SET_FWCMD_START_MCC_OLD_GROUP(void *cmd, u32 val)
3164 {
3165 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(6, 5));
3166 }
3167 
3168 static inline void RTW89_SET_FWCMD_START_MCC_NOTIFY_CNT(void *cmd, u32 val)
3169 {
3170 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(18, 16));
3171 }
3172 
3173 static inline void RTW89_SET_FWCMD_START_MCC_NOTIFY_RXDBG_EN(void *cmd, u32 val)
3174 {
3175 	le32p_replace_bits((__le32 *)cmd, val, BIT(21));
3176 }
3177 
3178 static inline void RTW89_SET_FWCMD_START_MCC_MACID(void *cmd, u32 val)
3179 {
3180 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3181 }
3182 
3183 static inline void RTW89_SET_FWCMD_START_MCC_TSF_LOW(void *cmd, u32 val)
3184 {
3185 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(31, 0));
3186 }
3187 
3188 static inline void RTW89_SET_FWCMD_START_MCC_TSF_HIGH(void *cmd, u32 val)
3189 {
3190 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3191 }
3192 
3193 static inline void RTW89_SET_FWCMD_STOP_MCC_MACID(void *cmd, u32 val)
3194 {
3195 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
3196 }
3197 
3198 static inline void RTW89_SET_FWCMD_STOP_MCC_GROUP(void *cmd, u32 val)
3199 {
3200 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(9, 8));
3201 }
3202 
3203 static inline void RTW89_SET_FWCMD_STOP_MCC_PREV_GROUPS(void *cmd, u32 val)
3204 {
3205 	le32p_replace_bits((__le32 *)cmd, val, BIT(10));
3206 }
3207 
3208 static inline void RTW89_SET_FWCMD_DEL_MCC_GROUP_GROUP(void *cmd, u32 val)
3209 {
3210 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3211 }
3212 
3213 static inline void RTW89_SET_FWCMD_DEL_MCC_GROUP_PREV_GROUPS(void *cmd, u32 val)
3214 {
3215 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3216 }
3217 
3218 static inline void RTW89_SET_FWCMD_RESET_MCC_GROUP_GROUP(void *cmd, u32 val)
3219 {
3220 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3221 }
3222 
3223 struct rtw89_fw_mcc_tsf_req {
3224 	u8 group: 2;
3225 	u8 rsvd0: 6;
3226 	u8 macid_x;
3227 	u8 macid_y;
3228 	u8 rsvd1;
3229 };
3230 
3231 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_GROUP(void *cmd, u32 val)
3232 {
3233 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3234 }
3235 
3236 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_MACID_X(void *cmd, u32 val)
3237 {
3238 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3239 }
3240 
3241 static inline void RTW89_SET_FWCMD_MCC_REQ_TSF_MACID_Y(void *cmd, u32 val)
3242 {
3243 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3244 }
3245 
3246 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_GROUP(void *cmd, u32 val)
3247 {
3248 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3249 }
3250 
3251 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_MACID(void *cmd, u32 val)
3252 {
3253 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3254 }
3255 
3256 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_BITMAP_LENGTH(void *cmd, u32 val)
3257 {
3258 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3259 }
3260 
3261 static inline void RTW89_SET_FWCMD_MCC_MACID_BITMAP_BITMAP(void *cmd,
3262 							   u8 *bitmap, u8 len)
3263 {
3264 	memcpy((__le32 *)cmd + 1, bitmap, len);
3265 }
3266 
3267 static inline void RTW89_SET_FWCMD_MCC_SYNC_GROUP(void *cmd, u32 val)
3268 {
3269 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3270 }
3271 
3272 static inline void RTW89_SET_FWCMD_MCC_SYNC_MACID_SOURCE(void *cmd, u32 val)
3273 {
3274 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3275 }
3276 
3277 static inline void RTW89_SET_FWCMD_MCC_SYNC_MACID_TARGET(void *cmd, u32 val)
3278 {
3279 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3280 }
3281 
3282 static inline void RTW89_SET_FWCMD_MCC_SYNC_SYNC_OFFSET(void *cmd, u32 val)
3283 {
3284 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3285 }
3286 
3287 struct rtw89_fw_mcc_duration {
3288 	u32 group: 2;
3289 	u32 btc_in_group: 1;
3290 	u32 rsvd0: 5;
3291 	u32 start_macid: 8;
3292 	u32 macid_x: 8;
3293 	u32 macid_y: 8;
3294 	u32 start_tsf_low;
3295 	u32 start_tsf_high;
3296 	u32 duration_x;
3297 	u32 duration_y;
3298 };
3299 
3300 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_GROUP(void *cmd, u32 val)
3301 {
3302 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(1, 0));
3303 }
3304 
3305 static
3306 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_BTC_IN_GROUP(void *cmd, u32 val)
3307 {
3308 	le32p_replace_bits((__le32 *)cmd, val, BIT(2));
3309 }
3310 
3311 static
3312 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_MACID(void *cmd, u32 val)
3313 {
3314 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
3315 }
3316 
3317 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_MACID_X(void *cmd, u32 val)
3318 {
3319 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
3320 }
3321 
3322 static inline void RTW89_SET_FWCMD_MCC_SET_DURATION_MACID_Y(void *cmd, u32 val)
3323 {
3324 	le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
3325 }
3326 
3327 static
3328 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_TSF_LOW(void *cmd, u32 val)
3329 {
3330 	le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(31, 0));
3331 }
3332 
3333 static
3334 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_START_TSF_HIGH(void *cmd, u32 val)
3335 {
3336 	le32p_replace_bits((__le32 *)cmd + 2, val, GENMASK(31, 0));
3337 }
3338 
3339 static
3340 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_DURATION_X(void *cmd, u32 val)
3341 {
3342 	le32p_replace_bits((__le32 *)cmd + 3, val, GENMASK(31, 0));
3343 }
3344 
3345 static
3346 inline void RTW89_SET_FWCMD_MCC_SET_DURATION_DURATION_Y(void *cmd, u32 val)
3347 {
3348 	le32p_replace_bits((__le32 *)cmd + 4, val, GENMASK(31, 0));
3349 }
3350 
3351 enum rtw89_h2c_mrc_sch_types {
3352 	RTW89_H2C_MRC_SCH_BAND0_ONLY = 0,
3353 	RTW89_H2C_MRC_SCH_BAND1_ONLY = 1,
3354 	RTW89_H2C_MRC_SCH_DUAL_BAND = 2,
3355 };
3356 
3357 enum rtw89_h2c_mrc_role_types {
3358 	RTW89_H2C_MRC_ROLE_WIFI = 0,
3359 	RTW89_H2C_MRC_ROLE_BT = 1,
3360 	RTW89_H2C_MRC_ROLE_EMPTY = 2,
3361 };
3362 
3363 #define RTW89_MAC_MRC_MAX_ADD_SLOT_NUM 3
3364 #define RTW89_MAC_MRC_MAX_ADD_ROLE_NUM_PER_SLOT 1 /* before MLO */
3365 
3366 struct rtw89_fw_mrc_add_slot_arg {
3367 	u16 duration; /* unit: TU */
3368 	bool courtesy_en;
3369 	u8 courtesy_period;
3370 	u8 courtesy_target; /* slot idx */
3371 
3372 	unsigned int role_num;
3373 	struct {
3374 		enum rtw89_h2c_mrc_role_types role_type;
3375 		bool is_master;
3376 		bool en_tx_null;
3377 		enum rtw89_band band;
3378 		enum rtw89_bandwidth bw;
3379 		u8 macid;
3380 		u8 central_ch;
3381 		u8 primary_ch;
3382 		u8 null_early; /* unit: TU */
3383 
3384 		/* if MLD, for macid: [0, chip::support_mld_num)
3385 		 * otherwise, for macid: [0, 32)
3386 		 */
3387 		u32 macid_main_bitmap;
3388 		/* for MLD, bit X maps to macid: X + chip::support_mld_num */
3389 		u32 macid_paired_bitmap;
3390 	} roles[RTW89_MAC_MRC_MAX_ADD_ROLE_NUM_PER_SLOT];
3391 };
3392 
3393 struct rtw89_fw_mrc_add_arg {
3394 	u8 sch_idx;
3395 	enum rtw89_h2c_mrc_sch_types sch_type;
3396 	bool btc_in_sch;
3397 
3398 	unsigned int slot_num;
3399 	struct rtw89_fw_mrc_add_slot_arg slots[RTW89_MAC_MRC_MAX_ADD_SLOT_NUM];
3400 };
3401 
3402 struct rtw89_h2c_mrc_add_role {
3403 	__le32 w0;
3404 	__le32 w1;
3405 	__le32 w2;
3406 	__le32 macid_main_bitmap;
3407 	__le32 macid_paired_bitmap;
3408 } __packed;
3409 
3410 #define RTW89_H2C_MRC_ADD_ROLE_W0_MACID GENMASK(15, 0)
3411 #define RTW89_H2C_MRC_ADD_ROLE_W0_ROLE_TYPE GENMASK(23, 16)
3412 #define RTW89_H2C_MRC_ADD_ROLE_W0_IS_MASTER BIT(24)
3413 #define RTW89_H2C_MRC_ADD_ROLE_W0_IS_ALT_ROLE BIT(25)
3414 #define RTW89_H2C_MRC_ADD_ROLE_W0_TX_NULL_EN BIT(26)
3415 #define RTW89_H2C_MRC_ADD_ROLE_W0_ROLE_ALT_EN BIT(27)
3416 #define RTW89_H2C_MRC_ADD_ROLE_W1_CENTRAL_CH_SEG GENMASK(7, 0)
3417 #define RTW89_H2C_MRC_ADD_ROLE_W1_PRI_CH GENMASK(15, 8)
3418 #define RTW89_H2C_MRC_ADD_ROLE_W1_BW GENMASK(19, 16)
3419 #define RTW89_H2C_MRC_ADD_ROLE_W1_CH_BAND_TYPE GENMASK(21, 20)
3420 #define RTW89_H2C_MRC_ADD_ROLE_W1_RFK_BY_PASS BIT(22)
3421 #define RTW89_H2C_MRC_ADD_ROLE_W1_CAN_BTC BIT(23)
3422 #define RTW89_H2C_MRC_ADD_ROLE_W1_NULL_EARLY GENMASK(31, 24)
3423 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_PERIOD GENMASK(7, 0)
3424 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_ROLE_TYPE GENMASK(15, 8)
3425 #define RTW89_H2C_MRC_ADD_ROLE_W2_ALT_ROLE_MACID GENMASK(23, 16)
3426 
3427 struct rtw89_h2c_mrc_add_slot {
3428 	__le32 w0;
3429 	__le32 w1;
3430 	struct rtw89_h2c_mrc_add_role roles[];
3431 } __packed;
3432 
3433 #define RTW89_H2C_MRC_ADD_SLOT_W0_DURATION GENMASK(15, 0)
3434 #define RTW89_H2C_MRC_ADD_SLOT_W0_COURTESY_EN BIT(17)
3435 #define RTW89_H2C_MRC_ADD_SLOT_W0_ROLE_NUM GENMASK(31, 24)
3436 #define RTW89_H2C_MRC_ADD_SLOT_W1_COURTESY_PERIOD GENMASK(7, 0)
3437 #define RTW89_H2C_MRC_ADD_SLOT_W1_COURTESY_TARGET GENMASK(15, 8)
3438 
3439 struct rtw89_h2c_mrc_add {
3440 	__le32 w0;
3441 	/* Logically append flexible struct rtw89_h2c_mrc_add_slot, but there
3442 	 * are other flexible array inside it. We cannot access them correctly
3443 	 * through this struct. So, in case misusing, we don't really declare
3444 	 * it here.
3445 	 */
3446 } __packed;
3447 
3448 #define RTW89_H2C_MRC_ADD_W0_SCH_IDX GENMASK(3, 0)
3449 #define RTW89_H2C_MRC_ADD_W0_SCH_TYPE GENMASK(7, 4)
3450 #define RTW89_H2C_MRC_ADD_W0_SLOT_NUM GENMASK(15, 8)
3451 #define RTW89_H2C_MRC_ADD_W0_BTC_IN_SCH BIT(16)
3452 
3453 enum rtw89_h2c_mrc_start_actions {
3454 	RTW89_H2C_MRC_START_ACTION_START_NEW = 0,
3455 	RTW89_H2C_MRC_START_ACTION_REPLACE_OLD = 1,
3456 };
3457 
3458 struct rtw89_fw_mrc_start_arg {
3459 	u8 sch_idx;
3460 	u8 old_sch_idx;
3461 	u64 start_tsf;
3462 	enum rtw89_h2c_mrc_start_actions action;
3463 };
3464 
3465 struct rtw89_h2c_mrc_start {
3466 	__le32 w0;
3467 	__le32 start_tsf_low;
3468 	__le32 start_tsf_high;
3469 } __packed;
3470 
3471 #define RTW89_H2C_MRC_START_W0_SCH_IDX GENMASK(3, 0)
3472 #define RTW89_H2C_MRC_START_W0_OLD_SCH_IDX GENMASK(7, 4)
3473 #define RTW89_H2C_MRC_START_W0_ACTION GENMASK(15, 8)
3474 
3475 struct rtw89_h2c_mrc_del {
3476 	__le32 w0;
3477 } __packed;
3478 
3479 #define RTW89_H2C_MRC_DEL_W0_SCH_IDX GENMASK(3, 0)
3480 #define RTW89_H2C_MRC_DEL_W0_DEL_ALL BIT(4)
3481 #define RTW89_H2C_MRC_DEL_W0_STOP_ONLY BIT(5)
3482 #define RTW89_H2C_MRC_DEL_W0_SPECIFIC_ROLE_EN BIT(6)
3483 #define RTW89_H2C_MRC_DEL_W0_STOP_SLOT_IDX GENMASK(15, 8)
3484 #define RTW89_H2C_MRC_DEL_W0_SPECIFIC_ROLE_MACID GENMASK(31, 16)
3485 
3486 #define RTW89_MAC_MRC_MAX_REQ_TSF_NUM 2
3487 
3488 struct rtw89_fw_mrc_req_tsf_arg {
3489 	unsigned int num;
3490 	struct {
3491 		u8 band;
3492 		u8 port;
3493 	} infos[RTW89_MAC_MRC_MAX_REQ_TSF_NUM];
3494 };
3495 
3496 struct rtw89_h2c_mrc_req_tsf {
3497 	u8 req_tsf_num;
3498 	u8 infos[] __counted_by(req_tsf_num);
3499 } __packed;
3500 
3501 #define RTW89_H2C_MRC_REQ_TSF_INFO_BAND GENMASK(3, 0)
3502 #define RTW89_H2C_MRC_REQ_TSF_INFO_PORT GENMASK(7, 4)
3503 
3504 enum rtw89_h2c_mrc_upd_bitmap_actions {
3505 	RTW89_H2C_MRC_UPD_BITMAP_ACTION_DEL = 0,
3506 	RTW89_H2C_MRC_UPD_BITMAP_ACTION_ADD = 1,
3507 };
3508 
3509 struct rtw89_fw_mrc_upd_bitmap_arg {
3510 	u8 sch_idx;
3511 	u8 macid;
3512 	u8 client_macid;
3513 	enum rtw89_h2c_mrc_upd_bitmap_actions action;
3514 };
3515 
3516 struct rtw89_h2c_mrc_upd_bitmap {
3517 	__le32 w0;
3518 	__le32 w1;
3519 } __packed;
3520 
3521 #define RTW89_H2C_MRC_UPD_BITMAP_W0_SCH_IDX GENMASK(3, 0)
3522 #define RTW89_H2C_MRC_UPD_BITMAP_W0_ACTION BIT(4)
3523 #define RTW89_H2C_MRC_UPD_BITMAP_W0_MACID GENMASK(31, 16)
3524 #define RTW89_H2C_MRC_UPD_BITMAP_W1_CLIENT_MACID GENMASK(15, 0)
3525 
3526 struct rtw89_fw_mrc_sync_arg {
3527 	u8 offset; /* unit: TU */
3528 	struct {
3529 		u8 band;
3530 		u8 port;
3531 	} src, dest;
3532 };
3533 
3534 struct rtw89_h2c_mrc_sync {
3535 	__le32 w0;
3536 	__le32 w1;
3537 } __packed;
3538 
3539 #define RTW89_H2C_MRC_SYNC_W0_SYNC_EN BIT(0)
3540 #define RTW89_H2C_MRC_SYNC_W0_SRC_PORT GENMASK(11, 8)
3541 #define RTW89_H2C_MRC_SYNC_W0_SRC_BAND GENMASK(15, 12)
3542 #define RTW89_H2C_MRC_SYNC_W0_DEST_PORT GENMASK(19, 16)
3543 #define RTW89_H2C_MRC_SYNC_W0_DEST_BAND GENMASK(23, 20)
3544 #define RTW89_H2C_MRC_SYNC_W1_OFFSET GENMASK(15, 0)
3545 
3546 struct rtw89_fw_mrc_upd_duration_arg {
3547 	u8 sch_idx;
3548 	u64 start_tsf;
3549 
3550 	unsigned int slot_num;
3551 	struct {
3552 		u8 slot_idx;
3553 		u16 duration; /* unit: TU */
3554 	} slots[RTW89_MAC_MRC_MAX_ADD_SLOT_NUM];
3555 };
3556 
3557 struct rtw89_h2c_mrc_upd_duration {
3558 	__le32 w0;
3559 	__le32 start_tsf_low;
3560 	__le32 start_tsf_high;
3561 	__le32 slots[];
3562 } __packed;
3563 
3564 #define RTW89_H2C_MRC_UPD_DURATION_W0_SCH_IDX GENMASK(3, 0)
3565 #define RTW89_H2C_MRC_UPD_DURATION_W0_SLOT_NUM GENMASK(15, 8)
3566 #define RTW89_H2C_MRC_UPD_DURATION_W0_BTC_IN_SCH BIT(16)
3567 #define RTW89_H2C_MRC_UPD_DURATION_SLOT_SLOT_IDX GENMASK(7, 0)
3568 #define RTW89_H2C_MRC_UPD_DURATION_SLOT_DURATION GENMASK(31, 16)
3569 
3570 struct rtw89_h2c_wow_aoac {
3571 	__le32 w0;
3572 } __packed;
3573 
3574 struct rtw89_h2c_ap_info {
3575 	__le32 w0;
3576 } __packed;
3577 
3578 #define RTW89_H2C_AP_INFO_W0_PWR_INT_EN BIT(0)
3579 
3580 #define RTW89_C2H_HEADER_LEN 8
3581 
3582 struct rtw89_c2h_hdr {
3583 	__le32 w0;
3584 	__le32 w1;
3585 } __packed;
3586 
3587 #define RTW89_C2H_HDR_W0_CATEGORY GENMASK(1, 0)
3588 #define RTW89_C2H_HDR_W0_CLASS GENMASK(7, 2)
3589 #define RTW89_C2H_HDR_W0_FUNC GENMASK(15, 8)
3590 #define RTW89_C2H_HDR_W1_LEN GENMASK(13, 0)
3591 
3592 struct rtw89_fw_c2h_attr {
3593 	u8 category;
3594 	u8 class;
3595 	u8 func;
3596 	u16 len;
3597 	u8 is_scan_event: 1;
3598 	u8 scan_seq: 2;
3599 };
3600 
3601 static inline struct rtw89_fw_c2h_attr *RTW89_SKB_C2H_CB(struct sk_buff *skb)
3602 {
3603 	static_assert(sizeof(skb->cb) >= sizeof(struct rtw89_fw_c2h_attr));
3604 
3605 	return (struct rtw89_fw_c2h_attr *)skb->cb;
3606 }
3607 
3608 struct rtw89_c2h_done_ack {
3609 	__le32 w0;
3610 	__le32 w1;
3611 	__le32 w2;
3612 } __packed;
3613 
3614 #define RTW89_C2H_DONE_ACK_W2_CAT GENMASK(1, 0)
3615 #define RTW89_C2H_DONE_ACK_W2_CLASS GENMASK(7, 2)
3616 #define RTW89_C2H_DONE_ACK_W2_FUNC GENMASK(15, 8)
3617 #define RTW89_C2H_DONE_ACK_W2_H2C_RETURN GENMASK(23, 16)
3618 #define	RTW89_C2H_SCAN_DONE_ACK_RETURN GENMASK(5, 0)
3619 #define RTW89_C2H_DONE_ACK_W2_H2C_SEQ GENMASK(31, 24)
3620 
3621 #define RTW89_GET_MAC_C2H_REV_ACK_CAT(c2h) \
3622 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3623 #define RTW89_GET_MAC_C2H_REV_ACK_CLASS(c2h) \
3624 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2))
3625 #define RTW89_GET_MAC_C2H_REV_ACK_FUNC(c2h) \
3626 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3627 #define RTW89_GET_MAC_C2H_REV_ACK_H2C_SEQ(c2h) \
3628 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(23, 16))
3629 
3630 struct rtw89_fw_c2h_log_fmt {
3631 	__le16 signature;
3632 	u8 feature;
3633 	u8 syntax;
3634 	__le32 fmt_id;
3635 	u8 file_num;
3636 	__le16 line_num;
3637 	u8 argc;
3638 	union {
3639 		DECLARE_FLEX_ARRAY(u8, raw);
3640 		DECLARE_FLEX_ARRAY(__le32, argv);
3641 	} __packed u;
3642 } __packed;
3643 
3644 #define RTW89_C2H_FW_FORMATTED_LOG_MIN_LEN 11
3645 #define RTW89_C2H_FW_LOG_FEATURE_PARA_INT BIT(2)
3646 #define RTW89_C2H_FW_LOG_MAX_PARA_NUM 16
3647 #define RTW89_C2H_FW_LOG_SIGNATURE 0xA5A5
3648 #define RTW89_C2H_FW_LOG_STR_BUF_SIZE 512
3649 
3650 struct rtw89_c2h_mac_bcnfltr_rpt {
3651 	__le32 w0;
3652 	__le32 w1;
3653 	__le32 w2;
3654 } __packed;
3655 
3656 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_MACID GENMASK(7, 0)
3657 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_TYPE GENMASK(9, 8)
3658 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_EVENT GENMASK(11, 10)
3659 #define RTW89_C2H_MAC_BCNFLTR_RPT_W2_MA GENMASK(23, 16)
3660 
3661 struct rtw89_c2h_ra_rpt {
3662 	struct rtw89_c2h_hdr hdr;
3663 	__le32 w2;
3664 	__le32 w3;
3665 } __packed;
3666 
3667 #define RTW89_C2H_RA_RPT_W2_MACID GENMASK(15, 0)
3668 #define RTW89_C2H_RA_RPT_W2_RETRY_RATIO GENMASK(23, 16)
3669 #define RTW89_C2H_RA_RPT_W2_MCSNSS_B7 BIT(31)
3670 #define RTW89_C2H_RA_RPT_W3_MCSNSS GENMASK(6, 0)
3671 #define RTW89_C2H_RA_RPT_W3_MD_SEL GENMASK(9, 8)
3672 #define RTW89_C2H_RA_RPT_W3_GILTF GENMASK(12, 10)
3673 #define RTW89_C2H_RA_RPT_W3_BW GENMASK(14, 13)
3674 #define RTW89_C2H_RA_RPT_W3_MD_SEL_B2 BIT(15)
3675 #define RTW89_C2H_RA_RPT_W3_BW_B2 BIT(16)
3676 
3677 struct rtw89_c2h_fw_scan_rpt {
3678 	struct rtw89_c2h_hdr hdr;
3679 	u8 phy_idx;
3680 	u8 band;
3681 	u8 center_ch;
3682 	u8 ofdm_pd_idx; /* in unit of 2 dBm */
3683 #define PD_LOWER_BOUND_BASE 102
3684 	s8 cck_pd_idx;
3685 	u8 rsvd0;
3686 	u8 rsvd1;
3687 	u8 rsvd2;
3688 } __packed;
3689 
3690 /* For WiFi 6 chips:
3691  *   VHT, HE, HT-old: [6:4]: NSS, [3:0]: MCS
3692  *   HT-new: [6:5]: NA, [4:0]: MCS
3693  * For WiFi 7 chips (V1):
3694  *   HT, VHT, HE, EHT: [7:5]: NSS, [4:0]: MCS
3695  */
3696 #define RTW89_RA_RATE_MASK_NSS GENMASK(6, 4)
3697 #define RTW89_RA_RATE_MASK_MCS GENMASK(3, 0)
3698 #define RTW89_RA_RATE_MASK_NSS_V1 GENMASK(7, 5)
3699 #define RTW89_RA_RATE_MASK_MCS_V1 GENMASK(4, 0)
3700 #define RTW89_RA_RATE_MASK_HT_MCS GENMASK(4, 0)
3701 #define RTW89_MK_HT_RATE(nss, mcs) (FIELD_PREP(GENMASK(4, 3), nss) | \
3702 				    FIELD_PREP(GENMASK(2, 0), mcs))
3703 
3704 #define RTW89_GET_MAC_C2H_PKTOFLD_ID(c2h) \
3705 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0))
3706 #define RTW89_GET_MAC_C2H_PKTOFLD_OP(c2h) \
3707 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(10, 8))
3708 #define RTW89_GET_MAC_C2H_PKTOFLD_LEN(c2h) \
3709 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(31, 16))
3710 
3711 struct rtw89_c2h_scanofld {
3712 	__le32 w0;
3713 	__le32 w1;
3714 	__le32 w2;
3715 	__le32 w3;
3716 	__le32 w4;
3717 	__le32 w5;
3718 	__le32 w6;
3719 	__le32 w7;
3720 	__le32 w8;
3721 } __packed;
3722 
3723 #define RTW89_C2H_SCANOFLD_W2_PRI_CH GENMASK(7, 0)
3724 #define RTW89_C2H_SCANOFLD_W2_RSN GENMASK(19, 16)
3725 #define RTW89_C2H_SCANOFLD_W2_STATUS GENMASK(23, 20)
3726 #define RTW89_C2H_SCANOFLD_W2_PERIOD GENMASK(31, 24)
3727 #define RTW89_C2H_SCANOFLD_W5_TX_FAIL GENMASK(3, 0)
3728 #define RTW89_C2H_SCANOFLD_W5_AIR_DENSITY GENMASK(7, 4)
3729 #define RTW89_C2H_SCANOFLD_W5_BAND GENMASK(25, 24)
3730 #define RTW89_C2H_SCANOFLD_W5_MAC_IDX BIT(26)
3731 #define RTW89_C2H_SCANOFLD_W6_SW_DEF GENMASK(7, 0)
3732 #define RTW89_C2H_SCANOFLD_W6_EXPECT_PERIOD GENMASK(15, 8)
3733 #define RTW89_C2H_SCANOFLD_W6_FW_DEF GENMASK(23, 16)
3734 #define RTW89_C2H_SCANOFLD_W7_REPORT_TSF GENMASK(31, 0)
3735 #define RTW89_C2H_SCANOFLD_W8_PERIOD_V1 GENMASK(15, 0)
3736 #define RTW89_C2H_SCANOFLD_W8_EXPECT_PERIOD_V1 GENMASK(31, 16)
3737 
3738 #define RTW89_GET_MAC_C2H_MCC_RCV_ACK_GROUP(c2h) \
3739 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3740 #define RTW89_GET_MAC_C2H_MCC_RCV_ACK_H2C_FUNC(c2h) \
3741 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3742 
3743 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_GROUP(c2h) \
3744 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
3745 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_RETURN(c2h) \
3746 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2))
3747 #define RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_FUNC(c2h) \
3748 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3749 
3750 struct rtw89_mac_mcc_tsf_rpt {
3751 	u32 macid_x;
3752 	u32 macid_y;
3753 	u32 tsf_x_low;
3754 	u32 tsf_x_high;
3755 	u32 tsf_y_low;
3756 	u32 tsf_y_high;
3757 };
3758 
3759 static_assert(sizeof(struct rtw89_mac_mcc_tsf_rpt) <= RTW89_COMPLETION_BUF_SIZE);
3760 
3761 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_X(c2h) \
3762 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0))
3763 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_Y(c2h) \
3764 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3765 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_GROUP(c2h) \
3766 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(17, 16))
3767 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_X(c2h) \
3768 	le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(31, 0))
3769 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_X(c2h) \
3770 	le32_get_bits(*((const __le32 *)(c2h) + 4), GENMASK(31, 0))
3771 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_Y(c2h) \
3772 	le32_get_bits(*((const __le32 *)(c2h) + 5), GENMASK(31, 0))
3773 #define RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_Y(c2h) \
3774 	le32_get_bits(*((const __le32 *)(c2h) + 6), GENMASK(31, 0))
3775 
3776 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_STATUS(c2h) \
3777 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(5, 0))
3778 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_GROUP(c2h) \
3779 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 6))
3780 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_MACID(c2h) \
3781 	le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
3782 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_LOW(c2h) \
3783 	le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(31, 0))
3784 #define RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_HIGH(c2h) \
3785 	le32_get_bits(*((const __le32 *)(c2h) + 4), GENMASK(31, 0))
3786 
3787 struct rtw89_c2h_mlo_link_cfg_rpt {
3788 	struct rtw89_c2h_hdr hdr;
3789 	__le32 w2;
3790 } __packed;
3791 
3792 #define RTW89_C2H_MLO_LINK_CFG_RPT_W2_MACID GENMASK(15, 0)
3793 #define RTW89_C2H_MLO_LINK_CFG_RPT_W2_STATUS GENMASK(19, 16)
3794 
3795 enum rtw89_c2h_mlo_link_status {
3796 	RTW89_C2H_MLO_LINK_CFG_IDLE = 0,
3797 	RTW89_C2H_MLO_LINK_CFG_DONE = 1,
3798 	RTW89_C2H_MLO_LINK_CFG_ISSUE_NULL_FAIL = 2,
3799 	RTW89_C2H_MLO_LINK_CFG_TX_NULL_FAIL = 3,
3800 	RTW89_C2H_MLO_LINK_CFG_ROLE_NOT_EXIST = 4,
3801 	RTW89_C2H_MLO_LINK_CFG_NULL_1_TIMEOUT = 5,
3802 	RTW89_C2H_MLO_LINK_CFG_NULL_0_TIMEOUT = 6,
3803 	RTW89_C2H_MLO_LINK_CFG_RUNNING = 0xff,
3804 };
3805 
3806 struct rtw89_mac_mrc_tsf_rpt {
3807 	unsigned int num;
3808 	u64 tsfs[RTW89_MAC_MRC_MAX_REQ_TSF_NUM];
3809 };
3810 
3811 static_assert(sizeof(struct rtw89_mac_mrc_tsf_rpt) <= RTW89_COMPLETION_BUF_SIZE);
3812 
3813 struct rtw89_c2h_mrc_tsf_rpt_info {
3814 	__le32 tsf_low;
3815 	__le32 tsf_high;
3816 } __packed;
3817 
3818 struct rtw89_c2h_mrc_tsf_rpt {
3819 	struct rtw89_c2h_hdr hdr;
3820 	__le32 w2;
3821 	struct rtw89_c2h_mrc_tsf_rpt_info infos[];
3822 } __packed;
3823 
3824 #define RTW89_C2H_MRC_TSF_RPT_W2_REQ_TSF_NUM GENMASK(7, 0)
3825 
3826 struct rtw89_c2h_mrc_status_rpt {
3827 	struct rtw89_c2h_hdr hdr;
3828 	__le32 w2;
3829 	__le32 tsf_low;
3830 	__le32 tsf_high;
3831 } __packed;
3832 
3833 #define RTW89_C2H_MRC_STATUS_RPT_W2_STATUS GENMASK(5, 0)
3834 #define RTW89_C2H_MRC_STATUS_RPT_W2_SCH_IDX GENMASK(7, 6)
3835 
3836 struct rtw89_c2h_pkt_ofld_rsp {
3837 	__le32 w0;
3838 	__le32 w1;
3839 	__le32 w2;
3840 } __packed;
3841 
3842 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_ID GENMASK(7, 0)
3843 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_OP GENMASK(10, 8)
3844 #define RTW89_C2H_PKT_OFLD_RSP_W2_PTK_LEN GENMASK(31, 16)
3845 
3846 struct rtw89_c2h_tx_duty_rpt {
3847 	struct rtw89_c2h_hdr c2h_hdr;
3848 	__le32 w2;
3849 } __packed;
3850 
3851 #define RTW89_C2H_TX_DUTY_RPT_W2_TIMER_ERR GENMASK(2, 0)
3852 
3853 struct rtw89_c2h_wow_aoac_report {
3854 	struct rtw89_c2h_hdr c2h_hdr;
3855 	u8 rpt_ver;
3856 	u8 sec_type;
3857 	u8 key_idx;
3858 	u8 pattern_idx;
3859 	u8 rekey_ok;
3860 	u8 rsvd1[3];
3861 	u8 ptk_tx_iv[8];
3862 	u8 eapol_key_replay_count[8];
3863 	u8 gtk[32];
3864 	u8 ptk_rx_iv[8];
3865 	u8 gtk_rx_iv[4][8];
3866 	__le64 igtk_key_id;
3867 	__le64 igtk_ipn;
3868 	u8 igtk[32];
3869 	u8 csa_pri_ch;
3870 	u8 csa_bw_ch_offset;
3871 	u8 csa_ch_band_chsw_failed;
3872 	u8 csa_rsvd1;
3873 } __packed;
3874 
3875 #define RTW89_C2H_WOW_AOAC_RPT_REKEY_IDX BIT(0)
3876 
3877 struct rtw89_c2h_pwr_int_notify {
3878 	struct rtw89_c2h_hdr hdr;
3879 	__le32 w2;
3880 } __packed;
3881 
3882 #define RTW89_C2H_PWR_INT_NOTIFY_W2_MACID GENMASK(15, 0)
3883 #define RTW89_C2H_PWR_INT_NOTIFY_W2_PWR_STATUS BIT(16)
3884 
3885 struct rtw89_h2c_tx_duty {
3886 	__le32 w0;
3887 	__le32 w1;
3888 } __packed;
3889 
3890 #define RTW89_H2C_TX_DUTY_W0_PAUSE_INTVL_MASK GENMASK(15, 0)
3891 #define RTW89_H2C_TX_DUTY_W0_TX_INTVL_MASK GENMASK(31, 16)
3892 #define RTW89_H2C_TX_DUTY_W1_STOP BIT(0)
3893 
3894 struct rtw89_h2c_bcnfltr {
3895 	__le32 w0;
3896 } __packed;
3897 
3898 #define RTW89_H2C_BCNFLTR_W0_MON_RSSI BIT(0)
3899 #define RTW89_H2C_BCNFLTR_W0_MON_BCN BIT(1)
3900 #define RTW89_H2C_BCNFLTR_W0_MON_EN BIT(2)
3901 #define RTW89_H2C_BCNFLTR_W0_MODE GENMASK(4, 3)
3902 #define RTW89_H2C_BCNFLTR_W0_BCN_LOSS_CNT_H3 GENMASK(7, 5)
3903 #define RTW89_H2C_BCNFLTR_W0_BCN_LOSS_CNT_L4 GENMASK(11, 8)
3904 #define RTW89_H2C_BCNFLTR_W0_RSSI_HYST GENMASK(15, 12)
3905 #define RTW89_H2C_BCNFLTR_W0_RSSI_THRESHOLD GENMASK(23, 16)
3906 #define RTW89_H2C_BCNFLTR_W0_MAC_ID GENMASK(31, 24)
3907 
3908 struct rtw89_h2c_ofld_rssi {
3909 	__le32 w0;
3910 	__le32 w1;
3911 } __packed;
3912 
3913 #define RTW89_H2C_OFLD_RSSI_W0_MACID GENMASK(7, 0)
3914 #define RTW89_H2C_OFLD_RSSI_W0_NUM GENMASK(15, 8)
3915 #define RTW89_H2C_OFLD_RSSI_W1_VAL GENMASK(7, 0)
3916 
3917 struct rtw89_h2c_ofld {
3918 	__le32 w0;
3919 } __packed;
3920 
3921 #define RTW89_H2C_OFLD_W0_MAC_ID GENMASK(7, 0)
3922 #define RTW89_H2C_OFLD_W0_TX_TP GENMASK(17, 8)
3923 #define RTW89_H2C_OFLD_W0_RX_TP GENMASK(27, 18)
3924 
3925 #define RTW89_MFW_SIG	0xFF
3926 
3927 struct rtw89_mfw_info {
3928 	u8 cv;
3929 	u8 type; /* enum rtw89_fw_type */
3930 	u8 mp;
3931 	u8 rsvd;
3932 	__le32 shift;
3933 	__le32 size;
3934 	u8 rsvd2[4];
3935 } __packed;
3936 
3937 struct rtw89_mfw_hdr {
3938 	u8 sig;	/* RTW89_MFW_SIG */
3939 	u8 fw_nr;
3940 	u8 rsvd0[2];
3941 	struct {
3942 		u8 major;
3943 		u8 minor;
3944 		u8 sub;
3945 		u8 idx;
3946 	} ver;
3947 	u8 rsvd1[8];
3948 	struct rtw89_mfw_info info[];
3949 } __packed;
3950 
3951 struct rtw89_fw_logsuit_hdr {
3952 	__le32 rsvd;
3953 	__le32 count;
3954 	__le32 ids[];
3955 } __packed;
3956 
3957 #define RTW89_FW_ELEMENT_ALIGN 16
3958 
3959 enum rtw89_fw_element_id {
3960 	RTW89_FW_ELEMENT_ID_BBMCU0 = 0,
3961 	RTW89_FW_ELEMENT_ID_BBMCU1 = 1,
3962 	RTW89_FW_ELEMENT_ID_BB_REG = 2,
3963 	RTW89_FW_ELEMENT_ID_BB_GAIN = 3,
3964 	RTW89_FW_ELEMENT_ID_RADIO_A = 4,
3965 	RTW89_FW_ELEMENT_ID_RADIO_B = 5,
3966 	RTW89_FW_ELEMENT_ID_RADIO_C = 6,
3967 	RTW89_FW_ELEMENT_ID_RADIO_D = 7,
3968 	RTW89_FW_ELEMENT_ID_RF_NCTL = 8,
3969 	RTW89_FW_ELEMENT_ID_TXPWR_BYRATE = 9,
3970 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_2GHZ = 10,
3971 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_5GHZ = 11,
3972 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_6GHZ = 12,
3973 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_2GHZ = 13,
3974 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_5GHZ = 14,
3975 	RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_6GHZ = 15,
3976 	RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT = 16,
3977 	RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT_RU = 17,
3978 	RTW89_FW_ELEMENT_ID_TXPWR_TRK = 18,
3979 	RTW89_FW_ELEMENT_ID_RFKLOG_FMT = 19,
3980 	RTW89_FW_ELEMENT_ID_REGD = 20,
3981 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_2GHZ = 21,
3982 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_5GHZ = 22,
3983 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_6GHZ = 23,
3984 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_RU_2GHZ = 24,
3985 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_RU_5GHZ = 25,
3986 	RTW89_FW_ELEMENT_ID_TXPWR_DA_LMT_RU_6GHZ = 26,
3987 	RTW89_FW_ELEMENT_ID_AFE_PWR_SEQ = 27,
3988 
3989 	RTW89_FW_ELEMENT_ID_NUM,
3990 };
3991 
3992 #define BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ \
3993 	(BIT(RTW89_FW_ELEMENT_ID_TXPWR_BYRATE) | \
3994 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_2GHZ) | \
3995 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_5GHZ) | \
3996 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_2GHZ) | \
3997 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_5GHZ) | \
3998 	 BIT(RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT) | \
3999 	 BIT(RTW89_FW_ELEMENT_ID_TX_SHAPE_LMT_RU))
4000 
4001 #define BITS_OF_RTW89_TXPWR_FW_ELEMENTS \
4002 	(BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ | \
4003 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_6GHZ) | \
4004 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_LMT_RU_6GHZ))
4005 
4006 #define RTW89_AX_GEN_DEF_NEEDED_FW_ELEMENTS_NO_6GHZ \
4007 	(BIT(RTW89_FW_ELEMENT_ID_BB_REG) | \
4008 	 BIT(RTW89_FW_ELEMENT_ID_RADIO_A) | \
4009 	 BIT(RTW89_FW_ELEMENT_ID_RADIO_B) | \
4010 	 BIT(RTW89_FW_ELEMENT_ID_RF_NCTL) | \
4011 	 BIT(RTW89_FW_ELEMENT_ID_TXPWR_TRK) | \
4012 	 BITS_OF_RTW89_TXPWR_FW_ELEMENTS_NO_6GHZ)
4013 
4014 #define RTW89_BE_GEN_DEF_NEEDED_FW_ELEMENTS (BIT(RTW89_FW_ELEMENT_ID_BBMCU0) | \
4015 					     BIT(RTW89_FW_ELEMENT_ID_BB_REG) | \
4016 					     BIT(RTW89_FW_ELEMENT_ID_RADIO_A) | \
4017 					     BIT(RTW89_FW_ELEMENT_ID_RADIO_B) | \
4018 					     BIT(RTW89_FW_ELEMENT_ID_RF_NCTL) | \
4019 					     BIT(RTW89_FW_ELEMENT_ID_TXPWR_TRK) | \
4020 					     BITS_OF_RTW89_TXPWR_FW_ELEMENTS)
4021 
4022 struct __rtw89_fw_txpwr_element {
4023 	u8 rsvd0;
4024 	u8 rsvd1;
4025 	u8 rfe_type;
4026 	u8 ent_sz;
4027 	__le32 num_ents;
4028 	u8 content[];
4029 } __packed;
4030 
4031 struct __rtw89_fw_regd_element {
4032 	u8 rsvd0;
4033 	u8 rsvd1;
4034 	u8 rsvd2;
4035 	u8 ent_sz;
4036 	__le32 num_ents;
4037 	u8 content[];
4038 } __packed;
4039 
4040 enum rtw89_fw_txpwr_trk_type {
4041 	__RTW89_FW_TXPWR_TRK_TYPE_6GHZ_START = 0,
4042 	RTW89_FW_TXPWR_TRK_TYPE_6GB_N = 0,
4043 	RTW89_FW_TXPWR_TRK_TYPE_6GB_P = 1,
4044 	RTW89_FW_TXPWR_TRK_TYPE_6GA_N = 2,
4045 	RTW89_FW_TXPWR_TRK_TYPE_6GA_P = 3,
4046 	__RTW89_FW_TXPWR_TRK_TYPE_6GHZ_MAX = 3,
4047 
4048 	__RTW89_FW_TXPWR_TRK_TYPE_5GHZ_START = 4,
4049 	RTW89_FW_TXPWR_TRK_TYPE_5GB_N = 4,
4050 	RTW89_FW_TXPWR_TRK_TYPE_5GB_P = 5,
4051 	RTW89_FW_TXPWR_TRK_TYPE_5GA_N = 6,
4052 	RTW89_FW_TXPWR_TRK_TYPE_5GA_P = 7,
4053 	__RTW89_FW_TXPWR_TRK_TYPE_5GHZ_MAX = 7,
4054 
4055 	__RTW89_FW_TXPWR_TRK_TYPE_2GHZ_START = 8,
4056 	RTW89_FW_TXPWR_TRK_TYPE_2GB_N = 8,
4057 	RTW89_FW_TXPWR_TRK_TYPE_2GB_P = 9,
4058 	RTW89_FW_TXPWR_TRK_TYPE_2GA_N = 10,
4059 	RTW89_FW_TXPWR_TRK_TYPE_2GA_P = 11,
4060 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_N = 12,
4061 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_P = 13,
4062 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_N = 14,
4063 	RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_P = 15,
4064 	__RTW89_FW_TXPWR_TRK_TYPE_2GHZ_MAX = 15,
4065 
4066 	RTW89_FW_TXPWR_TRK_TYPE_NR,
4067 };
4068 
4069 struct rtw89_fw_txpwr_track_cfg {
4070 	const s8 (*delta[RTW89_FW_TXPWR_TRK_TYPE_NR])[DELTA_SWINGIDX_SIZE];
4071 };
4072 
4073 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_6GHZ \
4074 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_6GB_N) | \
4075 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GB_P) | \
4076 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GA_N) | \
4077 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_6GA_P))
4078 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_5GHZ \
4079 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_5GB_N) | \
4080 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GB_P) | \
4081 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GA_N) | \
4082 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_5GA_P))
4083 #define RTW89_DEFAULT_NEEDED_FW_TXPWR_TRK_2GHZ \
4084 	(BIT(RTW89_FW_TXPWR_TRK_TYPE_2GB_N) | \
4085 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GB_P) | \
4086 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GA_N) | \
4087 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2GA_P) | \
4088 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_N) | \
4089 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_B_P) | \
4090 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_N) | \
4091 	 BIT(RTW89_FW_TXPWR_TRK_TYPE_2G_CCK_A_P))
4092 
4093 enum rtw89_fw_afe_action {
4094 	RTW89_FW_AFE_ACTION_WRITE = 0,
4095 	RTW89_FW_AFE_ACTION_DELAY = 1,
4096 	RTW89_FW_AFE_ACTION_POLL = 2,
4097 };
4098 
4099 enum rtw89_fw_afe_cat {
4100 	RTW89_FW_AFE_CAT_BB = 0,
4101 	RTW89_FW_AFE_CAT_BB1 = 1,
4102 	RTW89_FW_AFE_CAT_MAC = 2,
4103 	RTW89_FW_AFE_CAT_MAC1 = 3,
4104 	RTW89_FW_AFE_CAT_AFEDIG = 4,
4105 	RTW89_FW_AFE_CAT_AFEDIG1 = 5,
4106 };
4107 
4108 enum rtw89_fw_afe_class {
4109 	RTW89_FW_AFE_CLASS_P0 = 0,
4110 	RTW89_FW_AFE_CLASS_P1 = 1,
4111 	RTW89_FW_AFE_CLASS_P2 = 2,
4112 	RTW89_FW_AFE_CLASS_P3 = 3,
4113 	RTW89_FW_AFE_CLASS_P4 = 4,
4114 	RTW89_FW_AFE_CLASS_CMN = 5,
4115 };
4116 
4117 struct rtw89_fw_element_hdr {
4118 	__le32 id; /* enum rtw89_fw_element_id */
4119 	__le32 size; /* exclude header size */
4120 	u8 ver[4];
4121 	__le32 rsvd0;
4122 	__le32 rsvd1;
4123 	__le32 rsvd2;
4124 	union {
4125 		struct {
4126 			u8 priv[8];
4127 			u8 contents[];
4128 		} __packed common;
4129 		struct {
4130 			u8 idx;
4131 			u8 rsvd[7];
4132 			struct {
4133 				__le32 addr;
4134 				__le32 data;
4135 			} __packed regs[];
4136 		} __packed reg2;
4137 		struct {
4138 			u8 cv;
4139 			u8 priv[7];
4140 			u8 contents[];
4141 		} __packed bbmcu;
4142 		struct {
4143 			__le32 bitmap; /* bitmap of enum rtw89_fw_txpwr_trk_type */
4144 			__le32 rsvd;
4145 			s8 contents[][DELTA_SWINGIDX_SIZE];
4146 		} __packed txpwr_trk;
4147 		struct {
4148 			u8 nr;
4149 			u8 rsvd[3];
4150 			u8 rfk_id; /* enum rtw89_phy_c2h_rfk_log_func */
4151 			u8 rsvd1[3];
4152 			__le16 offset[];
4153 		} __packed rfk_log_fmt;
4154 		struct {
4155 			u8 rsvd[8];
4156 			struct rtw89_phy_afe_info {
4157 				__le32 action; /* enum rtw89_fw_afe_action */
4158 				__le32 cat; /* enum rtw89_fw_afe_cat */
4159 				__le32 class; /* enum rtw89_fw_afe_class */
4160 				__le32 addr;
4161 				__le32 mask;
4162 				__le32 val;
4163 			} __packed infos[];
4164 		} __packed afe;
4165 		struct __rtw89_fw_txpwr_element txpwr;
4166 		struct __rtw89_fw_regd_element regd;
4167 	} __packed u;
4168 } __packed;
4169 
4170 struct fwcmd_hdr {
4171 	__le32 hdr0;
4172 	__le32 hdr1;
4173 };
4174 
4175 union rtw89_compat_fw_hdr {
4176 	struct rtw89_mfw_hdr mfw_hdr;
4177 	struct rtw89_fw_hdr fw_hdr;
4178 };
4179 
4180 static inline u32 rtw89_compat_fw_hdr_ver_code(const void *fw_buf)
4181 {
4182 	const union rtw89_compat_fw_hdr *compat = (typeof(compat))fw_buf;
4183 
4184 	if (compat->mfw_hdr.sig == RTW89_MFW_SIG)
4185 		return RTW89_MFW_HDR_VER_CODE(&compat->mfw_hdr);
4186 	else
4187 		return RTW89_FW_HDR_VER_CODE(&compat->fw_hdr);
4188 }
4189 
4190 static inline void rtw89_fw_get_filename(char *buf, size_t size,
4191 					 const char *fw_basename, int fw_format)
4192 {
4193 	if (fw_format <= 0)
4194 		snprintf(buf, size, "%s.bin", fw_basename);
4195 	else
4196 		snprintf(buf, size, "%s-%d.bin", fw_basename, fw_format);
4197 }
4198 
4199 #define RTW89_H2C_RF_PAGE_SIZE 500
4200 #define RTW89_H2C_RF_PAGE_NUM 3
4201 struct rtw89_fw_h2c_rf_reg_info {
4202 	enum rtw89_rf_path rf_path;
4203 	__le32 rtw89_phy_config_rf_h2c[RTW89_H2C_RF_PAGE_NUM][RTW89_H2C_RF_PAGE_SIZE];
4204 	u16 curr_idx;
4205 };
4206 
4207 #define H2C_SEC_CAM_LEN			24
4208 
4209 #define H2C_HEADER_LEN			8
4210 #define H2C_HDR_CAT			GENMASK(1, 0)
4211 #define H2C_HDR_CLASS			GENMASK(7, 2)
4212 #define H2C_HDR_FUNC			GENMASK(15, 8)
4213 #define H2C_HDR_DEL_TYPE		GENMASK(19, 16)
4214 #define H2C_HDR_H2C_SEQ			GENMASK(31, 24)
4215 #define H2C_HDR_TOTAL_LEN		GENMASK(13, 0)
4216 #define H2C_HDR_REC_ACK			BIT(14)
4217 #define H2C_HDR_DONE_ACK		BIT(15)
4218 
4219 #define FWCMD_TYPE_H2C			0
4220 
4221 #define H2C_CAT_TEST		0x0
4222 
4223 /* CLASS 5 - FW STATUS TEST */
4224 #define H2C_CL_FW_STATUS_TEST		0x5
4225 #define H2C_FUNC_CPU_EXCEPTION		0x1
4226 
4227 #define H2C_CAT_MAC		0x1
4228 
4229 /* CLASS 0 - FW INFO */
4230 #define H2C_CL_FW_INFO			0x0
4231 #define H2C_FUNC_LOG_CFG		0x0
4232 #define H2C_FUNC_MAC_GENERAL_PKT	0x1
4233 
4234 /* CLASS 1 - WOW */
4235 #define H2C_CL_MAC_WOW			0x1
4236 enum rtw89_wow_h2c_func {
4237 	H2C_FUNC_KEEP_ALIVE		= 0x0,
4238 	H2C_FUNC_DISCONNECT_DETECT	= 0x1,
4239 	H2C_FUNC_WOW_GLOBAL		= 0x2,
4240 	H2C_FUNC_GTK_OFLD		= 0x3,
4241 	H2C_FUNC_ARP_OFLD		= 0x4,
4242 	H2C_FUNC_NLO			= 0x7,
4243 	H2C_FUNC_WAKEUP_CTRL		= 0x8,
4244 	H2C_FUNC_WOW_CAM_UPD		= 0xC,
4245 	H2C_FUNC_AOAC_REPORT_REQ	= 0xD,
4246 
4247 	NUM_OF_RTW89_WOW_H2C_FUNC,
4248 };
4249 
4250 #define RTW89_WOW_WAIT_COND(tag, func) \
4251 	((tag) * NUM_OF_RTW89_WOW_H2C_FUNC + (func))
4252 
4253 #define RTW89_WOW_WAIT_COND_AOAC \
4254 	RTW89_WOW_WAIT_COND(0 /* don't care */, H2C_FUNC_AOAC_REPORT_REQ)
4255 
4256 /* CLASS 2 - PS */
4257 #define H2C_CL_MAC_PS			0x2
4258 enum rtw89_ps_h2c_func {
4259 	H2C_FUNC_MAC_LPS_PARM		= 0x0,
4260 	H2C_FUNC_P2P_ACT		= 0x1,
4261 	H2C_FUNC_IPS_CFG		= 0x3,
4262 	H2C_FUNC_PS_POWER_LEVEL		= 0x7,
4263 	H2C_FUNC_TBTT_TUNING		= 0xA,
4264 
4265 	NUM_OF_RTW89_PS_H2C_FUNC,
4266 };
4267 
4268 #define RTW89_PS_WAIT_COND(tag, func) \
4269 	((tag) * NUM_OF_RTW89_PS_H2C_FUNC + (func))
4270 
4271 #define RTW89_PS_WAIT_COND_IPS_CFG \
4272 	RTW89_PS_WAIT_COND(0 /* don't care */, H2C_FUNC_IPS_CFG)
4273 
4274 /* CLASS 3 - FW download */
4275 #define H2C_CL_MAC_FWDL		0x3
4276 #define H2C_FUNC_MAC_FWHDR_DL		0x0
4277 
4278 /* CLASS 5 - Frame Exchange */
4279 #define H2C_CL_MAC_FR_EXCHG		0x5
4280 #define H2C_FUNC_MAC_CCTLINFO_UD	0x2
4281 #define H2C_FUNC_MAC_BCN_UPD		0x5
4282 #define H2C_FUNC_MAC_DCTLINFO_UD_V1	0x9
4283 #define H2C_FUNC_MAC_CCTLINFO_UD_V1	0xa
4284 #define H2C_FUNC_MAC_DCTLINFO_UD_V2	0xc
4285 #define H2C_FUNC_MAC_BCN_UPD_BE		0xd
4286 #define H2C_FUNC_MAC_CCTLINFO_UD_G7	0x11
4287 
4288 /* CLASS 6 - Address CAM */
4289 #define H2C_CL_MAC_ADDR_CAM_UPDATE	0x6
4290 #define H2C_FUNC_MAC_ADDR_CAM_UPD	0x0
4291 
4292 /* CLASS 8 - Media Status Report */
4293 #define H2C_CL_MAC_MEDIA_RPT		0x8
4294 #define H2C_FUNC_MAC_JOININFO		0x0
4295 #define H2C_FUNC_MAC_FWROLE_MAINTAIN	0x4
4296 #define H2C_FUNC_NOTIFY_DBCC		0x5
4297 
4298 /* CLASS 9 - FW offload */
4299 #define H2C_CL_MAC_FW_OFLD		0x9
4300 enum rtw89_fw_ofld_h2c_func {
4301 	H2C_FUNC_PACKET_OFLD		= 0x1,
4302 	H2C_FUNC_MAC_MACID_PAUSE	= 0x8,
4303 	H2C_FUNC_USR_EDCA		= 0xF,
4304 	H2C_FUNC_TSF32_TOGL		= 0x10,
4305 	H2C_FUNC_OFLD_CFG		= 0x14,
4306 	H2C_FUNC_ADD_SCANOFLD_CH	= 0x16,
4307 	H2C_FUNC_SCANOFLD		= 0x17,
4308 	H2C_FUNC_TX_DUTY		= 0x18,
4309 	H2C_FUNC_PKT_DROP		= 0x1b,
4310 	H2C_FUNC_CFG_BCNFLTR		= 0x1e,
4311 	H2C_FUNC_OFLD_RSSI		= 0x1f,
4312 	H2C_FUNC_OFLD_TP		= 0x20,
4313 	H2C_FUNC_MAC_MACID_PAUSE_SLEEP	= 0x28,
4314 	H2C_FUNC_SCANOFLD_BE		= 0x2c,
4315 
4316 	NUM_OF_RTW89_FW_OFLD_H2C_FUNC,
4317 };
4318 
4319 #define RTW89_FW_OFLD_WAIT_COND(tag, func) \
4320 	((tag) * NUM_OF_RTW89_FW_OFLD_H2C_FUNC + (func))
4321 
4322 #define RTW89_FW_OFLD_WAIT_COND_PKT_OFLD(pkt_id, pkt_op) \
4323 	RTW89_FW_OFLD_WAIT_COND(RTW89_PKT_OFLD_WAIT_TAG(pkt_id, pkt_op), \
4324 				H2C_FUNC_PACKET_OFLD)
4325 
4326 #define RTW89_SCANOFLD_WAIT_COND_ADD_CH RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_ADD_SCANOFLD_CH)
4327 
4328 #define RTW89_SCANOFLD_WAIT_COND_START RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_SCANOFLD)
4329 #define RTW89_SCANOFLD_WAIT_COND_STOP RTW89_FW_OFLD_WAIT_COND(1, H2C_FUNC_SCANOFLD)
4330 #define RTW89_SCANOFLD_BE_WAIT_COND_START RTW89_FW_OFLD_WAIT_COND(0, H2C_FUNC_SCANOFLD_BE)
4331 #define RTW89_SCANOFLD_BE_WAIT_COND_STOP RTW89_FW_OFLD_WAIT_COND(1, H2C_FUNC_SCANOFLD_BE)
4332 
4333 
4334 /* CLASS 10 - Security CAM */
4335 #define H2C_CL_MAC_SEC_CAM		0xa
4336 #define H2C_FUNC_MAC_SEC_UPD		0x1
4337 
4338 /* CLASS 12 - BA CAM */
4339 #define H2C_CL_BA_CAM			0xc
4340 #define H2C_FUNC_MAC_BA_CAM		0x0
4341 #define H2C_FUNC_MAC_BA_CAM_V1		0x1
4342 #define H2C_FUNC_MAC_BA_CAM_INIT	0x2
4343 
4344 /* CLASS 14 - MCC */
4345 #define H2C_CL_MCC			0xe
4346 enum rtw89_mcc_h2c_func {
4347 	H2C_FUNC_ADD_MCC		= 0x0,
4348 	H2C_FUNC_START_MCC		= 0x1,
4349 	H2C_FUNC_STOP_MCC		= 0x2,
4350 	H2C_FUNC_DEL_MCC_GROUP		= 0x3,
4351 	H2C_FUNC_RESET_MCC_GROUP	= 0x4,
4352 	H2C_FUNC_MCC_REQ_TSF		= 0x5,
4353 	H2C_FUNC_MCC_MACID_BITMAP	= 0x6,
4354 	H2C_FUNC_MCC_SYNC		= 0x7,
4355 	H2C_FUNC_MCC_SET_DURATION	= 0x8,
4356 
4357 	NUM_OF_RTW89_MCC_H2C_FUNC,
4358 };
4359 
4360 #define RTW89_MCC_WAIT_COND(group, func) \
4361 	((group) * NUM_OF_RTW89_MCC_H2C_FUNC + (func))
4362 
4363 /* CLASS 20 - MLO */
4364 #define H2C_CL_MLO                     0x14
4365 enum rtw89_mlo_h2c_func {
4366 	H2C_FUNC_MLO_TBL_CFG		= 0x0,
4367 	H2C_FUNC_MLO_STA_CFG		= 0x1,
4368 	H2C_FUNC_MLO_TTLM		= 0x2,
4369 	H2C_FUNC_MLO_DM_CFG		= 0x3,
4370 	H2C_FUNC_MLO_EMLSR_STA_CFG	= 0x4,
4371 	H2C_FUNC_MLO_MCMLO_RELINK_DROP	= 0x5,
4372 	H2C_FUNC_MLO_MCMLO_SN_SYNC	= 0x6,
4373 	H2C_FUNC_MLO_RELINK		= 0x7,
4374 	H2C_FUNC_MLO_LINK_CFG		= 0x8,
4375 	H2C_FUNC_MLO_DM_DBG		= 0x9,
4376 
4377 	NUM_OF_RTW89_MLO_H2C_FUNC,
4378 };
4379 
4380 #define RTW89_MLO_WAIT_COND(macid, func) \
4381 	((macid) * NUM_OF_RTW89_MLO_H2C_FUNC + (func))
4382 
4383 /* CLASS 24 - MRC */
4384 #define H2C_CL_MRC			0x18
4385 enum rtw89_mrc_h2c_func {
4386 	H2C_FUNC_MRC_REQ_TSF		= 0x0,
4387 	H2C_FUNC_ADD_MRC		= 0x1,
4388 	H2C_FUNC_START_MRC		= 0x2,
4389 	H2C_FUNC_DEL_MRC		= 0x3,
4390 	H2C_FUNC_MRC_SYNC		= 0x4,
4391 	H2C_FUNC_MRC_UPD_DURATION	= 0x5,
4392 	H2C_FUNC_MRC_UPD_BITMAP		= 0x6,
4393 
4394 	NUM_OF_RTW89_MRC_H2C_FUNC,
4395 };
4396 
4397 /* can consider MRC's sch_idx as MCC's group */
4398 #define RTW89_MRC_WAIT_COND(sch_idx, func) \
4399 	((sch_idx) * NUM_OF_RTW89_MRC_H2C_FUNC + (func))
4400 
4401 #define RTW89_MRC_WAIT_COND_REQ_TSF \
4402 	RTW89_MRC_WAIT_COND(0 /* don't care */, H2C_FUNC_MRC_REQ_TSF)
4403 
4404 /* CLASS 36 - AP */
4405 #define H2C_CL_AP			0x24
4406 #define H2C_FUNC_AP_INFO 0x0
4407 
4408 #define H2C_CAT_OUTSRC			0x2
4409 
4410 #define H2C_CL_OUTSRC_RA		0x1
4411 #define H2C_FUNC_OUTSRC_RA_MACIDCFG	0x0
4412 
4413 #define H2C_CL_OUTSRC_DM		0x2
4414 #define H2C_FUNC_FW_MCC_DIG		0x6
4415 #define H2C_FUNC_FW_LPS_CH_INFO		0xb
4416 #define H2C_FUNC_FW_LPS_ML_CMN_INFO	0xe
4417 
4418 #define H2C_CL_OUTSRC_RF_REG_A		0x8
4419 #define H2C_CL_OUTSRC_RF_REG_B		0x9
4420 #define H2C_CL_OUTSRC_RF_FW_NOTIFY	0xa
4421 #define H2C_FUNC_OUTSRC_RF_GET_MCCCH	0x2
4422 #define H2C_FUNC_OUTSRC_RF_PS_INFO	0x10
4423 #define H2C_CL_OUTSRC_RF_FW_RFK		0xb
4424 
4425 enum rtw89_rfk_offload_h2c_func {
4426 	H2C_FUNC_RFK_TSSI_OFFLOAD = 0x0,
4427 	H2C_FUNC_RFK_IQK_OFFLOAD = 0x1,
4428 	H2C_FUNC_RFK_DPK_OFFLOAD = 0x3,
4429 	H2C_FUNC_RFK_TXGAPK_OFFLOAD = 0x4,
4430 	H2C_FUNC_RFK_DACK_OFFLOAD = 0x5,
4431 	H2C_FUNC_RFK_RXDCK_OFFLOAD = 0x6,
4432 	H2C_FUNC_RFK_PRE_NOTIFY = 0x8,
4433 	H2C_FUNC_RFK_TAS_OFFLOAD = 0x9,
4434 };
4435 
4436 struct rtw89_fw_h2c_rf_get_mccch {
4437 	__le32 ch_0_0;
4438 	__le32 ch_0_1;
4439 	__le32 ch_1_0;
4440 	__le32 ch_1_1;
4441 	__le32 current_channel;
4442 } __packed;
4443 
4444 struct rtw89_fw_h2c_rf_get_mccch_v0 {
4445 	__le32 ch_0;
4446 	__le32 ch_1;
4447 	__le32 band_0;
4448 	__le32 band_1;
4449 	__le32 current_channel;
4450 	__le32 current_band_type;
4451 } __packed;
4452 
4453 struct rtw89_h2c_mcc_dig {
4454 	__le32 w0;
4455 	__le32 w1;
4456 	__le32 w2;
4457 } __packed;
4458 
4459 #define RTW89_H2C_MCC_DIG_W0_REG_CNT GENMASK(7, 0)
4460 #define RTW89_H2C_MCC_DIG_W0_DM_EN BIT(8)
4461 #define RTW89_H2C_MCC_DIG_W0_IDX GENMASK(10, 9)
4462 #define RTW89_H2C_MCC_DIG_W0_SET BIT(11)
4463 #define RTW89_H2C_MCC_DIG_W0_PHY0_EN BIT(12)
4464 #define RTW89_H2C_MCC_DIG_W0_PHY1_EN BIT(13)
4465 #define RTW89_H2C_MCC_DIG_W0_CENTER_CH GENMASK(23, 16)
4466 #define RTW89_H2C_MCC_DIG_W0_BAND_TYPE GENMASK(31, 24)
4467 #define RTW89_H2C_MCC_DIG_W1_ADDR_LSB GENMASK(7, 0)
4468 #define RTW89_H2C_MCC_DIG_W1_ADDR_MSB GENMASK(15, 8)
4469 #define RTW89_H2C_MCC_DIG_W1_BMASK_LSB GENMASK(23, 16)
4470 #define RTW89_H2C_MCC_DIG_W1_BMASK_MSB GENMASK(31, 24)
4471 #define RTW89_H2C_MCC_DIG_W2_VAL_LSB GENMASK(7, 0)
4472 #define RTW89_H2C_MCC_DIG_W2_VAL_MSB GENMASK(15, 8)
4473 
4474 #define NUM_OF_RTW89_FW_RFK_PATH 2
4475 #define NUM_OF_RTW89_FW_RFK_TBL 3
4476 
4477 struct rtw89_h2c_rf_ps_info {
4478 	__le32 rf18[NUM_OF_RTW89_FW_RFK_PATH];
4479 	__le32 mlo_mode;
4480 	u8 pri_ch[NUM_OF_RTW89_FW_RFK_PATH];
4481 } __packed;
4482 
4483 struct rtw89_fw_h2c_rfk_pre_info_common {
4484 	struct {
4485 		__le32 ch[NUM_OF_RTW89_FW_RFK_PATH][NUM_OF_RTW89_FW_RFK_TBL];
4486 		__le32 band[NUM_OF_RTW89_FW_RFK_PATH][NUM_OF_RTW89_FW_RFK_TBL];
4487 	} __packed dbcc;
4488 
4489 	__le32 mlo_mode;
4490 	struct {
4491 		__le32 cur_ch[NUM_OF_RTW89_FW_RFK_PATH];
4492 		__le32 cur_band[NUM_OF_RTW89_FW_RFK_PATH];
4493 	} __packed tbl;
4494 
4495 	__le32 phy_idx;
4496 } __packed;
4497 
4498 struct rtw89_fw_h2c_rfk_pre_info_v0 {
4499 	struct rtw89_fw_h2c_rfk_pre_info_common common;
4500 
4501 	__le32 cur_band;
4502 	__le32 cur_bw;
4503 	__le32 cur_center_ch;
4504 
4505 	__le32 ktbl_sel0;
4506 	__le32 ktbl_sel1;
4507 	__le32 rfmod0;
4508 	__le32 rfmod1;
4509 
4510 	__le32 mlo_1_1;
4511 	__le32 rfe_type;
4512 	__le32 drv_mode;
4513 
4514 	struct {
4515 		__le32 ch[NUM_OF_RTW89_FW_RFK_PATH];
4516 		__le32 band[NUM_OF_RTW89_FW_RFK_PATH];
4517 	} __packed mlo;
4518 } __packed;
4519 
4520 struct rtw89_fw_h2c_rfk_pre_info_v1 {
4521 	struct rtw89_fw_h2c_rfk_pre_info_common common;
4522 	__le32 mlo_1_1;
4523 } __packed;
4524 
4525 struct rtw89_fw_h2c_rfk_pre_info {
4526 	struct rtw89_fw_h2c_rfk_pre_info_v1 base_v1;
4527 	__le32 cur_bandwidth[NUM_OF_RTW89_FW_RFK_PATH];
4528 } __packed;
4529 
4530 struct rtw89_h2c_rf_tssi {
4531 	__le16 len;
4532 	u8 phy;
4533 	u8 ch;
4534 	u8 bw;
4535 	u8 band;
4536 	u8 hwtx_en;
4537 	u8 cv;
4538 	s8 curr_tssi_cck_de[2];
4539 	s8 curr_tssi_cck_de_20m[2];
4540 	s8 curr_tssi_cck_de_40m[2];
4541 	s8 curr_tssi_efuse_cck_de[2];
4542 	s8 curr_tssi_ofdm_de[2];
4543 	s8 curr_tssi_ofdm_de_20m[2];
4544 	s8 curr_tssi_ofdm_de_40m[2];
4545 	s8 curr_tssi_ofdm_de_80m[2];
4546 	s8 curr_tssi_ofdm_de_160m[2];
4547 	s8 curr_tssi_ofdm_de_320m[2];
4548 	s8 curr_tssi_efuse_ofdm_de[2];
4549 	s8 curr_tssi_ofdm_de_diff_20m[2];
4550 	s8 curr_tssi_ofdm_de_diff_80m[2];
4551 	s8 curr_tssi_ofdm_de_diff_160m[2];
4552 	s8 curr_tssi_ofdm_de_diff_320m[2];
4553 	s8 curr_tssi_trim_de[2];
4554 	u8 pg_thermal[2];
4555 	u8 ftable[2][128];
4556 	u8 tssi_mode;
4557 	u8 rfe_type;
4558 } __packed;
4559 
4560 struct rtw89_h2c_rf_iqk_v0 {
4561 	__le32 phy_idx;
4562 	__le32 dbcc;
4563 } __packed;
4564 
4565 struct rtw89_h2c_rf_iqk {
4566 	u8 len;
4567 	u8 ktype;
4568 	u8 phy;
4569 	u8 kpath;
4570 	u8 band;
4571 	u8 bw;
4572 	u8 ch;
4573 	u8 cv;
4574 } __packed;
4575 
4576 struct rtw89_h2c_rf_dpk {
4577 	u8 len;
4578 	u8 phy;
4579 	u8 dpk_enable;
4580 	u8 kpath;
4581 	u8 cur_band;
4582 	u8 cur_bw;
4583 	u8 cur_ch;
4584 	u8 dpk_dbg_en;
4585 } __packed;
4586 
4587 struct rtw89_h2c_rf_txgapk {
4588 	u8 len;
4589 	u8 ktype;
4590 	u8 phy;
4591 	u8 kpath;
4592 	u8 band;
4593 	u8 bw;
4594 	u8 ch;
4595 	u8 cv;
4596 } __packed;
4597 
4598 struct rtw89_h2c_rf_dack {
4599 	__le32 len;
4600 	__le32 phy;
4601 	__le32 type;
4602 } __packed;
4603 
4604 struct rtw89_h2c_rf_rxdck_v0 {
4605 	u8 len;
4606 	u8 phy;
4607 	u8 is_afe;
4608 	u8 kpath;
4609 	u8 cur_band;
4610 	u8 cur_bw;
4611 	u8 cur_ch;
4612 	u8 rxdck_dbg_en;
4613 } __packed;
4614 
4615 struct rtw89_h2c_rf_tas {
4616 	__le32 enable;
4617 } __packed;
4618 
4619 struct rtw89_h2c_rf_rxdck {
4620 	struct rtw89_h2c_rf_rxdck_v0 v0;
4621 	u8 is_chl_k;
4622 } __packed;
4623 
4624 enum rtw89_rf_log_type {
4625 	RTW89_RF_RUN_LOG = 0,
4626 	RTW89_RF_RPT_LOG = 1,
4627 };
4628 
4629 struct rtw89_c2h_rf_log_hdr {
4630 	u8 type; /* enum rtw89_rf_log_type */
4631 	__le16 len;
4632 	u8 content[];
4633 } __packed;
4634 
4635 struct rtw89_c2h_rf_run_log {
4636 	__le32 fmt_idx;
4637 	__le32 arg[4];
4638 } __packed;
4639 
4640 struct rtw89_c2h_rf_iqk_rpt_log {
4641 	bool iqk_tx_fail[2];
4642 	bool iqk_rx_fail[2];
4643 	bool is_iqk_init;
4644 	bool is_reload;
4645 	bool is_wb_txiqk[2];
4646 	bool is_wb_rxiqk[2];
4647 	bool is_nbiqk;
4648 	bool txiqk_en;
4649 	bool rxiqk_en;
4650 	bool lok_en;
4651 	bool iqk_xym_en;
4652 	bool iqk_sram_en;
4653 	bool iqk_fft_en;
4654 	bool is_fw_iqk;
4655 	bool is_iqk_enable;
4656 	bool iqk_cfir_en;
4657 	bool thermal_rek_en;
4658 	u8 iqk_band[2];
4659 	u8 iqk_ch[2];
4660 	u8 iqk_bw[2];
4661 	u8 iqk_times;
4662 	u8 version;
4663 	u8 phy;
4664 	u8 fwk_status;
4665 	u8 rsvd;
4666 	__le32 reload_cnt;
4667 	__le32 iqk_fail_cnt;
4668 	__le32 lok_idac[2];
4669 	__le32 lok_vbuf[2];
4670 	__le32 rftxgain[2][4];
4671 	__le32 rfrxgain[2][4];
4672 	__le32 tx_xym[2][4];
4673 	__le32 rx_xym[2][4];
4674 } __packed;
4675 
4676 struct rtw89_c2h_rf_dpk_rpt_log {
4677 	u8 ver;
4678 	u8 idx[2];
4679 	u8 band[2];
4680 	u8 bw[2];
4681 	u8 ch[2];
4682 	u8 path_ok[2];
4683 	u8 txagc[2];
4684 	u8 ther[2];
4685 	u8 gs[2];
4686 	u8 dc_i[4];
4687 	u8 dc_q[4];
4688 	u8 corr_val[2];
4689 	u8 corr_idx[2];
4690 	u8 is_timeout[2];
4691 	u8 rxbb_ov[2];
4692 	u8 rsvd;
4693 } __packed;
4694 
4695 struct rtw89_c2h_rf_dack_rpt_log {
4696 	u8 fwdack_ver;
4697 	u8 fwdack_info_ver;
4698 	u8 msbk_d[2][2][16];
4699 	u8 dadck_d[2][2];
4700 	u8 cdack_d[2][2][2];
4701 	u8 addck2_hd[2][2][2];
4702 	u8 addck2_ld[2][2][2];
4703 	u8 adgaink_d[2][2];
4704 	u8 biask_hd[2][2];
4705 	u8 biask_ld[2][2];
4706 	u8 addck_timeout;
4707 	u8 cdack_timeout;
4708 	u8 dadck_timeout;
4709 	u8 msbk_timeout;
4710 	u8 adgaink_timeout;
4711 	u8 wbadcdck_timeout;
4712 	u8 drck_timeout;
4713 	u8 dack_fail;
4714 	u8 wbdck_d[2];
4715 	u8 rck_d;
4716 } __packed;
4717 
4718 struct rtw89_c2h_rf_rxdck_rpt_log {
4719 	u8 ver;
4720 	u8 band[2];
4721 	u8 bw[2];
4722 	u8 ch[2];
4723 	u8 timeout[2];
4724 } __packed;
4725 
4726 struct rtw89_c2h_rf_tssi_rpt_log {
4727 	s8 alignment_power[2][2][4];
4728 	u8 alignment_power_cw_h[2][2][4];
4729 	u8 alignment_power_cw_l[2][2][4];
4730 	u8 tssi_alimk_state[2][2];
4731 	u8 default_txagc_offset[2][2];
4732 } __packed;
4733 
4734 struct rtw89_c2h_rf_txgapk_rpt_log {
4735 	__le32 r0x8010[2];
4736 	__le32 chk_cnt;
4737 	u8 track_d[2][17];
4738 	u8 power_d[2][17];
4739 	u8 is_txgapk_ok;
4740 	u8 chk_id;
4741 	u8 ver;
4742 	u8 rsv1;
4743 } __packed;
4744 
4745 struct rtw89_c2h_rfk_report {
4746 	struct rtw89_c2h_hdr hdr;
4747 	u8 state; /* enum rtw89_rfk_report_state */
4748 	u8 version;
4749 } __packed;
4750 
4751 struct rtw89_c2h_rf_tas_rpt_log {
4752 	__le32 cur_idx;
4753 	__le16 txpwr_history[20];
4754 } __packed;
4755 
4756 struct rtw89_c2h_rf_tas_info {
4757 	struct rtw89_c2h_hdr hdr;
4758 	struct rtw89_c2h_rf_tas_rpt_log content;
4759 } __packed;
4760 
4761 #define RTW89_FW_RSVD_PLE_SIZE 0x800
4762 
4763 #define RTW89_FW_BACKTRACE_INFO_SIZE 8
4764 #define RTW89_VALID_FW_BACKTRACE_SIZE(_size) \
4765 	((_size) % RTW89_FW_BACKTRACE_INFO_SIZE == 0)
4766 
4767 #define RTW89_FW_BACKTRACE_MAX_SIZE 512 /* 8 * 64 (entries) */
4768 #define RTW89_FW_BACKTRACE_KEY 0xBACEBACE
4769 
4770 #define FWDL_WAIT_CNT 400000
4771 #define FWDL_WAIT_CNT_USB 3200
4772 
4773 int rtw89_fw_check_rdy(struct rtw89_dev *rtwdev, enum rtw89_fwdl_check_type type);
4774 int rtw89_fw_recognize(struct rtw89_dev *rtwdev);
4775 int rtw89_fw_recognize_elements(struct rtw89_dev *rtwdev);
4776 const struct firmware *
4777 rtw89_early_fw_feature_recognize(struct device *device,
4778 				 const struct rtw89_chip_info *chip,
4779 				 struct rtw89_fw_info *early_fw,
4780 				 int *used_fw_format);
4781 int rtw89_fw_download(struct rtw89_dev *rtwdev, enum rtw89_fw_type type,
4782 		      bool include_bb);
4783 void rtw89_load_firmware_work(struct work_struct *work);
4784 void rtw89_unload_firmware(struct rtw89_dev *rtwdev);
4785 int rtw89_wait_firmware_completion(struct rtw89_dev *rtwdev);
4786 int rtw89_fw_log_prepare(struct rtw89_dev *rtwdev);
4787 void rtw89_fw_log_dump(struct rtw89_dev *rtwdev, u8 *buf, u32 len);
4788 void rtw89_h2c_pkt_set_hdr(struct rtw89_dev *rtwdev, struct sk_buff *skb,
4789 			   u8 type, u8 cat, u8 class, u8 func,
4790 			   bool rack, bool dack, u32 len);
4791 int rtw89_fw_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev,
4792 				  struct rtw89_vif_link *rtwvif_link,
4793 				  struct rtw89_sta_link *rtwsta_link);
4794 int rtw89_fw_h2c_default_cmac_tbl_g7(struct rtw89_dev *rtwdev,
4795 				     struct rtw89_vif_link *rtwvif_link,
4796 				     struct rtw89_sta_link *rtwsta_link);
4797 int rtw89_fw_h2c_default_dmac_tbl_v2(struct rtw89_dev *rtwdev,
4798 				     struct rtw89_vif_link *rtwvif_link,
4799 				     struct rtw89_sta_link *rtwsta_link);
4800 int rtw89_fw_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev,
4801 				struct rtw89_vif_link *rtwvif_link,
4802 				struct rtw89_sta_link *rtwsta_link);
4803 int rtw89_fw_h2c_assoc_cmac_tbl_g7(struct rtw89_dev *rtwdev,
4804 				   struct rtw89_vif_link *rtwvif_link,
4805 				   struct rtw89_sta_link *rtwsta_link);
4806 int rtw89_fw_h2c_ampdu_cmac_tbl_g7(struct rtw89_dev *rtwdev,
4807 				   struct rtw89_vif_link *rtwvif_link,
4808 				   struct rtw89_sta_link *rtwsta_link);
4809 int rtw89_fw_h2c_txtime_cmac_tbl(struct rtw89_dev *rtwdev,
4810 				 struct rtw89_sta_link *rtwsta_link);
4811 int rtw89_fw_h2c_txtime_cmac_tbl_g7(struct rtw89_dev *rtwdev,
4812 				    struct rtw89_sta_link *rtwsta_link);
4813 int rtw89_fw_h2c_punctured_cmac_tbl_g7(struct rtw89_dev *rtwdev,
4814 				       struct rtw89_vif_link *rtwvif_link,
4815 				       u16 punctured);
4816 int rtw89_fw_h2c_txpath_cmac_tbl(struct rtw89_dev *rtwdev,
4817 				 struct rtw89_sta_link *rtwsta_link);
4818 int rtw89_fw_h2c_update_beacon(struct rtw89_dev *rtwdev,
4819 			       struct rtw89_vif_link *rtwvif_link);
4820 int rtw89_fw_h2c_update_beacon_be(struct rtw89_dev *rtwdev,
4821 				  struct rtw89_vif_link *rtwvif_link);
4822 int rtw89_fw_h2c_tbtt_tuning(struct rtw89_dev *rtwdev,
4823 			     struct rtw89_vif_link *rtwvif_link, u32 offset);
4824 int rtw89_fw_h2c_pwr_lvl(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link);
4825 int rtw89_fw_h2c_cam(struct rtw89_dev *rtwdev, struct rtw89_vif_link *vif,
4826 		     struct rtw89_sta_link *rtwsta_link, const u8 *scan_mac_addr);
4827 int rtw89_fw_h2c_dctl_sec_cam_v1(struct rtw89_dev *rtwdev,
4828 				 struct rtw89_vif_link *rtwvif_link,
4829 				 struct rtw89_sta_link *rtwsta_link);
4830 int rtw89_fw_h2c_dctl_sec_cam_v2(struct rtw89_dev *rtwdev,
4831 				 struct rtw89_vif_link *rtwvif_link,
4832 				 struct rtw89_sta_link *rtwsta_link);
4833 void rtw89_fw_c2h_irqsafe(struct rtw89_dev *rtwdev, struct sk_buff *c2h);
4834 void rtw89_fw_c2h_work(struct wiphy *wiphy, struct wiphy_work *work);
4835 void rtw89_fw_c2h_purge_obsoleted_scan_events(struct rtw89_dev *rtwdev);
4836 int rtw89_fw_h2c_role_maintain(struct rtw89_dev *rtwdev,
4837 			       struct rtw89_vif_link *rtwvif_link,
4838 			       struct rtw89_sta_link *rtwsta_link,
4839 			       enum rtw89_upd_mode upd_mode);
4840 int rtw89_fw_h2c_join_info(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4841 			   struct rtw89_sta_link *rtwsta_link, bool dis_conn);
4842 int rtw89_fw_h2c_notify_dbcc(struct rtw89_dev *rtwdev, bool en);
4843 int rtw89_fw_h2c_macid_pause(struct rtw89_dev *rtwdev, u8 sh, u8 grp,
4844 			     bool pause);
4845 int rtw89_fw_h2c_set_edca(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4846 			  u8 ac, u32 val);
4847 int rtw89_fw_h2c_set_ofld_cfg(struct rtw89_dev *rtwdev);
4848 int rtw89_fw_h2c_tx_duty(struct rtw89_dev *rtwdev, u8 lv);
4849 int rtw89_fw_h2c_set_bcn_fltr_cfg(struct rtw89_dev *rtwdev,
4850 				  struct rtw89_vif_link *rtwvif_link,
4851 				  bool connect);
4852 int rtw89_fw_h2c_rssi_offload(struct rtw89_dev *rtwdev,
4853 			      struct rtw89_rx_phy_ppdu *phy_ppdu);
4854 int rtw89_fw_h2c_tp_offload(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link);
4855 int rtw89_fw_h2c_ra(struct rtw89_dev *rtwdev, struct rtw89_ra_info *ra, bool csi);
4856 int rtw89_fw_h2c_cxdrv_init(struct rtw89_dev *rtwdev, u8 type);
4857 int rtw89_fw_h2c_cxdrv_init_v7(struct rtw89_dev *rtwdev, u8 type);
4858 int rtw89_fw_h2c_cxdrv_role(struct rtw89_dev *rtwdev, u8 type);
4859 int rtw89_fw_h2c_cxdrv_role_v1(struct rtw89_dev *rtwdev, u8 type);
4860 int rtw89_fw_h2c_cxdrv_role_v2(struct rtw89_dev *rtwdev, u8 type);
4861 int rtw89_fw_h2c_cxdrv_role_v7(struct rtw89_dev *rtwdev, u8 type);
4862 int rtw89_fw_h2c_cxdrv_role_v8(struct rtw89_dev *rtwdev, u8 type);
4863 int rtw89_fw_h2c_cxdrv_osi_info(struct rtw89_dev *rtwdev, u8 type);
4864 int rtw89_fw_h2c_cxdrv_ctrl(struct rtw89_dev *rtwdev, u8 type);
4865 int rtw89_fw_h2c_cxdrv_ctrl_v7(struct rtw89_dev *rtwdev, u8 type);
4866 int rtw89_fw_h2c_cxdrv_trx(struct rtw89_dev *rtwdev, u8 type);
4867 int rtw89_fw_h2c_cxdrv_rfk(struct rtw89_dev *rtwdev, u8 type);
4868 int rtw89_fw_h2c_del_pkt_offload(struct rtw89_dev *rtwdev, u8 id);
4869 int rtw89_fw_h2c_add_pkt_offload(struct rtw89_dev *rtwdev, u8 *id,
4870 				 struct sk_buff *skb_ofld);
4871 int rtw89_fw_h2c_scan_offload_ax(struct rtw89_dev *rtwdev,
4872 				 struct rtw89_scan_option *opt,
4873 				 struct rtw89_vif_link *vif,
4874 				 bool wowlan);
4875 int rtw89_fw_h2c_scan_offload_be(struct rtw89_dev *rtwdev,
4876 				 struct rtw89_scan_option *opt,
4877 				 struct rtw89_vif_link *vif,
4878 				 bool wowlan);
4879 int rtw89_fw_h2c_rf_reg(struct rtw89_dev *rtwdev,
4880 			struct rtw89_fw_h2c_rf_reg_info *info,
4881 			u16 len, u8 page);
4882 int rtw89_fw_h2c_rf_ntfy_mcc(struct rtw89_dev *rtwdev);
4883 int rtw89_fw_h2c_rf_ps_info(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
4884 int rtw89_fw_h2c_rf_pre_ntfy(struct rtw89_dev *rtwdev,
4885 			     enum rtw89_phy_idx phy_idx);
4886 int rtw89_fw_h2c_mcc_dig(struct rtw89_dev *rtwdev,
4887 			 enum rtw89_chanctx_idx chanctx_idx,
4888 			 u8 mcc_role_idx, u8 pd_val, bool en);
4889 int rtw89_fw_h2c_rf_tssi(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4890 			 const struct rtw89_chan *chan, enum rtw89_tssi_mode tssi_mode);
4891 int rtw89_fw_h2c_rf_iqk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4892 			const struct rtw89_chan *chan);
4893 int rtw89_fw_h2c_rf_dpk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4894 			const struct rtw89_chan *chan);
4895 int rtw89_fw_h2c_rf_txgapk(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4896 			   const struct rtw89_chan *chan);
4897 int rtw89_fw_h2c_rf_dack(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4898 			 const struct rtw89_chan *chan);
4899 int rtw89_fw_h2c_rf_rxdck(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx,
4900 			  const struct rtw89_chan *chan, bool is_chl_k);
4901 int rtw89_fw_h2c_rf_tas_trigger(struct rtw89_dev *rtwdev, bool enable);
4902 int rtw89_fw_h2c_raw_with_hdr(struct rtw89_dev *rtwdev,
4903 			      u8 h2c_class, u8 h2c_func, u8 *buf, u16 len,
4904 			      bool rack, bool dack);
4905 int rtw89_fw_h2c_raw(struct rtw89_dev *rtwdev, const u8 *buf, u16 len);
4906 void rtw89_fw_send_all_early_h2c(struct rtw89_dev *rtwdev);
4907 void __rtw89_fw_free_all_early_h2c(struct rtw89_dev *rtwdev);
4908 void rtw89_fw_free_all_early_h2c(struct rtw89_dev *rtwdev);
4909 int rtw89_fw_h2c_general_pkt(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4910 			     u8 macid);
4911 void rtw89_fw_release_general_pkt_list_vif(struct rtw89_dev *rtwdev,
4912 					   struct rtw89_vif_link *rtwvif_link,
4913 					   bool notify_fw);
4914 void rtw89_fw_release_general_pkt_list(struct rtw89_dev *rtwdev, bool notify_fw);
4915 int rtw89_fw_h2c_ba_cam(struct rtw89_dev *rtwdev,
4916 			struct rtw89_vif_link *rtwvif_link,
4917 			struct rtw89_sta_link *rtwsta_link,
4918 			bool valid, struct ieee80211_ampdu_params *params);
4919 int rtw89_fw_h2c_ba_cam_v1(struct rtw89_dev *rtwdev,
4920 			   struct rtw89_vif_link *rtwvif_link,
4921 			   struct rtw89_sta_link *rtwsta_link,
4922 			   bool valid, struct ieee80211_ampdu_params *params);
4923 void rtw89_fw_h2c_init_dynamic_ba_cam_v0_ext(struct rtw89_dev *rtwdev);
4924 int rtw89_fw_h2c_init_ba_cam_users(struct rtw89_dev *rtwdev, u8 users,
4925 				   u8 offset, u8 mac_idx);
4926 
4927 int rtw89_fw_h2c_lps_parm(struct rtw89_dev *rtwdev,
4928 			  struct rtw89_lps_parm *lps_param);
4929 int rtw89_fw_h2c_lps_ch_info(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
4930 int rtw89_fw_h2c_lps_ml_cmn_info(struct rtw89_dev *rtwdev,
4931 				 struct rtw89_vif *rtwvif);
4932 int rtw89_fw_h2c_fwips(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4933 		       bool enable);
4934 struct sk_buff *rtw89_fw_h2c_alloc_skb_with_hdr(struct rtw89_dev *rtwdev, u32 len);
4935 struct sk_buff *rtw89_fw_h2c_alloc_skb_no_hdr(struct rtw89_dev *rtwdev, u32 len);
4936 int rtw89_fw_msg_reg(struct rtw89_dev *rtwdev,
4937 		     struct rtw89_mac_h2c_info *h2c_info,
4938 		     struct rtw89_mac_c2h_info *c2h_info);
4939 int rtw89_fw_h2c_fw_log(struct rtw89_dev *rtwdev, bool enable);
4940 void rtw89_fw_st_dbg_dump(struct rtw89_dev *rtwdev);
4941 int rtw89_hw_scan_start(struct rtw89_dev *rtwdev,
4942 			struct rtw89_vif_link *rtwvif_link,
4943 			struct ieee80211_scan_request *scan_req);
4944 void rtw89_hw_scan_complete(struct rtw89_dev *rtwdev,
4945 			    struct rtw89_vif_link *rtwvif_link,
4946 			    bool aborted);
4947 int rtw89_hw_scan_offload(struct rtw89_dev *rtwdev,
4948 			  struct rtw89_vif_link *rtwvif_link,
4949 			  bool enable);
4950 void rtw89_hw_scan_abort(struct rtw89_dev *rtwdev,
4951 			 struct rtw89_vif_link *rtwvif_link);
4952 int rtw89_hw_scan_prep_chan_list_ax(struct rtw89_dev *rtwdev,
4953 				    struct rtw89_vif_link *rtwvif_link);
4954 void rtw89_hw_scan_free_chan_list_ax(struct rtw89_dev *rtwdev);
4955 int rtw89_hw_scan_add_chan_list_ax(struct rtw89_dev *rtwdev,
4956 				   struct rtw89_vif_link *rtwvif_link);
4957 int rtw89_pno_scan_add_chan_list_ax(struct rtw89_dev *rtwdev,
4958 				    struct rtw89_vif_link *rtwvif_link);
4959 int rtw89_hw_scan_prep_chan_list_be(struct rtw89_dev *rtwdev,
4960 				    struct rtw89_vif_link *rtwvif_link);
4961 void rtw89_hw_scan_free_chan_list_be(struct rtw89_dev *rtwdev);
4962 int rtw89_hw_scan_add_chan_list_be(struct rtw89_dev *rtwdev,
4963 				   struct rtw89_vif_link *rtwvif_link);
4964 int rtw89_pno_scan_add_chan_list_be(struct rtw89_dev *rtwdev,
4965 				    struct rtw89_vif_link *rtwvif_link);
4966 int rtw89_fw_h2c_trigger_cpu_exception(struct rtw89_dev *rtwdev);
4967 int rtw89_fw_h2c_pkt_drop(struct rtw89_dev *rtwdev,
4968 			  const struct rtw89_pkt_drop_params *params);
4969 int rtw89_fw_h2c_p2p_act(struct rtw89_dev *rtwdev,
4970 			 struct rtw89_vif_link *rtwvif_link,
4971 			 struct ieee80211_p2p_noa_desc *desc,
4972 			 u8 act, u8 noa_id, u8 ctwindow_oppps);
4973 int rtw89_fw_h2c_tsf32_toggle(struct rtw89_dev *rtwdev,
4974 			      struct rtw89_vif_link *rtwvif_link,
4975 			      bool en);
4976 int rtw89_fw_h2c_wow_global(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4977 			    bool enable);
4978 int rtw89_fw_h2c_wow_wakeup_ctrl(struct rtw89_dev *rtwdev,
4979 				 struct rtw89_vif_link *rtwvif_link, bool enable);
4980 int rtw89_fw_h2c_cfg_pno(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4981 			 bool enable);
4982 int rtw89_fw_h2c_keep_alive(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4983 			    bool enable);
4984 int rtw89_fw_h2c_arp_offload(struct rtw89_dev *rtwdev,
4985 			     struct rtw89_vif_link *rtwvif_link, bool enable);
4986 int rtw89_fw_h2c_disconnect_detect(struct rtw89_dev *rtwdev,
4987 				   struct rtw89_vif_link *rtwvif_link, bool enable);
4988 int rtw89_fw_h2c_wow_global(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
4989 			    bool enable);
4990 int rtw89_fw_h2c_wow_wakeup_ctrl(struct rtw89_dev *rtwdev,
4991 				 struct rtw89_vif_link *rtwvif_link, bool enable);
4992 int rtw89_fw_wow_cam_update(struct rtw89_dev *rtwdev,
4993 			    struct rtw89_wow_cam_info *cam_info);
4994 int rtw89_fw_h2c_wow_gtk_ofld(struct rtw89_dev *rtwdev,
4995 			      struct rtw89_vif_link *rtwvif_link,
4996 			      bool enable);
4997 int rtw89_fw_h2c_wow_request_aoac(struct rtw89_dev *rtwdev);
4998 int rtw89_fw_h2c_add_mcc(struct rtw89_dev *rtwdev,
4999 			 const struct rtw89_fw_mcc_add_req *p);
5000 int rtw89_fw_h2c_start_mcc(struct rtw89_dev *rtwdev,
5001 			   const struct rtw89_fw_mcc_start_req *p);
5002 int rtw89_fw_h2c_stop_mcc(struct rtw89_dev *rtwdev, u8 group, u8 macid,
5003 			  bool prev_groups);
5004 int rtw89_fw_h2c_del_mcc_group(struct rtw89_dev *rtwdev, u8 group,
5005 			       bool prev_groups);
5006 int rtw89_fw_h2c_reset_mcc_group(struct rtw89_dev *rtwdev, u8 group);
5007 int rtw89_fw_h2c_mcc_req_tsf(struct rtw89_dev *rtwdev,
5008 			     const struct rtw89_fw_mcc_tsf_req *req,
5009 			     struct rtw89_mac_mcc_tsf_rpt *rpt);
5010 int rtw89_fw_h2c_mcc_macid_bitmap(struct rtw89_dev *rtwdev, u8 group, u8 macid,
5011 				  u8 *bitmap);
5012 int rtw89_fw_h2c_mcc_sync(struct rtw89_dev *rtwdev, u8 group, u8 source,
5013 			  u8 target, u8 offset);
5014 int rtw89_fw_h2c_mcc_set_duration(struct rtw89_dev *rtwdev,
5015 				  const struct rtw89_fw_mcc_duration *p);
5016 int rtw89_fw_h2c_mrc_add(struct rtw89_dev *rtwdev,
5017 			 const struct rtw89_fw_mrc_add_arg *arg);
5018 int rtw89_fw_h2c_mrc_start(struct rtw89_dev *rtwdev,
5019 			   const struct rtw89_fw_mrc_start_arg *arg);
5020 int rtw89_fw_h2c_mrc_del(struct rtw89_dev *rtwdev, u8 sch_idx, u8 slot_idx);
5021 int rtw89_fw_h2c_mrc_req_tsf(struct rtw89_dev *rtwdev,
5022 			     const struct rtw89_fw_mrc_req_tsf_arg *arg,
5023 			     struct rtw89_mac_mrc_tsf_rpt *rpt);
5024 int rtw89_fw_h2c_mrc_upd_bitmap(struct rtw89_dev *rtwdev,
5025 				const struct rtw89_fw_mrc_upd_bitmap_arg *arg);
5026 int rtw89_fw_h2c_mrc_sync(struct rtw89_dev *rtwdev,
5027 			  const struct rtw89_fw_mrc_sync_arg *arg);
5028 int rtw89_fw_h2c_mrc_upd_duration(struct rtw89_dev *rtwdev,
5029 				  const struct rtw89_fw_mrc_upd_duration_arg *arg);
5030 int rtw89_fw_h2c_ap_info_refcount(struct rtw89_dev *rtwdev, bool en);
5031 int rtw89_fw_h2c_mlo_link_cfg(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link,
5032 			      bool enable);
5033 
5034 static inline void rtw89_fw_h2c_init_ba_cam(struct rtw89_dev *rtwdev)
5035 {
5036 	const struct rtw89_chip_info *chip = rtwdev->chip;
5037 
5038 	if (chip->bacam_ver == RTW89_BACAM_V0_EXT)
5039 		rtw89_fw_h2c_init_dynamic_ba_cam_v0_ext(rtwdev);
5040 }
5041 
5042 static inline int rtw89_chip_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev,
5043 						  struct rtw89_vif_link *rtwvif_link,
5044 						  struct rtw89_sta_link *rtwsta_link)
5045 {
5046 	const struct rtw89_chip_info *chip = rtwdev->chip;
5047 
5048 	return chip->ops->h2c_default_cmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
5049 }
5050 
5051 static inline int rtw89_chip_h2c_default_dmac_tbl(struct rtw89_dev *rtwdev,
5052 						  struct rtw89_vif_link *rtwvif_link,
5053 						  struct rtw89_sta_link *rtwsta_link)
5054 {
5055 	const struct rtw89_chip_info *chip = rtwdev->chip;
5056 
5057 	if (chip->ops->h2c_default_dmac_tbl)
5058 		return chip->ops->h2c_default_dmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
5059 
5060 	return 0;
5061 }
5062 
5063 static inline int rtw89_chip_h2c_update_beacon(struct rtw89_dev *rtwdev,
5064 					       struct rtw89_vif_link *rtwvif_link)
5065 {
5066 	const struct rtw89_chip_info *chip = rtwdev->chip;
5067 
5068 	return chip->ops->h2c_update_beacon(rtwdev, rtwvif_link);
5069 }
5070 
5071 static inline int rtw89_chip_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev,
5072 						struct rtw89_vif_link *rtwvif_link,
5073 						struct rtw89_sta_link *rtwsta_link)
5074 {
5075 	const struct rtw89_chip_info *chip = rtwdev->chip;
5076 
5077 	return chip->ops->h2c_assoc_cmac_tbl(rtwdev, rtwvif_link, rtwsta_link);
5078 }
5079 
5080 static inline
5081 int rtw89_chip_h2c_ampdu_link_cmac_tbl(struct rtw89_dev *rtwdev,
5082 				       struct rtw89_vif_link *rtwvif_link,
5083 				       struct rtw89_sta_link *rtwsta_link)
5084 {
5085 	const struct rtw89_chip_info *chip = rtwdev->chip;
5086 
5087 	if (chip->ops->h2c_ampdu_cmac_tbl)
5088 		return chip->ops->h2c_ampdu_cmac_tbl(rtwdev, rtwvif_link,
5089 						     rtwsta_link);
5090 
5091 	return 0;
5092 }
5093 
5094 static inline int rtw89_chip_h2c_ampdu_cmac_tbl(struct rtw89_dev *rtwdev,
5095 						struct rtw89_vif *rtwvif,
5096 						struct rtw89_sta *rtwsta)
5097 {
5098 	struct rtw89_vif_link *rtwvif_link;
5099 	struct rtw89_sta_link *rtwsta_link;
5100 	unsigned int link_id;
5101 	int ret;
5102 
5103 	rtw89_sta_for_each_link(rtwsta, rtwsta_link, link_id) {
5104 		rtwvif_link = rtwsta_link->rtwvif_link;
5105 		ret = rtw89_chip_h2c_ampdu_link_cmac_tbl(rtwdev, rtwvif_link,
5106 							 rtwsta_link);
5107 		if (ret)
5108 			return ret;
5109 	}
5110 
5111 	return 0;
5112 }
5113 
5114 static inline
5115 int rtw89_chip_h2c_txtime_cmac_tbl(struct rtw89_dev *rtwdev,
5116 				   struct rtw89_sta_link *rtwsta_link)
5117 {
5118 	const struct rtw89_chip_info *chip = rtwdev->chip;
5119 
5120 	return chip->ops->h2c_txtime_cmac_tbl(rtwdev, rtwsta_link);
5121 }
5122 
5123 static inline
5124 int rtw89_chip_h2c_punctured_cmac_tbl(struct rtw89_dev *rtwdev,
5125 				      struct rtw89_vif_link *rtwvif_link,
5126 				      u16 punctured)
5127 {
5128 	const struct rtw89_chip_info *chip = rtwdev->chip;
5129 
5130 	if (!chip->ops->h2c_punctured_cmac_tbl)
5131 		return 0;
5132 
5133 	return chip->ops->h2c_punctured_cmac_tbl(rtwdev, rtwvif_link, punctured);
5134 }
5135 
5136 static inline
5137 int rtw89_chip_h2c_ba_cam(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
5138 			  bool valid, struct ieee80211_ampdu_params *params)
5139 {
5140 	const struct rtw89_chip_info *chip = rtwdev->chip;
5141 	struct rtw89_vif_link *rtwvif_link;
5142 	struct rtw89_sta_link *rtwsta_link;
5143 	unsigned int link_id;
5144 	int ret;
5145 
5146 	rtw89_sta_for_each_link(rtwsta, rtwsta_link, link_id) {
5147 		rtwvif_link = rtwsta_link->rtwvif_link;
5148 		ret = chip->ops->h2c_ba_cam(rtwdev, rtwvif_link, rtwsta_link,
5149 					    valid, params);
5150 		if (ret)
5151 			return ret;
5152 	}
5153 
5154 	return 0;
5155 }
5156 
5157 /* Must consider compatibility; don't insert new in the mid.
5158  * Fill each field's default value in rtw89_regd_entcpy().
5159  */
5160 struct rtw89_fw_regd_entry {
5161 	u8 alpha2_0;
5162 	u8 alpha2_1;
5163 	u8 rule_2ghz;
5164 	u8 rule_5ghz;
5165 	u8 rule_6ghz;
5166 	__le32 fmap;
5167 } __packed;
5168 
5169 /* must consider compatibility; don't insert new in the mid */
5170 struct rtw89_fw_txpwr_byrate_entry {
5171 	u8 band;
5172 	u8 nss;
5173 	u8 rs;
5174 	u8 shf;
5175 	u8 len;
5176 	__le32 data;
5177 	u8 bw;
5178 	u8 ofdma;
5179 } __packed;
5180 
5181 /* must consider compatibility; don't insert new in the mid */
5182 struct rtw89_fw_txpwr_lmt_2ghz_entry {
5183 	u8 bw;
5184 	u8 nt;
5185 	u8 rs;
5186 	u8 bf;
5187 	u8 regd;
5188 	u8 ch_idx;
5189 	s8 v;
5190 } __packed;
5191 
5192 /* must consider compatibility; don't insert new in the mid */
5193 struct rtw89_fw_txpwr_lmt_5ghz_entry {
5194 	u8 bw;
5195 	u8 nt;
5196 	u8 rs;
5197 	u8 bf;
5198 	u8 regd;
5199 	u8 ch_idx;
5200 	s8 v;
5201 } __packed;
5202 
5203 /* must consider compatibility; don't insert new in the mid */
5204 struct rtw89_fw_txpwr_lmt_6ghz_entry {
5205 	u8 bw;
5206 	u8 nt;
5207 	u8 rs;
5208 	u8 bf;
5209 	u8 regd;
5210 	u8 reg_6ghz_power;
5211 	u8 ch_idx;
5212 	s8 v;
5213 } __packed;
5214 
5215 /* must consider compatibility; don't insert new in the mid */
5216 struct rtw89_fw_txpwr_lmt_ru_2ghz_entry {
5217 	u8 ru;
5218 	u8 nt;
5219 	u8 regd;
5220 	u8 ch_idx;
5221 	s8 v;
5222 } __packed;
5223 
5224 /* must consider compatibility; don't insert new in the mid */
5225 struct rtw89_fw_txpwr_lmt_ru_5ghz_entry {
5226 	u8 ru;
5227 	u8 nt;
5228 	u8 regd;
5229 	u8 ch_idx;
5230 	s8 v;
5231 } __packed;
5232 
5233 /* must consider compatibility; don't insert new in the mid */
5234 struct rtw89_fw_txpwr_lmt_ru_6ghz_entry {
5235 	u8 ru;
5236 	u8 nt;
5237 	u8 regd;
5238 	u8 reg_6ghz_power;
5239 	u8 ch_idx;
5240 	s8 v;
5241 } __packed;
5242 
5243 /* must consider compatibility; don't insert new in the mid */
5244 struct rtw89_fw_tx_shape_lmt_entry {
5245 	u8 band;
5246 	u8 tx_shape_rs;
5247 	u8 regd;
5248 	u8 v;
5249 } __packed;
5250 
5251 /* must consider compatibility; don't insert new in the mid */
5252 struct rtw89_fw_tx_shape_lmt_ru_entry {
5253 	u8 band;
5254 	u8 regd;
5255 	u8 v;
5256 } __packed;
5257 
5258 const struct rtw89_rfe_parms *
5259 rtw89_load_rfe_data_from_fw(struct rtw89_dev *rtwdev,
5260 			    const struct rtw89_rfe_parms *init);
5261 
5262 enum rtw89_wow_wakeup_ver {
5263 	RTW89_WOW_REASON_V0,
5264 	RTW89_WOW_REASON_V1,
5265 	RTW89_WOW_REASON_NUM,
5266 };
5267 
5268 #endif
5269