1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* Copyright(c) 2018-2019 Realtek Corporation 3 */ 4 5 #ifndef __RTW_REG_DEF_H__ 6 #define __RTW_REG_DEF_H__ 7 8 #define REG_SYS_FUNC_EN 0x0002 9 #define BIT_FEN_EN_25_1 BIT(13) 10 #define BIT_FEN_ELDR BIT(12) 11 #define BIT_FEN_CPUEN BIT(2) 12 #define BIT_FEN_BB_GLB_RST BIT(1) 13 #define BIT_FEN_BB_RSTB BIT(0) 14 #define BIT_R_DIS_PRST BIT(6) 15 #define BIT_WLOCK_1C_B6 BIT(5) 16 #define REG_SYS_PW_CTRL 0x0004 17 #define BIT_PFM_WOWL BIT(3) 18 #define REG_SYS_CLK_CTRL 0x0008 19 #define BIT_CPU_CLK_EN BIT(14) 20 21 #define REG_SYS_CLKR 0x0008 22 #define BIT_ANA8M BIT(1) 23 #define BIT_WAKEPAD_EN BIT(3) 24 #define BIT_LOADER_CLK_EN BIT(5) 25 26 #define REG_RSV_CTRL 0x001C 27 #define DISABLE_PI 0x3 28 #define ENABLE_PI 0x2 29 #define BITS_RFC_DIRECT (BIT(31) | BIT(30)) 30 #define BIT_WLMCU_IOIF BIT(0) 31 #define REG_RF_CTRL 0x001F 32 #define BIT_RF_SDM_RSTB BIT(2) 33 #define BIT_RF_RSTB BIT(1) 34 #define BIT_RF_EN BIT(0) 35 36 #define REG_AFE_CTRL1 0x0024 37 #define BIT_MAC_CLK_SEL (BIT(20) | BIT(21)) 38 #define REG_EFUSE_CTRL 0x0030 39 #define BIT_EF_FLAG BIT(31) 40 #define BIT_SHIFT_EF_ADDR 8 41 #define BIT_MASK_EF_ADDR 0x3ff 42 #define BIT_MASK_EF_DATA 0xff 43 #define BITS_EF_ADDR (BIT_MASK_EF_ADDR << BIT_SHIFT_EF_ADDR) 44 #define BITS_PLL 0xf0 45 46 #define REG_AFE_CTRL3 0x2c 47 #define BIT_MASK_XTAL 0x00FFF000 48 #define BIT_XTAL_GMP_BIT4 BIT(28) 49 50 #define REG_LDO_EFUSE_CTRL 0x0034 51 #define BIT_MASK_EFUSE_BANK_SEL (BIT(8) | BIT(9)) 52 53 #define BIT_LDO25_VOLTAGE_V25 0x03 54 #define BIT_MASK_LDO25_VOLTAGE GENMASK(6, 4) 55 #define BIT_SHIFT_LDO25_VOLTAGE 4 56 #define BIT_LDO25_EN BIT(7) 57 58 #define REG_GPIO_MUXCFG 0x0040 59 #define BIT_FSPI_EN BIT(19) 60 #define BIT_EN_SIC BIT(12) 61 #define BIT_BT_AOD_GPIO3 BIT(9) 62 #define BIT_BT_PTA_EN BIT(5) 63 #define BIT_WLRFE_4_5_EN BIT(2) 64 65 #define REG_LED_CFG 0x004C 66 #define BIT_LNAON_SEL_EN BIT(26) 67 #define BIT_PAPE_SEL_EN BIT(25) 68 #define BIT_DPDT_WL_SEL BIT(24) 69 #define BIT_DPDT_SEL_EN BIT(23) 70 #define REG_LEDCFG2 0x004E 71 #define REG_PAD_CTRL1 0x0064 72 #define BIT_PAPE_WLBT_SEL BIT(29) 73 #define BIT_LNAON_WLBT_SEL BIT(28) 74 #define BIT_BTGP_JTAG_EN BIT(24) 75 #define BIT_BTGP_SPI_EN BIT(20) 76 #define BIT_LED1DIS BIT(15) 77 #define BIT_SW_DPDT_SEL_DATA BIT(0) 78 #define REG_WL_BT_PWR_CTRL 0x0068 79 #define BIT_BT_FUNC_EN BIT(18) 80 #define BIT_BT_DIG_CLK_EN BIT(8) 81 #define REG_SYS_SDIO_CTRL 0x0070 82 #define BIT_DBG_GNT_WL_BT BIT(27) 83 #define BIT_LTE_MUX_CTRL_PATH BIT(26) 84 #define REG_HCI_OPT_CTRL 0x0074 85 86 #define REG_AFE_CTRL_4 0x0078 87 #define BIT_CK320M_AFE_EN BIT(4) 88 #define BIT_EN_SYN BIT(15) 89 90 #define REG_LDO_SWR_CTRL 0x007C 91 #define LDO_SEL 0xC3 92 #define SPS_SEL 0x83 93 #define BIT_XTA1 BIT(29) 94 #define BIT_XTA0 BIT(28) 95 96 #define REG_MCUFW_CTRL 0x0080 97 #define BIT_ANA_PORT_EN BIT(22) 98 #define BIT_MAC_PORT_EN BIT(21) 99 #define BIT_BOOT_FSPI_EN BIT(20) 100 #define BIT_ROM_DLEN BIT(19) 101 #define BIT_ROM_PGE GENMASK(18, 16) /* legacy only */ 102 #define BIT_SHIFT_ROM_PGE 16 103 #define BIT_FW_INIT_RDY BIT(15) 104 #define BIT_FW_DW_RDY BIT(14) 105 #define BIT_RPWM_TOGGLE BIT(7) 106 #define BIT_RAM_DL_SEL BIT(7) /* legacy only */ 107 #define BIT_DMEM_CHKSUM_OK BIT(6) 108 #define BIT_WINTINI_RDY BIT(6) /* legacy only */ 109 #define BIT_DMEM_DW_OK BIT(5) 110 #define BIT_IMEM_CHKSUM_OK BIT(4) 111 #define BIT_IMEM_DW_OK BIT(3) 112 #define BIT_IMEM_BOOT_LOAD_CHECKSUM_OK BIT(2) 113 #define BIT_FWDL_CHK_RPT BIT(2) /* legacy only */ 114 #define BIT_MCUFWDL_RDY BIT(1) /* legacy only */ 115 #define BIT_MCUFWDL_EN BIT(0) 116 #define BIT_CHECK_SUM_OK (BIT(4) | BIT(6)) 117 #define FW_READY (BIT_FW_INIT_RDY | BIT_FW_DW_RDY | \ 118 BIT_IMEM_DW_OK | BIT_DMEM_DW_OK | \ 119 BIT_CHECK_SUM_OK) 120 #define FW_READY_LEGACY (BIT_MCUFWDL_RDY | BIT_FWDL_CHK_RPT | \ 121 BIT_WINTINI_RDY | BIT_RAM_DL_SEL) 122 #define FW_READY_MASK 0xffff 123 124 #define REG_EFUSE_ACCESS 0x00CF 125 #define EFUSE_ACCESS_ON 0x69 126 #define EFUSE_ACCESS_OFF 0x00 127 128 #define REG_WLRF1 0x00EC 129 #define REG_WIFI_BT_INFO 0x00AA 130 #define BIT_BT_INT_EN BIT(15) 131 #define REG_SYS_CFG1 0x00F0 132 #define BIT_RTL_ID BIT(23) 133 #define BIT_LDO BIT(24) 134 #define BIT_RF_TYPE_ID BIT(27) 135 #define BIT_SHIFT_VENDOR_ID 16 136 #define BIT_MASK_VENDOR_ID 0xf 137 #define BIT_VENDOR_ID(x) (((x) & BIT_MASK_VENDOR_ID) << BIT_SHIFT_VENDOR_ID) 138 #define BITS_VENDOR_ID (BIT_MASK_VENDOR_ID << BIT_SHIFT_VENDOR_ID) 139 #define BIT_CLEAR_VENDOR_ID(x) ((x) & (~BITS_VENDOR_ID)) 140 #define BIT_GET_VENDOR_ID(x) (((x) >> BIT_SHIFT_VENDOR_ID) & BIT_MASK_VENDOR_ID) 141 #define BIT_SHIFT_CHIP_VER 12 142 #define BIT_MASK_CHIP_VER 0xf 143 #define BIT_CHIP_VER(x) (((x) & BIT_MASK_CHIP_VER) << BIT_SHIFT_CHIP_VER) 144 #define BITS_CHIP_VER (BIT_MASK_CHIP_VER << BIT_SHIFT_CHIP_VER) 145 #define BIT_CLEAR_CHIP_VER(x) ((x) & (~BITS_CHIP_VER)) 146 #define BIT_GET_CHIP_VER(x) (((x) >> BIT_SHIFT_CHIP_VER) & BIT_MASK_CHIP_VER) 147 #define REG_SYS_STATUS1 0x00F4 148 #define REG_SYS_STATUS2 0x00F8 149 #define REG_SYS_CFG2 0x00FC 150 #define REG_WLRF1 0x00EC 151 #define BIT_WLRF1_BBRF_EN (BIT(24) | BIT(25) | BIT(26)) 152 #define REG_CR 0x0100 153 #define BIT_32K_CAL_TMR_EN BIT(10) 154 #define BIT_MAC_SEC_EN BIT(9) 155 #define BIT_ENSWBCN BIT(8) 156 #define BIT_MACRXEN BIT(7) 157 #define BIT_MACTXEN BIT(6) 158 #define BIT_SCHEDULE_EN BIT(5) 159 #define BIT_PROTOCOL_EN BIT(4) 160 #define BIT_RXDMA_EN BIT(3) 161 #define BIT_TXDMA_EN BIT(2) 162 #define BIT_HCI_RXDMA_EN BIT(1) 163 #define BIT_HCI_TXDMA_EN BIT(0) 164 #define MAC_TRX_ENABLE (BIT_HCI_TXDMA_EN | BIT_HCI_RXDMA_EN | BIT_TXDMA_EN | \ 165 BIT_RXDMA_EN | BIT_PROTOCOL_EN | BIT_SCHEDULE_EN | \ 166 BIT_MACTXEN | BIT_MACRXEN) 167 #define BIT_SHIFT_TXDMA_VOQ_MAP 4 168 #define BIT_MASK_TXDMA_VOQ_MAP 0x3 169 #define BIT_TXDMA_VOQ_MAP(x) \ 170 (((x) & BIT_MASK_TXDMA_VOQ_MAP) << BIT_SHIFT_TXDMA_VOQ_MAP) 171 #define BIT_SHIFT_TXDMA_VIQ_MAP 6 172 #define BIT_MASK_TXDMA_VIQ_MAP 0x3 173 #define BIT_TXDMA_VIQ_MAP(x) \ 174 (((x) & BIT_MASK_TXDMA_VIQ_MAP) << BIT_SHIFT_TXDMA_VIQ_MAP) 175 #define REG_TXDMA_PQ_MAP 0x010C 176 #define BIT_SHIFT_TXDMA_BEQ_MAP 8 177 #define BIT_MASK_TXDMA_BEQ_MAP 0x3 178 #define BIT_TXDMA_BEQ_MAP(x) \ 179 (((x) & BIT_MASK_TXDMA_BEQ_MAP) << BIT_SHIFT_TXDMA_BEQ_MAP) 180 #define BIT_SHIFT_TXDMA_BKQ_MAP 10 181 #define BIT_MASK_TXDMA_BKQ_MAP 0x3 182 #define BIT_TXDMA_BKQ_MAP(x) \ 183 (((x) & BIT_MASK_TXDMA_BKQ_MAP) << BIT_SHIFT_TXDMA_BKQ_MAP) 184 #define BIT_SHIFT_TXDMA_MGQ_MAP 12 185 #define BIT_MASK_TXDMA_MGQ_MAP 0x3 186 #define BIT_TXDMA_MGQ_MAP(x) \ 187 (((x) & BIT_MASK_TXDMA_MGQ_MAP) << BIT_SHIFT_TXDMA_MGQ_MAP) 188 #define BIT_SHIFT_TXDMA_HIQ_MAP 14 189 #define BIT_MASK_TXDMA_HIQ_MAP 0x3 190 #define BIT_TXDMA_HIQ_MAP(x) \ 191 (((x) & BIT_MASK_TXDMA_HIQ_MAP) << BIT_SHIFT_TXDMA_HIQ_MAP) 192 #define BIT_SHIFT_TXSC_40M 4 193 #define BIT_MASK_TXSC_40M 0xf 194 #define BIT_TXSC_40M(x) \ 195 (((x) & BIT_MASK_TXSC_40M) << BIT_SHIFT_TXSC_40M) 196 #define BIT_SHIFT_TXSC_20M 0 197 #define BIT_MASK_TXSC_20M 0xf 198 #define BIT_TXSC_20M(x) \ 199 (((x) & BIT_MASK_TXSC_20M) << BIT_SHIFT_TXSC_20M) 200 #define BIT_SHIFT_MAC_CLK_SEL 20 201 #define MAC_CLK_HW_DEF_80M 0 202 #define MAC_CLK_HW_DEF_40M 1 203 #define MAC_CLK_HW_DEF_20M 2 204 #define MAC_CLK_SPEED 80 205 206 #define REG_CR 0x0100 207 #define REG_TRXFF_BNDY 0x0114 208 #define REG_RXFF_BNDY 0x011C 209 #define REG_FE1IMR 0x0120 210 #define BIT_FS_RXDONE BIT(16) 211 #define REG_PKTBUF_DBG_CTRL 0x0140 212 #define REG_C2HEVT 0x01A0 213 #define REG_MCUTST_1 0x01C0 214 #define REG_MCUTST_II 0x01C4 215 #define REG_WOWLAN_WAKE_REASON 0x01C7 216 #define REG_HMETFR 0x01CC 217 #define REG_HMEBOX0 0x01D0 218 #define REG_HMEBOX1 0x01D4 219 #define REG_HMEBOX2 0x01D8 220 #define REG_HMEBOX3 0x01DC 221 #define REG_HMEBOX0_EX 0x01F0 222 #define REG_HMEBOX1_EX 0x01F4 223 #define REG_HMEBOX2_EX 0x01F8 224 #define REG_HMEBOX3_EX 0x01FC 225 226 #define REG_RQPN 0x0200 227 #define BIT_MASK_HPQ 0xff 228 #define BIT_SHIFT_HPQ 0 229 #define BIT_RQPN_HPQ(x) (((x) & BIT_MASK_HPQ) << BIT_SHIFT_HPQ) 230 #define BIT_MASK_LPQ 0xff 231 #define BIT_SHIFT_LPQ 8 232 #define BIT_RQPN_LPQ(x) (((x) & BIT_MASK_LPQ) << BIT_SHIFT_LPQ) 233 #define BIT_MASK_PUBQ 0xff 234 #define BIT_SHIFT_PUBQ 16 235 #define BIT_RQPN_PUBQ(x) (((x) & BIT_MASK_PUBQ) << BIT_SHIFT_PUBQ) 236 #define BIT_RQPN_HLP(h, l, p) (BIT_LD_RQPN | BIT_RQPN_HPQ(h) | \ 237 BIT_RQPN_LPQ(l) | BIT_RQPN_PUBQ(p)) 238 239 #define REG_FIFOPAGE_CTRL_2 0x0204 240 #define BIT_BCN_VALID_V1 BIT(15) 241 #define BIT_MASK_BCN_HEAD_1_V1 0xfff 242 #define REG_AUTO_LLT_V1 0x0208 243 #define BIT_AUTO_INIT_LLT_V1 BIT(0) 244 #define REG_DWBCN0_CTRL 0x0208 245 #define BIT_BCN_VALID BIT(16) 246 #define REG_TXDMA_OFFSET_CHK 0x020C 247 #define BIT_DROP_DATA_EN BIT(9) 248 #define REG_TXDMA_STATUS 0x0210 249 #define BTI_PAGE_OVF BIT(2) 250 251 #define REG_RQPN_NPQ 0x0214 252 #define BIT_MASK_NPQ 0xff 253 #define BIT_SHIFT_NPQ 0 254 #define BIT_MASK_EPQ 0xff 255 #define BIT_SHIFT_EPQ 16 256 #define BIT_RQPN_NPQ(x) (((x) & BIT_MASK_NPQ) << BIT_SHIFT_NPQ) 257 #define BIT_RQPN_EPQ(x) (((x) & BIT_MASK_EPQ) << BIT_SHIFT_EPQ) 258 #define BIT_RQPN_NE(n, e) (BIT_RQPN_NPQ(n) | BIT_RQPN_EPQ(e)) 259 260 #define REG_AUTO_LLT 0x0224 261 #define BIT_AUTO_INIT_LLT BIT(16) 262 #define REG_RQPN_CTRL_1 0x0228 263 #define REG_RQPN_CTRL_2 0x022C 264 #define BIT_LD_RQPN BIT(31) 265 #define REG_FIFOPAGE_INFO_1 0x0230 266 #define REG_FIFOPAGE_INFO_2 0x0234 267 #define REG_FIFOPAGE_INFO_3 0x0238 268 #define REG_FIFOPAGE_INFO_4 0x023C 269 #define REG_FIFOPAGE_INFO_5 0x0240 270 #define REG_H2C_HEAD 0x0244 271 #define REG_H2C_TAIL 0x0248 272 #define REG_H2C_READ_ADDR 0x024C 273 #define REG_H2C_INFO 0x0254 274 #define REG_RXPKT_NUM 0x0284 275 #define BIT_RXDMA_REQ BIT(19) 276 #define BIT_RW_RELEASE BIT(18) 277 #define BIT_RXDMA_IDLE BIT(17) 278 #define REG_RXPKTNUM 0x02B0 279 280 #define REG_INT_MIG 0x0304 281 #define REG_HCI_MIX_CFG 0x03FC 282 #define BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK BIT(26) 283 284 #define REG_BCNQ_INFO 0x0418 285 #define BIT_MGQ_CPU_EMPTY BIT(24) 286 #define REG_FWHW_TXQ_CTRL 0x0420 287 #define BIT_EN_BCNQ_DL BIT(22) 288 #define BIT_EN_WR_FREE_TAIL BIT(20) 289 #define REG_HWSEQ_CTRL 0x0423 290 291 #define REG_BCNQ_BDNY_V1 0x0424 292 #define REG_BCNQ_BDNY 0x0424 293 #define REG_MGQ_BDNY 0x0425 294 #define REG_LIFETIME_EN 0x0426 295 #define BIT_BA_PARSER_EN BIT(5) 296 #define REG_SPEC_SIFS 0x0428 297 #define REG_RETRY_LIMIT 0x042a 298 #define REG_DARFRC 0x0430 299 #define REG_DARFRCH 0x0434 300 #define REG_RARFRCH 0x043C 301 #define REG_ARFR0 0x0444 302 #define REG_ARFRH0 0x0448 303 #define REG_ARFR1_V1 0x044C 304 #define REG_ARFRH1_V1 0x0450 305 #define REG_CCK_CHECK 0x0454 306 #define BIT_CHECK_CCK_EN BIT(7) 307 #define REG_AMPDU_MAX_TIME_V1 0x0455 308 #define REG_BCNQ1_BDNY_V1 0x0456 309 #define REG_AMPDU_MAX_TIME 0x0456 310 #define REG_WMAC_LBK_BF_HD 0x045D 311 #define REG_TX_HANG_CTRL 0x045E 312 #define BIT_EN_GNT_BT_AWAKE BIT(3) 313 #define BIT_EN_EOF_V1 BIT(2) 314 #define REG_DATA_SC 0x0483 315 #define REG_ARFR4 0x049C 316 #define BIT_WL_RFK BIT(0) 317 #define REG_ARFRH4 0x04A0 318 #define REG_ARFR5 0x04A4 319 #define REG_ARFRH5 0x04A8 320 #define REG_SW_AMPDU_BURST_MODE_CTRL 0x04BC 321 #define BIT_PRE_TX_CMD BIT(6) 322 #define REG_QUEUE_CTRL 0x04C6 323 #define BIT_PTA_WL_TX_EN BIT(4) 324 #define BIT_PTA_EDCCA_EN BIT(5) 325 #define REG_SINGLE_AMPDU_CTRL 0x04C7 326 #define BIT_EN_SINGLE_APMDU BIT(7) 327 #define REG_PROT_MODE_CTRL 0x04C8 328 #define REG_MAX_AGGR_NUM 0x04CA 329 #define REG_BAR_MODE_CTRL 0x04CC 330 #define REG_PRECNT_CTRL 0x04E5 331 #define BIT_BTCCA_CTRL (BIT(0) | BIT(1)) 332 #define BIT_EN_PRECNT BIT(11) 333 #define REG_DUMMY_PAGE4_V1 0x04FC 334 335 #define REG_EDCA_VO_PARAM 0x0500 336 #define REG_EDCA_VI_PARAM 0x0504 337 #define REG_EDCA_BE_PARAM 0x0508 338 #define REG_EDCA_BK_PARAM 0x050C 339 #define BIT_MASK_TXOP_LMT GENMASK(26, 16) 340 #define BIT_MASK_CWMAX GENMASK(15, 12) 341 #define BIT_MASK_CWMIN GENMASK(11, 8) 342 #define BIT_MASK_AIFS GENMASK(7, 0) 343 #define REG_PIFS 0x0512 344 #define REG_SIFS 0x0514 345 #define BIT_SHIFT_SIFS_OFDM_CTX 8 346 #define BIT_SHIFT_SIFS_CCK_TRX 16 347 #define BIT_SHIFT_SIFS_OFDM_TRX 24 348 #define REG_AGGR_BREAK_TIME 0x051A 349 #define REG_SLOT 0x051B 350 #define REG_TX_PTCL_CTRL 0x0520 351 #define BIT_SIFS_BK_EN BIT(12) 352 #define REG_TXPAUSE 0x0522 353 #define REG_RD_CTRL 0x0524 354 #define BIT_DIS_TXOP_CFE BIT(10) 355 #define BIT_DIS_LSIG_CFE BIT(9) 356 #define BIT_DIS_STBC_CFE BIT(8) 357 #define REG_TBTT_PROHIBIT 0x0540 358 #define BIT_SHIFT_TBTT_HOLD_TIME_AP 8 359 #define REG_RD_NAV_NXT 0x0544 360 #define REG_NAV_PROT_LEN 0x0546 361 #define REG_BCN_CTRL 0x0550 362 #define BIT_DIS_TSF_UDT BIT(4) 363 #define BIT_EN_BCN_FUNCTION BIT(3) 364 #define BIT_EN_TXBCN_RPT BIT(2) 365 #define REG_BCN_CTRL_CLINT0 0x0551 366 #define REG_DRVERLYINT 0x0558 367 #define REG_BCNDMATIM 0x0559 368 #define REG_ATIMWND 0x055A 369 #define REG_USTIME_TSF 0x055C 370 #define REG_BCN_MAX_ERR 0x055D 371 #define REG_RXTSF_OFFSET_CCK 0x055E 372 #define REG_MISC_CTRL 0x0577 373 #define BIT_EN_FREE_CNT BIT(3) 374 #define BIT_DIS_SECOND_CCA (BIT(0) | BIT(1)) 375 #define REG_HIQ_NO_LMT_EN 0x5A7 376 #define BIT_HIQ_NO_LMT_EN_ROOT BIT(0) 377 #define REG_TIMER0_SRC_SEL 0x05B4 378 #define BIT_TSFT_SEL_TIMER0 (BIT(4) | BIT(5) | BIT(6)) 379 380 #define REG_TCR 0x0604 381 #define BIT_PWRMGT_HWDATA_EN BIT(7) 382 #define REG_RCR 0x0608 383 #define BIT_APP_FCS BIT(31) 384 #define BIT_APP_MIC BIT(30) 385 #define BIT_APP_ICV BIT(29) 386 #define BIT_APP_PHYSTS BIT(28) 387 #define BIT_APP_BASSN BIT(27) 388 #define BIT_VHT_DACK BIT(26) 389 #define BIT_TCPOFLD_EN BIT(25) 390 #define BIT_ENMBID BIT(24) 391 #define BIT_LSIGEN BIT(23) 392 #define BIT_MFBEN BIT(22) 393 #define BIT_DISCHKPPDLLEN BIT(21) 394 #define BIT_PKTCTL_DLEN BIT(20) 395 #define BIT_TIM_PARSER_EN BIT(18) 396 #define BIT_BC_MD_EN BIT(17) 397 #define BIT_UC_MD_EN BIT(16) 398 #define BIT_RXSK_PERPKT BIT(15) 399 #define BIT_HTC_LOC_CTRL BIT(14) 400 #define BIT_RPFM_CAM_ENABLE BIT(12) 401 #define BIT_TA_BCN BIT(11) 402 #define BIT_RCR_ADF BIT(11) 403 #define BIT_DISDECMYPKT BIT(10) 404 #define BIT_AICV BIT(9) 405 #define BIT_ACRC32 BIT(8) 406 #define BIT_CBSSID_BCN BIT(7) 407 #define BIT_CBSSID_DATA BIT(6) 408 #define BIT_APWRMGT BIT(5) 409 #define BIT_ADD3 BIT(4) 410 #define BIT_AB BIT(3) 411 #define BIT_AM BIT(2) 412 #define BIT_APM BIT(1) 413 #define BIT_AAP BIT(0) 414 #define REG_RX_PKT_LIMIT 0x060C 415 #define REG_RX_DRVINFO_SZ 0x060F 416 #define BIT_APP_PHYSTS BIT(28) 417 #define REG_MAR 0x0620 418 #define REG_USTIME_EDCA 0x0638 419 #define REG_ACKTO_CCK 0x0639 420 #define REG_MAC_SPEC_SIFS 0x063A 421 #define REG_RESP_SIFS_CCK 0x063C 422 #define REG_RESP_SIFS_OFDM 0x063E 423 #define REG_ACKTO 0x0640 424 #define REG_EIFS 0x0642 425 #define REG_NAV_CTRL 0x0650 426 #define REG_WMAC_TRXPTCL_CTL 0x0668 427 #define BIT_RFMOD (BIT(7) | BIT(8)) 428 #define BIT_RFMOD_80M BIT(8) 429 #define BIT_RFMOD_40M BIT(7) 430 #define REG_WMAC_TRXPTCL_CTL_H 0x066C 431 #define REG_WKFMCAM_CMD 0x0698 432 #define BIT_WKFCAM_POLLING_V1 BIT(31) 433 #define BIT_WKFCAM_CLR_V1 BIT(30) 434 #define BIT_WKFCAM_WE BIT(16) 435 #define BIT_SHIFT_WKFCAM_ADDR_V2 8 436 #define BIT_MASK_WKFCAM_ADDR_V2 0xff 437 #define BIT_WKFCAM_ADDR_V2(x) \ 438 (((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2) 439 #define REG_WKFMCAM_RWD 0x069C 440 #define BIT_WKFMCAM_VALID BIT(31) 441 #define BIT_WKFMCAM_BC BIT(26) 442 #define BIT_WKFMCAM_MC BIT(25) 443 #define BIT_WKFMCAM_UC BIT(24) 444 445 #define REG_RXFLTMAP0 0x06A0 446 #define REG_RXFLTMAP1 0x06A2 447 #define REG_RXFLTMAP2 0x06A4 448 #define REG_RXFLTMAP4 0x068A 449 #define REG_BT_COEX_TABLE0 0x06C0 450 #define REG_BT_COEX_TABLE1 0x06C4 451 #define REG_BT_COEX_BRK_TABLE 0x06C8 452 #define REG_BT_COEX_TABLE_H 0x06CC 453 #define REG_BT_COEX_TABLE_H1 0x06CD 454 #define REG_BT_COEX_TABLE_H2 0x06CE 455 #define REG_BT_COEX_TABLE_H3 0x06CF 456 #define REG_BBPSF_CTRL 0x06DC 457 458 #define REG_BT_COEX_V2 0x0763 459 #define BIT_GNT_BT_POLARITY BIT(4) 460 #define BIT_LTE_COEX_EN BIT(7) 461 #define REG_BT_STAT_CTRL 0x0778 462 #define REG_BT_TDMA_TIME 0x0790 463 #define REG_LTR_IDLE_LATENCY 0x0798 464 #define REG_LTR_ACTIVE_LATENCY 0x079C 465 #define REG_LTR_CTRL_BASIC 0x07A4 466 #define REG_WMAC_OPTION_FUNCTION 0x07D0 467 #define REG_WMAC_OPTION_FUNCTION_1 0x07D4 468 469 #define REG_FPGA0_RFMOD 0x0800 470 #define BIT_CCKEN BIT(24) 471 #define BIT_OFDMEN BIT(25) 472 #define REG_RX_GAIN_EN 0x081c 473 474 #define REG_RFE_CTRL_E 0x0974 475 #define REG_2ND_CCA_CTRL 0x0976 476 477 #define REG_DIS_DPD 0x0a70 478 #define DIS_DPD_MASK GENMASK(9, 0) 479 #define DIS_DPD_RATE6M BIT(0) 480 #define DIS_DPD_RATE9M BIT(1) 481 #define DIS_DPD_RATEMCS0 BIT(2) 482 #define DIS_DPD_RATEMCS1 BIT(3) 483 #define DIS_DPD_RATEMCS8 BIT(4) 484 #define DIS_DPD_RATEMCS9 BIT(5) 485 #define DIS_DPD_RATEVHT1SS_MCS0 BIT(6) 486 #define DIS_DPD_RATEVHT1SS_MCS1 BIT(7) 487 #define DIS_DPD_RATEVHT2SS_MCS0 BIT(8) 488 #define DIS_DPD_RATEVHT2SS_MCS1 BIT(9) 489 #define DIS_DPD_RATEALL GENMASK(9, 0) 490 491 #define REG_RFE_CTRL8 0x0cb4 492 #define BIT_MASK_RFE_SEL89 GENMASK(7, 0) 493 #define REG_RFE_INV8 0x0cbd 494 #define BIT_MASK_RFE_INV89 GENMASK(1, 0) 495 #define REG_RFE_INV16 0x0cbe 496 #define BIT_RFE_BUF_EN BIT(3) 497 498 #define REG_ANAPAR_XTAL_0 0x1040 499 #define REG_CPU_DMEM_CON 0x1080 500 #define BIT_WL_PLATFORM_RST BIT(16) 501 #define BIT_WL_SECURITY_CLK BIT(15) 502 #define BIT_DDMA_EN BIT(8) 503 504 #define REG_H2C_PKT_READADDR 0x10D0 505 #define REG_H2C_PKT_WRITEADDR 0x10D4 506 #define REG_FW_DBG7 0x10FC 507 #define FW_KEY_MASK 0xffffff00 508 509 #define REG_CR_EXT 0x1100 510 511 #define REG_DDMA_CH0SA 0x1200 512 #define REG_DDMA_CH0DA 0x1204 513 #define REG_DDMA_CH0CTRL 0x1208 514 #define BIT_DDMACH0_OWN BIT(31) 515 #define BIT_DDMACH0_CHKSUM_EN BIT(29) 516 #define BIT_DDMACH0_CHKSUM_STS BIT(27) 517 #define BIT_DDMACH0_RESET_CHKSUM_STS BIT(25) 518 #define BIT_DDMACH0_CHKSUM_CONT BIT(24) 519 #define BIT_MASK_DDMACH0_DLEN 0x3ffff 520 521 #define REG_H2CQ_CSR 0x1330 522 #define BIT_H2CQ_FULL BIT(31) 523 #define REG_FAST_EDCA_VOVI_SETTING 0x1448 524 #define REG_FAST_EDCA_BEBK_SETTING 0x144C 525 526 #define REG_RXPSF_CTRL 0x1610 527 #define BIT_RXGCK_FIFOTHR_EN BIT(28) 528 529 #define BIT_SHIFT_RXGCK_VHT_FIFOTHR 26 530 #define BIT_MASK_RXGCK_VHT_FIFOTHR 0x3 531 #define BIT_RXGCK_VHT_FIFOTHR(x) \ 532 (((x) & BIT_MASK_RXGCK_VHT_FIFOTHR) << BIT_SHIFT_RXGCK_VHT_FIFOTHR) 533 #define BITS_RXGCK_VHT_FIFOTHR \ 534 (BIT_MASK_RXGCK_VHT_FIFOTHR << BIT_SHIFT_RXGCK_VHT_FIFOTHR) 535 536 #define BIT_SHIFT_RXGCK_HT_FIFOTHR 24 537 #define BIT_MASK_RXGCK_HT_FIFOTHR 0x3 538 #define BIT_RXGCK_HT_FIFOTHR(x) \ 539 (((x) & BIT_MASK_RXGCK_HT_FIFOTHR) << BIT_SHIFT_RXGCK_HT_FIFOTHR) 540 #define BITS_RXGCK_HT_FIFOTHR \ 541 (BIT_MASK_RXGCK_HT_FIFOTHR << BIT_SHIFT_RXGCK_HT_FIFOTHR) 542 543 #define BIT_SHIFT_RXGCK_OFDM_FIFOTHR 22 544 #define BIT_MASK_RXGCK_OFDM_FIFOTHR 0x3 545 #define BIT_RXGCK_OFDM_FIFOTHR(x) \ 546 (((x) & BIT_MASK_RXGCK_OFDM_FIFOTHR) << BIT_SHIFT_RXGCK_OFDM_FIFOTHR) 547 #define BITS_RXGCK_OFDM_FIFOTHR \ 548 (BIT_MASK_RXGCK_OFDM_FIFOTHR << BIT_SHIFT_RXGCK_OFDM_FIFOTHR) 549 550 #define BIT_SHIFT_RXGCK_CCK_FIFOTHR 20 551 #define BIT_MASK_RXGCK_CCK_FIFOTHR 0x3 552 #define BIT_RXGCK_CCK_FIFOTHR(x) \ 553 (((x) & BIT_MASK_RXGCK_CCK_FIFOTHR) << BIT_SHIFT_RXGCK_CCK_FIFOTHR) 554 #define BITS_RXGCK_CCK_FIFOTHR \ 555 (BIT_MASK_RXGCK_CCK_FIFOTHR << BIT_SHIFT_RXGCK_CCK_FIFOTHR) 556 557 #define BIT_RXGCK_OFDMCCA_EN BIT(16) 558 559 #define BIT_SHIFT_RXPSF_PKTLENTHR 13 560 #define BIT_MASK_RXPSF_PKTLENTHR 0x7 561 #define BIT_RXPSF_PKTLENTHR(x) \ 562 (((x) & BIT_MASK_RXPSF_PKTLENTHR) << BIT_SHIFT_RXPSF_PKTLENTHR) 563 #define BITS_RXPSF_PKTLENTHR \ 564 (BIT_MASK_RXPSF_PKTLENTHR << BIT_SHIFT_RXPSF_PKTLENTHR) 565 #define BIT_CLEAR_RXPSF_PKTLENTHR(x) ((x) & (~BITS_RXPSF_PKTLENTHR)) 566 #define BIT_SET_RXPSF_PKTLENTHR(x, v) \ 567 (BIT_CLEAR_RXPSF_PKTLENTHR(x) | BIT_RXPSF_PKTLENTHR(v)) 568 569 #define BIT_RXPSF_CTRLEN BIT(12) 570 #define BIT_RXPSF_VHTCHKEN BIT(11) 571 #define BIT_RXPSF_HTCHKEN BIT(10) 572 #define BIT_RXPSF_OFDMCHKEN BIT(9) 573 #define BIT_RXPSF_CCKCHKEN BIT(8) 574 #define BIT_RXPSF_OFDMRST BIT(7) 575 #define BIT_RXPSF_CCKRST BIT(6) 576 #define BIT_RXPSF_MHCHKEN BIT(5) 577 #define BIT_RXPSF_CONT_ERRCHKEN BIT(4) 578 #define BIT_RXPSF_ALL_ERRCHKEN BIT(3) 579 580 #define BIT_SHIFT_RXPSF_ERRTHR 0 581 #define BIT_MASK_RXPSF_ERRTHR 0x7 582 #define BIT_RXPSF_ERRTHR(x) \ 583 (((x) & BIT_MASK_RXPSF_ERRTHR) << BIT_SHIFT_RXPSF_ERRTHR) 584 #define BITS_RXPSF_ERRTHR (BIT_MASK_RXPSF_ERRTHR << BIT_SHIFT_RXPSF_ERRTHR) 585 #define BIT_CLEAR_RXPSF_ERRTHR(x) ((x) & (~BITS_RXPSF_ERRTHR)) 586 #define BIT_GET_RXPSF_ERRTHR(x) \ 587 (((x) >> BIT_SHIFT_RXPSF_ERRTHR) & BIT_MASK_RXPSF_ERRTHR) 588 #define BIT_SET_RXPSF_ERRTHR(x, v) \ 589 (BIT_CLEAR_RXPSF_ERRTHR(x) | BIT_RXPSF_ERRTHR(v)) 590 591 #define REG_RXPSF_TYPE_CTRL 0x1614 592 #define REG_GENERAL_OPTION 0x1664 593 #define BIT_DUMMY_FCS_READY_MASK_EN BIT(9) 594 595 #define REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 0x1700 596 #define REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 0x1704 597 #define REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 0x1708 598 #define LTECOEX_READY BIT(29) 599 #define LTECOEX_ACCESS_CTRL REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 600 #define LTECOEX_WRITE_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 601 #define LTECOEX_READ_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 602 603 #define REG_IGN_GNT_BT1 0x1860 604 605 #define REG_RFESEL_CTRL 0x1990 606 607 #define REG_NOMASK_TXBT 0x1ca7 608 #define REG_ANAPAR 0x1c30 609 #define BIT_ANAPAR_BTPS BIT(22) 610 #define REG_RSTB_SEL 0x1c38 611 612 #define REG_IGN_GNTBT4 0x4160 613 614 #define RF_MODOPT 0x01 615 #define RF_DTXLOK 0x08 616 #define RF_CFGCH 0x18 617 #define RF_RCK 0x1d 618 #define RF_LUTWA 0x33 619 #define RF_LUTWD1 0x3e 620 #define RF_LUTWD0 0x3f 621 #define RF_T_METER 0x42 622 #define RF_XTALX2 0xb8 623 #define RF_MALSEL 0xbe 624 #define RF_RCKD 0xde 625 #define RF_LUTDBG 0xdf 626 #define RF_LUTWE2 0xee 627 #define RF_LUTWE 0xef 628 629 #define LTE_COEX_CTRL 0x38 630 #define LTE_WL_TRX_CTRL 0xa0 631 #define LTE_BT_TRX_CTRL 0xa4 632 633 #endif 634