1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* Copyright(c) 2018-2019 Realtek Corporation 3 */ 4 5 #ifndef __RTW_REG_DEF_H__ 6 #define __RTW_REG_DEF_H__ 7 8 #define REG_SYS_FUNC_EN 0x0002 9 #define BIT_FEN_EN_25_1 BIT(13) 10 #define BIT_FEN_ELDR BIT(12) 11 #define BIT_FEN_CPUEN BIT(2) 12 #define BIT_FEN_USBA BIT(2) 13 #define BIT_FEN_BB_GLB_RST BIT(1) 14 #define BIT_FEN_BB_RSTB BIT(0) 15 #define BIT_R_DIS_PRST BIT(6) 16 #define BIT_WLOCK_1C_B6 BIT(5) 17 #define REG_SYS_PW_CTRL 0x0004 18 #define BIT_PFM_WOWL BIT(3) 19 #define BIT_APFM_OFFMAC BIT(9) 20 #define REG_APS_FSMCO 0x0004 21 #define APS_FSMCO_MAC_ENABLE BIT(8) 22 #define APS_FSMCO_MAC_OFF BIT(9) 23 #define APS_FSMCO_HW_POWERDOWN BIT(15) 24 #define REG_SYS_CLK_CTRL 0x0008 25 #define BIT_CPU_CLK_EN BIT(14) 26 27 #define REG_SYS_CLKR 0x0008 28 #define BIT_ANA8M BIT(1) 29 #define BIT_WAKEPAD_EN BIT(3) 30 #define BIT_LOADER_CLK_EN BIT(5) 31 32 #define REG_RSV_CTRL 0x001C 33 #define DISABLE_PI 0x3 34 #define ENABLE_PI 0x2 35 #define BITS_RFC_DIRECT (BIT(31) | BIT(30)) 36 #define BIT_WLMCU_IOIF BIT(0) 37 #define REG_RF_CTRL 0x001F 38 #define BIT_RF_SDM_RSTB BIT(2) 39 #define BIT_RF_RSTB BIT(1) 40 #define BIT_RF_EN BIT(0) 41 42 #define REG_AFE_CTRL1 0x0024 43 #define BIT_MAC_CLK_SEL (BIT(20) | BIT(21)) 44 #define REG_EFUSE_CTRL 0x0030 45 #define BIT_EF_FLAG BIT(31) 46 #define BIT_SHIFT_EF_ADDR 8 47 #define BIT_MASK_EF_ADDR 0x3ff 48 #define BIT_MASK_EF_DATA 0xff 49 #define BITS_EF_ADDR (BIT_MASK_EF_ADDR << BIT_SHIFT_EF_ADDR) 50 #define BITS_PLL 0xf0 51 52 #define REG_AFE_XTAL_CTRL 0x24 53 #define REG_AFE_PLL_CTRL 0x28 54 #define REG_AFE_CTRL3 0x2c 55 #define BIT_MASK_XTAL 0x00FFF000 56 #define BIT_XTAL_GMP_BIT4 BIT(28) 57 58 #define REG_LDO_EFUSE_CTRL 0x0034 59 #define BIT_MASK_EFUSE_BANK_SEL (BIT(8) | BIT(9)) 60 61 #define BIT_LDO25_VOLTAGE_V25 0x03 62 #define BIT_MASK_LDO25_VOLTAGE GENMASK(6, 4) 63 #define BIT_SHIFT_LDO25_VOLTAGE 4 64 #define BIT_LDO25_EN BIT(7) 65 66 #define REG_ACLK_MON 0x3e 67 68 #define REG_GPIO_MUXCFG 0x0040 69 #define BIT_FSPI_EN BIT(19) 70 #define BIT_EN_SIC BIT(12) 71 72 #define BIT_PO_BT_PTA_PINS BIT(9) 73 #define BIT_BT_PTA_EN BIT(5) 74 #define BIT_WLRFE_4_5_EN BIT(2) 75 76 #define REG_LED_CFG 0x004C 77 #define BIT_LNAON_SEL_EN BIT(26) 78 #define BIT_PAPE_SEL_EN BIT(25) 79 #define BIT_DPDT_WL_SEL BIT(24) 80 #define BIT_DPDT_SEL_EN BIT(23) 81 #define BIT_GPIO13_14_WL_CTRL_EN BIT(22) 82 #define BIT_LED2_SV BIT(19) 83 #define BIT_LED2_CM GENMASK(18, 16) 84 #define BIT_LED1_SV BIT(11) 85 #define BIT_LED1_CM GENMASK(10, 8) 86 #define BIT_LED0_SV BIT(3) 87 #define BIT_LED0_CM GENMASK(2, 0) 88 #define BIT_LED_MODE_SW_CTRL 0 89 #define BIT_LED_MODE_RX 6 90 #define BIT_LED_MODE_TX 4 91 #define BIT_LED_MODE_TRX 2 92 #define REG_LEDCFG2 0x004E 93 #define REG_GPIO_PIN_CTRL_2 0x0060 94 #define REG_PAD_CTRL1 0x0064 95 #define BIT_BT_BTG_SEL BIT(31) 96 #define BIT_PAPE_WLBT_SEL BIT(29) 97 #define BIT_LNAON_WLBT_SEL BIT(28) 98 #define BIT_BTGP_JTAG_EN BIT(24) 99 #define BIT_BTGP_SPI_EN BIT(20) 100 #define BIT_LED1DIS BIT(15) 101 #define BIT_SW_DPDT_SEL_DATA BIT(0) 102 #define REG_WL_BT_PWR_CTRL 0x0068 103 #define BIT_BT_FUNC_EN BIT(18) 104 #define BIT_BT_DIG_CLK_EN BIT(8) 105 #define REG_SYS_SDIO_CTRL 0x0070 106 #define BIT_DBG_GNT_WL_BT BIT(27) 107 #define BIT_LTE_MUX_CTRL_PATH BIT(26) 108 #define REG_HCI_OPT_CTRL 0x0074 109 #define BIT_USB_SUS_DIS BIT(8) 110 #define BIT_SDIO_PAD_E5 BIT(18) 111 112 #define REG_RF_B_CTRL 0x76 113 114 #define REG_AFE_CTRL_4 0x0078 115 #define BIT_CK320M_AFE_EN BIT(4) 116 #define BIT_EN_SYN BIT(15) 117 118 #define REG_LDO_SWR_CTRL 0x007C 119 #define LDO_SEL 0xC3 120 #define SPS_SEL 0x83 121 #define BIT_XTA1 BIT(29) 122 #define BIT_XTA0 BIT(28) 123 124 #define REG_MCUFW_CTRL 0x0080 125 #define BIT_ANA_PORT_EN BIT(22) 126 #define BIT_MAC_PORT_EN BIT(21) 127 #define BIT_BOOT_FSPI_EN BIT(20) 128 #define BIT_ROM_DLEN BIT(19) 129 #define BIT_ROM_PGE GENMASK(18, 16) /* legacy only */ 130 #define BIT_SHIFT_ROM_PGE 16 131 #define BIT_FW_INIT_RDY BIT(15) 132 #define BIT_FW_DW_RDY BIT(14) 133 #define BIT_CPU_CLK_SEL (BIT(12) | BIT(13)) 134 #define BIT_RPWM_TOGGLE BIT(7) 135 #define BIT_RAM_DL_SEL BIT(7) /* legacy only */ 136 #define BIT_DMEM_CHKSUM_OK BIT(6) 137 #define BIT_WINTINI_RDY BIT(6) /* legacy only */ 138 #define BIT_DMEM_DW_OK BIT(5) 139 #define BIT_IMEM_CHKSUM_OK BIT(4) 140 #define BIT_IMEM_DW_OK BIT(3) 141 #define BIT_IMEM_BOOT_LOAD_CHECKSUM_OK BIT(2) 142 #define BIT_FWDL_CHK_RPT BIT(2) /* legacy only */ 143 #define BIT_MCUFWDL_RDY BIT(1) /* legacy only */ 144 #define BIT_MCUFWDL_EN BIT(0) 145 #define BIT_CHECK_SUM_OK (BIT(4) | BIT(6)) 146 #define FW_READY (BIT_FW_INIT_RDY | BIT_FW_DW_RDY | \ 147 BIT_IMEM_DW_OK | BIT_DMEM_DW_OK | \ 148 BIT_CHECK_SUM_OK) 149 #define FW_READY_LEGACY (BIT_MCUFWDL_RDY | BIT_FWDL_CHK_RPT | \ 150 BIT_WINTINI_RDY | BIT_RAM_DL_SEL) 151 #define FW_READY_MASK (0xffff & ~BIT_CPU_CLK_SEL) 152 153 #define REG_MCU_TST_CFG 0x84 154 #define VAL_FW_TRIGGER 0x1 155 156 #define REG_PMC_DBG_CTRL1 0xa8 157 #define BITS_PMC_BT_IQK_STS GENMASK(22, 21) 158 159 #define REG_HIMR0 0xb0 160 #define REG_HISR0 0xb4 161 #define REG_HIMR1 0xb8 162 #define REG_HISR1 0xbc 163 164 #define REG_PAD_CTRL2 0x00C4 165 #define BIT_RSM_EN_V1 BIT(16) 166 #define BIT_NO_PDN_CHIPOFF_V1 BIT(17) 167 #define BIT_MASK_USB23_SW_MODE_V1 GENMASK(19, 18) 168 #define BIT_USB3_USB2_TRANSITION BIT(20) 169 #define BIT_USB_MODE_U2 1 170 #define BIT_USB_MODE_U3 2 171 172 #define REG_EFUSE_ACCESS 0x00CF 173 #define EFUSE_ACCESS_ON 0x69 174 #define EFUSE_ACCESS_OFF 0x00 175 176 #define REG_WLRF1 0x00EC 177 #define REG_WIFI_BT_INFO 0x00AA 178 #define BIT_BT_INT_EN BIT(15) 179 #define REG_SYS_CFG1 0x00F0 180 #define BIT_RTL_ID BIT(23) 181 #define BIT_LDO BIT(24) 182 #define BIT_RF_TYPE_ID BIT(27) 183 #define BIT_SHIFT_VENDOR_ID 16 184 #define BIT_MASK_VENDOR_ID 0xf 185 #define BIT_VENDOR_ID(x) (((x) & BIT_MASK_VENDOR_ID) << BIT_SHIFT_VENDOR_ID) 186 #define BITS_VENDOR_ID (BIT_MASK_VENDOR_ID << BIT_SHIFT_VENDOR_ID) 187 #define BIT_CLEAR_VENDOR_ID(x) ((x) & (~BITS_VENDOR_ID)) 188 #define BIT_GET_VENDOR_ID(x) (((x) >> BIT_SHIFT_VENDOR_ID) & BIT_MASK_VENDOR_ID) 189 #define BIT_SHIFT_CHIP_VER 12 190 #define BIT_MASK_CHIP_VER 0xf 191 #define BIT_CHIP_VER(x) (((x) & BIT_MASK_CHIP_VER) << BIT_SHIFT_CHIP_VER) 192 #define BITS_CHIP_VER (BIT_MASK_CHIP_VER << BIT_SHIFT_CHIP_VER) 193 #define BIT_CLEAR_CHIP_VER(x) ((x) & (~BITS_CHIP_VER)) 194 #define BIT_GET_CHIP_VER(x) (((x) >> BIT_SHIFT_CHIP_VER) & BIT_MASK_CHIP_VER) 195 #define REG_SYS_STATUS1 0x00F4 196 #define REG_SYS_STATUS2 0x00F8 197 #define REG_SYS_CFG2 0x00FC 198 #define REG_WLRF1 0x00EC 199 #define BIT_WLRF1_BBRF_EN (BIT(24) | BIT(25) | BIT(26)) 200 #define REG_CR 0x0100 201 #define BIT_32K_CAL_TMR_EN BIT(10) 202 #define BIT_MAC_SEC_EN BIT(9) 203 #define BIT_ENSWBCN BIT(8) 204 #define BIT_MACRXEN BIT(7) 205 #define BIT_MACTXEN BIT(6) 206 #define BIT_SCHEDULE_EN BIT(5) 207 #define BIT_PROTOCOL_EN BIT(4) 208 #define BIT_RXDMA_EN BIT(3) 209 #define BIT_TXDMA_EN BIT(2) 210 #define BIT_HCI_RXDMA_EN BIT(1) 211 #define BIT_HCI_TXDMA_EN BIT(0) 212 #define MAC_TRX_ENABLE (BIT_HCI_TXDMA_EN | BIT_HCI_RXDMA_EN | BIT_TXDMA_EN | \ 213 BIT_RXDMA_EN | BIT_PROTOCOL_EN | BIT_SCHEDULE_EN | \ 214 BIT_MACTXEN | BIT_MACRXEN) 215 #define REG_PBP 0x104 216 #define PBP_RX_MASK 0x0f 217 #define PBP_TX_MASK 0xf0 218 #define PBP_64 0x0 219 #define PBP_128 0x1 220 #define PBP_256 0x2 221 #define PBP_512 0x3 222 #define PBP_1024 0x4 223 224 #define BIT_SHIFT_TXDMA_VOQ_MAP 4 225 #define BIT_MASK_TXDMA_VOQ_MAP 0x3 226 #define BIT_TXDMA_VOQ_MAP(x) \ 227 (((x) & BIT_MASK_TXDMA_VOQ_MAP) << BIT_SHIFT_TXDMA_VOQ_MAP) 228 #define BIT_SHIFT_TXDMA_VIQ_MAP 6 229 #define BIT_MASK_TXDMA_VIQ_MAP 0x3 230 #define BIT_TXDMA_VIQ_MAP(x) \ 231 (((x) & BIT_MASK_TXDMA_VIQ_MAP) << BIT_SHIFT_TXDMA_VIQ_MAP) 232 #define REG_TXDMA_PQ_MAP 0x010C 233 #define BIT_RXDMA_ARBBW_EN BIT(0) 234 #define BIT_RXSHFT_EN BIT(1) 235 #define BIT_RXDMA_AGG_EN BIT(2) 236 #define BIT_TXDMA_BW_EN BIT(3) 237 #define BIT_SHIFT_TXDMA_BEQ_MAP 8 238 #define BIT_MASK_TXDMA_BEQ_MAP 0x3 239 #define BIT_TXDMA_BEQ_MAP(x) \ 240 (((x) & BIT_MASK_TXDMA_BEQ_MAP) << BIT_SHIFT_TXDMA_BEQ_MAP) 241 #define BIT_SHIFT_TXDMA_BKQ_MAP 10 242 #define BIT_MASK_TXDMA_BKQ_MAP 0x3 243 #define BIT_TXDMA_BKQ_MAP(x) \ 244 (((x) & BIT_MASK_TXDMA_BKQ_MAP) << BIT_SHIFT_TXDMA_BKQ_MAP) 245 #define BIT_SHIFT_TXDMA_MGQ_MAP 12 246 #define BIT_MASK_TXDMA_MGQ_MAP 0x3 247 #define BIT_TXDMA_MGQ_MAP(x) \ 248 (((x) & BIT_MASK_TXDMA_MGQ_MAP) << BIT_SHIFT_TXDMA_MGQ_MAP) 249 #define BIT_SHIFT_TXDMA_HIQ_MAP 14 250 #define BIT_MASK_TXDMA_HIQ_MAP 0x3 251 #define BIT_TXDMA_HIQ_MAP(x) \ 252 (((x) & BIT_MASK_TXDMA_HIQ_MAP) << BIT_SHIFT_TXDMA_HIQ_MAP) 253 #define BIT_SHIFT_TXSC_40M 4 254 #define BIT_MASK_TXSC_40M 0xf 255 #define BIT_TXSC_40M(x) \ 256 (((x) & BIT_MASK_TXSC_40M) << BIT_SHIFT_TXSC_40M) 257 #define BIT_SHIFT_TXSC_20M 0 258 #define BIT_MASK_TXSC_20M 0xf 259 #define BIT_TXSC_20M(x) \ 260 (((x) & BIT_MASK_TXSC_20M) << BIT_SHIFT_TXSC_20M) 261 #define BIT_SHIFT_MAC_CLK_SEL 20 262 #define MAC_CLK_HW_DEF_80M 0 263 #define MAC_CLK_HW_DEF_40M 1 264 #define MAC_CLK_HW_DEF_20M 2 265 #define MAC_CLK_SPEED 80 266 267 #define REG_CR 0x0100 268 #define REG_TRXFF_BNDY 0x0114 269 #define REG_RXFF_BNDY 0x011C 270 #define REG_FE1IMR 0x0120 271 #define BIT_FS_RXDONE BIT(16) 272 #define REG_CPWM 0x012C 273 #define REG_FWIMR 0x0130 274 #define BIT_FS_H2CCMD_INT_EN BIT(4) 275 #define BIT_FS_HRCV_INT_EN BIT(5) 276 #define REG_FWISR 0x0134 277 #define BIT_FS_H2CCMD_INT BIT(4) 278 #define BIT_FS_HRCV_INT BIT(5) 279 #define REG_PKTBUF_DBG_CTRL 0x0140 280 #define REG_C2HEVT 0x01A0 281 #define REG_MCUTST_1 0x01C0 282 #define REG_MCUTST_II 0x01C4 283 #define REG_WOWLAN_WAKE_REASON 0x01C7 284 #define REG_HMETFR 0x01CC 285 #define BIT_INT_BOX0 BIT(0) 286 #define BIT_INT_BOX1 BIT(1) 287 #define BIT_INT_BOX2 BIT(2) 288 #define BIT_INT_BOX3 BIT(3) 289 #define BIT_INT_BOX_ALL (BIT_INT_BOX0 | BIT_INT_BOX1 | BIT_INT_BOX2 | \ 290 BIT_INT_BOX3) 291 #define REG_HMEBOX0 0x01D0 292 #define REG_HMEBOX1 0x01D4 293 #define REG_HMEBOX2 0x01D8 294 #define REG_HMEBOX3 0x01DC 295 #define REG_LLT_INIT 0x01E0 296 #define BIT_LLT_WRITE_ACCESS BIT(30) 297 #define REG_HMEBOX0_EX 0x01F0 298 #define REG_HMEBOX1_EX 0x01F4 299 #define REG_HMEBOX2_EX 0x01F8 300 #define REG_HMEBOX3_EX 0x01FC 301 302 #define REG_RQPN 0x0200 303 #define BIT_MASK_HPQ 0xff 304 #define BIT_SHIFT_HPQ 0 305 #define BIT_RQPN_HPQ(x) (((x) & BIT_MASK_HPQ) << BIT_SHIFT_HPQ) 306 #define BIT_MASK_LPQ 0xff 307 #define BIT_SHIFT_LPQ 8 308 #define BIT_RQPN_LPQ(x) (((x) & BIT_MASK_LPQ) << BIT_SHIFT_LPQ) 309 #define BIT_MASK_PUBQ 0xff 310 #define BIT_SHIFT_PUBQ 16 311 #define BIT_RQPN_PUBQ(x) (((x) & BIT_MASK_PUBQ) << BIT_SHIFT_PUBQ) 312 #define BIT_RQPN_HLP(h, l, p) (BIT_LD_RQPN | BIT_RQPN_HPQ(h) | \ 313 BIT_RQPN_LPQ(l) | BIT_RQPN_PUBQ(p)) 314 315 #define REG_FIFOPAGE_CTRL_2 0x0204 316 #define BIT_BCN_VALID_V1 BIT(15) 317 #define BIT_MASK_BCN_HEAD_1_V1 0xfff 318 #define REG_AUTO_LLT_V1 0x0208 319 #define BIT_AUTO_INIT_LLT_V1 BIT(0) 320 #define BIT_MASK_BLK_DESC_NUM GENMASK(7, 4) 321 #define REG_DWBCN0_CTRL 0x0208 322 #define BIT_BCN_VALID BIT(16) 323 #define REG_TXDMA_OFFSET_CHK 0x020C 324 #define BIT_DROP_DATA_EN BIT(9) 325 #define REG_TXDMA_STATUS 0x0210 326 #define BTI_PAGE_OVF BIT(2) 327 328 #define REG_RQPN_NPQ 0x0214 329 #define BIT_MASK_NPQ 0xff 330 #define BIT_SHIFT_NPQ 0 331 #define BIT_MASK_EPQ 0xff 332 #define BIT_SHIFT_EPQ 16 333 #define BIT_RQPN_NPQ(x) (((x) & BIT_MASK_NPQ) << BIT_SHIFT_NPQ) 334 #define BIT_RQPN_EPQ(x) (((x) & BIT_MASK_EPQ) << BIT_SHIFT_EPQ) 335 #define BIT_RQPN_NE(n, e) (BIT_RQPN_NPQ(n) | BIT_RQPN_EPQ(e)) 336 337 #define REG_AUTO_LLT 0x0224 338 #define BIT_AUTO_INIT_LLT BIT(16) 339 #define REG_DWBCN1_CTRL 0x0228 340 #define REG_RQPN_CTRL_1 0x0228 341 #define REG_RQPN_CTRL_2 0x022C 342 #define BIT_LD_RQPN BIT(31) 343 #define REG_FIFOPAGE_INFO_1 0x0230 344 #define REG_FIFOPAGE_INFO_2 0x0234 345 #define REG_FIFOPAGE_INFO_3 0x0238 346 #define REG_FIFOPAGE_INFO_4 0x023C 347 #define REG_FIFOPAGE_INFO_5 0x0240 348 #define REG_H2C_HEAD 0x0244 349 #define REG_H2C_TAIL 0x0248 350 #define REG_H2C_READ_ADDR 0x024C 351 #define REG_H2C_INFO 0x0254 352 #define REG_RXDMA_AGG_PG_TH 0x0280 353 #define BIT_RXDMA_AGG_PG_TH GENMASK(7, 0) 354 #define BIT_DMA_AGG_TO_V1 GENMASK(15, 8) 355 #define BIT_EN_PRE_CALC BIT(29) 356 #define REG_RXPKT_NUM 0x0284 357 #define BIT_RXDMA_REQ BIT(19) 358 #define BIT_RW_RELEASE BIT(18) 359 #define BIT_RXDMA_IDLE BIT(17) 360 #define REG_RXDMA_STATUS 0x0288 361 #define REG_RXDMA_DPR 0x028C 362 #define REG_RXDMA_MODE 0x0290 363 #define BIT_DMA_MODE BIT(1) 364 #define BIT_DMA_BURST_CNT GENMASK(3, 2) 365 #define BIT_DMA_BURST_SIZE GENMASK(5, 4) 366 #define BIT_DMA_BURST_SIZE_64 2 367 #define BIT_DMA_BURST_SIZE_512 1 368 #define BIT_DMA_BURST_SIZE_1024 0 369 370 #define REG_RXPKTNUM 0x02B0 371 #define REG_EARLY_MODE_CONTROL 0x02BC 372 373 #define REG_INT_MIG 0x0304 374 #define REG_HCI_MIX_CFG 0x03FC 375 #define BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK BIT(26) 376 377 #define REG_BCNQ_INFO 0x0418 378 #define BIT_MGQ_CPU_EMPTY BIT(24) 379 #define REG_TXPKT_EMPTY 0x041A 380 #define REG_FWHW_TXQ_CTRL 0x0420 381 #define BIT_EN_BCNQ_DL BIT(22) 382 #define BIT_EN_WR_FREE_TAIL BIT(20) 383 #define REG_HWSEQ_CTRL 0x0423 384 385 #define REG_BCNQ_BDNY_V1 0x0424 386 #define REG_BCNQ_BDNY 0x0424 387 #define REG_MGQ_BDNY 0x0425 388 #define REG_LIFETIME_EN 0x0426 389 #define BIT_BA_PARSER_EN BIT(5) 390 #define REG_SPEC_SIFS 0x0428 391 #define REG_RETRY_LIMIT 0x042a 392 #define REG_DARFRC 0x0430 393 #define REG_DARFRCH 0x0434 394 #define REG_RARFRCH 0x043C 395 #define REG_RRSR 0x0440 396 #define BITS_RRSR_RSC GENMASK(22, 21) 397 #define REG_ARFR0 0x0444 398 #define REG_ARFRH0 0x0448 399 #define REG_ARFR1_V1 0x044C 400 #define REG_ARFRH1_V1 0x0450 401 #define REG_CCK_CHECK 0x0454 402 #define BIT_CHECK_CCK_EN BIT(7) 403 #define REG_AMPDU_MAX_TIME_V1 0x0455 404 #define REG_BCNQ1_BDNY_V1 0x0456 405 #define REG_AMPDU_MAX_TIME 0x0456 406 #define REG_AMPDU_MAX_LENGTH 0x0458 407 #define REG_WMAC_LBK_BF_HD 0x045D 408 #define REG_TX_HANG_CTRL 0x045E 409 #define BIT_EN_GNT_BT_AWAKE BIT(3) 410 #define BIT_EN_EOF_V1 BIT(2) 411 #define REG_FAST_EDCA_CTRL 0x0460 412 #define REG_DATA_SC 0x0483 413 #define REG_ARFR2_V1 0x048C 414 #define REG_ARFRH2_V1 0x0490 415 #define REG_ARFR3_V1 0x0494 416 #define BIT_EXC_CODE GENMASK(6, 2) 417 #define REG_ARFRH3_V1 0x0498 418 #define REG_ARFR4 0x049C 419 #define BIT_WL_RFK BIT(0) 420 #define REG_ARFRH4 0x04A0 421 #define REG_ARFR5 0x04A4 422 #define REG_ARFRH5 0x04A8 423 #define REG_SW_AMPDU_BURST_MODE_CTRL 0x04BC 424 #define BIT_PRE_TX_CMD BIT(6) 425 #define REG_QUEUE_CTRL 0x04C6 426 #define BIT_PTA_WL_TX_EN BIT(4) 427 #define BIT_PTA_EDCCA_EN BIT(5) 428 #define REG_SINGLE_AMPDU_CTRL 0x04C7 429 #define BIT_EN_SINGLE_APMDU BIT(7) 430 #define REG_PROT_MODE_CTRL 0x04C8 431 #define REG_MAX_AGGR_NUM 0x04CA 432 #define REG_BAR_MODE_CTRL 0x04CC 433 #define REG_PRECNT_CTRL 0x04E5 434 #define BIT_BTCCA_CTRL (BIT(0) | BIT(1)) 435 #define BIT_EN_PRECNT BIT(11) 436 #define REG_TX_RPT_CTRL 0x04EC 437 #define REG_TX_RPT_TIME 0x04F0 438 #define REG_DUMMY_PAGE4_V1 0x04FC 439 440 #define REG_EDCA_VO_PARAM 0x0500 441 #define REG_EDCA_VI_PARAM 0x0504 442 #define REG_EDCA_BE_PARAM 0x0508 443 #define REG_EDCA_BK_PARAM 0x050C 444 #define BIT_MASK_TXOP_LMT GENMASK(26, 16) 445 #define BIT_MASK_CWMAX GENMASK(15, 12) 446 #define BIT_MASK_CWMIN GENMASK(11, 8) 447 #define BIT_MASK_AIFS GENMASK(7, 0) 448 #define REG_BCNTCFG 0x0510 449 #define REG_PIFS 0x0512 450 #define REG_SIFS 0x0514 451 #define BIT_SHIFT_SIFS_OFDM_CTX 8 452 #define BIT_SHIFT_SIFS_CCK_TRX 16 453 #define BIT_SHIFT_SIFS_OFDM_TRX 24 454 #define REG_AGGR_BREAK_TIME 0x051A 455 #define REG_SLOT 0x051B 456 #define REG_TX_PTCL_CTRL 0x0520 457 #define BIT_DIS_EDCCA BIT(15) 458 #define BIT_SIFS_BK_EN BIT(12) 459 #define REG_TXPAUSE 0x0522 460 #define BIT_AC_QUEUE GENMASK(7, 0) 461 #define BIT_HIGH_QUEUE BIT(5) 462 #define REG_RD_CTRL 0x0524 463 #define BIT_EDCCA_MSK_CNTDOWN_EN BIT(11) 464 #define BIT_DIS_TXOP_CFE BIT(10) 465 #define BIT_DIS_LSIG_CFE BIT(9) 466 #define BIT_DIS_STBC_CFE BIT(8) 467 #define REG_TBTT_PROHIBIT 0x0540 468 #define BIT_SHIFT_TBTT_HOLD_TIME_AP 8 469 #define REG_RD_NAV_NXT 0x0544 470 #define REG_NAV_PROT_LEN 0x0546 471 #define REG_BCN_CTRL 0x0550 472 #define BIT_DIS_TSF_UDT BIT(4) 473 #define BIT_EN_BCN_FUNCTION BIT(3) 474 #define BIT_EN_TXBCN_RPT BIT(2) 475 #define REG_BCN_CTRL_CLINT0 0x0551 476 #define REG_DRVERLYINT 0x0558 477 #define REG_BCNDMATIM 0x0559 478 #define REG_ATIMWND 0x055A 479 #define REG_USTIME_TSF 0x055C 480 #define REG_BCN_MAX_ERR 0x055D 481 #define REG_RXTSF_OFFSET_CCK 0x055E 482 #define REG_MISC_CTRL 0x0577 483 #define BIT_EN_FREE_CNT BIT(3) 484 #define BIT_DIS_SECOND_CCA (BIT(0) | BIT(1)) 485 #define REG_HIQ_NO_LMT_EN 0x5A7 486 #define REG_DTIM_COUNTER_ROOT 0x5A8 487 #define BIT_HIQ_NO_LMT_EN_ROOT BIT(0) 488 #define REG_TIMER0_SRC_SEL 0x05B4 489 #define BIT_TSFT_SEL_TIMER0 (BIT(4) | BIT(5) | BIT(6)) 490 491 #define REG_TCR 0x0604 492 #define BIT_PWRMGT_HWDATA_EN BIT(7) 493 #define BIT_TCR_UPDATE_TIMIE BIT(5) 494 #define BIT_TCR_UPDATE_HGQMD BIT(4) 495 #define REG_RCR 0x0608 496 #define BIT_APP_FCS BIT(31) 497 #define BIT_APP_MIC BIT(30) 498 #define BIT_APP_ICV BIT(29) 499 #define BIT_APP_PHYSTS BIT(28) 500 #define BIT_APP_BASSN BIT(27) 501 #define BIT_VHT_DACK BIT(26) 502 #define BIT_TCPOFLD_EN BIT(25) 503 #define BIT_ENMBID BIT(24) 504 #define BIT_LSIGEN BIT(23) 505 #define BIT_MFBEN BIT(22) 506 #define BIT_DISCHKPPDLLEN BIT(21) 507 #define BIT_PKTCTL_DLEN BIT(20) 508 #define BIT_DISGCLK BIT(19) 509 #define BIT_TIM_PARSER_EN BIT(18) 510 #define BIT_BC_MD_EN BIT(17) 511 #define BIT_UC_MD_EN BIT(16) 512 #define BIT_RXSK_PERPKT BIT(15) 513 #define BIT_HTC_LOC_CTRL BIT(14) 514 #define BIT_RPFM_CAM_ENABLE BIT(12) 515 #define BIT_TA_BCN BIT(11) 516 #define BIT_RCR_ADF BIT(11) 517 #define BIT_DISDECMYPKT BIT(10) 518 #define BIT_AICV BIT(9) 519 #define BIT_ACRC32 BIT(8) 520 #define BIT_CBSSID_BCN BIT(7) 521 #define BIT_CBSSID_DATA BIT(6) 522 #define BIT_APWRMGT BIT(5) 523 #define BIT_ADD3 BIT(4) 524 #define BIT_AB BIT(3) 525 #define BIT_AM BIT(2) 526 #define BIT_APM BIT(1) 527 #define BIT_AAP BIT(0) 528 #define REG_RX_PKT_LIMIT 0x060C 529 #define REG_RX_DRVINFO_SZ 0x060F 530 #define BIT_APP_PHYSTS BIT(28) 531 #define REG_MAR 0x0620 532 #define REG_USTIME_EDCA 0x0638 533 #define REG_ACKTO_CCK 0x0639 534 #define REG_MAC_SPEC_SIFS 0x063A 535 #define REG_RESP_SIFS_CCK 0x063C 536 #define REG_RESP_SIFS_OFDM 0x063E 537 #define REG_ACKTO 0x0640 538 #define REG_EIFS 0x0642 539 #define REG_NAV_CTRL 0x0650 540 #define REG_WMAC_TRXPTCL_CTL 0x0668 541 #define BIT_RFMOD (BIT(7) | BIT(8)) 542 #define BIT_RFMOD_80M BIT(8) 543 #define BIT_RFMOD_40M BIT(7) 544 #define REG_WMAC_TRXPTCL_CTL_H 0x066C 545 #define REG_WKFMCAM_CMD 0x0698 546 #define BIT_WKFCAM_POLLING_V1 BIT(31) 547 #define BIT_WKFCAM_CLR_V1 BIT(30) 548 #define BIT_WKFCAM_WE BIT(16) 549 #define BIT_SHIFT_WKFCAM_ADDR_V2 8 550 #define BIT_MASK_WKFCAM_ADDR_V2 0xff 551 #define BIT_WKFCAM_ADDR_V2(x) \ 552 (((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2) 553 #define REG_WKFMCAM_RWD 0x069C 554 #define BIT_WKFMCAM_VALID BIT(31) 555 #define BIT_WKFMCAM_BC BIT(26) 556 #define BIT_WKFMCAM_MC BIT(25) 557 #define BIT_WKFMCAM_UC BIT(24) 558 559 #define REG_RXFLTMAP0 0x06A0 560 #define REG_RXFLTMAP1 0x06A2 561 #define REG_RXFLTMAP2 0x06A4 562 #define REG_RXFLTMAP4 0x068A 563 #define REG_BT_COEX_TABLE0 0x06C0 564 #define REG_BT_COEX_TABLE1 0x06C4 565 #define REG_BT_COEX_BRK_TABLE 0x06C8 566 #define REG_BT_COEX_TABLE_H 0x06CC 567 #define REG_BT_COEX_TABLE_H1 0x06CD 568 #define REG_BT_COEX_TABLE_H2 0x06CE 569 #define REG_BT_COEX_TABLE_H3 0x06CF 570 #define REG_BBPSF_CTRL 0x06DC 571 572 #define REG_BT_COEX_V2 0x0762 573 #define BIT_GNT_BT_POLARITY BIT(12) 574 #define BIT_LTE_COEX_EN BIT(7) 575 #define REG_GNT_BT 0x0765 576 #define BIT_PTA_SW_CTL GENMASK(4, 3) 577 #define REG_BT_COEX_ENH_INTR_CTRL 0x76E 578 #define BIT_R_GRANTALL_WLMASK BIT(3) 579 #define BIT_STATIS_BT_EN BIT(2) 580 #define REG_BT_ACT_STATISTICS 0x0770 581 #define REG_BT_ACT_STATISTICS_1 0x0774 582 #define REG_BT_STAT_CTRL 0x0778 583 #define REG_BT_TDMA_TIME 0x0790 584 #define BIT_MASK_SAMPLE_RATE GENMASK(5, 0) 585 #define REG_LTR_IDLE_LATENCY 0x0798 586 #define REG_LTR_ACTIVE_LATENCY 0x079C 587 #define REG_LTR_CTRL_BASIC 0x07A4 588 #define REG_WMAC_OPTION_FUNCTION 0x07D0 589 #define REG_WMAC_OPTION_FUNCTION_1 0x07D4 590 591 #define REG_FPGA0_RFMOD 0x0800 592 #define BIT_CCKEN BIT(24) 593 #define BIT_OFDMEN BIT(25) 594 #define REG_CCK_RPT_FORMAT 0x0804 595 #define BIT_CCK_RPT_FORMAT BIT(16) 596 #define REG_RXPSEL 0x0808 597 #define BIT_RX_PSEL_RST (BIT(28) | BIT(29)) 598 #define REG_TXPSEL 0x080C 599 #define REG_RX_GAIN_EN 0x081c 600 #define REG_CCASEL 0x082C 601 #define REG_PDMFTH 0x0830 602 #define REG_BWINDICATION 0x0834 603 #define REG_CCA2ND 0x0838 604 #define REG_L1PKTH 0x0848 605 #define REG_CLKTRK 0x0860 606 #define REG_ADCCLK 0x08AC 607 #define REG_HSSI_READ 0x08B0 608 #define REG_FPGA0_XCD_RF_PARA 0x08B4 609 #define REG_RX_MCS_LIMIT 0x08BC 610 #define REG_ADC160 0x08C4 611 #define REG_ANTSEL_SW 0x0900 612 #define REG_DAC_RSTB 0x090c 613 #define REG_SINGLE_TONE_CONT_TX 0x0914 614 615 #define REG_RFE_CTRL_E 0x0974 616 #define REG_2ND_CCA_CTRL 0x0976 617 #define REG_IQK_COM00 0x0978 618 #define REG_IQK_COM32 0x097c 619 #define REG_IQK_COM64 0x0980 620 #define REG_IQK_COM96 0x0984 621 622 #define REG_FAS 0x09a4 623 #define REG_RXSB 0x0a00 624 #define REG_CCK_RX 0x0a04 625 #define REG_CCK_PD_TH 0x0a0a 626 627 #define REG_CCK0_FAREPORT 0xa2c 628 #define BIT_CCK0_2RX BIT(18) 629 #define BIT_CCK0_MRC BIT(22) 630 #define REG_FA_CCK 0x0a5c 631 632 #define REG_DIS_DPD 0x0a70 633 #define DIS_DPD_MASK GENMASK(9, 0) 634 #define DIS_DPD_RATE6M BIT(0) 635 #define DIS_DPD_RATE9M BIT(1) 636 #define DIS_DPD_RATEMCS0 BIT(2) 637 #define DIS_DPD_RATEMCS1 BIT(3) 638 #define DIS_DPD_RATEMCS8 BIT(4) 639 #define DIS_DPD_RATEMCS9 BIT(5) 640 #define DIS_DPD_RATEVHT1SS_MCS0 BIT(6) 641 #define DIS_DPD_RATEVHT1SS_MCS1 BIT(7) 642 #define DIS_DPD_RATEVHT2SS_MCS0 BIT(8) 643 #define DIS_DPD_RATEVHT2SS_MCS1 BIT(9) 644 #define DIS_DPD_RATEALL GENMASK(9, 0) 645 646 #define REG_CNTRST 0x0b58 647 648 #define REG_3WIRE_SWA 0x0c00 649 #define REG_RX_IQC_AB_A 0x0c10 650 #define REG_TXSCALE_A 0x0c1c 651 #define BB_SWING_MASK GENMASK(31, 21) 652 #define REG_TX_AGC_A_CCK_11_CCK_1 0xc20 653 #define REG_TX_AGC_A_OFDM18_OFDM6 0xc24 654 #define REG_TX_AGC_A_OFDM54_OFDM24 0xc28 655 #define REG_TX_AGC_A_MCS3_MCS0 0xc2c 656 #define REG_TX_AGC_A_MCS7_MCS4 0xc30 657 #define REG_TX_AGC_A_MCS11_MCS8 0xc34 658 #define REG_TX_AGC_A_MCS15_MCS12 0xc38 659 #define REG_TX_AGC_A_NSS1_INDEX3_NSS1_INDEX0 0xc3c 660 #define REG_TX_AGC_A_NSS1_INDEX7_NSS1_INDEX4 0xc40 661 #define REG_TX_AGC_A_NSS2_INDEX1_NSS1_INDEX8 0xc44 662 #define REG_TX_AGC_A_NSS2_INDEX5_NSS2_INDEX2 0xc48 663 #define REG_TX_AGC_A_NSS2_INDEX9_NSS2_INDEX6 0xc4c 664 #define REG_RXIGI_A 0x0c50 665 #define REG_TX_PWR_TRAINING_A 0x0c54 666 #define REG_CK_MONHA 0x0c5c 667 #define REG_AFE_PWR1_A 0x0c60 668 #define REG_AFE_PWR2_A 0x0c64 669 #define REG_RX_WAIT_CCA_TX_CCK_RFON_A 0x0c68 670 #define REG_OFDM0_XA_TX_IQ_IMBALANCE 0x0c80 671 #define REG_OFDM0_A_TX_AFE 0x0c84 672 #define REG_OFDM0_XB_TX_IQ_IMBALANCE 0x0c88 673 #define REG_TSSI_TRK_SW 0x0c8c 674 #define REG_LSSI_WRITE_A 0x0c90 675 #define REG_PREDISTA 0x0c90 676 #define REG_TXAGCIDX 0x0c94 677 678 #define REG_RFE_PINMUX_A 0x0cb0 679 #define REG_RFE_INV_A 0x0cb4 680 #define REG_RFE_CTRL8 0x0cb4 681 #define BIT_MASK_RFE_SEL89 GENMASK(7, 0) 682 #define PTA_CTRL_PIN 0x66 683 #define DPDT_CTRL_PIN 0x77 684 #define RFE_INV_MASK 0x3ff00000 685 #define REG_RFECTL_A 0x0cb8 686 #define REG_RFE_INV8 0x0cbd 687 #define BIT_MASK_RFE_INV89 GENMASK(1, 0) 688 #define REG_RFE_INV16 0x0cbe 689 #define BIT_RFE_BUF_EN BIT(3) 690 691 #define REG_IQK_DPD_CFG 0x0cc4 692 #define REG_CFG_PMPD 0x0cc8 693 #define REG_IQC_Y 0x0ccc 694 #define REG_IQC_X 0x0cd4 695 #define REG_INTPO_SETA 0x0ce8 696 697 #define REG_IQKA_END 0x0d00 698 #define REG_PI_READ_A 0x0d04 699 #define REG_SI_READ_A 0x0d08 700 #define REG_IQKB_END 0x0d40 701 #define REG_PI_READ_B 0x0d44 702 #define REG_SI_READ_B 0x0d48 703 704 #define REG_3WIRE_SWB 0x0e00 705 #define REG_RX_IQC_AB_B 0x0e10 706 #define REG_TXSCALE_B 0x0e1c 707 #define REG_TX_AGC_B_CCK_11_CCK_1 0xe20 708 #define REG_TX_AGC_B_OFDM18_OFDM6 0xe24 709 #define REG_TX_AGC_B_OFDM54_OFDM24 0xe28 710 #define REG_TX_AGC_B_MCS3_MCS0 0xe2c 711 #define REG_TX_AGC_B_MCS7_MCS4 0xe30 712 #define REG_TX_AGC_B_MCS11_MCS8 0xe34 713 #define REG_TX_AGC_B_MCS15_MCS12 0xe38 714 #define REG_TX_AGC_B_NSS1_INDEX3_NSS1_INDEX0 0xe3c 715 #define REG_TX_AGC_B_NSS1_INDEX7_NSS1_INDEX4 0xe40 716 #define REG_TX_AGC_B_NSS2_INDEX1_NSS1_INDEX8 0xe44 717 #define REG_TX_AGC_B_NSS2_INDEX5_NSS2_INDEX2 0xe48 718 #define REG_TX_AGC_B_NSS2_INDEX9_NSS2_INDEX6 0xe4c 719 #define REG_RXIGI_B 0x0e50 720 #define REG_TX_PWR_TRAINING_B 0x0e54 721 #define REG_CK_MONHB 0x0e5c 722 #define REG_AFE_PWR1_B 0x0e60 723 #define REG_AFE_PWR2_B 0x0e64 724 #define REG_RX_WAIT_CCA_TX_CCK_RFON_B 0x0e68 725 #define REG_TXTONEB 0x0e80 726 #define REG_RXTONEB 0x0e84 727 #define REG_TXPITMB 0x0e88 728 #define REG_RXPITMB 0x0e8c 729 #define REG_LSSI_WRITE_B 0x0e90 730 #define REG_PREDISTB 0x0e90 731 #define REG_INIDLYB 0x0e94 732 #define REG_RFE_PINMUX_B 0x0eb0 733 #define REG_RFE_INV_B 0x0eb4 734 #define REG_RFECTL_B 0x0eb8 735 #define REG_BPBDB 0x0ec4 736 #define REG_PHYTXONB 0x0ec8 737 #define REG_IQKYB 0x0ecc 738 #define REG_IQKXB 0x0ed4 739 #define REG_INTPO_SETB 0x0ee8 740 741 #define REG_CRC_CCK 0x0f04 742 #define REG_CCA_OFDM 0x0f08 743 #define REG_CRC_VHT 0x0f0c 744 #define REG_CRC_HT 0x0f10 745 #define REG_CRC_OFDM 0x0f14 746 #define REG_FA_OFDM 0x0f48 747 #define REG_CCA_CCK 0x0fcc 748 749 #define REG_ANAPARSW_MAC_0 0x1010 750 #define BIT_CF_L_V2 GENMASK(29, 28) 751 752 #define REG_ANAPAR_XTAL_0 0x1040 753 #define BIT_XCAP_0 GENMASK(23, 10) 754 #define REG_CPU_DMEM_CON 0x1080 755 #define BIT_WL_PLATFORM_RST BIT(16) 756 #define BIT_WL_SECURITY_CLK BIT(15) 757 #define BIT_DDMA_EN BIT(8) 758 759 #define REG_SW_MDIO 0x10C0 760 761 #define REG_H2C_PKT_READADDR 0x10D0 762 #define REG_H2C_PKT_WRITEADDR 0x10D4 763 #define REG_FW_DBG6 0x10F8 764 #define REG_FW_DBG7 0x10FC 765 #define FW_KEY_MASK 0xffffff00 766 767 #define REG_CR_EXT 0x1100 768 769 #define REG_FT1IMR 0x1138 770 #define BIT_FS_H2C_CMD_OK_INT_EN BIT(25) 771 #define REG_FT1ISR 0x113c 772 #define BIT_FS_H2C_CMD_OK_INT BIT(25) 773 #define REG_DDMA_CH0SA 0x1200 774 #define REG_DDMA_CH0DA 0x1204 775 #define REG_DDMA_CH0CTRL 0x1208 776 #define BIT_DDMACH0_OWN BIT(31) 777 #define BIT_DDMACH0_CHKSUM_EN BIT(29) 778 #define BIT_DDMACH0_CHKSUM_STS BIT(27) 779 #define BIT_DDMACH0_DDMA_MODE BIT(26) 780 #define BIT_DDMACH0_RESET_CHKSUM_STS BIT(25) 781 #define BIT_DDMACH0_CHKSUM_CONT BIT(24) 782 #define BIT_MASK_DDMACH0_DLEN 0x3ffff 783 784 #define REG_H2CQ_CSR 0x1330 785 #define BIT_H2CQ_FULL BIT(31) 786 #define REG_FAST_EDCA_VOVI_SETTING 0x1448 787 #define REG_FAST_EDCA_BEBK_SETTING 0x144C 788 789 #define REG_RXPSF_CTRL 0x1610 790 #define BIT_RXGCK_FIFOTHR_EN BIT(28) 791 792 #define BIT_SHIFT_RXGCK_VHT_FIFOTHR 26 793 #define BIT_MASK_RXGCK_VHT_FIFOTHR 0x3 794 #define BIT_RXGCK_VHT_FIFOTHR(x) \ 795 (((x) & BIT_MASK_RXGCK_VHT_FIFOTHR) << BIT_SHIFT_RXGCK_VHT_FIFOTHR) 796 #define BITS_RXGCK_VHT_FIFOTHR \ 797 (BIT_MASK_RXGCK_VHT_FIFOTHR << BIT_SHIFT_RXGCK_VHT_FIFOTHR) 798 799 #define BIT_SHIFT_RXGCK_HT_FIFOTHR 24 800 #define BIT_MASK_RXGCK_HT_FIFOTHR 0x3 801 #define BIT_RXGCK_HT_FIFOTHR(x) \ 802 (((x) & BIT_MASK_RXGCK_HT_FIFOTHR) << BIT_SHIFT_RXGCK_HT_FIFOTHR) 803 #define BITS_RXGCK_HT_FIFOTHR \ 804 (BIT_MASK_RXGCK_HT_FIFOTHR << BIT_SHIFT_RXGCK_HT_FIFOTHR) 805 806 #define BIT_SHIFT_RXGCK_OFDM_FIFOTHR 22 807 #define BIT_MASK_RXGCK_OFDM_FIFOTHR 0x3 808 #define BIT_RXGCK_OFDM_FIFOTHR(x) \ 809 (((x) & BIT_MASK_RXGCK_OFDM_FIFOTHR) << BIT_SHIFT_RXGCK_OFDM_FIFOTHR) 810 #define BITS_RXGCK_OFDM_FIFOTHR \ 811 (BIT_MASK_RXGCK_OFDM_FIFOTHR << BIT_SHIFT_RXGCK_OFDM_FIFOTHR) 812 813 #define BIT_SHIFT_RXGCK_CCK_FIFOTHR 20 814 #define BIT_MASK_RXGCK_CCK_FIFOTHR 0x3 815 #define BIT_RXGCK_CCK_FIFOTHR(x) \ 816 (((x) & BIT_MASK_RXGCK_CCK_FIFOTHR) << BIT_SHIFT_RXGCK_CCK_FIFOTHR) 817 #define BITS_RXGCK_CCK_FIFOTHR \ 818 (BIT_MASK_RXGCK_CCK_FIFOTHR << BIT_SHIFT_RXGCK_CCK_FIFOTHR) 819 820 #define BIT_RXGCK_OFDMCCA_EN BIT(16) 821 822 #define BIT_SHIFT_RXPSF_PKTLENTHR 13 823 #define BIT_MASK_RXPSF_PKTLENTHR 0x7 824 #define BIT_RXPSF_PKTLENTHR(x) \ 825 (((x) & BIT_MASK_RXPSF_PKTLENTHR) << BIT_SHIFT_RXPSF_PKTLENTHR) 826 #define BITS_RXPSF_PKTLENTHR \ 827 (BIT_MASK_RXPSF_PKTLENTHR << BIT_SHIFT_RXPSF_PKTLENTHR) 828 #define BIT_CLEAR_RXPSF_PKTLENTHR(x) ((x) & (~BITS_RXPSF_PKTLENTHR)) 829 #define BIT_SET_RXPSF_PKTLENTHR(x, v) \ 830 (BIT_CLEAR_RXPSF_PKTLENTHR(x) | BIT_RXPSF_PKTLENTHR(v)) 831 832 #define BIT_RXPSF_CTRLEN BIT(12) 833 #define BIT_RXPSF_VHTCHKEN BIT(11) 834 #define BIT_RXPSF_HTCHKEN BIT(10) 835 #define BIT_RXPSF_OFDMCHKEN BIT(9) 836 #define BIT_RXPSF_CCKCHKEN BIT(8) 837 #define BIT_RXPSF_OFDMRST BIT(7) 838 #define BIT_RXPSF_CCKRST BIT(6) 839 #define BIT_RXPSF_MHCHKEN BIT(5) 840 #define BIT_RXPSF_CONT_ERRCHKEN BIT(4) 841 #define BIT_RXPSF_ALL_ERRCHKEN BIT(3) 842 843 #define BIT_SHIFT_RXPSF_ERRTHR 0 844 #define BIT_MASK_RXPSF_ERRTHR 0x7 845 #define BIT_RXPSF_ERRTHR(x) \ 846 (((x) & BIT_MASK_RXPSF_ERRTHR) << BIT_SHIFT_RXPSF_ERRTHR) 847 #define BITS_RXPSF_ERRTHR (BIT_MASK_RXPSF_ERRTHR << BIT_SHIFT_RXPSF_ERRTHR) 848 #define BIT_CLEAR_RXPSF_ERRTHR(x) ((x) & (~BITS_RXPSF_ERRTHR)) 849 #define BIT_GET_RXPSF_ERRTHR(x) \ 850 (((x) >> BIT_SHIFT_RXPSF_ERRTHR) & BIT_MASK_RXPSF_ERRTHR) 851 #define BIT_SET_RXPSF_ERRTHR(x, v) \ 852 (BIT_CLEAR_RXPSF_ERRTHR(x) | BIT_RXPSF_ERRTHR(v)) 853 854 #define REG_RXPSF_TYPE_CTRL 0x1614 855 #define REG_GENERAL_OPTION 0x1664 856 #define BIT_DUMMY_FCS_READY_MASK_EN BIT(9) 857 858 #define REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 0x1700 859 #define REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 0x1704 860 #define REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 0x1708 861 #define LTECOEX_READY BIT(29) 862 #define LTECOEX_ACCESS_CTRL REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 863 #define LTECOEX_WRITE_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 864 #define LTECOEX_READ_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 865 866 #define REG_IGN_GNT_BT1 0x1860 867 868 #define REG_RFESEL_CTRL 0x1990 869 870 #define REG_NOMASK_TXBT 0x1ca7 871 #define REG_ANAPAR 0x1c30 872 #define BIT_ANAPAR_BTPS BIT(22) 873 #define REG_RSTB_SEL 0x1c38 874 #define BIT_DAC_OFF_ENABLE BIT(4) 875 #define BIT_PI_IGNORE_GNT_BT BIT(3) 876 #define BIT_NOMASK_TXBT_ENABLE BIT(3) 877 878 #define REG_HRCV_MSG 0x1cf 879 880 #define REG_EDCCA_REPORT 0x2d38 881 #define BIT_EDCCA_FLAG BIT(24) 882 883 #define REG_IGN_GNTBT4 0x4160 884 885 #define REG_USB_MOD 0xf008 886 #define REG_USB3_RXITV 0xf050 887 #define REG_USB2_PHY_ADR 0xfe40 888 #define REG_USB2_PHY_DAT 0xfe41 889 #define REG_USB2_PHY_CMD 0xfe42 890 #define BIT_USB2_PHY_CMD_TRG 0x81 891 #define REG_USB_HRPWM 0xfe58 892 #define REG_USB3_PHY_ADR 0xff0c 893 #define REG_USB3_PHY_DAT_L 0xff0d 894 #define REG_USB3_PHY_DAT_H 0xff0e 895 #define BIT_USB3_PHY_ADR_WR BIT(7) 896 #define BIT_USB3_PHY_ADR_RD BIT(6) 897 #define BIT_USB3_PHY_ADR_MASK GENMASK(5, 0) 898 899 #define RF_MODE 0x00 900 #define RF_MODOPT 0x01 901 #define RF_WLINT 0x01 902 #define RF_WLSEL 0x02 903 #define RF_DTXLOK 0x08 904 #define RF_CFGCH 0x18 905 #define BIT_BAND GENMASK(18, 16) 906 #define RF18_BAND_MASK (BIT(16) | BIT(9) | BIT(8)) 907 #define RF18_CHANNEL_MASK (MASKBYTE0) 908 #define RF18_RFSI_MASK (BIT(18) | BIT(17)) 909 #define RF_RCK 0x1d 910 #define RF_MODE_TABLE_ADDR 0x30 911 #define RF_MODE_TABLE_DATA0 0x31 912 #define RF_MODE_TABLE_DATA1 0x32 913 #define RF_LUTWA 0x33 914 #define RF_LUTWD1 0x3e 915 #define RF_LUTWD0 0x3f 916 #define BIT_GAIN_EXT BIT(12) 917 #define BIT_DATA_L GENMASK(11, 0) 918 #define RF_T_METER 0x42 919 #define RF_BSPAD 0x54 920 #define RF_GAINTX 0x56 921 #define RF_TXMOD 0x58 922 #define RF_TXATANK 0x64 923 #define RF_TXA_PREPAD 0x65 924 #define RF_TRXIQ 0x66 925 #define RF_RXIQGEN 0x8d 926 #define RF_RXBB2 0x8f 927 #define RF_SYN_PFD 0xb0 928 #define RF_LCK 0xb4 929 #define RF_XTALX2 0xb8 930 #define RF_SYN_CTRL 0xbb 931 #define RF_MALSEL 0xbe 932 #define RF_SYN_AAC 0xc9 933 #define RF_AAC_CTRL 0xca 934 #define RF_FAST_LCK 0xcc 935 #define RF_RCKD 0xde 936 #define RF_TXADBG 0xde 937 #define RF_LUTDBG 0xdf 938 #define BIT_TXA_TANK BIT(4) 939 #define RF_LUTWE2 0xee 940 #define RF_LUTWE 0xef 941 942 #define LTE_COEX_CTRL 0x38 943 #define LTE_WL_TRX_CTRL 0xa0 944 #define LTE_BT_TRX_CTRL 0xa4 945 946 #endif 947