1 /* SPDX-License-Identifier: ISC */ 2 /* Copyright (C) 2019 MediaTek Inc. */ 3 4 #ifndef __MT7615_REGS_H 5 #define __MT7615_REGS_H 6 7 #define MT_HW_REV 0x1000 8 #define MT_HW_CHIPID 0x1008 9 #define MT_TOP_STRAP_STA 0x1010 10 #define MT_TOP_3NSS BIT(24) 11 12 #define MT_TOP_OFF_RSV 0x1128 13 #define MT_TOP_OFF_RSV_FW_STATE GENMASK(18, 16) 14 15 #define MT_TOP_MISC2 0x1134 16 #define MT_TOP_MISC2_FW_STATE GENMASK(2, 0) 17 18 #define MT_MCU_BASE 0x2000 19 #define MT_MCU(ofs) (MT_MCU_BASE + (ofs)) 20 21 #define MT_MCU_PCIE_REMAP_1 MT_MCU(0x500) 22 #define MT_MCU_PCIE_REMAP_1_OFFSET GENMASK(17, 0) 23 #define MT_MCU_PCIE_REMAP_1_BASE GENMASK(31, 18) 24 #define MT_PCIE_REMAP_BASE_1 0x40000 25 26 #define MT_MCU_PCIE_REMAP_2 MT_MCU(0x504) 27 #define MT_MCU_PCIE_REMAP_2_OFFSET GENMASK(18, 0) 28 #define MT_MCU_PCIE_REMAP_2_BASE GENMASK(31, 19) 29 #define MT_PCIE_REMAP_BASE_2 0x80000 30 31 #define MT_HIF_BASE 0x4000 32 #define MT_HIF(ofs) (MT_HIF_BASE + (ofs)) 33 34 #define MT_CFG_LPCR_HOST MT_HIF(0x1f0) 35 #define MT_CFG_LPCR_HOST_FW_OWN BIT(0) 36 #define MT_CFG_LPCR_HOST_DRV_OWN BIT(1) 37 38 #define MT_MCU_INT_EVENT MT_HIF(0x1f8) 39 #define MT_MCU_INT_EVENT_PDMA_STOPPED BIT(0) 40 #define MT_MCU_INT_EVENT_PDMA_INIT BIT(1) 41 #define MT_MCU_INT_EVENT_SER_TRIGGER BIT(2) 42 #define MT_MCU_INT_EVENT_RESET_DONE BIT(3) 43 44 #define MT_INT_SOURCE_CSR MT_HIF(0x200) 45 #define MT_INT_MASK_CSR MT_HIF(0x204) 46 #define MT_DELAY_INT_CFG MT_HIF(0x210) 47 48 #define MT_INT_RX_DONE(_n) BIT(_n) 49 #define MT_INT_RX_DONE_ALL GENMASK(1, 0) 50 #define MT_INT_TX_DONE_ALL GENMASK(19, 4) 51 #define MT_INT_TX_DONE(_n) BIT((_n) + 4) 52 #define MT_INT_MCU_CMD BIT(30) 53 54 #define MT_WPDMA_GLO_CFG MT_HIF(0x208) 55 #define MT_WPDMA_GLO_CFG_TX_DMA_EN BIT(0) 56 #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY BIT(1) 57 #define MT_WPDMA_GLO_CFG_RX_DMA_EN BIT(2) 58 #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY BIT(3) 59 #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE GENMASK(5, 4) 60 #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE BIT(6) 61 #define MT_WPDMA_GLO_CFG_BIG_ENDIAN BIT(7) 62 #define MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT0 BIT(9) 63 #define MT_WPDMA_GLO_CFG_BYPASS_TX_SCH BIT(9) /* MT7622 */ 64 #define MT_WPDMA_GLO_CFG_MULTI_DMA_EN GENMASK(11, 10) 65 #define MT_WPDMA_GLO_CFG_FIFO_LITTLE_ENDIAN BIT(12) 66 #define MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT21 GENMASK(23, 22) 67 #define MT_WPDMA_GLO_CFG_SW_RESET BIT(24) 68 #define MT_WPDMA_GLO_CFG_FIRST_TOKEN_ONLY BIT(26) 69 #define MT_WPDMA_GLO_CFG_OMIT_TX_INFO BIT(28) 70 71 #define MT_WPDMA_RST_IDX MT_HIF(0x20c) 72 73 #define MT_WPDMA_MEM_RNG_ERR MT_HIF(0x224) 74 75 #define MT_MCU_CMD MT_HIF(0x234) 76 #define MT_MCU_CMD_CLEAR_FW_OWN BIT(0) 77 #define MT_MCU_CMD_STOP_PDMA_FW_RELOAD BIT(1) 78 #define MT_MCU_CMD_STOP_PDMA BIT(2) 79 #define MT_MCU_CMD_RESET_DONE BIT(3) 80 #define MT_MCU_CMD_RECOVERY_DONE BIT(4) 81 #define MT_MCU_CMD_NORMAL_STATE BIT(5) 82 #define MT_MCU_CMD_LMAC_ERROR BIT(24) 83 #define MT_MCU_CMD_PSE_ERROR BIT(25) 84 #define MT_MCU_CMD_PLE_ERROR BIT(26) 85 #define MT_MCU_CMD_PDMA_ERROR BIT(27) 86 #define MT_MCU_CMD_PCIE_ERROR BIT(28) 87 #define MT_MCU_CMD_ERROR_MASK (GENMASK(5, 1) | GENMASK(28, 24)) 88 89 #define MT_TX_RING_BASE MT_HIF(0x300) 90 #define MT_RX_RING_BASE MT_HIF(0x400) 91 92 #define MT_WPDMA_GLO_CFG1 MT_HIF(0x500) 93 #define MT_WPDMA_TX_PRE_CFG MT_HIF(0x510) 94 #define MT_WPDMA_RX_PRE_CFG MT_HIF(0x520) 95 #define MT_WPDMA_ABT_CFG MT_HIF(0x530) 96 #define MT_WPDMA_ABT_CFG1 MT_HIF(0x534) 97 98 #define MT_PLE_BASE 0x8000 99 #define MT_PLE(ofs) (MT_PLE_BASE + (ofs)) 100 101 #define MT_PLE_FL_Q0_CTRL MT_PLE(0x1b0) 102 #define MT_PLE_FL_Q1_CTRL MT_PLE(0x1b4) 103 #define MT_PLE_FL_Q2_CTRL MT_PLE(0x1b8) 104 #define MT_PLE_FL_Q3_CTRL MT_PLE(0x1bc) 105 106 #define MT_PLE_AC_QEMPTY(ac, n) MT_PLE(0x300 + 0x10 * (ac) + \ 107 ((n) << 2)) 108 109 #define MT_WF_PHY_BASE 0x10000 110 #define MT_WF_PHY(ofs) (MT_WF_PHY_BASE + (ofs)) 111 112 #define MT_WF_PHY_WF2_RFCTRL0(n) MT_WF_PHY(0x1900 + (n) * 0x400) 113 #define MT_WF_PHY_WF2_RFCTRL0_LPBCN_EN BIT(9) 114 115 #define MT_WF_PHY_R0_PHYMUX_5(_phy) MT_WF_PHY(0x0614 + ((_phy) << 9)) 116 117 #define MT_WF_PHY_R0_PHYCTRL_STS0(_phy) MT_WF_PHY(0x020c + ((_phy) << 9)) 118 #define MT_WF_PHYCTRL_STAT_PD_OFDM GENMASK(31, 16) 119 #define MT_WF_PHYCTRL_STAT_PD_CCK GENMASK(15, 0) 120 121 #define MT_WF_PHY_R0_PHYCTRL_STS5(_phy) MT_WF_PHY(0x0220 + ((_phy) << 9)) 122 #define MT_WF_PHYCTRL_STAT_MDRDY_OFDM GENMASK(31, 16) 123 #define MT_WF_PHYCTRL_STAT_MDRDY_CCK GENMASK(15, 0) 124 125 #define MT_WF_PHY_MIN_PRI_PWR(_phy) MT_WF_PHY((_phy) ? 0x084 : 0x229c) 126 #define MT_WF_PHY_PD_OFDM_MASK(_phy) ((_phy) ? GENMASK(24, 16) : \ 127 GENMASK(28, 20)) 128 #define MT_WF_PHY_PD_OFDM(_phy, v) ((v) << ((_phy) ? 16 : 20)) 129 #define MT_WF_PHY_PD_BLK(_phy) ((_phy) ? BIT(25) : BIT(19)) 130 131 #define MT_WF_PHY_RXTD_BASE MT_WF_PHY(0x2200) 132 #define MT_WF_PHY_RXTD(_n) (MT_WF_PHY_RXTD_BASE + ((_n) << 2)) 133 134 #define MT_WF_PHY_RXTD_CCK_PD(_phy) MT_WF_PHY((_phy) ? 0x2314 : 0x2310) 135 #define MT_WF_PHY_PD_CCK_MASK(_phy) (_phy) ? GENMASK(31, 24) : \ 136 GENMASK(8, 1) 137 #define MT_WF_PHY_PD_CCK(_phy, v) ((v) << ((_phy) ? 24 : 1)) 138 139 #define MT_WF_PHY_RXTD2_BASE MT_WF_PHY(0x2a00) 140 #define MT_WF_PHY_RXTD2(_n) (MT_WF_PHY_RXTD2_BASE + ((_n) << 2)) 141 142 #define MT_WF_CFG_BASE 0x20200 143 #define MT_WF_CFG(ofs) (MT_WF_CFG_BASE + (ofs)) 144 145 #define MT_CFG_CCR MT_WF_CFG(0x000) 146 #define MT_CFG_CCR_MAC_D1_1X_GC_EN BIT(24) 147 #define MT_CFG_CCR_MAC_D0_1X_GC_EN BIT(25) 148 #define MT_CFG_CCR_MAC_D1_2X_GC_EN BIT(30) 149 #define MT_CFG_CCR_MAC_D0_2X_GC_EN BIT(31) 150 151 #define MT_WF_AGG_BASE 0x20a00 152 #define MT_WF_AGG(ofs) (MT_WF_AGG_BASE + (ofs)) 153 154 #define MT_AGG_ARCR MT_WF_AGG(0x010) 155 #define MT_AGG_ARCR_INIT_RATE1 BIT(0) 156 #define MT_AGG_ARCR_RTS_RATE_THR GENMASK(12, 8) 157 #define MT_AGG_ARCR_RATE_DOWN_RATIO GENMASK(17, 16) 158 #define MT_AGG_ARCR_RATE_DOWN_RATIO_EN BIT(19) 159 #define MT_AGG_ARCR_RATE_UP_EXTRA_TH GENMASK(22, 20) 160 161 #define MT_AGG_ARUCR(_band) MT_WF_AGG(0x018 + (_band) * 0x100) 162 #define MT_AGG_ARDCR(_band) MT_WF_AGG(0x01c + (_band) * 0x100) 163 #define MT_AGG_ARxCR_LIMIT_SHIFT(_n) (4 * (_n)) 164 #define MT_AGG_ARxCR_LIMIT(_n) GENMASK(2 + \ 165 MT_AGG_ARxCR_LIMIT_SHIFT(_n), \ 166 MT_AGG_ARxCR_LIMIT_SHIFT(_n)) 167 168 #define MT_AGG_ASRCR0 MT_WF_AGG(0x060) 169 #define MT_AGG_ASRCR1 MT_WF_AGG(0x064) 170 #define MT_AGG_ASRCR_RANGE(val, n) (((val) >> ((n) << 3)) & GENMASK(5, 0)) 171 172 #define MT_AGG_ACR(_band) MT_WF_AGG(0x070 + (_band) * 0x100) 173 #define MT_AGG_ACR_NO_BA_RULE BIT(0) 174 #define MT_AGG_ACR_NO_BA_AR_RULE BIT(1) 175 #define MT_AGG_ACR_PKT_TIME_EN BIT(2) 176 #define MT_AGG_ACR_CFEND_RATE GENMASK(15, 4) 177 #define MT_AGG_ACR_BAR_RATE GENMASK(31, 20) 178 179 #define MT_AGG_SCR MT_WF_AGG(0x0fc) 180 #define MT_AGG_SCR_NLNAV_MID_PTEC_DIS BIT(3) 181 182 #define MT_WF_ARB_BASE 0x20c00 183 #define MT_WF_ARB(ofs) (MT_WF_ARB_BASE + (ofs)) 184 185 #define MT_ARB_SCR MT_WF_ARB(0x080) 186 #define MT_ARB_SCR_TX0_DISABLE BIT(8) 187 #define MT_ARB_SCR_RX0_DISABLE BIT(9) 188 #define MT_ARB_SCR_TX1_DISABLE BIT(10) 189 #define MT_ARB_SCR_RX1_DISABLE BIT(11) 190 191 #define MT_WF_TMAC_BASE 0x21000 192 #define MT_WF_TMAC(ofs) (MT_WF_TMAC_BASE + (ofs)) 193 194 #define MT_TMAC_CDTR MT_WF_TMAC(0x090) 195 #define MT_TMAC_ODTR MT_WF_TMAC(0x094) 196 #define MT_TIMEOUT_VAL_PLCP GENMASK(15, 0) 197 #define MT_TIMEOUT_VAL_CCA GENMASK(31, 16) 198 199 #define MT_TMAC_TRCR(_band) MT_WF_TMAC((_band) ? 0x070 : 0x09c) 200 #define MT_TMAC_TRCR_CCA_SEL GENMASK(31, 30) 201 #define MT_TMAC_TRCR_SEC_CCA_SEL GENMASK(29, 28) 202 203 #define MT_TMAC_ICR(_band) MT_WF_TMAC((_band) ? 0x074 : 0x0a4) 204 #define MT_IFS_EIFS GENMASK(8, 0) 205 #define MT_IFS_RIFS GENMASK(14, 10) 206 #define MT_IFS_SIFS GENMASK(22, 16) 207 #define MT_IFS_SLOT GENMASK(30, 24) 208 209 #define MT_TMAC_CTCR0 MT_WF_TMAC(0x0f4) 210 #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME GENMASK(5, 0) 211 #define MT_TMAC_CTCR0_INS_DDLMT_DENSITY GENMASK(15, 12) 212 #define MT_TMAC_CTCR0_INS_DDLMT_EN BIT(17) 213 #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN BIT(18) 214 215 #define MT_WF_RMAC_BASE 0x21200 216 #define MT_WF_RMAC(ofs) (MT_WF_RMAC_BASE + (ofs)) 217 218 #define MT_WF_RFCR(_band) MT_WF_RMAC((_band) ? 0x100 : 0x000) 219 #define MT_WF_RFCR_DROP_STBC_MULTI BIT(0) 220 #define MT_WF_RFCR_DROP_FCSFAIL BIT(1) 221 #define MT_WF_RFCR_DROP_VERSION BIT(3) 222 #define MT_WF_RFCR_DROP_PROBEREQ BIT(4) 223 #define MT_WF_RFCR_DROP_MCAST BIT(5) 224 #define MT_WF_RFCR_DROP_BCAST BIT(6) 225 #define MT_WF_RFCR_DROP_MCAST_FILTERED BIT(7) 226 #define MT_WF_RFCR_DROP_A3_MAC BIT(8) 227 #define MT_WF_RFCR_DROP_A3_BSSID BIT(9) 228 #define MT_WF_RFCR_DROP_A2_BSSID BIT(10) 229 #define MT_WF_RFCR_DROP_OTHER_BEACON BIT(11) 230 #define MT_WF_RFCR_DROP_FRAME_REPORT BIT(12) 231 #define MT_WF_RFCR_DROP_CTL_RSV BIT(13) 232 #define MT_WF_RFCR_DROP_CTS BIT(14) 233 #define MT_WF_RFCR_DROP_RTS BIT(15) 234 #define MT_WF_RFCR_DROP_DUPLICATE BIT(16) 235 #define MT_WF_RFCR_DROP_OTHER_BSS BIT(17) 236 #define MT_WF_RFCR_DROP_OTHER_UC BIT(18) 237 #define MT_WF_RFCR_DROP_OTHER_TIM BIT(19) 238 #define MT_WF_RFCR_DROP_NDPA BIT(20) 239 #define MT_WF_RFCR_DROP_UNWANTED_CTL BIT(21) 240 241 #define MT_WF_RFCR1(_band) MT_WF_RMAC((_band) ? 0x104 : 0x004) 242 #define MT_WF_RFCR1_DROP_ACK BIT(4) 243 #define MT_WF_RFCR1_DROP_BF_POLL BIT(5) 244 #define MT_WF_RFCR1_DROP_BA BIT(6) 245 #define MT_WF_RFCR1_DROP_CFEND BIT(7) 246 #define MT_WF_RFCR1_DROP_CFACK BIT(8) 247 248 #define MT_CHFREQ(_band) MT_WF_RMAC((_band) ? 0x130 : 0x030) 249 250 #define MT_WF_RMAC_MIB_TIME0 MT_WF_RMAC(0x03c4) 251 #define MT_WF_RMAC_MIB_RXTIME_CLR BIT(31) 252 #define MT_WF_RMAC_MIB_RXTIME_EN BIT(30) 253 254 #define MT_WF_RMAC_MIB_AIRTIME0 MT_WF_RMAC(0x0380) 255 256 #define MT_WF_RMAC_MIB_TIME5 MT_WF_RMAC(0x03d8) 257 #define MT_WF_RMAC_MIB_TIME6 MT_WF_RMAC(0x03dc) 258 #define MT_MIB_OBSSTIME_MASK GENMASK(23, 0) 259 260 #define MT_WF_DMA_BASE 0x21800 261 #define MT_WF_DMA(ofs) (MT_WF_DMA_BASE + (ofs)) 262 263 #define MT_DMA_DCR0 MT_WF_DMA(0x000) 264 #define MT_DMA_DCR0_MAX_RX_LEN GENMASK(15, 2) 265 #define MT_DMA_DCR0_RX_VEC_DROP BIT(17) 266 267 #define MT_DMA_RCFR0(_band) MT_WF_DMA(0x070 + (_band) * 0x40) 268 #define MT_DMA_RCFR0_MCU_RX_MGMT BIT(2) 269 #define MT_DMA_RCFR0_MCU_RX_CTL_NON_BAR BIT(3) 270 #define MT_DMA_RCFR0_MCU_RX_CTL_BAR BIT(4) 271 #define MT_DMA_RCFR0_MCU_RX_BYPASS BIT(21) 272 #define MT_DMA_RCFR0_RX_DROPPED_UCAST GENMASK(25, 24) 273 #define MT_DMA_RCFR0_RX_DROPPED_MCAST GENMASK(27, 26) 274 275 #define MT_WTBL_BASE 0x30000 276 #define MT_WTBL_ENTRY_SIZE 256 277 278 #define MT_WTBL_OFF_BASE 0x23400 279 #define MT_WTBL_OFF(n) (MT_WTBL_OFF_BASE + (n)) 280 281 #define MT_WTBL_W0_KEY_IDX GENMASK(24, 23) 282 #define MT_WTBL_W0_RX_KEY_VALID BIT(26) 283 #define MT_WTBL_W0_RX_IK_VALID BIT(27) 284 285 #define MT_WTBL_W2_KEY_TYPE GENMASK(7, 4) 286 287 #define MT_WTBL_UPDATE MT_WTBL_OFF(0x030) 288 #define MT_WTBL_UPDATE_WLAN_IDX GENMASK(7, 0) 289 #define MT_WTBL_UPDATE_RXINFO_UPDATE BIT(11) 290 #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR BIT(12) 291 #define MT_WTBL_UPDATE_RATE_UPDATE BIT(13) 292 #define MT_WTBL_UPDATE_TX_COUNT_CLEAR BIT(14) 293 #define MT_WTBL_UPDATE_BUSY BIT(31) 294 295 #define MT_WTBL_ON_BASE 0x23000 296 #define MT_WTBL_ON(_n) (MT_WTBL_ON_BASE + (_n)) 297 298 #define MT_WTBL_RICR0 MT_WTBL_ON(0x010) 299 #define MT_WTBL_RICR1 MT_WTBL_ON(0x014) 300 301 #define MT_WTBL_RIUCR0 MT_WTBL_ON(0x020) 302 303 #define MT_WTBL_RIUCR1 MT_WTBL_ON(0x024) 304 #define MT_WTBL_RIUCR1_RATE0 GENMASK(11, 0) 305 #define MT_WTBL_RIUCR1_RATE1 GENMASK(23, 12) 306 #define MT_WTBL_RIUCR1_RATE2_LO GENMASK(31, 24) 307 308 #define MT_WTBL_RIUCR2 MT_WTBL_ON(0x028) 309 #define MT_WTBL_RIUCR2_RATE2_HI GENMASK(3, 0) 310 #define MT_WTBL_RIUCR2_RATE3 GENMASK(15, 4) 311 #define MT_WTBL_RIUCR2_RATE4 GENMASK(27, 16) 312 #define MT_WTBL_RIUCR2_RATE5_LO GENMASK(31, 28) 313 314 #define MT_WTBL_RIUCR3 MT_WTBL_ON(0x02c) 315 #define MT_WTBL_RIUCR3_RATE5_HI GENMASK(7, 0) 316 #define MT_WTBL_RIUCR3_RATE6 GENMASK(19, 8) 317 #define MT_WTBL_RIUCR3_RATE7 GENMASK(31, 20) 318 319 #define MT_WTBL_W5_CHANGE_BW_RATE GENMASK(7, 5) 320 #define MT_WTBL_W5_SHORT_GI_20 BIT(8) 321 #define MT_WTBL_W5_SHORT_GI_40 BIT(9) 322 #define MT_WTBL_W5_SHORT_GI_80 BIT(10) 323 #define MT_WTBL_W5_SHORT_GI_160 BIT(11) 324 #define MT_WTBL_W5_BW_CAP GENMASK(13, 12) 325 #define MT_WTBL_W5_MPDU_FAIL_COUNT GENMASK(25, 23) 326 #define MT_WTBL_W5_MPDU_OK_COUNT GENMASK(28, 26) 327 #define MT_WTBL_W5_RATE_IDX GENMASK(31, 29) 328 329 #define MT_WTBL_W27_CC_BW_SEL GENMASK(6, 5) 330 331 #define MT_LPON_BASE 0x24200 332 #define MT_LPON(_n) (MT_LPON_BASE + (_n)) 333 334 #define MT_LPON_T0CR MT_LPON(0x010) 335 #define MT_LPON_T0CR_MODE GENMASK(1, 0) 336 337 #define MT_LPON_UTTR0 MT_LPON(0x018) 338 #define MT_LPON_UTTR1 MT_LPON(0x01c) 339 340 #define MT_WF_MIB_BASE 0x24800 341 #define MT_WF_MIB(ofs) (MT_WF_MIB_BASE + (ofs)) 342 343 #define MT_MIB_M0_MISC_CR MT_WF_MIB(0x00c) 344 345 #define MT_MIB_SDR3(n) MT_WF_MIB(0x014 + ((n) << 9)) 346 #define MT_MIB_SDR3_FCS_ERR_MASK GENMASK(15, 0) 347 348 #define MT_MIB_SDR9(n) MT_WF_MIB(0x02c + ((n) << 9)) 349 #define MT_MIB_SDR9_BUSY_MASK GENMASK(23, 0) 350 351 #define MT_MIB_SDR16(n) MT_WF_MIB(0x048 + ((n) << 9)) 352 #define MT_MIB_SDR16_BUSY_MASK GENMASK(23, 0) 353 354 #define MT_MIB_SDR36(n) MT_WF_MIB(0x098 + ((n) << 9)) 355 #define MT_MIB_SDR36_TXTIME_MASK GENMASK(23, 0) 356 #define MT_MIB_SDR37(n) MT_WF_MIB(0x09c + ((n) << 9)) 357 #define MT_MIB_SDR37_RXTIME_MASK GENMASK(23, 0) 358 359 #define MT_MIB_MB_SDR0(_band, n) MT_WF_MIB(0x100 + ((_band) << 9) + \ 360 ((n) << 4)) 361 #define MT_MIB_RTS_RETRIES_COUNT_MASK GENMASK(31, 16) 362 #define MT_MIB_RTS_COUNT_MASK GENMASK(15, 0) 363 364 #define MT_MIB_MB_SDR1(_band, n) MT_WF_MIB(0x104 + ((_band) << 9) + \ 365 ((n) << 4)) 366 #define MT_MIB_ACK_FAIL_COUNT_MASK GENMASK(31, 16) 367 368 #define MT_TX_AGG_CNT(n) MT_WF_MIB(0xa8 + ((n) << 2)) 369 370 #define MT_DMASHDL_BASE 0x5000a000 371 #define MT_DMASHDL_OPTIONAL 0x008 372 #define MT_DMASHDL_PAGE 0x00c 373 374 #define MT_DMASHDL_REFILL 0x010 375 376 #define MT_DMASHDL_PKT_MAX_SIZE 0x01c 377 #define MT_DMASHDL_PKT_MAX_SIZE_PLE GENMASK(11, 0) 378 #define MT_DMASHDL_PKT_MAX_SIZE_PSE GENMASK(27, 16) 379 380 #define MT_DMASHDL_GROUP_QUOTA(_n) (0x020 + ((_n) << 2)) 381 #define MT_DMASHDL_GROUP_QUOTA_MIN GENMASK(11, 0) 382 #define MT_DMASHDL_GROUP_QUOTA_MAX GENMASK(27, 16) 383 384 #define MT_DMASHDL_SCHED_SET0 0x0b0 385 #define MT_DMASHDL_SCHED_SET1 0x0b4 386 387 #define MT_DMASHDL_Q_MAP(_n) (0x0d0 + ((_n) << 2)) 388 #define MT_DMASHDL_Q_MAP_MASK GENMASK(3, 0) 389 #define MT_DMASHDL_Q_MAP_SHIFT(_n) (4 * ((_n) % 8)) 390 391 #define MT_LED_BASE_PHYS 0x80024000 392 #define MT_LED_PHYS(_n) (MT_LED_BASE_PHYS + (_n)) 393 394 #define MT_LED_CTRL MT_LED_PHYS(0x00) 395 396 #define MT_LED_CTRL_REPLAY(_n) BIT(0 + (8 * (_n))) 397 #define MT_LED_CTRL_POLARITY(_n) BIT(1 + (8 * (_n))) 398 #define MT_LED_CTRL_TX_BLINK_MODE(_n) BIT(2 + (8 * (_n))) 399 #define MT_LED_CTRL_TX_MANUAL_BLINK(_n) BIT(3 + (8 * (_n))) 400 #define MT_LED_CTRL_TX_OVER_BLINK(_n) BIT(5 + (8 * (_n))) 401 #define MT_LED_CTRL_KICK(_n) BIT(7 + (8 * (_n))) 402 403 #define MT_LED_STATUS_0(_n) MT_LED_PHYS(0x10 + ((_n) * 8)) 404 #define MT_LED_STATUS_1(_n) MT_LED_PHYS(0x14 + ((_n) * 8)) 405 #define MT_LED_STATUS_OFF GENMASK(31, 24) 406 #define MT_LED_STATUS_ON GENMASK(23, 16) 407 #define MT_LED_STATUS_DURATION GENMASK(15, 0) 408 409 #define MT_EFUSE_BASE 0x81070000 410 #define MT_EFUSE_BASE_CTRL 0x000 411 #define MT_EFUSE_BASE_CTRL_EMPTY BIT(30) 412 413 #define MT_EFUSE_CTRL 0x008 414 #define MT_EFUSE_CTRL_AOUT GENMASK(5, 0) 415 #define MT_EFUSE_CTRL_MODE GENMASK(7, 6) 416 #define MT_EFUSE_CTRL_LDO_OFF_TIME GENMASK(13, 8) 417 #define MT_EFUSE_CTRL_LDO_ON_TIME GENMASK(15, 14) 418 #define MT_EFUSE_CTRL_AIN GENMASK(25, 16) 419 #define MT_EFUSE_CTRL_VALID BIT(29) 420 #define MT_EFUSE_CTRL_KICK BIT(30) 421 #define MT_EFUSE_CTRL_SEL BIT(31) 422 423 #define MT_EFUSE_WDATA(_i) (0x010 + ((_i) * 4)) 424 #define MT_EFUSE_RDATA(_i) (0x030 + ((_i) * 4)) 425 426 /* INFRACFG host register range on MT7622 */ 427 #define MT_INFRACFG_MISC 0x700 428 #define MT_INFRACFG_MISC_AP2CONN_WAKE BIT(1) 429 430 #endif 431