xref: /linux/drivers/net/wireless/marvell/mwifiex/pcie.h (revision efde6648a618025a8fe1bc550d7ba569e44dc2fe)
1277b024eSKalle Valo /* @file mwifiex_pcie.h
2277b024eSKalle Valo  *
3277b024eSKalle Valo  * @brief This file contains definitions for PCI-E interface.
4277b024eSKalle Valo  * driver.
5277b024eSKalle Valo  *
6277b024eSKalle Valo  * Copyright (C) 2011-2014, Marvell International Ltd.
7277b024eSKalle Valo  *
8277b024eSKalle Valo  * This software file (the "File") is distributed by Marvell International
9277b024eSKalle Valo  * Ltd. under the terms of the GNU General Public License Version 2, June 1991
10277b024eSKalle Valo  * (the "License").  You may use, redistribute and/or modify this File in
11277b024eSKalle Valo  * accordance with the terms and conditions of the License, a copy of which
12277b024eSKalle Valo  * is available by writing to the Free Software Foundation, Inc.,
13277b024eSKalle Valo  * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
14277b024eSKalle Valo  * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
15277b024eSKalle Valo  *
16277b024eSKalle Valo  * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
17277b024eSKalle Valo  * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
18277b024eSKalle Valo  * ARE EXPRESSLY DISCLAIMED.  The License provides additional details about
19277b024eSKalle Valo  * this warranty disclaimer.
20277b024eSKalle Valo  */
21277b024eSKalle Valo 
22277b024eSKalle Valo #ifndef	_MWIFIEX_PCIE_H
23277b024eSKalle Valo #define	_MWIFIEX_PCIE_H
24277b024eSKalle Valo 
254a79aa17SBrian Norris #include    <linux/completion.h>
26277b024eSKalle Valo #include    <linux/pci.h>
27277b024eSKalle Valo #include    <linux/interrupt.h>
28277b024eSKalle Valo 
299a862322SXinming Hu #include    "decl.h"
30277b024eSKalle Valo #include    "main.h"
31277b024eSKalle Valo 
32277b024eSKalle Valo #define PCIE8766_DEFAULT_FW_NAME "mrvl/pcie8766_uapsta.bin"
33b9db3978SShengzhen Li #define PCIE8897_DEFAULT_FW_NAME "mrvl/pcie8897_uapsta.bin"
34a362e16bSShengzhen Li #define PCIE8897_A0_FW_NAME "mrvl/pcie8897_uapsta_a0.bin"
35a362e16bSShengzhen Li #define PCIE8897_B0_FW_NAME "mrvl/pcie8897_uapsta.bin"
3675696fe7SAmitkumar Karwar #define PCIEUART8997_FW_NAME_V4 "mrvl/pcieuart8997_combo_v4.bin"
3775696fe7SAmitkumar Karwar #define PCIEUSB8997_FW_NAME_V4 "mrvl/pcieusb8997_combo_v4.bin"
38277b024eSKalle Valo 
39277b024eSKalle Valo #define PCIE_VENDOR_ID_MARVELL              (0x11ab)
40a362e16bSShengzhen Li #define PCIE_VENDOR_ID_V2_MARVELL           (0x1b4b)
41277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8766P		(0x2b30)
42277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8897		(0x2b38)
43277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8997		(0x2b42)
44277b024eSKalle Valo 
45a362e16bSShengzhen Li #define PCIE8897_A0	0x1100
46a362e16bSShengzhen Li #define PCIE8897_B0	0x1200
4775696fe7SAmitkumar Karwar #define PCIE8997_A0	0x10
4875696fe7SAmitkumar Karwar #define PCIE8997_A1	0x11
49473dfbfaSAmitkumar Karwar #define CHIP_VER_PCIEUART	0x3
5075696fe7SAmitkumar Karwar #define CHIP_MAGIC_VALUE	0x24
51a362e16bSShengzhen Li 
52277b024eSKalle Valo /* Constants for Buffer Descriptor (BD) rings */
53277b024eSKalle Valo #define MWIFIEX_MAX_TXRX_BD			0x20
54277b024eSKalle Valo #define MWIFIEX_TXBD_MASK			0x3F
55277b024eSKalle Valo #define MWIFIEX_RXBD_MASK			0x3F
56277b024eSKalle Valo 
57277b024eSKalle Valo #define MWIFIEX_MAX_EVT_BD			0x08
58277b024eSKalle Valo #define MWIFIEX_EVTBD_MASK			0x0f
59277b024eSKalle Valo 
60277b024eSKalle Valo /* PCIE INTERNAL REGISTERS */
61277b024eSKalle Valo #define PCIE_SCRATCH_0_REG				0xC10
62277b024eSKalle Valo #define PCIE_SCRATCH_1_REG				0xC14
63277b024eSKalle Valo #define PCIE_CPU_INT_EVENT				0xC18
64277b024eSKalle Valo #define PCIE_CPU_INT_STATUS				0xC1C
65277b024eSKalle Valo #define PCIE_HOST_INT_STATUS				0xC30
66277b024eSKalle Valo #define PCIE_HOST_INT_MASK				0xC34
67277b024eSKalle Valo #define PCIE_HOST_INT_STATUS_MASK			0xC3C
68277b024eSKalle Valo #define PCIE_SCRATCH_2_REG				0xC40
69277b024eSKalle Valo #define PCIE_SCRATCH_3_REG				0xC44
70277b024eSKalle Valo #define PCIE_SCRATCH_4_REG				0xCD0
71277b024eSKalle Valo #define PCIE_SCRATCH_5_REG				0xCD4
72277b024eSKalle Valo #define PCIE_SCRATCH_6_REG				0xCD8
73277b024eSKalle Valo #define PCIE_SCRATCH_7_REG				0xCDC
74277b024eSKalle Valo #define PCIE_SCRATCH_8_REG				0xCE0
75277b024eSKalle Valo #define PCIE_SCRATCH_9_REG				0xCE4
76277b024eSKalle Valo #define PCIE_SCRATCH_10_REG				0xCE8
77277b024eSKalle Valo #define PCIE_SCRATCH_11_REG				0xCEC
78277b024eSKalle Valo #define PCIE_SCRATCH_12_REG				0xCF0
79127ee1dbSXinming Hu #define PCIE_SCRATCH_13_REG				0xCF4
80127ee1dbSXinming Hu #define PCIE_SCRATCH_14_REG				0xCF8
81127ee1dbSXinming Hu #define PCIE_SCRATCH_15_REG				0xCFC
82277b024eSKalle Valo #define PCIE_RD_DATA_PTR_Q0_Q1                          0xC08C
83277b024eSKalle Valo #define PCIE_WR_DATA_PTR_Q0_Q1                          0xC05C
84277b024eSKalle Valo 
85277b024eSKalle Valo #define CPU_INTR_DNLD_RDY				BIT(0)
86277b024eSKalle Valo #define CPU_INTR_DOOR_BELL				BIT(1)
87277b024eSKalle Valo #define CPU_INTR_SLEEP_CFM_DONE			BIT(2)
88277b024eSKalle Valo #define CPU_INTR_RESET					BIT(3)
89277b024eSKalle Valo #define CPU_INTR_EVENT_DONE				BIT(5)
90277b024eSKalle Valo 
91277b024eSKalle Valo #define HOST_INTR_DNLD_DONE				BIT(0)
92277b024eSKalle Valo #define HOST_INTR_UPLD_RDY				BIT(1)
93277b024eSKalle Valo #define HOST_INTR_CMD_DONE				BIT(2)
94277b024eSKalle Valo #define HOST_INTR_EVENT_RDY				BIT(3)
95277b024eSKalle Valo #define HOST_INTR_MASK					(HOST_INTR_DNLD_DONE | \
96277b024eSKalle Valo 							 HOST_INTR_UPLD_RDY  | \
97277b024eSKalle Valo 							 HOST_INTR_CMD_DONE  | \
98277b024eSKalle Valo 							 HOST_INTR_EVENT_RDY)
99277b024eSKalle Valo 
100277b024eSKalle Valo #define MWIFIEX_BD_FLAG_ROLLOVER_IND			BIT(7)
101277b024eSKalle Valo #define MWIFIEX_BD_FLAG_FIRST_DESC			BIT(0)
102277b024eSKalle Valo #define MWIFIEX_BD_FLAG_LAST_DESC			BIT(1)
103277b024eSKalle Valo #define MWIFIEX_BD_FLAG_SOP				BIT(0)
104277b024eSKalle Valo #define MWIFIEX_BD_FLAG_EOP				BIT(1)
105277b024eSKalle Valo #define MWIFIEX_BD_FLAG_XS_SOP				BIT(2)
106277b024eSKalle Valo #define MWIFIEX_BD_FLAG_XS_EOP				BIT(3)
107277b024eSKalle Valo #define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND		BIT(7)
108277b024eSKalle Valo #define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND			BIT(10)
109277b024eSKalle Valo #define MWIFIEX_BD_FLAG_TX_START_PTR			BIT(16)
110277b024eSKalle Valo #define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND			BIT(26)
111277b024eSKalle Valo 
112277b024eSKalle Valo /* Max retry number of command write */
113277b024eSKalle Valo #define MAX_WRITE_IOMEM_RETRY				2
114277b024eSKalle Valo /* Define PCIE block size for firmware download */
115277b024eSKalle Valo #define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD		256
116277b024eSKalle Valo /* FW awake cookie after FW ready */
117277b024eSKalle Valo #define FW_AWAKE_COOKIE						(0xAA55AA55)
118277b024eSKalle Valo #define MWIFIEX_DEF_SLEEP_COOKIE			0xBEEFBEEF
1193e668498SAmitkumar Karwar #define MWIFIEX_SLEEP_COOKIE_SIZE			4
120251a9605SShengzhen Li #define MWIFIEX_MAX_DELAY_COUNT				100
121277b024eSKalle Valo 
122*efde6648SXinming Hu #define MWIFIEX_PCIE_FLR_HAPPENS 0xFEDCBABA
123*efde6648SXinming Hu 
124277b024eSKalle Valo struct mwifiex_pcie_card_reg {
125277b024eSKalle Valo 	u16 cmd_addr_lo;
126277b024eSKalle Valo 	u16 cmd_addr_hi;
127277b024eSKalle Valo 	u16 fw_status;
128277b024eSKalle Valo 	u16 cmd_size;
129277b024eSKalle Valo 	u16 cmdrsp_addr_lo;
130277b024eSKalle Valo 	u16 cmdrsp_addr_hi;
131277b024eSKalle Valo 	u16 tx_rdptr;
132277b024eSKalle Valo 	u16 tx_wrptr;
133277b024eSKalle Valo 	u16 rx_rdptr;
134277b024eSKalle Valo 	u16 rx_wrptr;
135277b024eSKalle Valo 	u16 evt_rdptr;
136277b024eSKalle Valo 	u16 evt_wrptr;
137277b024eSKalle Valo 	u16 drv_rdy;
138277b024eSKalle Valo 	u16 tx_start_ptr;
139277b024eSKalle Valo 	u32 tx_mask;
140277b024eSKalle Valo 	u32 tx_wrap_mask;
141277b024eSKalle Valo 	u32 rx_mask;
142277b024eSKalle Valo 	u32 rx_wrap_mask;
143277b024eSKalle Valo 	u32 tx_rollover_ind;
144277b024eSKalle Valo 	u32 rx_rollover_ind;
145277b024eSKalle Valo 	u32 evt_rollover_ind;
146277b024eSKalle Valo 	u8 ring_flag_sop;
147277b024eSKalle Valo 	u8 ring_flag_eop;
148277b024eSKalle Valo 	u8 ring_flag_xs_sop;
149277b024eSKalle Valo 	u8 ring_flag_xs_eop;
150277b024eSKalle Valo 	u32 ring_tx_start_ptr;
151277b024eSKalle Valo 	u8 pfu_enabled;
152277b024eSKalle Valo 	u8 sleep_cookie;
153277b024eSKalle Valo 	u16 fw_dump_ctrl;
154277b024eSKalle Valo 	u16 fw_dump_start;
155277b024eSKalle Valo 	u16 fw_dump_end;
15650632092SXinming Hu 	u8 fw_dump_host_ready;
15750632092SXinming Hu 	u8 fw_dump_read_done;
15899074fc1SXinming Hu 	u8 msix_support;
159277b024eSKalle Valo };
160277b024eSKalle Valo 
161277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8766 = {
162277b024eSKalle Valo 	.cmd_addr_lo = PCIE_SCRATCH_0_REG,
163277b024eSKalle Valo 	.cmd_addr_hi = PCIE_SCRATCH_1_REG,
164277b024eSKalle Valo 	.cmd_size = PCIE_SCRATCH_2_REG,
165277b024eSKalle Valo 	.fw_status = PCIE_SCRATCH_3_REG,
166277b024eSKalle Valo 	.cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
167277b024eSKalle Valo 	.cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
168277b024eSKalle Valo 	.tx_rdptr = PCIE_SCRATCH_6_REG,
169277b024eSKalle Valo 	.tx_wrptr = PCIE_SCRATCH_7_REG,
170277b024eSKalle Valo 	.rx_rdptr = PCIE_SCRATCH_8_REG,
171277b024eSKalle Valo 	.rx_wrptr = PCIE_SCRATCH_9_REG,
172277b024eSKalle Valo 	.evt_rdptr = PCIE_SCRATCH_10_REG,
173277b024eSKalle Valo 	.evt_wrptr = PCIE_SCRATCH_11_REG,
174277b024eSKalle Valo 	.drv_rdy = PCIE_SCRATCH_12_REG,
175277b024eSKalle Valo 	.tx_start_ptr = 0,
176277b024eSKalle Valo 	.tx_mask = MWIFIEX_TXBD_MASK,
177277b024eSKalle Valo 	.tx_wrap_mask = 0,
178277b024eSKalle Valo 	.rx_mask = MWIFIEX_RXBD_MASK,
179277b024eSKalle Valo 	.rx_wrap_mask = 0,
180277b024eSKalle Valo 	.tx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
181277b024eSKalle Valo 	.rx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
182277b024eSKalle Valo 	.evt_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
183277b024eSKalle Valo 	.ring_flag_sop = 0,
184277b024eSKalle Valo 	.ring_flag_eop = 0,
185277b024eSKalle Valo 	.ring_flag_xs_sop = 0,
186277b024eSKalle Valo 	.ring_flag_xs_eop = 0,
187277b024eSKalle Valo 	.ring_tx_start_ptr = 0,
188277b024eSKalle Valo 	.pfu_enabled = 0,
189277b024eSKalle Valo 	.sleep_cookie = 1,
19099074fc1SXinming Hu 	.msix_support = 0,
191277b024eSKalle Valo };
192277b024eSKalle Valo 
193277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8897 = {
194277b024eSKalle Valo 	.cmd_addr_lo = PCIE_SCRATCH_0_REG,
195277b024eSKalle Valo 	.cmd_addr_hi = PCIE_SCRATCH_1_REG,
196277b024eSKalle Valo 	.cmd_size = PCIE_SCRATCH_2_REG,
197277b024eSKalle Valo 	.fw_status = PCIE_SCRATCH_3_REG,
198277b024eSKalle Valo 	.cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
199277b024eSKalle Valo 	.cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
200277b024eSKalle Valo 	.tx_rdptr = PCIE_RD_DATA_PTR_Q0_Q1,
201277b024eSKalle Valo 	.tx_wrptr = PCIE_WR_DATA_PTR_Q0_Q1,
202277b024eSKalle Valo 	.rx_rdptr = PCIE_WR_DATA_PTR_Q0_Q1,
203277b024eSKalle Valo 	.rx_wrptr = PCIE_RD_DATA_PTR_Q0_Q1,
204277b024eSKalle Valo 	.evt_rdptr = PCIE_SCRATCH_10_REG,
205277b024eSKalle Valo 	.evt_wrptr = PCIE_SCRATCH_11_REG,
206277b024eSKalle Valo 	.drv_rdy = PCIE_SCRATCH_12_REG,
207277b024eSKalle Valo 	.tx_start_ptr = 16,
208277b024eSKalle Valo 	.tx_mask = 0x03FF0000,
209277b024eSKalle Valo 	.tx_wrap_mask = 0x07FF0000,
210277b024eSKalle Valo 	.rx_mask = 0x000003FF,
211277b024eSKalle Valo 	.rx_wrap_mask = 0x000007FF,
212277b024eSKalle Valo 	.tx_rollover_ind = MWIFIEX_BD_FLAG_TX_ROLLOVER_IND,
213277b024eSKalle Valo 	.rx_rollover_ind = MWIFIEX_BD_FLAG_RX_ROLLOVER_IND,
214277b024eSKalle Valo 	.evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND,
215277b024eSKalle Valo 	.ring_flag_sop = MWIFIEX_BD_FLAG_SOP,
216277b024eSKalle Valo 	.ring_flag_eop = MWIFIEX_BD_FLAG_EOP,
217277b024eSKalle Valo 	.ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP,
218277b024eSKalle Valo 	.ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP,
219277b024eSKalle Valo 	.ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR,
220277b024eSKalle Valo 	.pfu_enabled = 1,
221277b024eSKalle Valo 	.sleep_cookie = 0,
222127ee1dbSXinming Hu 	.fw_dump_ctrl = PCIE_SCRATCH_13_REG,
223127ee1dbSXinming Hu 	.fw_dump_start = PCIE_SCRATCH_14_REG,
224277b024eSKalle Valo 	.fw_dump_end = 0xcff,
22550632092SXinming Hu 	.fw_dump_host_ready = 0xee,
22650632092SXinming Hu 	.fw_dump_read_done = 0xfe,
22799074fc1SXinming Hu 	.msix_support = 0,
228277b024eSKalle Valo };
229277b024eSKalle Valo 
230277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8997 = {
231277b024eSKalle Valo 	.cmd_addr_lo = PCIE_SCRATCH_0_REG,
232277b024eSKalle Valo 	.cmd_addr_hi = PCIE_SCRATCH_1_REG,
233277b024eSKalle Valo 	.cmd_size = PCIE_SCRATCH_2_REG,
234277b024eSKalle Valo 	.fw_status = PCIE_SCRATCH_3_REG,
235277b024eSKalle Valo 	.cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
236277b024eSKalle Valo 	.cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
237277b024eSKalle Valo 	.tx_rdptr = 0xC1A4,
238ce0c58d9SAmitkumar Karwar 	.tx_wrptr = 0xC174,
239ce0c58d9SAmitkumar Karwar 	.rx_rdptr = 0xC174,
240277b024eSKalle Valo 	.rx_wrptr = 0xC1A4,
241277b024eSKalle Valo 	.evt_rdptr = PCIE_SCRATCH_10_REG,
242277b024eSKalle Valo 	.evt_wrptr = PCIE_SCRATCH_11_REG,
243277b024eSKalle Valo 	.drv_rdy = PCIE_SCRATCH_12_REG,
244277b024eSKalle Valo 	.tx_start_ptr = 16,
245277b024eSKalle Valo 	.tx_mask = 0x0FFF0000,
246ce0c58d9SAmitkumar Karwar 	.tx_wrap_mask = 0x1FFF0000,
247277b024eSKalle Valo 	.rx_mask = 0x00000FFF,
248ce0c58d9SAmitkumar Karwar 	.rx_wrap_mask = 0x00001FFF,
249277b024eSKalle Valo 	.tx_rollover_ind = BIT(28),
250277b024eSKalle Valo 	.rx_rollover_ind = BIT(12),
251277b024eSKalle Valo 	.evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND,
252277b024eSKalle Valo 	.ring_flag_sop = MWIFIEX_BD_FLAG_SOP,
253277b024eSKalle Valo 	.ring_flag_eop = MWIFIEX_BD_FLAG_EOP,
254277b024eSKalle Valo 	.ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP,
255277b024eSKalle Valo 	.ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP,
256277b024eSKalle Valo 	.ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR,
257277b024eSKalle Valo 	.pfu_enabled = 1,
258277b024eSKalle Valo 	.sleep_cookie = 0,
259127ee1dbSXinming Hu 	.fw_dump_ctrl = PCIE_SCRATCH_13_REG,
260127ee1dbSXinming Hu 	.fw_dump_start = PCIE_SCRATCH_14_REG,
26111e70824SXinming Hu 	.fw_dump_end = 0xcff,
26211e70824SXinming Hu 	.fw_dump_host_ready = 0xcc,
26311e70824SXinming Hu 	.fw_dump_read_done = 0xdd,
264bf942091SShengzhen Li 	.msix_support = 0,
265277b024eSKalle Valo };
266277b024eSKalle Valo 
26750632092SXinming Hu static struct memory_type_mapping mem_type_mapping_tbl_w8897[] = {
26850632092SXinming Hu 	{"ITCM", NULL, 0, 0xF0},
26950632092SXinming Hu 	{"DTCM", NULL, 0, 0xF1},
27050632092SXinming Hu 	{"SQRAM", NULL, 0, 0xF2},
27150632092SXinming Hu 	{"IRAM", NULL, 0, 0xF3},
27250632092SXinming Hu 	{"APU", NULL, 0, 0xF4},
27350632092SXinming Hu 	{"CIU", NULL, 0, 0xF5},
27450632092SXinming Hu 	{"ICU", NULL, 0, 0xF6},
27550632092SXinming Hu 	{"MAC", NULL, 0, 0xF7},
27650632092SXinming Hu };
27750632092SXinming Hu 
27811e70824SXinming Hu static struct memory_type_mapping mem_type_mapping_tbl_w8997[] = {
27911e70824SXinming Hu 	{"DUMP", NULL, 0, 0xDD},
28011e70824SXinming Hu };
28111e70824SXinming Hu 
282277b024eSKalle Valo struct mwifiex_pcie_device {
283277b024eSKalle Valo 	const struct mwifiex_pcie_card_reg *reg;
284277b024eSKalle Valo 	u16 blksz_fw_dl;
285277b024eSKalle Valo 	u16 tx_buf_size;
286277b024eSKalle Valo 	bool can_dump_fw;
28750632092SXinming Hu 	struct memory_type_mapping *mem_type_mapping_tbl;
28850632092SXinming Hu 	u8 num_mem_types;
289277b024eSKalle Valo 	bool can_ext_scan;
290277b024eSKalle Valo };
291277b024eSKalle Valo 
292277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8766 = {
293277b024eSKalle Valo 	.reg            = &mwifiex_reg_8766,
294277b024eSKalle Valo 	.blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
295277b024eSKalle Valo 	.tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
296277b024eSKalle Valo 	.can_dump_fw = false,
297277b024eSKalle Valo 	.can_ext_scan = true,
298277b024eSKalle Valo };
299277b024eSKalle Valo 
300277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8897 = {
301277b024eSKalle Valo 	.reg            = &mwifiex_reg_8897,
302277b024eSKalle Valo 	.blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
303277b024eSKalle Valo 	.tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
304277b024eSKalle Valo 	.can_dump_fw = true,
30550632092SXinming Hu 	.mem_type_mapping_tbl = mem_type_mapping_tbl_w8897,
30650632092SXinming Hu 	.num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8897),
307277b024eSKalle Valo 	.can_ext_scan = true,
308277b024eSKalle Valo };
309277b024eSKalle Valo 
310277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8997 = {
311277b024eSKalle Valo 	.reg            = &mwifiex_reg_8997,
312277b024eSKalle Valo 	.blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
313277b024eSKalle Valo 	.tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
31411e70824SXinming Hu 	.can_dump_fw = true,
31511e70824SXinming Hu 	.mem_type_mapping_tbl = mem_type_mapping_tbl_w8997,
31611e70824SXinming Hu 	.num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8997),
317277b024eSKalle Valo 	.can_ext_scan = true,
318277b024eSKalle Valo };
319277b024eSKalle Valo 
320277b024eSKalle Valo struct mwifiex_evt_buf_desc {
321277b024eSKalle Valo 	u64 paddr;
322277b024eSKalle Valo 	u16 len;
323277b024eSKalle Valo 	u16 flags;
324277b024eSKalle Valo } __packed;
325277b024eSKalle Valo 
326277b024eSKalle Valo struct mwifiex_pcie_buf_desc {
327277b024eSKalle Valo 	u64 paddr;
328277b024eSKalle Valo 	u16 len;
329277b024eSKalle Valo 	u16 flags;
330277b024eSKalle Valo } __packed;
331277b024eSKalle Valo 
332277b024eSKalle Valo struct mwifiex_pfu_buf_desc {
333277b024eSKalle Valo 	u16 flags;
334277b024eSKalle Valo 	u16 offset;
335277b024eSKalle Valo 	u16 frag_len;
336277b024eSKalle Valo 	u16 len;
337277b024eSKalle Valo 	u64 paddr;
338277b024eSKalle Valo 	u32 reserved;
339277b024eSKalle Valo } __packed;
340277b024eSKalle Valo 
34199074fc1SXinming Hu #define MWIFIEX_NUM_MSIX_VECTORS   4
34299074fc1SXinming Hu 
34399074fc1SXinming Hu struct mwifiex_msix_context {
34499074fc1SXinming Hu 	struct pci_dev *dev;
34599074fc1SXinming Hu 	u16 msg_id;
34699074fc1SXinming Hu };
34799074fc1SXinming Hu 
348277b024eSKalle Valo struct pcie_service_card {
349277b024eSKalle Valo 	struct pci_dev *dev;
350277b024eSKalle Valo 	struct mwifiex_adapter *adapter;
351277b024eSKalle Valo 	struct mwifiex_pcie_device pcie;
3524a79aa17SBrian Norris 	struct completion fw_done;
353277b024eSKalle Valo 
354277b024eSKalle Valo 	u8 txbd_flush;
355277b024eSKalle Valo 	u32 txbd_wrptr;
356277b024eSKalle Valo 	u32 txbd_rdptr;
357277b024eSKalle Valo 	u32 txbd_ring_size;
358277b024eSKalle Valo 	u8 *txbd_ring_vbase;
359277b024eSKalle Valo 	dma_addr_t txbd_ring_pbase;
360277b024eSKalle Valo 	void *txbd_ring[MWIFIEX_MAX_TXRX_BD];
361277b024eSKalle Valo 	struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD];
362277b024eSKalle Valo 
363277b024eSKalle Valo 	u32 rxbd_wrptr;
364277b024eSKalle Valo 	u32 rxbd_rdptr;
365277b024eSKalle Valo 	u32 rxbd_ring_size;
366277b024eSKalle Valo 	u8 *rxbd_ring_vbase;
367277b024eSKalle Valo 	dma_addr_t rxbd_ring_pbase;
368277b024eSKalle Valo 	void *rxbd_ring[MWIFIEX_MAX_TXRX_BD];
369277b024eSKalle Valo 	struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD];
370277b024eSKalle Valo 
371277b024eSKalle Valo 	u32 evtbd_wrptr;
372277b024eSKalle Valo 	u32 evtbd_rdptr;
373277b024eSKalle Valo 	u32 evtbd_ring_size;
374277b024eSKalle Valo 	u8 *evtbd_ring_vbase;
375277b024eSKalle Valo 	dma_addr_t evtbd_ring_pbase;
376277b024eSKalle Valo 	void *evtbd_ring[MWIFIEX_MAX_EVT_BD];
377277b024eSKalle Valo 	struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD];
378277b024eSKalle Valo 
379277b024eSKalle Valo 	struct sk_buff *cmd_buf;
380277b024eSKalle Valo 	struct sk_buff *cmdrsp_buf;
381277b024eSKalle Valo 	u8 *sleep_cookie_vbase;
382277b024eSKalle Valo 	dma_addr_t sleep_cookie_pbase;
383277b024eSKalle Valo 	void __iomem *pci_mmap;
384277b024eSKalle Valo 	void __iomem *pci_mmap1;
3857be0f5b5SAvinash Patil 	int msi_enable;
38699074fc1SXinming Hu 	int msix_enable;
38799074fc1SXinming Hu #ifdef CONFIG_PCI
38899074fc1SXinming Hu 	struct msix_entry msix_entries[MWIFIEX_NUM_MSIX_VECTORS];
38999074fc1SXinming Hu #endif
39099074fc1SXinming Hu 	struct mwifiex_msix_context msix_ctx[MWIFIEX_NUM_MSIX_VECTORS];
39199074fc1SXinming Hu 	struct mwifiex_msix_context share_irq_ctx;
3923860e5e3SGanapathi Bhat 	struct work_struct work;
3933860e5e3SGanapathi Bhat 	unsigned long work_flags;
394277b024eSKalle Valo };
395277b024eSKalle Valo 
396277b024eSKalle Valo static inline int
397277b024eSKalle Valo mwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr)
398277b024eSKalle Valo {
399277b024eSKalle Valo 	const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
400277b024eSKalle Valo 
401277b024eSKalle Valo 	switch (card->dev->device) {
402277b024eSKalle Valo 	case PCIE_DEVICE_ID_MARVELL_88W8766P:
403277b024eSKalle Valo 		if (((card->txbd_wrptr & reg->tx_mask) ==
404277b024eSKalle Valo 		     (rdptr & reg->tx_mask)) &&
405277b024eSKalle Valo 		    ((card->txbd_wrptr & reg->tx_rollover_ind) !=
406277b024eSKalle Valo 		     (rdptr & reg->tx_rollover_ind)))
407277b024eSKalle Valo 			return 1;
408277b024eSKalle Valo 		break;
409277b024eSKalle Valo 	case PCIE_DEVICE_ID_MARVELL_88W8897:
410f3b35f28SAmitkumar Karwar 	case PCIE_DEVICE_ID_MARVELL_88W8997:
411277b024eSKalle Valo 		if (((card->txbd_wrptr & reg->tx_mask) ==
412277b024eSKalle Valo 		     (rdptr & reg->tx_mask)) &&
413277b024eSKalle Valo 		    ((card->txbd_wrptr & reg->tx_rollover_ind) ==
414277b024eSKalle Valo 			(rdptr & reg->tx_rollover_ind)))
415277b024eSKalle Valo 			return 1;
416277b024eSKalle Valo 		break;
417277b024eSKalle Valo 	}
418277b024eSKalle Valo 
419277b024eSKalle Valo 	return 0;
420277b024eSKalle Valo }
421277b024eSKalle Valo 
422277b024eSKalle Valo static inline int
423277b024eSKalle Valo mwifiex_pcie_txbd_not_full(struct pcie_service_card *card)
424277b024eSKalle Valo {
425277b024eSKalle Valo 	const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
426277b024eSKalle Valo 
427277b024eSKalle Valo 	switch (card->dev->device) {
428277b024eSKalle Valo 	case PCIE_DEVICE_ID_MARVELL_88W8766P:
429277b024eSKalle Valo 		if (((card->txbd_wrptr & reg->tx_mask) !=
430277b024eSKalle Valo 		     (card->txbd_rdptr & reg->tx_mask)) ||
431277b024eSKalle Valo 		    ((card->txbd_wrptr & reg->tx_rollover_ind) !=
432277b024eSKalle Valo 		     (card->txbd_rdptr & reg->tx_rollover_ind)))
433277b024eSKalle Valo 			return 1;
434277b024eSKalle Valo 		break;
435277b024eSKalle Valo 	case PCIE_DEVICE_ID_MARVELL_88W8897:
436277b024eSKalle Valo 	case PCIE_DEVICE_ID_MARVELL_88W8997:
437277b024eSKalle Valo 		if (((card->txbd_wrptr & reg->tx_mask) !=
438277b024eSKalle Valo 		     (card->txbd_rdptr & reg->tx_mask)) ||
439277b024eSKalle Valo 		    ((card->txbd_wrptr & reg->tx_rollover_ind) ==
440277b024eSKalle Valo 		     (card->txbd_rdptr & reg->tx_rollover_ind)))
441277b024eSKalle Valo 			return 1;
442277b024eSKalle Valo 		break;
443277b024eSKalle Valo 	}
444277b024eSKalle Valo 
445277b024eSKalle Valo 	return 0;
446277b024eSKalle Valo }
447277b024eSKalle Valo 
448277b024eSKalle Valo #endif /* _MWIFIEX_PCIE_H */
449