1277b024eSKalle Valo /* @file mwifiex_pcie.h 2277b024eSKalle Valo * 3277b024eSKalle Valo * @brief This file contains definitions for PCI-E interface. 4277b024eSKalle Valo * driver. 5277b024eSKalle Valo * 6277b024eSKalle Valo * Copyright (C) 2011-2014, Marvell International Ltd. 7277b024eSKalle Valo * 8277b024eSKalle Valo * This software file (the "File") is distributed by Marvell International 9277b024eSKalle Valo * Ltd. under the terms of the GNU General Public License Version 2, June 1991 10277b024eSKalle Valo * (the "License"). You may use, redistribute and/or modify this File in 11277b024eSKalle Valo * accordance with the terms and conditions of the License, a copy of which 12277b024eSKalle Valo * is available by writing to the Free Software Foundation, Inc., 13277b024eSKalle Valo * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the 14277b024eSKalle Valo * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt. 15277b024eSKalle Valo * 16277b024eSKalle Valo * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE 17277b024eSKalle Valo * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE 18277b024eSKalle Valo * ARE EXPRESSLY DISCLAIMED. The License provides additional details about 19277b024eSKalle Valo * this warranty disclaimer. 20277b024eSKalle Valo */ 21277b024eSKalle Valo 22277b024eSKalle Valo #ifndef _MWIFIEX_PCIE_H 23277b024eSKalle Valo #define _MWIFIEX_PCIE_H 24277b024eSKalle Valo 25277b024eSKalle Valo #include <linux/pci.h> 26277b024eSKalle Valo #include <linux/pcieport_if.h> 27277b024eSKalle Valo #include <linux/interrupt.h> 28277b024eSKalle Valo 299a862322SXinming Hu #include "decl.h" 30277b024eSKalle Valo #include "main.h" 31277b024eSKalle Valo 32277b024eSKalle Valo #define PCIE8766_DEFAULT_FW_NAME "mrvl/pcie8766_uapsta.bin" 33*a362e16bSShengzhen Li #define PCIE8897_A0_FW_NAME "mrvl/pcie8897_uapsta_a0.bin" 34*a362e16bSShengzhen Li #define PCIE8897_B0_FW_NAME "mrvl/pcie8897_uapsta.bin" 35*a362e16bSShengzhen Li #define PCIE8997_FW_NAME_Z "mrvl/pcieusb8997_combo.bin" 36*a362e16bSShengzhen Li #define PCIE8997_FW_NAME_V2 "mrvl/pcieusb8997_combo_v2.bin" 37277b024eSKalle Valo 38277b024eSKalle Valo #define PCIE_VENDOR_ID_MARVELL (0x11ab) 39*a362e16bSShengzhen Li #define PCIE_VENDOR_ID_V2_MARVELL (0x1b4b) 40277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30) 41277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38) 42277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8997 (0x2b42) 43277b024eSKalle Valo 44*a362e16bSShengzhen Li #define PCIE8897_A0 0x1100 45*a362e16bSShengzhen Li #define PCIE8897_B0 0x1200 46*a362e16bSShengzhen Li #define PCIE8997_Z 0x0 47*a362e16bSShengzhen Li #define PCIE8997_V2 0x471 48*a362e16bSShengzhen Li 49277b024eSKalle Valo /* Constants for Buffer Descriptor (BD) rings */ 50277b024eSKalle Valo #define MWIFIEX_MAX_TXRX_BD 0x20 51277b024eSKalle Valo #define MWIFIEX_TXBD_MASK 0x3F 52277b024eSKalle Valo #define MWIFIEX_RXBD_MASK 0x3F 53277b024eSKalle Valo 54277b024eSKalle Valo #define MWIFIEX_MAX_EVT_BD 0x08 55277b024eSKalle Valo #define MWIFIEX_EVTBD_MASK 0x0f 56277b024eSKalle Valo 57277b024eSKalle Valo /* PCIE INTERNAL REGISTERS */ 58277b024eSKalle Valo #define PCIE_SCRATCH_0_REG 0xC10 59277b024eSKalle Valo #define PCIE_SCRATCH_1_REG 0xC14 60277b024eSKalle Valo #define PCIE_CPU_INT_EVENT 0xC18 61277b024eSKalle Valo #define PCIE_CPU_INT_STATUS 0xC1C 62277b024eSKalle Valo #define PCIE_HOST_INT_STATUS 0xC30 63277b024eSKalle Valo #define PCIE_HOST_INT_MASK 0xC34 64277b024eSKalle Valo #define PCIE_HOST_INT_STATUS_MASK 0xC3C 65277b024eSKalle Valo #define PCIE_SCRATCH_2_REG 0xC40 66277b024eSKalle Valo #define PCIE_SCRATCH_3_REG 0xC44 67277b024eSKalle Valo #define PCIE_SCRATCH_4_REG 0xCD0 68277b024eSKalle Valo #define PCIE_SCRATCH_5_REG 0xCD4 69277b024eSKalle Valo #define PCIE_SCRATCH_6_REG 0xCD8 70277b024eSKalle Valo #define PCIE_SCRATCH_7_REG 0xCDC 71277b024eSKalle Valo #define PCIE_SCRATCH_8_REG 0xCE0 72277b024eSKalle Valo #define PCIE_SCRATCH_9_REG 0xCE4 73277b024eSKalle Valo #define PCIE_SCRATCH_10_REG 0xCE8 74277b024eSKalle Valo #define PCIE_SCRATCH_11_REG 0xCEC 75277b024eSKalle Valo #define PCIE_SCRATCH_12_REG 0xCF0 76277b024eSKalle Valo #define PCIE_RD_DATA_PTR_Q0_Q1 0xC08C 77277b024eSKalle Valo #define PCIE_WR_DATA_PTR_Q0_Q1 0xC05C 78277b024eSKalle Valo 79277b024eSKalle Valo #define CPU_INTR_DNLD_RDY BIT(0) 80277b024eSKalle Valo #define CPU_INTR_DOOR_BELL BIT(1) 81277b024eSKalle Valo #define CPU_INTR_SLEEP_CFM_DONE BIT(2) 82277b024eSKalle Valo #define CPU_INTR_RESET BIT(3) 83277b024eSKalle Valo #define CPU_INTR_EVENT_DONE BIT(5) 84277b024eSKalle Valo 85277b024eSKalle Valo #define HOST_INTR_DNLD_DONE BIT(0) 86277b024eSKalle Valo #define HOST_INTR_UPLD_RDY BIT(1) 87277b024eSKalle Valo #define HOST_INTR_CMD_DONE BIT(2) 88277b024eSKalle Valo #define HOST_INTR_EVENT_RDY BIT(3) 89277b024eSKalle Valo #define HOST_INTR_MASK (HOST_INTR_DNLD_DONE | \ 90277b024eSKalle Valo HOST_INTR_UPLD_RDY | \ 91277b024eSKalle Valo HOST_INTR_CMD_DONE | \ 92277b024eSKalle Valo HOST_INTR_EVENT_RDY) 93277b024eSKalle Valo 94277b024eSKalle Valo #define MWIFIEX_BD_FLAG_ROLLOVER_IND BIT(7) 95277b024eSKalle Valo #define MWIFIEX_BD_FLAG_FIRST_DESC BIT(0) 96277b024eSKalle Valo #define MWIFIEX_BD_FLAG_LAST_DESC BIT(1) 97277b024eSKalle Valo #define MWIFIEX_BD_FLAG_SOP BIT(0) 98277b024eSKalle Valo #define MWIFIEX_BD_FLAG_EOP BIT(1) 99277b024eSKalle Valo #define MWIFIEX_BD_FLAG_XS_SOP BIT(2) 100277b024eSKalle Valo #define MWIFIEX_BD_FLAG_XS_EOP BIT(3) 101277b024eSKalle Valo #define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND BIT(7) 102277b024eSKalle Valo #define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND BIT(10) 103277b024eSKalle Valo #define MWIFIEX_BD_FLAG_TX_START_PTR BIT(16) 104277b024eSKalle Valo #define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND BIT(26) 105277b024eSKalle Valo 106277b024eSKalle Valo /* Max retry number of command write */ 107277b024eSKalle Valo #define MAX_WRITE_IOMEM_RETRY 2 108277b024eSKalle Valo /* Define PCIE block size for firmware download */ 109277b024eSKalle Valo #define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD 256 110277b024eSKalle Valo /* FW awake cookie after FW ready */ 111277b024eSKalle Valo #define FW_AWAKE_COOKIE (0xAA55AA55) 112277b024eSKalle Valo #define MWIFIEX_DEF_SLEEP_COOKIE 0xBEEFBEEF 113277b024eSKalle Valo #define MWIFIEX_MAX_DELAY_COUNT 5 114277b024eSKalle Valo 115277b024eSKalle Valo struct mwifiex_pcie_card_reg { 116277b024eSKalle Valo u16 cmd_addr_lo; 117277b024eSKalle Valo u16 cmd_addr_hi; 118277b024eSKalle Valo u16 fw_status; 119277b024eSKalle Valo u16 cmd_size; 120277b024eSKalle Valo u16 cmdrsp_addr_lo; 121277b024eSKalle Valo u16 cmdrsp_addr_hi; 122277b024eSKalle Valo u16 tx_rdptr; 123277b024eSKalle Valo u16 tx_wrptr; 124277b024eSKalle Valo u16 rx_rdptr; 125277b024eSKalle Valo u16 rx_wrptr; 126277b024eSKalle Valo u16 evt_rdptr; 127277b024eSKalle Valo u16 evt_wrptr; 128277b024eSKalle Valo u16 drv_rdy; 129277b024eSKalle Valo u16 tx_start_ptr; 130277b024eSKalle Valo u32 tx_mask; 131277b024eSKalle Valo u32 tx_wrap_mask; 132277b024eSKalle Valo u32 rx_mask; 133277b024eSKalle Valo u32 rx_wrap_mask; 134277b024eSKalle Valo u32 tx_rollover_ind; 135277b024eSKalle Valo u32 rx_rollover_ind; 136277b024eSKalle Valo u32 evt_rollover_ind; 137277b024eSKalle Valo u8 ring_flag_sop; 138277b024eSKalle Valo u8 ring_flag_eop; 139277b024eSKalle Valo u8 ring_flag_xs_sop; 140277b024eSKalle Valo u8 ring_flag_xs_eop; 141277b024eSKalle Valo u32 ring_tx_start_ptr; 142277b024eSKalle Valo u8 pfu_enabled; 143277b024eSKalle Valo u8 sleep_cookie; 144277b024eSKalle Valo u16 fw_dump_ctrl; 145277b024eSKalle Valo u16 fw_dump_start; 146277b024eSKalle Valo u16 fw_dump_end; 14750632092SXinming Hu u8 fw_dump_host_ready; 14850632092SXinming Hu u8 fw_dump_read_done; 14999074fc1SXinming Hu u8 msix_support; 150277b024eSKalle Valo }; 151277b024eSKalle Valo 152277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8766 = { 153277b024eSKalle Valo .cmd_addr_lo = PCIE_SCRATCH_0_REG, 154277b024eSKalle Valo .cmd_addr_hi = PCIE_SCRATCH_1_REG, 155277b024eSKalle Valo .cmd_size = PCIE_SCRATCH_2_REG, 156277b024eSKalle Valo .fw_status = PCIE_SCRATCH_3_REG, 157277b024eSKalle Valo .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG, 158277b024eSKalle Valo .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG, 159277b024eSKalle Valo .tx_rdptr = PCIE_SCRATCH_6_REG, 160277b024eSKalle Valo .tx_wrptr = PCIE_SCRATCH_7_REG, 161277b024eSKalle Valo .rx_rdptr = PCIE_SCRATCH_8_REG, 162277b024eSKalle Valo .rx_wrptr = PCIE_SCRATCH_9_REG, 163277b024eSKalle Valo .evt_rdptr = PCIE_SCRATCH_10_REG, 164277b024eSKalle Valo .evt_wrptr = PCIE_SCRATCH_11_REG, 165277b024eSKalle Valo .drv_rdy = PCIE_SCRATCH_12_REG, 166277b024eSKalle Valo .tx_start_ptr = 0, 167277b024eSKalle Valo .tx_mask = MWIFIEX_TXBD_MASK, 168277b024eSKalle Valo .tx_wrap_mask = 0, 169277b024eSKalle Valo .rx_mask = MWIFIEX_RXBD_MASK, 170277b024eSKalle Valo .rx_wrap_mask = 0, 171277b024eSKalle Valo .tx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND, 172277b024eSKalle Valo .rx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND, 173277b024eSKalle Valo .evt_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND, 174277b024eSKalle Valo .ring_flag_sop = 0, 175277b024eSKalle Valo .ring_flag_eop = 0, 176277b024eSKalle Valo .ring_flag_xs_sop = 0, 177277b024eSKalle Valo .ring_flag_xs_eop = 0, 178277b024eSKalle Valo .ring_tx_start_ptr = 0, 179277b024eSKalle Valo .pfu_enabled = 0, 180277b024eSKalle Valo .sleep_cookie = 1, 18199074fc1SXinming Hu .msix_support = 0, 182277b024eSKalle Valo }; 183277b024eSKalle Valo 184277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8897 = { 185277b024eSKalle Valo .cmd_addr_lo = PCIE_SCRATCH_0_REG, 186277b024eSKalle Valo .cmd_addr_hi = PCIE_SCRATCH_1_REG, 187277b024eSKalle Valo .cmd_size = PCIE_SCRATCH_2_REG, 188277b024eSKalle Valo .fw_status = PCIE_SCRATCH_3_REG, 189277b024eSKalle Valo .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG, 190277b024eSKalle Valo .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG, 191277b024eSKalle Valo .tx_rdptr = PCIE_RD_DATA_PTR_Q0_Q1, 192277b024eSKalle Valo .tx_wrptr = PCIE_WR_DATA_PTR_Q0_Q1, 193277b024eSKalle Valo .rx_rdptr = PCIE_WR_DATA_PTR_Q0_Q1, 194277b024eSKalle Valo .rx_wrptr = PCIE_RD_DATA_PTR_Q0_Q1, 195277b024eSKalle Valo .evt_rdptr = PCIE_SCRATCH_10_REG, 196277b024eSKalle Valo .evt_wrptr = PCIE_SCRATCH_11_REG, 197277b024eSKalle Valo .drv_rdy = PCIE_SCRATCH_12_REG, 198277b024eSKalle Valo .tx_start_ptr = 16, 199277b024eSKalle Valo .tx_mask = 0x03FF0000, 200277b024eSKalle Valo .tx_wrap_mask = 0x07FF0000, 201277b024eSKalle Valo .rx_mask = 0x000003FF, 202277b024eSKalle Valo .rx_wrap_mask = 0x000007FF, 203277b024eSKalle Valo .tx_rollover_ind = MWIFIEX_BD_FLAG_TX_ROLLOVER_IND, 204277b024eSKalle Valo .rx_rollover_ind = MWIFIEX_BD_FLAG_RX_ROLLOVER_IND, 205277b024eSKalle Valo .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND, 206277b024eSKalle Valo .ring_flag_sop = MWIFIEX_BD_FLAG_SOP, 207277b024eSKalle Valo .ring_flag_eop = MWIFIEX_BD_FLAG_EOP, 208277b024eSKalle Valo .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP, 209277b024eSKalle Valo .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP, 210277b024eSKalle Valo .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR, 211277b024eSKalle Valo .pfu_enabled = 1, 212277b024eSKalle Valo .sleep_cookie = 0, 213277b024eSKalle Valo .fw_dump_ctrl = 0xcf4, 214277b024eSKalle Valo .fw_dump_start = 0xcf8, 215277b024eSKalle Valo .fw_dump_end = 0xcff, 21650632092SXinming Hu .fw_dump_host_ready = 0xee, 21750632092SXinming Hu .fw_dump_read_done = 0xfe, 21899074fc1SXinming Hu .msix_support = 0, 219277b024eSKalle Valo }; 220277b024eSKalle Valo 221277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8997 = { 222277b024eSKalle Valo .cmd_addr_lo = PCIE_SCRATCH_0_REG, 223277b024eSKalle Valo .cmd_addr_hi = PCIE_SCRATCH_1_REG, 224277b024eSKalle Valo .cmd_size = PCIE_SCRATCH_2_REG, 225277b024eSKalle Valo .fw_status = PCIE_SCRATCH_3_REG, 226277b024eSKalle Valo .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG, 227277b024eSKalle Valo .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG, 228277b024eSKalle Valo .tx_rdptr = 0xC1A4, 229ce0c58d9SAmitkumar Karwar .tx_wrptr = 0xC174, 230ce0c58d9SAmitkumar Karwar .rx_rdptr = 0xC174, 231277b024eSKalle Valo .rx_wrptr = 0xC1A4, 232277b024eSKalle Valo .evt_rdptr = PCIE_SCRATCH_10_REG, 233277b024eSKalle Valo .evt_wrptr = PCIE_SCRATCH_11_REG, 234277b024eSKalle Valo .drv_rdy = PCIE_SCRATCH_12_REG, 235277b024eSKalle Valo .tx_start_ptr = 16, 236277b024eSKalle Valo .tx_mask = 0x0FFF0000, 237ce0c58d9SAmitkumar Karwar .tx_wrap_mask = 0x1FFF0000, 238277b024eSKalle Valo .rx_mask = 0x00000FFF, 239ce0c58d9SAmitkumar Karwar .rx_wrap_mask = 0x00001FFF, 240277b024eSKalle Valo .tx_rollover_ind = BIT(28), 241277b024eSKalle Valo .rx_rollover_ind = BIT(12), 242277b024eSKalle Valo .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND, 243277b024eSKalle Valo .ring_flag_sop = MWIFIEX_BD_FLAG_SOP, 244277b024eSKalle Valo .ring_flag_eop = MWIFIEX_BD_FLAG_EOP, 245277b024eSKalle Valo .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP, 246277b024eSKalle Valo .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP, 247277b024eSKalle Valo .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR, 248277b024eSKalle Valo .pfu_enabled = 1, 249277b024eSKalle Valo .sleep_cookie = 0, 25011e70824SXinming Hu .fw_dump_ctrl = 0xcf4, 25111e70824SXinming Hu .fw_dump_start = 0xcf8, 25211e70824SXinming Hu .fw_dump_end = 0xcff, 25311e70824SXinming Hu .fw_dump_host_ready = 0xcc, 25411e70824SXinming Hu .fw_dump_read_done = 0xdd, 25599074fc1SXinming Hu .msix_support = 1, 256277b024eSKalle Valo }; 257277b024eSKalle Valo 25850632092SXinming Hu static struct memory_type_mapping mem_type_mapping_tbl_w8897[] = { 25950632092SXinming Hu {"ITCM", NULL, 0, 0xF0}, 26050632092SXinming Hu {"DTCM", NULL, 0, 0xF1}, 26150632092SXinming Hu {"SQRAM", NULL, 0, 0xF2}, 26250632092SXinming Hu {"IRAM", NULL, 0, 0xF3}, 26350632092SXinming Hu {"APU", NULL, 0, 0xF4}, 26450632092SXinming Hu {"CIU", NULL, 0, 0xF5}, 26550632092SXinming Hu {"ICU", NULL, 0, 0xF6}, 26650632092SXinming Hu {"MAC", NULL, 0, 0xF7}, 26750632092SXinming Hu }; 26850632092SXinming Hu 26911e70824SXinming Hu static struct memory_type_mapping mem_type_mapping_tbl_w8997[] = { 27011e70824SXinming Hu {"DUMP", NULL, 0, 0xDD}, 27111e70824SXinming Hu }; 27211e70824SXinming Hu 273277b024eSKalle Valo struct mwifiex_pcie_device { 274277b024eSKalle Valo const struct mwifiex_pcie_card_reg *reg; 275277b024eSKalle Valo u16 blksz_fw_dl; 276277b024eSKalle Valo u16 tx_buf_size; 277277b024eSKalle Valo bool can_dump_fw; 27850632092SXinming Hu struct memory_type_mapping *mem_type_mapping_tbl; 27950632092SXinming Hu u8 num_mem_types; 280277b024eSKalle Valo bool can_ext_scan; 281277b024eSKalle Valo }; 282277b024eSKalle Valo 283277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8766 = { 284277b024eSKalle Valo .reg = &mwifiex_reg_8766, 285277b024eSKalle Valo .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD, 286277b024eSKalle Valo .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K, 287277b024eSKalle Valo .can_dump_fw = false, 288277b024eSKalle Valo .can_ext_scan = true, 289277b024eSKalle Valo }; 290277b024eSKalle Valo 291277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8897 = { 292277b024eSKalle Valo .reg = &mwifiex_reg_8897, 293277b024eSKalle Valo .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD, 294277b024eSKalle Valo .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K, 295277b024eSKalle Valo .can_dump_fw = true, 29650632092SXinming Hu .mem_type_mapping_tbl = mem_type_mapping_tbl_w8897, 29750632092SXinming Hu .num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8897), 298277b024eSKalle Valo .can_ext_scan = true, 299277b024eSKalle Valo }; 300277b024eSKalle Valo 301277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8997 = { 302277b024eSKalle Valo .reg = &mwifiex_reg_8997, 303277b024eSKalle Valo .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD, 304277b024eSKalle Valo .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K, 30511e70824SXinming Hu .can_dump_fw = true, 30611e70824SXinming Hu .mem_type_mapping_tbl = mem_type_mapping_tbl_w8997, 30711e70824SXinming Hu .num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8997), 308277b024eSKalle Valo .can_ext_scan = true, 309277b024eSKalle Valo }; 310277b024eSKalle Valo 311277b024eSKalle Valo struct mwifiex_evt_buf_desc { 312277b024eSKalle Valo u64 paddr; 313277b024eSKalle Valo u16 len; 314277b024eSKalle Valo u16 flags; 315277b024eSKalle Valo } __packed; 316277b024eSKalle Valo 317277b024eSKalle Valo struct mwifiex_pcie_buf_desc { 318277b024eSKalle Valo u64 paddr; 319277b024eSKalle Valo u16 len; 320277b024eSKalle Valo u16 flags; 321277b024eSKalle Valo } __packed; 322277b024eSKalle Valo 323277b024eSKalle Valo struct mwifiex_pfu_buf_desc { 324277b024eSKalle Valo u16 flags; 325277b024eSKalle Valo u16 offset; 326277b024eSKalle Valo u16 frag_len; 327277b024eSKalle Valo u16 len; 328277b024eSKalle Valo u64 paddr; 329277b024eSKalle Valo u32 reserved; 330277b024eSKalle Valo } __packed; 331277b024eSKalle Valo 33299074fc1SXinming Hu #define MWIFIEX_NUM_MSIX_VECTORS 4 33399074fc1SXinming Hu 33499074fc1SXinming Hu struct mwifiex_msix_context { 33599074fc1SXinming Hu struct pci_dev *dev; 33699074fc1SXinming Hu u16 msg_id; 33799074fc1SXinming Hu }; 33899074fc1SXinming Hu 339277b024eSKalle Valo struct pcie_service_card { 340277b024eSKalle Valo struct pci_dev *dev; 341277b024eSKalle Valo struct mwifiex_adapter *adapter; 342277b024eSKalle Valo struct mwifiex_pcie_device pcie; 343277b024eSKalle Valo 344277b024eSKalle Valo u8 txbd_flush; 345277b024eSKalle Valo u32 txbd_wrptr; 346277b024eSKalle Valo u32 txbd_rdptr; 347277b024eSKalle Valo u32 txbd_ring_size; 348277b024eSKalle Valo u8 *txbd_ring_vbase; 349277b024eSKalle Valo dma_addr_t txbd_ring_pbase; 350277b024eSKalle Valo void *txbd_ring[MWIFIEX_MAX_TXRX_BD]; 351277b024eSKalle Valo struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD]; 352277b024eSKalle Valo 353277b024eSKalle Valo u32 rxbd_wrptr; 354277b024eSKalle Valo u32 rxbd_rdptr; 355277b024eSKalle Valo u32 rxbd_ring_size; 356277b024eSKalle Valo u8 *rxbd_ring_vbase; 357277b024eSKalle Valo dma_addr_t rxbd_ring_pbase; 358277b024eSKalle Valo void *rxbd_ring[MWIFIEX_MAX_TXRX_BD]; 359277b024eSKalle Valo struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD]; 360277b024eSKalle Valo 361277b024eSKalle Valo u32 evtbd_wrptr; 362277b024eSKalle Valo u32 evtbd_rdptr; 363277b024eSKalle Valo u32 evtbd_ring_size; 364277b024eSKalle Valo u8 *evtbd_ring_vbase; 365277b024eSKalle Valo dma_addr_t evtbd_ring_pbase; 366277b024eSKalle Valo void *evtbd_ring[MWIFIEX_MAX_EVT_BD]; 367277b024eSKalle Valo struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD]; 368277b024eSKalle Valo 369277b024eSKalle Valo struct sk_buff *cmd_buf; 370277b024eSKalle Valo struct sk_buff *cmdrsp_buf; 371277b024eSKalle Valo u8 *sleep_cookie_vbase; 372277b024eSKalle Valo dma_addr_t sleep_cookie_pbase; 373277b024eSKalle Valo void __iomem *pci_mmap; 374277b024eSKalle Valo void __iomem *pci_mmap1; 3757be0f5b5SAvinash Patil int msi_enable; 37699074fc1SXinming Hu int msix_enable; 37799074fc1SXinming Hu #ifdef CONFIG_PCI 37899074fc1SXinming Hu struct msix_entry msix_entries[MWIFIEX_NUM_MSIX_VECTORS]; 37999074fc1SXinming Hu #endif 38099074fc1SXinming Hu struct mwifiex_msix_context msix_ctx[MWIFIEX_NUM_MSIX_VECTORS]; 38199074fc1SXinming Hu struct mwifiex_msix_context share_irq_ctx; 382277b024eSKalle Valo }; 383277b024eSKalle Valo 384277b024eSKalle Valo static inline int 385277b024eSKalle Valo mwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr) 386277b024eSKalle Valo { 387277b024eSKalle Valo const struct mwifiex_pcie_card_reg *reg = card->pcie.reg; 388277b024eSKalle Valo 389277b024eSKalle Valo switch (card->dev->device) { 390277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8766P: 391277b024eSKalle Valo if (((card->txbd_wrptr & reg->tx_mask) == 392277b024eSKalle Valo (rdptr & reg->tx_mask)) && 393277b024eSKalle Valo ((card->txbd_wrptr & reg->tx_rollover_ind) != 394277b024eSKalle Valo (rdptr & reg->tx_rollover_ind))) 395277b024eSKalle Valo return 1; 396277b024eSKalle Valo break; 397277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8897: 398f3b35f28SAmitkumar Karwar case PCIE_DEVICE_ID_MARVELL_88W8997: 399277b024eSKalle Valo if (((card->txbd_wrptr & reg->tx_mask) == 400277b024eSKalle Valo (rdptr & reg->tx_mask)) && 401277b024eSKalle Valo ((card->txbd_wrptr & reg->tx_rollover_ind) == 402277b024eSKalle Valo (rdptr & reg->tx_rollover_ind))) 403277b024eSKalle Valo return 1; 404277b024eSKalle Valo break; 405277b024eSKalle Valo } 406277b024eSKalle Valo 407277b024eSKalle Valo return 0; 408277b024eSKalle Valo } 409277b024eSKalle Valo 410277b024eSKalle Valo static inline int 411277b024eSKalle Valo mwifiex_pcie_txbd_not_full(struct pcie_service_card *card) 412277b024eSKalle Valo { 413277b024eSKalle Valo const struct mwifiex_pcie_card_reg *reg = card->pcie.reg; 414277b024eSKalle Valo 415277b024eSKalle Valo switch (card->dev->device) { 416277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8766P: 417277b024eSKalle Valo if (((card->txbd_wrptr & reg->tx_mask) != 418277b024eSKalle Valo (card->txbd_rdptr & reg->tx_mask)) || 419277b024eSKalle Valo ((card->txbd_wrptr & reg->tx_rollover_ind) != 420277b024eSKalle Valo (card->txbd_rdptr & reg->tx_rollover_ind))) 421277b024eSKalle Valo return 1; 422277b024eSKalle Valo break; 423277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8897: 424277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8997: 425277b024eSKalle Valo if (((card->txbd_wrptr & reg->tx_mask) != 426277b024eSKalle Valo (card->txbd_rdptr & reg->tx_mask)) || 427277b024eSKalle Valo ((card->txbd_wrptr & reg->tx_rollover_ind) == 428277b024eSKalle Valo (card->txbd_rdptr & reg->tx_rollover_ind))) 429277b024eSKalle Valo return 1; 430277b024eSKalle Valo break; 431277b024eSKalle Valo } 432277b024eSKalle Valo 433277b024eSKalle Valo return 0; 434277b024eSKalle Valo } 435277b024eSKalle Valo 436277b024eSKalle Valo #endif /* _MWIFIEX_PCIE_H */ 437