1277b024eSKalle Valo /* @file mwifiex_pcie.h 2277b024eSKalle Valo * 3277b024eSKalle Valo * @brief This file contains definitions for PCI-E interface. 4277b024eSKalle Valo * driver. 5277b024eSKalle Valo * 6277b024eSKalle Valo * Copyright (C) 2011-2014, Marvell International Ltd. 7277b024eSKalle Valo * 8277b024eSKalle Valo * This software file (the "File") is distributed by Marvell International 9277b024eSKalle Valo * Ltd. under the terms of the GNU General Public License Version 2, June 1991 10277b024eSKalle Valo * (the "License"). You may use, redistribute and/or modify this File in 11277b024eSKalle Valo * accordance with the terms and conditions of the License, a copy of which 12277b024eSKalle Valo * is available by writing to the Free Software Foundation, Inc., 13277b024eSKalle Valo * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the 14277b024eSKalle Valo * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt. 15277b024eSKalle Valo * 16277b024eSKalle Valo * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE 17277b024eSKalle Valo * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE 18277b024eSKalle Valo * ARE EXPRESSLY DISCLAIMED. The License provides additional details about 19277b024eSKalle Valo * this warranty disclaimer. 20277b024eSKalle Valo */ 21277b024eSKalle Valo 22277b024eSKalle Valo #ifndef _MWIFIEX_PCIE_H 23277b024eSKalle Valo #define _MWIFIEX_PCIE_H 24277b024eSKalle Valo 25277b024eSKalle Valo #include <linux/pci.h> 26277b024eSKalle Valo #include <linux/pcieport_if.h> 27277b024eSKalle Valo #include <linux/interrupt.h> 28277b024eSKalle Valo 299a862322SXinming Hu #include "decl.h" 30277b024eSKalle Valo #include "main.h" 31277b024eSKalle Valo 32277b024eSKalle Valo #define PCIE8766_DEFAULT_FW_NAME "mrvl/pcie8766_uapsta.bin" 33277b024eSKalle Valo #define PCIE8897_DEFAULT_FW_NAME "mrvl/pcie8897_uapsta.bin" 34277b024eSKalle Valo #define PCIE8997_DEFAULT_FW_NAME "mrvl/pcie8997_uapsta.bin" 35277b024eSKalle Valo 36277b024eSKalle Valo #define PCIE_VENDOR_ID_MARVELL (0x11ab) 37277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30) 38277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38) 39277b024eSKalle Valo #define PCIE_DEVICE_ID_MARVELL_88W8997 (0x2b42) 40277b024eSKalle Valo 41277b024eSKalle Valo /* Constants for Buffer Descriptor (BD) rings */ 42277b024eSKalle Valo #define MWIFIEX_MAX_TXRX_BD 0x20 43277b024eSKalle Valo #define MWIFIEX_TXBD_MASK 0x3F 44277b024eSKalle Valo #define MWIFIEX_RXBD_MASK 0x3F 45277b024eSKalle Valo 46277b024eSKalle Valo #define MWIFIEX_MAX_EVT_BD 0x08 47277b024eSKalle Valo #define MWIFIEX_EVTBD_MASK 0x0f 48277b024eSKalle Valo 49277b024eSKalle Valo /* PCIE INTERNAL REGISTERS */ 50277b024eSKalle Valo #define PCIE_SCRATCH_0_REG 0xC10 51277b024eSKalle Valo #define PCIE_SCRATCH_1_REG 0xC14 52277b024eSKalle Valo #define PCIE_CPU_INT_EVENT 0xC18 53277b024eSKalle Valo #define PCIE_CPU_INT_STATUS 0xC1C 54277b024eSKalle Valo #define PCIE_HOST_INT_STATUS 0xC30 55277b024eSKalle Valo #define PCIE_HOST_INT_MASK 0xC34 56277b024eSKalle Valo #define PCIE_HOST_INT_STATUS_MASK 0xC3C 57277b024eSKalle Valo #define PCIE_SCRATCH_2_REG 0xC40 58277b024eSKalle Valo #define PCIE_SCRATCH_3_REG 0xC44 59277b024eSKalle Valo #define PCIE_SCRATCH_4_REG 0xCD0 60277b024eSKalle Valo #define PCIE_SCRATCH_5_REG 0xCD4 61277b024eSKalle Valo #define PCIE_SCRATCH_6_REG 0xCD8 62277b024eSKalle Valo #define PCIE_SCRATCH_7_REG 0xCDC 63277b024eSKalle Valo #define PCIE_SCRATCH_8_REG 0xCE0 64277b024eSKalle Valo #define PCIE_SCRATCH_9_REG 0xCE4 65277b024eSKalle Valo #define PCIE_SCRATCH_10_REG 0xCE8 66277b024eSKalle Valo #define PCIE_SCRATCH_11_REG 0xCEC 67277b024eSKalle Valo #define PCIE_SCRATCH_12_REG 0xCF0 68277b024eSKalle Valo #define PCIE_RD_DATA_PTR_Q0_Q1 0xC08C 69277b024eSKalle Valo #define PCIE_WR_DATA_PTR_Q0_Q1 0xC05C 70277b024eSKalle Valo 71277b024eSKalle Valo #define CPU_INTR_DNLD_RDY BIT(0) 72277b024eSKalle Valo #define CPU_INTR_DOOR_BELL BIT(1) 73277b024eSKalle Valo #define CPU_INTR_SLEEP_CFM_DONE BIT(2) 74277b024eSKalle Valo #define CPU_INTR_RESET BIT(3) 75277b024eSKalle Valo #define CPU_INTR_EVENT_DONE BIT(5) 76277b024eSKalle Valo 77277b024eSKalle Valo #define HOST_INTR_DNLD_DONE BIT(0) 78277b024eSKalle Valo #define HOST_INTR_UPLD_RDY BIT(1) 79277b024eSKalle Valo #define HOST_INTR_CMD_DONE BIT(2) 80277b024eSKalle Valo #define HOST_INTR_EVENT_RDY BIT(3) 81277b024eSKalle Valo #define HOST_INTR_MASK (HOST_INTR_DNLD_DONE | \ 82277b024eSKalle Valo HOST_INTR_UPLD_RDY | \ 83277b024eSKalle Valo HOST_INTR_CMD_DONE | \ 84277b024eSKalle Valo HOST_INTR_EVENT_RDY) 85277b024eSKalle Valo 86277b024eSKalle Valo #define MWIFIEX_BD_FLAG_ROLLOVER_IND BIT(7) 87277b024eSKalle Valo #define MWIFIEX_BD_FLAG_FIRST_DESC BIT(0) 88277b024eSKalle Valo #define MWIFIEX_BD_FLAG_LAST_DESC BIT(1) 89277b024eSKalle Valo #define MWIFIEX_BD_FLAG_SOP BIT(0) 90277b024eSKalle Valo #define MWIFIEX_BD_FLAG_EOP BIT(1) 91277b024eSKalle Valo #define MWIFIEX_BD_FLAG_XS_SOP BIT(2) 92277b024eSKalle Valo #define MWIFIEX_BD_FLAG_XS_EOP BIT(3) 93277b024eSKalle Valo #define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND BIT(7) 94277b024eSKalle Valo #define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND BIT(10) 95277b024eSKalle Valo #define MWIFIEX_BD_FLAG_TX_START_PTR BIT(16) 96277b024eSKalle Valo #define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND BIT(26) 97277b024eSKalle Valo 98277b024eSKalle Valo /* Max retry number of command write */ 99277b024eSKalle Valo #define MAX_WRITE_IOMEM_RETRY 2 100277b024eSKalle Valo /* Define PCIE block size for firmware download */ 101277b024eSKalle Valo #define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD 256 102277b024eSKalle Valo /* FW awake cookie after FW ready */ 103277b024eSKalle Valo #define FW_AWAKE_COOKIE (0xAA55AA55) 104277b024eSKalle Valo #define MWIFIEX_DEF_SLEEP_COOKIE 0xBEEFBEEF 105277b024eSKalle Valo #define MWIFIEX_MAX_DELAY_COUNT 5 106277b024eSKalle Valo 107277b024eSKalle Valo struct mwifiex_pcie_card_reg { 108277b024eSKalle Valo u16 cmd_addr_lo; 109277b024eSKalle Valo u16 cmd_addr_hi; 110277b024eSKalle Valo u16 fw_status; 111277b024eSKalle Valo u16 cmd_size; 112277b024eSKalle Valo u16 cmdrsp_addr_lo; 113277b024eSKalle Valo u16 cmdrsp_addr_hi; 114277b024eSKalle Valo u16 tx_rdptr; 115277b024eSKalle Valo u16 tx_wrptr; 116277b024eSKalle Valo u16 rx_rdptr; 117277b024eSKalle Valo u16 rx_wrptr; 118277b024eSKalle Valo u16 evt_rdptr; 119277b024eSKalle Valo u16 evt_wrptr; 120277b024eSKalle Valo u16 drv_rdy; 121277b024eSKalle Valo u16 tx_start_ptr; 122277b024eSKalle Valo u32 tx_mask; 123277b024eSKalle Valo u32 tx_wrap_mask; 124277b024eSKalle Valo u32 rx_mask; 125277b024eSKalle Valo u32 rx_wrap_mask; 126277b024eSKalle Valo u32 tx_rollover_ind; 127277b024eSKalle Valo u32 rx_rollover_ind; 128277b024eSKalle Valo u32 evt_rollover_ind; 129277b024eSKalle Valo u8 ring_flag_sop; 130277b024eSKalle Valo u8 ring_flag_eop; 131277b024eSKalle Valo u8 ring_flag_xs_sop; 132277b024eSKalle Valo u8 ring_flag_xs_eop; 133277b024eSKalle Valo u32 ring_tx_start_ptr; 134277b024eSKalle Valo u8 pfu_enabled; 135277b024eSKalle Valo u8 sleep_cookie; 136277b024eSKalle Valo u16 fw_dump_ctrl; 137277b024eSKalle Valo u16 fw_dump_start; 138277b024eSKalle Valo u16 fw_dump_end; 139*50632092SXinming Hu u8 fw_dump_host_ready; 140*50632092SXinming Hu u8 fw_dump_read_done; 14199074fc1SXinming Hu u8 msix_support; 142277b024eSKalle Valo }; 143277b024eSKalle Valo 144277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8766 = { 145277b024eSKalle Valo .cmd_addr_lo = PCIE_SCRATCH_0_REG, 146277b024eSKalle Valo .cmd_addr_hi = PCIE_SCRATCH_1_REG, 147277b024eSKalle Valo .cmd_size = PCIE_SCRATCH_2_REG, 148277b024eSKalle Valo .fw_status = PCIE_SCRATCH_3_REG, 149277b024eSKalle Valo .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG, 150277b024eSKalle Valo .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG, 151277b024eSKalle Valo .tx_rdptr = PCIE_SCRATCH_6_REG, 152277b024eSKalle Valo .tx_wrptr = PCIE_SCRATCH_7_REG, 153277b024eSKalle Valo .rx_rdptr = PCIE_SCRATCH_8_REG, 154277b024eSKalle Valo .rx_wrptr = PCIE_SCRATCH_9_REG, 155277b024eSKalle Valo .evt_rdptr = PCIE_SCRATCH_10_REG, 156277b024eSKalle Valo .evt_wrptr = PCIE_SCRATCH_11_REG, 157277b024eSKalle Valo .drv_rdy = PCIE_SCRATCH_12_REG, 158277b024eSKalle Valo .tx_start_ptr = 0, 159277b024eSKalle Valo .tx_mask = MWIFIEX_TXBD_MASK, 160277b024eSKalle Valo .tx_wrap_mask = 0, 161277b024eSKalle Valo .rx_mask = MWIFIEX_RXBD_MASK, 162277b024eSKalle Valo .rx_wrap_mask = 0, 163277b024eSKalle Valo .tx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND, 164277b024eSKalle Valo .rx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND, 165277b024eSKalle Valo .evt_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND, 166277b024eSKalle Valo .ring_flag_sop = 0, 167277b024eSKalle Valo .ring_flag_eop = 0, 168277b024eSKalle Valo .ring_flag_xs_sop = 0, 169277b024eSKalle Valo .ring_flag_xs_eop = 0, 170277b024eSKalle Valo .ring_tx_start_ptr = 0, 171277b024eSKalle Valo .pfu_enabled = 0, 172277b024eSKalle Valo .sleep_cookie = 1, 17399074fc1SXinming Hu .msix_support = 0, 174277b024eSKalle Valo }; 175277b024eSKalle Valo 176277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8897 = { 177277b024eSKalle Valo .cmd_addr_lo = PCIE_SCRATCH_0_REG, 178277b024eSKalle Valo .cmd_addr_hi = PCIE_SCRATCH_1_REG, 179277b024eSKalle Valo .cmd_size = PCIE_SCRATCH_2_REG, 180277b024eSKalle Valo .fw_status = PCIE_SCRATCH_3_REG, 181277b024eSKalle Valo .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG, 182277b024eSKalle Valo .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG, 183277b024eSKalle Valo .tx_rdptr = PCIE_RD_DATA_PTR_Q0_Q1, 184277b024eSKalle Valo .tx_wrptr = PCIE_WR_DATA_PTR_Q0_Q1, 185277b024eSKalle Valo .rx_rdptr = PCIE_WR_DATA_PTR_Q0_Q1, 186277b024eSKalle Valo .rx_wrptr = PCIE_RD_DATA_PTR_Q0_Q1, 187277b024eSKalle Valo .evt_rdptr = PCIE_SCRATCH_10_REG, 188277b024eSKalle Valo .evt_wrptr = PCIE_SCRATCH_11_REG, 189277b024eSKalle Valo .drv_rdy = PCIE_SCRATCH_12_REG, 190277b024eSKalle Valo .tx_start_ptr = 16, 191277b024eSKalle Valo .tx_mask = 0x03FF0000, 192277b024eSKalle Valo .tx_wrap_mask = 0x07FF0000, 193277b024eSKalle Valo .rx_mask = 0x000003FF, 194277b024eSKalle Valo .rx_wrap_mask = 0x000007FF, 195277b024eSKalle Valo .tx_rollover_ind = MWIFIEX_BD_FLAG_TX_ROLLOVER_IND, 196277b024eSKalle Valo .rx_rollover_ind = MWIFIEX_BD_FLAG_RX_ROLLOVER_IND, 197277b024eSKalle Valo .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND, 198277b024eSKalle Valo .ring_flag_sop = MWIFIEX_BD_FLAG_SOP, 199277b024eSKalle Valo .ring_flag_eop = MWIFIEX_BD_FLAG_EOP, 200277b024eSKalle Valo .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP, 201277b024eSKalle Valo .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP, 202277b024eSKalle Valo .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR, 203277b024eSKalle Valo .pfu_enabled = 1, 204277b024eSKalle Valo .sleep_cookie = 0, 205277b024eSKalle Valo .fw_dump_ctrl = 0xcf4, 206277b024eSKalle Valo .fw_dump_start = 0xcf8, 207277b024eSKalle Valo .fw_dump_end = 0xcff, 208*50632092SXinming Hu .fw_dump_host_ready = 0xee, 209*50632092SXinming Hu .fw_dump_read_done = 0xfe, 21099074fc1SXinming Hu .msix_support = 0, 211277b024eSKalle Valo }; 212277b024eSKalle Valo 213277b024eSKalle Valo static const struct mwifiex_pcie_card_reg mwifiex_reg_8997 = { 214277b024eSKalle Valo .cmd_addr_lo = PCIE_SCRATCH_0_REG, 215277b024eSKalle Valo .cmd_addr_hi = PCIE_SCRATCH_1_REG, 216277b024eSKalle Valo .cmd_size = PCIE_SCRATCH_2_REG, 217277b024eSKalle Valo .fw_status = PCIE_SCRATCH_3_REG, 218277b024eSKalle Valo .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG, 219277b024eSKalle Valo .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG, 220277b024eSKalle Valo .tx_rdptr = 0xC1A4, 221ce0c58d9SAmitkumar Karwar .tx_wrptr = 0xC174, 222ce0c58d9SAmitkumar Karwar .rx_rdptr = 0xC174, 223277b024eSKalle Valo .rx_wrptr = 0xC1A4, 224277b024eSKalle Valo .evt_rdptr = PCIE_SCRATCH_10_REG, 225277b024eSKalle Valo .evt_wrptr = PCIE_SCRATCH_11_REG, 226277b024eSKalle Valo .drv_rdy = PCIE_SCRATCH_12_REG, 227277b024eSKalle Valo .tx_start_ptr = 16, 228277b024eSKalle Valo .tx_mask = 0x0FFF0000, 229ce0c58d9SAmitkumar Karwar .tx_wrap_mask = 0x1FFF0000, 230277b024eSKalle Valo .rx_mask = 0x00000FFF, 231ce0c58d9SAmitkumar Karwar .rx_wrap_mask = 0x00001FFF, 232277b024eSKalle Valo .tx_rollover_ind = BIT(28), 233277b024eSKalle Valo .rx_rollover_ind = BIT(12), 234277b024eSKalle Valo .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND, 235277b024eSKalle Valo .ring_flag_sop = MWIFIEX_BD_FLAG_SOP, 236277b024eSKalle Valo .ring_flag_eop = MWIFIEX_BD_FLAG_EOP, 237277b024eSKalle Valo .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP, 238277b024eSKalle Valo .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP, 239277b024eSKalle Valo .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR, 240277b024eSKalle Valo .pfu_enabled = 1, 241277b024eSKalle Valo .sleep_cookie = 0, 24299074fc1SXinming Hu .msix_support = 1, 243277b024eSKalle Valo }; 244277b024eSKalle Valo 245*50632092SXinming Hu static struct memory_type_mapping mem_type_mapping_tbl_w8897[] = { 246*50632092SXinming Hu {"ITCM", NULL, 0, 0xF0}, 247*50632092SXinming Hu {"DTCM", NULL, 0, 0xF1}, 248*50632092SXinming Hu {"SQRAM", NULL, 0, 0xF2}, 249*50632092SXinming Hu {"IRAM", NULL, 0, 0xF3}, 250*50632092SXinming Hu {"APU", NULL, 0, 0xF4}, 251*50632092SXinming Hu {"CIU", NULL, 0, 0xF5}, 252*50632092SXinming Hu {"ICU", NULL, 0, 0xF6}, 253*50632092SXinming Hu {"MAC", NULL, 0, 0xF7}, 254*50632092SXinming Hu }; 255*50632092SXinming Hu 256277b024eSKalle Valo struct mwifiex_pcie_device { 257277b024eSKalle Valo const char *firmware; 258277b024eSKalle Valo const struct mwifiex_pcie_card_reg *reg; 259277b024eSKalle Valo u16 blksz_fw_dl; 260277b024eSKalle Valo u16 tx_buf_size; 261277b024eSKalle Valo bool can_dump_fw; 262*50632092SXinming Hu struct memory_type_mapping *mem_type_mapping_tbl; 263*50632092SXinming Hu u8 num_mem_types; 264277b024eSKalle Valo bool can_ext_scan; 265277b024eSKalle Valo }; 266277b024eSKalle Valo 267277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8766 = { 268277b024eSKalle Valo .firmware = PCIE8766_DEFAULT_FW_NAME, 269277b024eSKalle Valo .reg = &mwifiex_reg_8766, 270277b024eSKalle Valo .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD, 271277b024eSKalle Valo .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K, 272277b024eSKalle Valo .can_dump_fw = false, 273277b024eSKalle Valo .can_ext_scan = true, 274277b024eSKalle Valo }; 275277b024eSKalle Valo 276277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8897 = { 277277b024eSKalle Valo .firmware = PCIE8897_DEFAULT_FW_NAME, 278277b024eSKalle Valo .reg = &mwifiex_reg_8897, 279277b024eSKalle Valo .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD, 280277b024eSKalle Valo .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K, 281277b024eSKalle Valo .can_dump_fw = true, 282*50632092SXinming Hu .mem_type_mapping_tbl = mem_type_mapping_tbl_w8897, 283*50632092SXinming Hu .num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8897), 284277b024eSKalle Valo .can_ext_scan = true, 285277b024eSKalle Valo }; 286277b024eSKalle Valo 287277b024eSKalle Valo static const struct mwifiex_pcie_device mwifiex_pcie8997 = { 288277b024eSKalle Valo .firmware = PCIE8997_DEFAULT_FW_NAME, 289277b024eSKalle Valo .reg = &mwifiex_reg_8997, 290277b024eSKalle Valo .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD, 291277b024eSKalle Valo .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K, 292277b024eSKalle Valo .can_dump_fw = false, 293277b024eSKalle Valo .can_ext_scan = true, 294277b024eSKalle Valo }; 295277b024eSKalle Valo 296277b024eSKalle Valo struct mwifiex_evt_buf_desc { 297277b024eSKalle Valo u64 paddr; 298277b024eSKalle Valo u16 len; 299277b024eSKalle Valo u16 flags; 300277b024eSKalle Valo } __packed; 301277b024eSKalle Valo 302277b024eSKalle Valo struct mwifiex_pcie_buf_desc { 303277b024eSKalle Valo u64 paddr; 304277b024eSKalle Valo u16 len; 305277b024eSKalle Valo u16 flags; 306277b024eSKalle Valo } __packed; 307277b024eSKalle Valo 308277b024eSKalle Valo struct mwifiex_pfu_buf_desc { 309277b024eSKalle Valo u16 flags; 310277b024eSKalle Valo u16 offset; 311277b024eSKalle Valo u16 frag_len; 312277b024eSKalle Valo u16 len; 313277b024eSKalle Valo u64 paddr; 314277b024eSKalle Valo u32 reserved; 315277b024eSKalle Valo } __packed; 316277b024eSKalle Valo 31799074fc1SXinming Hu #define MWIFIEX_NUM_MSIX_VECTORS 4 31899074fc1SXinming Hu 31999074fc1SXinming Hu struct mwifiex_msix_context { 32099074fc1SXinming Hu struct pci_dev *dev; 32199074fc1SXinming Hu u16 msg_id; 32299074fc1SXinming Hu }; 32399074fc1SXinming Hu 324277b024eSKalle Valo struct pcie_service_card { 325277b024eSKalle Valo struct pci_dev *dev; 326277b024eSKalle Valo struct mwifiex_adapter *adapter; 327277b024eSKalle Valo struct mwifiex_pcie_device pcie; 328277b024eSKalle Valo 329277b024eSKalle Valo u8 txbd_flush; 330277b024eSKalle Valo u32 txbd_wrptr; 331277b024eSKalle Valo u32 txbd_rdptr; 332277b024eSKalle Valo u32 txbd_ring_size; 333277b024eSKalle Valo u8 *txbd_ring_vbase; 334277b024eSKalle Valo dma_addr_t txbd_ring_pbase; 335277b024eSKalle Valo void *txbd_ring[MWIFIEX_MAX_TXRX_BD]; 336277b024eSKalle Valo struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD]; 337277b024eSKalle Valo 338277b024eSKalle Valo u32 rxbd_wrptr; 339277b024eSKalle Valo u32 rxbd_rdptr; 340277b024eSKalle Valo u32 rxbd_ring_size; 341277b024eSKalle Valo u8 *rxbd_ring_vbase; 342277b024eSKalle Valo dma_addr_t rxbd_ring_pbase; 343277b024eSKalle Valo void *rxbd_ring[MWIFIEX_MAX_TXRX_BD]; 344277b024eSKalle Valo struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD]; 345277b024eSKalle Valo 346277b024eSKalle Valo u32 evtbd_wrptr; 347277b024eSKalle Valo u32 evtbd_rdptr; 348277b024eSKalle Valo u32 evtbd_ring_size; 349277b024eSKalle Valo u8 *evtbd_ring_vbase; 350277b024eSKalle Valo dma_addr_t evtbd_ring_pbase; 351277b024eSKalle Valo void *evtbd_ring[MWIFIEX_MAX_EVT_BD]; 352277b024eSKalle Valo struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD]; 353277b024eSKalle Valo 354277b024eSKalle Valo struct sk_buff *cmd_buf; 355277b024eSKalle Valo struct sk_buff *cmdrsp_buf; 356277b024eSKalle Valo u8 *sleep_cookie_vbase; 357277b024eSKalle Valo dma_addr_t sleep_cookie_pbase; 358277b024eSKalle Valo void __iomem *pci_mmap; 359277b024eSKalle Valo void __iomem *pci_mmap1; 3607be0f5b5SAvinash Patil int msi_enable; 36199074fc1SXinming Hu int msix_enable; 36299074fc1SXinming Hu #ifdef CONFIG_PCI 36399074fc1SXinming Hu struct msix_entry msix_entries[MWIFIEX_NUM_MSIX_VECTORS]; 36499074fc1SXinming Hu #endif 36599074fc1SXinming Hu struct mwifiex_msix_context msix_ctx[MWIFIEX_NUM_MSIX_VECTORS]; 36699074fc1SXinming Hu struct mwifiex_msix_context share_irq_ctx; 367277b024eSKalle Valo }; 368277b024eSKalle Valo 369277b024eSKalle Valo static inline int 370277b024eSKalle Valo mwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr) 371277b024eSKalle Valo { 372277b024eSKalle Valo const struct mwifiex_pcie_card_reg *reg = card->pcie.reg; 373277b024eSKalle Valo 374277b024eSKalle Valo switch (card->dev->device) { 375277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8766P: 376277b024eSKalle Valo if (((card->txbd_wrptr & reg->tx_mask) == 377277b024eSKalle Valo (rdptr & reg->tx_mask)) && 378277b024eSKalle Valo ((card->txbd_wrptr & reg->tx_rollover_ind) != 379277b024eSKalle Valo (rdptr & reg->tx_rollover_ind))) 380277b024eSKalle Valo return 1; 381277b024eSKalle Valo break; 382277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8897: 383f3b35f28SAmitkumar Karwar case PCIE_DEVICE_ID_MARVELL_88W8997: 384277b024eSKalle Valo if (((card->txbd_wrptr & reg->tx_mask) == 385277b024eSKalle Valo (rdptr & reg->tx_mask)) && 386277b024eSKalle Valo ((card->txbd_wrptr & reg->tx_rollover_ind) == 387277b024eSKalle Valo (rdptr & reg->tx_rollover_ind))) 388277b024eSKalle Valo return 1; 389277b024eSKalle Valo break; 390277b024eSKalle Valo } 391277b024eSKalle Valo 392277b024eSKalle Valo return 0; 393277b024eSKalle Valo } 394277b024eSKalle Valo 395277b024eSKalle Valo static inline int 396277b024eSKalle Valo mwifiex_pcie_txbd_not_full(struct pcie_service_card *card) 397277b024eSKalle Valo { 398277b024eSKalle Valo const struct mwifiex_pcie_card_reg *reg = card->pcie.reg; 399277b024eSKalle Valo 400277b024eSKalle Valo switch (card->dev->device) { 401277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8766P: 402277b024eSKalle Valo if (((card->txbd_wrptr & reg->tx_mask) != 403277b024eSKalle Valo (card->txbd_rdptr & reg->tx_mask)) || 404277b024eSKalle Valo ((card->txbd_wrptr & reg->tx_rollover_ind) != 405277b024eSKalle Valo (card->txbd_rdptr & reg->tx_rollover_ind))) 406277b024eSKalle Valo return 1; 407277b024eSKalle Valo break; 408277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8897: 409277b024eSKalle Valo case PCIE_DEVICE_ID_MARVELL_88W8997: 410277b024eSKalle Valo if (((card->txbd_wrptr & reg->tx_mask) != 411277b024eSKalle Valo (card->txbd_rdptr & reg->tx_mask)) || 412277b024eSKalle Valo ((card->txbd_wrptr & reg->tx_rollover_ind) == 413277b024eSKalle Valo (card->txbd_rdptr & reg->tx_rollover_ind))) 414277b024eSKalle Valo return 1; 415277b024eSKalle Valo break; 416277b024eSKalle Valo } 417277b024eSKalle Valo 418277b024eSKalle Valo return 0; 419277b024eSKalle Valo } 420277b024eSKalle Valo 421277b024eSKalle Valo #endif /* _MWIFIEX_PCIE_H */ 422