xref: /linux/drivers/net/wireless/intel/iwlwifi/mvm/fw.c (revision cfc13542aa693f248b5b67828a9231c849554dc3)
1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /*
3  * Copyright (C) 2012-2014, 2018-2024 Intel Corporation
4  * Copyright (C) 2013-2015 Intel Mobile Communications GmbH
5  * Copyright (C) 2016-2017 Intel Deutschland GmbH
6  */
7 #include <net/mac80211.h>
8 #include <linux/netdevice.h>
9 #include <linux/dmi.h>
10 
11 #include "iwl-trans.h"
12 #include "iwl-op-mode.h"
13 #include "fw/img.h"
14 #include "iwl-debug.h"
15 #include "iwl-prph.h"
16 #include "fw/acpi.h"
17 #include "fw/pnvm.h"
18 #include "fw/uefi.h"
19 #include "fw/regulatory.h"
20 
21 #include "mvm.h"
22 #include "fw/dbg.h"
23 #include "iwl-phy-db.h"
24 #include "iwl-modparams.h"
25 #include "iwl-nvm-parse.h"
26 #include "time-sync.h"
27 
28 #define MVM_UCODE_ALIVE_TIMEOUT	(2 * HZ)
29 #define MVM_UCODE_CALIB_TIMEOUT	(2 * HZ)
30 
31 struct iwl_mvm_alive_data {
32 	bool valid;
33 	u32 scd_base_addr;
34 };
35 
36 static int iwl_send_tx_ant_cfg(struct iwl_mvm *mvm, u8 valid_tx_ant)
37 {
38 	struct iwl_tx_ant_cfg_cmd tx_ant_cmd = {
39 		.valid = cpu_to_le32(valid_tx_ant),
40 	};
41 
42 	IWL_DEBUG_FW(mvm, "select valid tx ant: %u\n", valid_tx_ant);
43 	return iwl_mvm_send_cmd_pdu(mvm, TX_ANT_CONFIGURATION_CMD, 0,
44 				    sizeof(tx_ant_cmd), &tx_ant_cmd);
45 }
46 
47 static int iwl_send_rss_cfg_cmd(struct iwl_mvm *mvm)
48 {
49 	int i;
50 	struct iwl_rss_config_cmd cmd = {
51 		.flags = cpu_to_le32(IWL_RSS_ENABLE),
52 		.hash_mask = BIT(IWL_RSS_HASH_TYPE_IPV4_TCP) |
53 			     BIT(IWL_RSS_HASH_TYPE_IPV4_UDP) |
54 			     BIT(IWL_RSS_HASH_TYPE_IPV4_PAYLOAD) |
55 			     BIT(IWL_RSS_HASH_TYPE_IPV6_TCP) |
56 			     BIT(IWL_RSS_HASH_TYPE_IPV6_UDP) |
57 			     BIT(IWL_RSS_HASH_TYPE_IPV6_PAYLOAD),
58 	};
59 
60 	if (mvm->trans->num_rx_queues == 1)
61 		return 0;
62 
63 	/* Do not direct RSS traffic to Q 0 which is our fallback queue */
64 	for (i = 0; i < ARRAY_SIZE(cmd.indirection_table); i++)
65 		cmd.indirection_table[i] =
66 			1 + (i % (mvm->trans->num_rx_queues - 1));
67 	netdev_rss_key_fill(cmd.secret_key, sizeof(cmd.secret_key));
68 
69 	return iwl_mvm_send_cmd_pdu(mvm, RSS_CONFIG_CMD, 0, sizeof(cmd), &cmd);
70 }
71 
72 static int iwl_mvm_send_dqa_cmd(struct iwl_mvm *mvm)
73 {
74 	struct iwl_dqa_enable_cmd dqa_cmd = {
75 		.cmd_queue = cpu_to_le32(IWL_MVM_DQA_CMD_QUEUE),
76 	};
77 	u32 cmd_id = WIDE_ID(DATA_PATH_GROUP, DQA_ENABLE_CMD);
78 	int ret;
79 
80 	ret = iwl_mvm_send_cmd_pdu(mvm, cmd_id, 0, sizeof(dqa_cmd), &dqa_cmd);
81 	if (ret)
82 		IWL_ERR(mvm, "Failed to send DQA enabling command: %d\n", ret);
83 	else
84 		IWL_DEBUG_FW(mvm, "Working in DQA mode\n");
85 
86 	return ret;
87 }
88 
89 void iwl_mvm_mfu_assert_dump_notif(struct iwl_mvm *mvm,
90 				   struct iwl_rx_cmd_buffer *rxb)
91 {
92 	struct iwl_rx_packet *pkt = rxb_addr(rxb);
93 	struct iwl_mfu_assert_dump_notif *mfu_dump_notif = (void *)pkt->data;
94 
95 	if (mfu_dump_notif->index_num == 0)
96 		IWL_INFO(mvm, "MFUART assert id 0x%x occurred\n",
97 			 le32_to_cpu(mfu_dump_notif->assert_id));
98 }
99 
100 static bool iwl_alive_fn(struct iwl_notif_wait_data *notif_wait,
101 			 struct iwl_rx_packet *pkt, void *data)
102 {
103 	unsigned int pkt_len = iwl_rx_packet_payload_len(pkt);
104 	struct iwl_mvm *mvm =
105 		container_of(notif_wait, struct iwl_mvm, notif_wait);
106 	struct iwl_mvm_alive_data *alive_data = data;
107 	struct iwl_umac_alive *umac;
108 	struct iwl_lmac_alive *lmac1;
109 	struct iwl_lmac_alive *lmac2 = NULL;
110 	u16 status;
111 	u32 lmac_error_event_table, umac_error_table;
112 	u32 version = iwl_fw_lookup_notif_ver(mvm->fw, LEGACY_GROUP,
113 					      UCODE_ALIVE_NTFY, 0);
114 	u32 i;
115 
116 
117 	if (version == 6) {
118 		struct iwl_alive_ntf_v6 *palive;
119 
120 		if (pkt_len < sizeof(*palive))
121 			return false;
122 
123 		palive = (void *)pkt->data;
124 		mvm->trans->dbg.imr_data.imr_enable =
125 			le32_to_cpu(palive->imr.enabled);
126 		mvm->trans->dbg.imr_data.imr_size =
127 			le32_to_cpu(palive->imr.size);
128 		mvm->trans->dbg.imr_data.imr2sram_remainbyte =
129 			mvm->trans->dbg.imr_data.imr_size;
130 		mvm->trans->dbg.imr_data.imr_base_addr =
131 			palive->imr.base_addr;
132 		mvm->trans->dbg.imr_data.imr_curr_addr =
133 			le64_to_cpu(mvm->trans->dbg.imr_data.imr_base_addr);
134 		IWL_DEBUG_FW(mvm, "IMR Enabled: 0x0%x  size 0x0%x Address 0x%016llx\n",
135 			     mvm->trans->dbg.imr_data.imr_enable,
136 			     mvm->trans->dbg.imr_data.imr_size,
137 			     le64_to_cpu(mvm->trans->dbg.imr_data.imr_base_addr));
138 
139 		if (!mvm->trans->dbg.imr_data.imr_enable) {
140 			for (i = 0; i < ARRAY_SIZE(mvm->trans->dbg.active_regions); i++) {
141 				struct iwl_ucode_tlv *reg_tlv;
142 				struct iwl_fw_ini_region_tlv *reg;
143 
144 				reg_tlv = mvm->trans->dbg.active_regions[i];
145 				if (!reg_tlv)
146 					continue;
147 
148 				reg = (void *)reg_tlv->data;
149 				/*
150 				 * We have only one DRAM IMR region, so we
151 				 * can break as soon as we find the first
152 				 * one.
153 				 */
154 				if (reg->type == IWL_FW_INI_REGION_DRAM_IMR) {
155 					mvm->trans->dbg.unsupported_region_msk |= BIT(i);
156 					break;
157 				}
158 			}
159 		}
160 	}
161 
162 	if (version >= 5) {
163 		struct iwl_alive_ntf_v5 *palive;
164 
165 		if (pkt_len < sizeof(*palive))
166 			return false;
167 
168 		palive = (void *)pkt->data;
169 		umac = &palive->umac_data;
170 		lmac1 = &palive->lmac_data[0];
171 		lmac2 = &palive->lmac_data[1];
172 		status = le16_to_cpu(palive->status);
173 
174 		mvm->trans->sku_id[0] = le32_to_cpu(palive->sku_id.data[0]);
175 		mvm->trans->sku_id[1] = le32_to_cpu(palive->sku_id.data[1]);
176 		mvm->trans->sku_id[2] = le32_to_cpu(palive->sku_id.data[2]);
177 
178 		IWL_DEBUG_FW(mvm, "Got sku_id: 0x0%x 0x0%x 0x0%x\n",
179 			     mvm->trans->sku_id[0],
180 			     mvm->trans->sku_id[1],
181 			     mvm->trans->sku_id[2]);
182 	} else if (iwl_rx_packet_payload_len(pkt) == sizeof(struct iwl_alive_ntf_v4)) {
183 		struct iwl_alive_ntf_v4 *palive;
184 
185 		if (pkt_len < sizeof(*palive))
186 			return false;
187 
188 		palive = (void *)pkt->data;
189 		umac = &palive->umac_data;
190 		lmac1 = &palive->lmac_data[0];
191 		lmac2 = &palive->lmac_data[1];
192 		status = le16_to_cpu(palive->status);
193 	} else if (iwl_rx_packet_payload_len(pkt) ==
194 		   sizeof(struct iwl_alive_ntf_v3)) {
195 		struct iwl_alive_ntf_v3 *palive3;
196 
197 		if (pkt_len < sizeof(*palive3))
198 			return false;
199 
200 		palive3 = (void *)pkt->data;
201 		umac = &palive3->umac_data;
202 		lmac1 = &palive3->lmac_data;
203 		status = le16_to_cpu(palive3->status);
204 	} else {
205 		WARN(1, "unsupported alive notification (size %d)\n",
206 		     iwl_rx_packet_payload_len(pkt));
207 		/* get timeout later */
208 		return false;
209 	}
210 
211 	lmac_error_event_table =
212 		le32_to_cpu(lmac1->dbg_ptrs.error_event_table_ptr);
213 	iwl_fw_lmac1_set_alive_err_table(mvm->trans, lmac_error_event_table);
214 
215 	if (lmac2)
216 		mvm->trans->dbg.lmac_error_event_table[1] =
217 			le32_to_cpu(lmac2->dbg_ptrs.error_event_table_ptr);
218 
219 	umac_error_table = le32_to_cpu(umac->dbg_ptrs.error_info_addr) &
220 							~FW_ADDR_CACHE_CONTROL;
221 
222 	if (umac_error_table) {
223 		if (umac_error_table >=
224 		    mvm->trans->cfg->min_umac_error_event_table) {
225 			iwl_fw_umac_set_alive_err_table(mvm->trans,
226 							umac_error_table);
227 		} else {
228 			IWL_ERR(mvm,
229 				"Not valid error log pointer 0x%08X for %s uCode\n",
230 				umac_error_table,
231 				(mvm->fwrt.cur_fw_img == IWL_UCODE_INIT) ?
232 				"Init" : "RT");
233 		}
234 	}
235 
236 	alive_data->scd_base_addr = le32_to_cpu(lmac1->dbg_ptrs.scd_base_ptr);
237 	alive_data->valid = status == IWL_ALIVE_STATUS_OK;
238 
239 	IWL_DEBUG_FW(mvm,
240 		     "Alive ucode status 0x%04x revision 0x%01X 0x%01X\n",
241 		     status, lmac1->ver_type, lmac1->ver_subtype);
242 
243 	if (lmac2)
244 		IWL_DEBUG_FW(mvm, "Alive ucode CDB\n");
245 
246 	IWL_DEBUG_FW(mvm,
247 		     "UMAC version: Major - 0x%x, Minor - 0x%x\n",
248 		     le32_to_cpu(umac->umac_major),
249 		     le32_to_cpu(umac->umac_minor));
250 
251 	iwl_fwrt_update_fw_versions(&mvm->fwrt, lmac1, umac);
252 
253 	return true;
254 }
255 
256 static bool iwl_wait_init_complete(struct iwl_notif_wait_data *notif_wait,
257 				   struct iwl_rx_packet *pkt, void *data)
258 {
259 	WARN_ON(pkt->hdr.cmd != INIT_COMPLETE_NOTIF);
260 
261 	return true;
262 }
263 
264 static bool iwl_wait_phy_db_entry(struct iwl_notif_wait_data *notif_wait,
265 				  struct iwl_rx_packet *pkt, void *data)
266 {
267 	struct iwl_phy_db *phy_db = data;
268 
269 	if (pkt->hdr.cmd != CALIB_RES_NOTIF_PHY_DB) {
270 		WARN_ON(pkt->hdr.cmd != INIT_COMPLETE_NOTIF);
271 		return true;
272 	}
273 
274 	WARN_ON(iwl_phy_db_set_section(phy_db, pkt));
275 
276 	return false;
277 }
278 
279 static void iwl_mvm_print_pd_notification(struct iwl_mvm *mvm)
280 {
281 #define IWL_FW_PRINT_REG_INFO(reg_name) \
282 	IWL_ERR(mvm, #reg_name ": 0x%x\n", iwl_read_umac_prph(trans, reg_name))
283 
284 	struct iwl_trans *trans = mvm->trans;
285 	enum iwl_device_family device_family = trans->trans_cfg->device_family;
286 
287 	if (device_family < IWL_DEVICE_FAMILY_8000)
288 		return;
289 
290 	if (device_family <= IWL_DEVICE_FAMILY_9000)
291 		IWL_FW_PRINT_REG_INFO(WFPM_ARC1_PD_NOTIFICATION);
292 	else
293 		IWL_FW_PRINT_REG_INFO(WFPM_LMAC1_PD_NOTIFICATION);
294 
295 	IWL_FW_PRINT_REG_INFO(HPM_SECONDARY_DEVICE_STATE);
296 
297 	/* print OPT info */
298 	IWL_FW_PRINT_REG_INFO(WFPM_MAC_OTP_CFG7_ADDR);
299 	IWL_FW_PRINT_REG_INFO(WFPM_MAC_OTP_CFG7_DATA);
300 }
301 
302 static int iwl_mvm_load_ucode_wait_alive(struct iwl_mvm *mvm,
303 					 enum iwl_ucode_type ucode_type)
304 {
305 	struct iwl_notification_wait alive_wait;
306 	struct iwl_mvm_alive_data alive_data = {};
307 	const struct fw_img *fw;
308 	int ret;
309 	enum iwl_ucode_type old_type = mvm->fwrt.cur_fw_img;
310 	static const u16 alive_cmd[] = { UCODE_ALIVE_NTFY };
311 	bool run_in_rfkill =
312 		ucode_type == IWL_UCODE_INIT || iwl_mvm_has_unified_ucode(mvm);
313 	u8 count;
314 	struct iwl_pc_data *pc_data;
315 
316 	if (ucode_type == IWL_UCODE_REGULAR &&
317 	    iwl_fw_dbg_conf_usniffer(mvm->fw, FW_DBG_START_FROM_ALIVE) &&
318 	    !(fw_has_capa(&mvm->fw->ucode_capa,
319 			  IWL_UCODE_TLV_CAPA_USNIFFER_UNIFIED)))
320 		fw = iwl_get_ucode_image(mvm->fw, IWL_UCODE_REGULAR_USNIFFER);
321 	else
322 		fw = iwl_get_ucode_image(mvm->fw, ucode_type);
323 	if (WARN_ON(!fw))
324 		return -EINVAL;
325 	iwl_fw_set_current_image(&mvm->fwrt, ucode_type);
326 	clear_bit(IWL_MVM_STATUS_FIRMWARE_RUNNING, &mvm->status);
327 
328 	iwl_init_notification_wait(&mvm->notif_wait, &alive_wait,
329 				   alive_cmd, ARRAY_SIZE(alive_cmd),
330 				   iwl_alive_fn, &alive_data);
331 
332 	/*
333 	 * We want to load the INIT firmware even in RFKILL
334 	 * For the unified firmware case, the ucode_type is not
335 	 * INIT, but we still need to run it.
336 	 */
337 	ret = iwl_trans_start_fw(mvm->trans, fw, run_in_rfkill);
338 	if (ret) {
339 		iwl_fw_set_current_image(&mvm->fwrt, old_type);
340 		iwl_remove_notification(&mvm->notif_wait, &alive_wait);
341 		return ret;
342 	}
343 
344 	/*
345 	 * Some things may run in the background now, but we
346 	 * just wait for the ALIVE notification here.
347 	 */
348 	ret = iwl_wait_notification(&mvm->notif_wait, &alive_wait,
349 				    MVM_UCODE_ALIVE_TIMEOUT);
350 
351 	if (mvm->trans->trans_cfg->device_family ==
352 	    IWL_DEVICE_FAMILY_AX210) {
353 		/* print these registers regardless of alive fail/success */
354 		IWL_INFO(mvm, "WFPM_UMAC_PD_NOTIFICATION: 0x%x\n",
355 			 iwl_read_umac_prph(mvm->trans, WFPM_ARC1_PD_NOTIFICATION));
356 		IWL_INFO(mvm, "WFPM_LMAC2_PD_NOTIFICATION: 0x%x\n",
357 			 iwl_read_umac_prph(mvm->trans, WFPM_LMAC2_PD_NOTIFICATION));
358 		IWL_INFO(mvm, "WFPM_AUTH_KEY_0: 0x%x\n",
359 			 iwl_read_umac_prph(mvm->trans, SB_MODIFY_CFG_FLAG));
360 		IWL_INFO(mvm, "CNVI_SCU_SEQ_DATA_DW9: 0x%x\n",
361 			 iwl_read_prph(mvm->trans, CNVI_SCU_SEQ_DATA_DW9));
362 	}
363 
364 	if (ret) {
365 		struct iwl_trans *trans = mvm->trans;
366 
367 		/* SecBoot info */
368 		if (trans->trans_cfg->device_family >=
369 					IWL_DEVICE_FAMILY_22000) {
370 			IWL_ERR(mvm,
371 				"SecBoot CPU1 Status: 0x%x, CPU2 Status: 0x%x\n",
372 				iwl_read_umac_prph(trans, UMAG_SB_CPU_1_STATUS),
373 				iwl_read_umac_prph(trans,
374 						   UMAG_SB_CPU_2_STATUS));
375 		} else if (trans->trans_cfg->device_family >=
376 			   IWL_DEVICE_FAMILY_8000) {
377 			IWL_ERR(mvm,
378 				"SecBoot CPU1 Status: 0x%x, CPU2 Status: 0x%x\n",
379 				iwl_read_prph(trans, SB_CPU_1_STATUS),
380 				iwl_read_prph(trans, SB_CPU_2_STATUS));
381 		}
382 
383 		iwl_mvm_print_pd_notification(mvm);
384 
385 		/* LMAC/UMAC PC info */
386 		if (trans->trans_cfg->device_family >=
387 					IWL_DEVICE_FAMILY_22000) {
388 			pc_data = trans->dbg.pc_data;
389 			for (count = 0; count < trans->dbg.num_pc;
390 			     count++, pc_data++)
391 				IWL_ERR(mvm, "%s: 0x%x\n",
392 					pc_data->pc_name,
393 					pc_data->pc_address);
394 		} else if (trans->trans_cfg->device_family >=
395 					IWL_DEVICE_FAMILY_9000) {
396 			IWL_ERR(mvm, "UMAC PC: 0x%x\n",
397 				iwl_read_umac_prph(trans,
398 						   UREG_UMAC_CURRENT_PC));
399 			IWL_ERR(mvm, "LMAC PC: 0x%x\n",
400 				iwl_read_umac_prph(trans,
401 						   UREG_LMAC1_CURRENT_PC));
402 			if (iwl_mvm_is_cdb_supported(mvm))
403 				IWL_ERR(mvm, "LMAC2 PC: 0x%x\n",
404 					iwl_read_umac_prph(trans,
405 						UREG_LMAC2_CURRENT_PC));
406 		}
407 
408 		if (ret == -ETIMEDOUT && !mvm->fw_product_reset)
409 			iwl_fw_dbg_error_collect(&mvm->fwrt,
410 						 FW_DBG_TRIGGER_ALIVE_TIMEOUT);
411 
412 		iwl_fw_set_current_image(&mvm->fwrt, old_type);
413 		return ret;
414 	}
415 
416 	if (!alive_data.valid) {
417 		IWL_ERR(mvm, "Loaded ucode is not valid!\n");
418 		iwl_fw_set_current_image(&mvm->fwrt, old_type);
419 		return -EIO;
420 	}
421 
422 	/* if reached this point, Alive notification was received */
423 	iwl_mei_alive_notif(true);
424 
425 	ret = iwl_pnvm_load(mvm->trans, &mvm->notif_wait,
426 			    &mvm->fw->ucode_capa);
427 	if (ret) {
428 		IWL_ERR(mvm, "Timeout waiting for PNVM load!\n");
429 		iwl_fw_set_current_image(&mvm->fwrt, old_type);
430 		return ret;
431 	}
432 
433 	iwl_trans_fw_alive(mvm->trans, alive_data.scd_base_addr);
434 
435 	/*
436 	 * Note: all the queues are enabled as part of the interface
437 	 * initialization, but in firmware restart scenarios they
438 	 * could be stopped, so wake them up. In firmware restart,
439 	 * mac80211 will have the queues stopped as well until the
440 	 * reconfiguration completes. During normal startup, they
441 	 * will be empty.
442 	 */
443 
444 	memset(&mvm->queue_info, 0, sizeof(mvm->queue_info));
445 	/*
446 	 * Set a 'fake' TID for the command queue, since we use the
447 	 * hweight() of the tid_bitmap as a refcount now. Not that
448 	 * we ever even consider the command queue as one we might
449 	 * want to reuse, but be safe nevertheless.
450 	 */
451 	mvm->queue_info[IWL_MVM_DQA_CMD_QUEUE].tid_bitmap =
452 		BIT(IWL_MAX_TID_COUNT + 2);
453 
454 	set_bit(IWL_MVM_STATUS_FIRMWARE_RUNNING, &mvm->status);
455 #ifdef CONFIG_IWLWIFI_DEBUGFS
456 	iwl_fw_set_dbg_rec_on(&mvm->fwrt);
457 #endif
458 
459 	/*
460 	 * For pre-MLD API (MLD API doesn't use the timestamps):
461 	 * All the BSSes in the BSS table include the GP2 in the system
462 	 * at the beacon Rx time, this is of course no longer relevant
463 	 * since we are resetting the firmware.
464 	 * Purge all the BSS table.
465 	 */
466 	if (!mvm->mld_api_is_used)
467 		cfg80211_bss_flush(mvm->hw->wiphy);
468 
469 	return 0;
470 }
471 
472 static void iwl_mvm_phy_filter_init(struct iwl_mvm *mvm,
473 				    struct iwl_phy_specific_cfg *phy_filters)
474 {
475 #ifdef CONFIG_ACPI
476 	*phy_filters = mvm->phy_filters;
477 #endif /* CONFIG_ACPI */
478 }
479 
480 static void iwl_mvm_uats_init(struct iwl_mvm *mvm)
481 {
482 	u8 cmd_ver;
483 	int ret;
484 	struct iwl_host_cmd cmd = {
485 		.id = WIDE_ID(REGULATORY_AND_NVM_GROUP,
486 			      MCC_ALLOWED_AP_TYPE_CMD),
487 		.flags = 0,
488 		.data[0] = &mvm->fwrt.uats_table,
489 		.len[0] =  sizeof(mvm->fwrt.uats_table),
490 		.dataflags[0] = IWL_HCMD_DFL_NOCOPY,
491 	};
492 
493 	if (mvm->trans->trans_cfg->device_family < IWL_DEVICE_FAMILY_AX210) {
494 		IWL_DEBUG_RADIO(mvm, "UATS feature is not supported\n");
495 		return;
496 	}
497 
498 	cmd_ver = iwl_fw_lookup_cmd_ver(mvm->fw, cmd.id,
499 					IWL_FW_CMD_VER_UNKNOWN);
500 	if (cmd_ver != 1) {
501 		IWL_DEBUG_RADIO(mvm,
502 				"MCC_ALLOWED_AP_TYPE_CMD ver %d not supported\n",
503 				cmd_ver);
504 		return;
505 	}
506 
507 	ret = iwl_uefi_get_uats_table(mvm->trans, &mvm->fwrt);
508 	if (ret < 0) {
509 		IWL_DEBUG_FW(mvm, "failed to read UATS table (%d)\n", ret);
510 		return;
511 	}
512 
513 	ret = iwl_mvm_send_cmd(mvm, &cmd);
514 	if (ret < 0)
515 		IWL_ERR(mvm, "failed to send MCC_ALLOWED_AP_TYPE_CMD (%d)\n",
516 			ret);
517 	else
518 		IWL_DEBUG_RADIO(mvm, "MCC_ALLOWED_AP_TYPE_CMD sent to FW\n");
519 }
520 
521 static int iwl_mvm_sgom_init(struct iwl_mvm *mvm)
522 {
523 	u8 cmd_ver;
524 	int ret;
525 	struct iwl_host_cmd cmd = {
526 		.id = WIDE_ID(REGULATORY_AND_NVM_GROUP,
527 			      SAR_OFFSET_MAPPING_TABLE_CMD),
528 		.flags = 0,
529 		.data[0] = &mvm->fwrt.sgom_table,
530 		.len[0] =  sizeof(mvm->fwrt.sgom_table),
531 		.dataflags[0] = IWL_HCMD_DFL_NOCOPY,
532 	};
533 
534 	if (!mvm->fwrt.sgom_enabled) {
535 		IWL_DEBUG_RADIO(mvm, "SGOM table is disabled\n");
536 		return 0;
537 	}
538 
539 	cmd_ver = iwl_fw_lookup_cmd_ver(mvm->fw, cmd.id,
540 					IWL_FW_CMD_VER_UNKNOWN);
541 
542 	if (cmd_ver != 2) {
543 		IWL_DEBUG_RADIO(mvm, "command version is unsupported. version = %d\n",
544 				cmd_ver);
545 		return 0;
546 	}
547 
548 	ret = iwl_mvm_send_cmd(mvm, &cmd);
549 	if (ret < 0)
550 		IWL_ERR(mvm, "failed to send SAR_OFFSET_MAPPING_CMD (%d)\n", ret);
551 
552 	return ret;
553 }
554 
555 static int iwl_send_phy_cfg_cmd(struct iwl_mvm *mvm)
556 {
557 	u32 cmd_id = PHY_CONFIGURATION_CMD;
558 	struct iwl_phy_cfg_cmd_v3 phy_cfg_cmd;
559 	enum iwl_ucode_type ucode_type = mvm->fwrt.cur_fw_img;
560 	u8 cmd_ver;
561 	size_t cmd_size;
562 
563 	if (iwl_mvm_has_unified_ucode(mvm) &&
564 	    !mvm->trans->cfg->tx_with_siso_diversity)
565 		return 0;
566 
567 	if (mvm->trans->cfg->tx_with_siso_diversity) {
568 		/*
569 		 * TODO: currently we don't set the antenna but letting the NIC
570 		 * to decide which antenna to use. This should come from BIOS.
571 		 */
572 		phy_cfg_cmd.phy_cfg =
573 			cpu_to_le32(FW_PHY_CFG_CHAIN_SAD_ENABLED);
574 	}
575 
576 	/* Set parameters */
577 	phy_cfg_cmd.phy_cfg = cpu_to_le32(iwl_mvm_get_phy_config(mvm));
578 
579 	/* set flags extra PHY configuration flags from the device's cfg */
580 	phy_cfg_cmd.phy_cfg |=
581 		cpu_to_le32(mvm->trans->trans_cfg->extra_phy_cfg_flags);
582 
583 	phy_cfg_cmd.calib_control.event_trigger =
584 		mvm->fw->default_calib[ucode_type].event_trigger;
585 	phy_cfg_cmd.calib_control.flow_trigger =
586 		mvm->fw->default_calib[ucode_type].flow_trigger;
587 
588 	cmd_ver = iwl_fw_lookup_cmd_ver(mvm->fw, cmd_id,
589 					IWL_FW_CMD_VER_UNKNOWN);
590 	if (cmd_ver >= 3)
591 		iwl_mvm_phy_filter_init(mvm, &phy_cfg_cmd.phy_specific_cfg);
592 
593 	IWL_DEBUG_INFO(mvm, "Sending Phy CFG command: 0x%x\n",
594 		       phy_cfg_cmd.phy_cfg);
595 	cmd_size = (cmd_ver == 3) ? sizeof(struct iwl_phy_cfg_cmd_v3) :
596 				    sizeof(struct iwl_phy_cfg_cmd_v1);
597 	return iwl_mvm_send_cmd_pdu(mvm, cmd_id, 0, cmd_size, &phy_cfg_cmd);
598 }
599 
600 static int iwl_run_unified_mvm_ucode(struct iwl_mvm *mvm)
601 {
602 	struct iwl_notification_wait init_wait;
603 	struct iwl_nvm_access_complete_cmd nvm_complete = {};
604 	struct iwl_init_extended_cfg_cmd init_cfg = {
605 		.init_flags = cpu_to_le32(BIT(IWL_INIT_NVM)),
606 	};
607 	static const u16 init_complete[] = {
608 		INIT_COMPLETE_NOTIF,
609 	};
610 	u32 sb_cfg;
611 	int ret;
612 
613 	if (mvm->trans->cfg->tx_with_siso_diversity)
614 		init_cfg.init_flags |= cpu_to_le32(BIT(IWL_INIT_PHY));
615 
616 	lockdep_assert_held(&mvm->mutex);
617 
618 	mvm->rfkill_safe_init_done = false;
619 
620 	if (mvm->trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_AX210) {
621 		sb_cfg = iwl_read_umac_prph(mvm->trans, SB_MODIFY_CFG_FLAG);
622 		/* if needed, we'll reset this on our way out later */
623 		mvm->fw_product_reset = sb_cfg == SB_CFG_RESIDES_IN_ROM;
624 		if (mvm->fw_product_reset && iwl_mei_pldr_req())
625 			return -EBUSY;
626 	}
627 
628 	iwl_init_notification_wait(&mvm->notif_wait,
629 				   &init_wait,
630 				   init_complete,
631 				   ARRAY_SIZE(init_complete),
632 				   iwl_wait_init_complete,
633 				   NULL);
634 
635 	iwl_dbg_tlv_time_point(&mvm->fwrt, IWL_FW_INI_TIME_POINT_EARLY, NULL);
636 
637 	/* Will also start the device */
638 	ret = iwl_mvm_load_ucode_wait_alive(mvm, IWL_UCODE_REGULAR);
639 	if (ret) {
640 		IWL_ERR(mvm, "Failed to start RT ucode: %d\n", ret);
641 
642 		/* if we needed reset then fail here, but notify and remove */
643 		if (mvm->fw_product_reset) {
644 			iwl_mei_alive_notif(false);
645 			iwl_trans_pcie_remove(mvm->trans, true);
646 		}
647 
648 		goto error;
649 	}
650 	iwl_dbg_tlv_time_point(&mvm->fwrt, IWL_FW_INI_TIME_POINT_AFTER_ALIVE,
651 			       NULL);
652 
653 	if (mvm->trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_BZ)
654 		mvm->trans->step_urm = !!(iwl_read_umac_prph(mvm->trans,
655 							     CNVI_PMU_STEP_FLOW) &
656 						CNVI_PMU_STEP_FLOW_FORCE_URM);
657 
658 	/* Send init config command to mark that we are sending NVM access
659 	 * commands
660 	 */
661 	ret = iwl_mvm_send_cmd_pdu(mvm, WIDE_ID(SYSTEM_GROUP,
662 						INIT_EXTENDED_CFG_CMD),
663 				   CMD_SEND_IN_RFKILL,
664 				   sizeof(init_cfg), &init_cfg);
665 	if (ret) {
666 		IWL_ERR(mvm, "Failed to run init config command: %d\n",
667 			ret);
668 		goto error;
669 	}
670 
671 	/* Load NVM to NIC if needed */
672 	if (mvm->nvm_file_name) {
673 		ret = iwl_read_external_nvm(mvm->trans, mvm->nvm_file_name,
674 					    mvm->nvm_sections);
675 		if (ret)
676 			goto error;
677 		ret = iwl_mvm_load_nvm_to_nic(mvm);
678 		if (ret)
679 			goto error;
680 	}
681 
682 	ret = iwl_mvm_send_cmd_pdu(mvm, WIDE_ID(REGULATORY_AND_NVM_GROUP,
683 						NVM_ACCESS_COMPLETE),
684 				   CMD_SEND_IN_RFKILL,
685 				   sizeof(nvm_complete), &nvm_complete);
686 	if (ret) {
687 		IWL_ERR(mvm, "Failed to run complete NVM access: %d\n",
688 			ret);
689 		goto error;
690 	}
691 
692 	ret = iwl_send_phy_cfg_cmd(mvm);
693 	if (ret) {
694 		IWL_ERR(mvm, "Failed to run PHY configuration: %d\n",
695 			ret);
696 		goto error;
697 	}
698 
699 	/* We wait for the INIT complete notification */
700 	ret = iwl_wait_notification(&mvm->notif_wait, &init_wait,
701 				    MVM_UCODE_ALIVE_TIMEOUT);
702 	if (ret)
703 		return ret;
704 
705 	/* Read the NVM only at driver load time, no need to do this twice */
706 	if (!mvm->nvm_data) {
707 		mvm->nvm_data = iwl_get_nvm(mvm->trans, mvm->fw,
708 					    mvm->set_tx_ant, mvm->set_rx_ant);
709 		if (IS_ERR(mvm->nvm_data)) {
710 			ret = PTR_ERR(mvm->nvm_data);
711 			mvm->nvm_data = NULL;
712 			IWL_ERR(mvm, "Failed to read NVM: %d\n", ret);
713 			return ret;
714 		}
715 	}
716 
717 	mvm->rfkill_safe_init_done = true;
718 
719 	return 0;
720 
721 error:
722 	iwl_remove_notification(&mvm->notif_wait, &init_wait);
723 	return ret;
724 }
725 
726 int iwl_run_init_mvm_ucode(struct iwl_mvm *mvm)
727 {
728 	struct iwl_notification_wait calib_wait;
729 	static const u16 init_complete[] = {
730 		INIT_COMPLETE_NOTIF,
731 		CALIB_RES_NOTIF_PHY_DB
732 	};
733 	int ret;
734 
735 	if (iwl_mvm_has_unified_ucode(mvm))
736 		return iwl_run_unified_mvm_ucode(mvm);
737 
738 	lockdep_assert_held(&mvm->mutex);
739 
740 	mvm->rfkill_safe_init_done = false;
741 
742 	iwl_init_notification_wait(&mvm->notif_wait,
743 				   &calib_wait,
744 				   init_complete,
745 				   ARRAY_SIZE(init_complete),
746 				   iwl_wait_phy_db_entry,
747 				   mvm->phy_db);
748 
749 	iwl_dbg_tlv_time_point(&mvm->fwrt, IWL_FW_INI_TIME_POINT_EARLY, NULL);
750 
751 	/* Will also start the device */
752 	ret = iwl_mvm_load_ucode_wait_alive(mvm, IWL_UCODE_INIT);
753 	if (ret) {
754 		IWL_ERR(mvm, "Failed to start INIT ucode: %d\n", ret);
755 		goto remove_notif;
756 	}
757 
758 	if (mvm->trans->trans_cfg->device_family < IWL_DEVICE_FAMILY_8000) {
759 		ret = iwl_mvm_send_bt_init_conf(mvm);
760 		if (ret)
761 			goto remove_notif;
762 	}
763 
764 	/* Read the NVM only at driver load time, no need to do this twice */
765 	if (!mvm->nvm_data) {
766 		ret = iwl_nvm_init(mvm);
767 		if (ret) {
768 			IWL_ERR(mvm, "Failed to read NVM: %d\n", ret);
769 			goto remove_notif;
770 		}
771 	}
772 
773 	/* In case we read the NVM from external file, load it to the NIC */
774 	if (mvm->nvm_file_name) {
775 		ret = iwl_mvm_load_nvm_to_nic(mvm);
776 		if (ret)
777 			goto remove_notif;
778 	}
779 
780 	WARN_ONCE(mvm->nvm_data->nvm_version < mvm->trans->cfg->nvm_ver,
781 		  "Too old NVM version (0x%0x, required = 0x%0x)",
782 		  mvm->nvm_data->nvm_version, mvm->trans->cfg->nvm_ver);
783 
784 	/*
785 	 * abort after reading the nvm in case RF Kill is on, we will complete
786 	 * the init seq later when RF kill will switch to off
787 	 */
788 	if (iwl_mvm_is_radio_hw_killed(mvm)) {
789 		IWL_DEBUG_RF_KILL(mvm,
790 				  "jump over all phy activities due to RF kill\n");
791 		goto remove_notif;
792 	}
793 
794 	mvm->rfkill_safe_init_done = true;
795 
796 	/* Send TX valid antennas before triggering calibrations */
797 	ret = iwl_send_tx_ant_cfg(mvm, iwl_mvm_get_valid_tx_ant(mvm));
798 	if (ret)
799 		goto remove_notif;
800 
801 	ret = iwl_send_phy_cfg_cmd(mvm);
802 	if (ret) {
803 		IWL_ERR(mvm, "Failed to run INIT calibrations: %d\n",
804 			ret);
805 		goto remove_notif;
806 	}
807 
808 	/*
809 	 * Some things may run in the background now, but we
810 	 * just wait for the calibration complete notification.
811 	 */
812 	ret = iwl_wait_notification(&mvm->notif_wait, &calib_wait,
813 				    MVM_UCODE_CALIB_TIMEOUT);
814 	if (!ret)
815 		goto out;
816 
817 	if (iwl_mvm_is_radio_hw_killed(mvm)) {
818 		IWL_DEBUG_RF_KILL(mvm, "RFKILL while calibrating.\n");
819 		ret = 0;
820 	} else {
821 		IWL_ERR(mvm, "Failed to run INIT calibrations: %d\n",
822 			ret);
823 	}
824 
825 	goto out;
826 
827 remove_notif:
828 	iwl_remove_notification(&mvm->notif_wait, &calib_wait);
829 out:
830 	mvm->rfkill_safe_init_done = false;
831 	if (!mvm->nvm_data) {
832 		/* we want to debug INIT and we have no NVM - fake */
833 		mvm->nvm_data = kzalloc(sizeof(struct iwl_nvm_data) +
834 					sizeof(struct ieee80211_channel) +
835 					sizeof(struct ieee80211_rate),
836 					GFP_KERNEL);
837 		if (!mvm->nvm_data)
838 			return -ENOMEM;
839 		mvm->nvm_data->bands[0].channels = mvm->nvm_data->channels;
840 		mvm->nvm_data->bands[0].n_channels = 1;
841 		mvm->nvm_data->bands[0].n_bitrates = 1;
842 		mvm->nvm_data->bands[0].bitrates =
843 			(void *)(mvm->nvm_data->channels + 1);
844 		mvm->nvm_data->bands[0].bitrates->hw_value = 10;
845 	}
846 
847 	return ret;
848 }
849 
850 static int iwl_mvm_config_ltr(struct iwl_mvm *mvm)
851 {
852 	struct iwl_ltr_config_cmd cmd = {
853 		.flags = cpu_to_le32(LTR_CFG_FLAG_FEATURE_ENABLE),
854 	};
855 
856 	if (!mvm->trans->ltr_enabled)
857 		return 0;
858 
859 	return iwl_mvm_send_cmd_pdu(mvm, LTR_CONFIG, 0,
860 				    sizeof(cmd), &cmd);
861 }
862 
863 int iwl_mvm_sar_select_profile(struct iwl_mvm *mvm, int prof_a, int prof_b)
864 {
865 	u32 cmd_id = REDUCE_TX_POWER_CMD;
866 	struct iwl_dev_tx_power_cmd_v3_v8 cmd = {
867 		.common.set_mode = cpu_to_le32(IWL_TX_POWER_MODE_SET_CHAINS),
868 	};
869 	__le16 *per_chain;
870 	int ret;
871 	u16 len = 0;
872 	u32 n_subbands;
873 	u8 cmd_ver = iwl_fw_lookup_cmd_ver(mvm->fw, cmd_id, 3);
874 
875 	if (cmd_ver >= 7) {
876 		len = sizeof(cmd.v7);
877 		n_subbands = IWL_NUM_SUB_BANDS_V2;
878 		per_chain = cmd.v7.per_chain[0][0];
879 		cmd.v7.flags = cpu_to_le32(mvm->fwrt.reduced_power_flags);
880 		if (cmd_ver == 8)
881 			len = sizeof(cmd.v8);
882 	} else if (cmd_ver == 6) {
883 		len = sizeof(cmd.v6);
884 		n_subbands = IWL_NUM_SUB_BANDS_V2;
885 		per_chain = cmd.v6.per_chain[0][0];
886 	} else if (fw_has_api(&mvm->fw->ucode_capa,
887 			      IWL_UCODE_TLV_API_REDUCE_TX_POWER)) {
888 		len = sizeof(cmd.v5);
889 		n_subbands = IWL_NUM_SUB_BANDS_V1;
890 		per_chain = cmd.v5.per_chain[0][0];
891 	} else if (fw_has_capa(&mvm->fw->ucode_capa,
892 			       IWL_UCODE_TLV_CAPA_TX_POWER_ACK)) {
893 		len = sizeof(cmd.v4);
894 		n_subbands = IWL_NUM_SUB_BANDS_V1;
895 		per_chain = cmd.v4.per_chain[0][0];
896 	} else {
897 		len = sizeof(cmd.v3);
898 		n_subbands = IWL_NUM_SUB_BANDS_V1;
899 		per_chain = cmd.v3.per_chain[0][0];
900 	}
901 
902 	/* all structs have the same common part, add its length */
903 	len += sizeof(cmd.common);
904 
905 	/* all structs have the same per_band part, add its length */
906 	len += sizeof(cmd.per_band);
907 
908 	ret = iwl_sar_fill_profile(&mvm->fwrt, per_chain,
909 				   IWL_NUM_CHAIN_TABLES,
910 				   n_subbands, prof_a, prof_b);
911 
912 	/* return on error or if the profile is disabled (positive number) */
913 	if (ret)
914 		return ret;
915 
916 	iwl_mei_set_power_limit(per_chain);
917 
918 	IWL_DEBUG_RADIO(mvm, "Sending REDUCE_TX_POWER_CMD per chain\n");
919 	return iwl_mvm_send_cmd_pdu(mvm, cmd_id, 0, len, &cmd);
920 }
921 
922 int iwl_mvm_get_sar_geo_profile(struct iwl_mvm *mvm)
923 {
924 	union iwl_geo_tx_power_profiles_cmd geo_tx_cmd;
925 	struct iwl_geo_tx_power_profiles_resp *resp;
926 	u16 len;
927 	int ret;
928 	struct iwl_host_cmd cmd = {
929 		.id = WIDE_ID(PHY_OPS_GROUP, PER_CHAIN_LIMIT_OFFSET_CMD),
930 		.flags = CMD_WANT_SKB,
931 		.data = { &geo_tx_cmd },
932 	};
933 	u8 cmd_ver = iwl_fw_lookup_cmd_ver(mvm->fw, cmd.id,
934 					   IWL_FW_CMD_VER_UNKNOWN);
935 
936 	/* the ops field is at the same spot for all versions, so set in v1 */
937 	geo_tx_cmd.v1.ops =
938 		cpu_to_le32(IWL_PER_CHAIN_OFFSET_GET_CURRENT_TABLE);
939 
940 	if (cmd_ver == 5)
941 		len = sizeof(geo_tx_cmd.v5);
942 	else if (cmd_ver == 4)
943 		len = sizeof(geo_tx_cmd.v4);
944 	else if (cmd_ver == 3)
945 		len = sizeof(geo_tx_cmd.v3);
946 	else if (fw_has_api(&mvm->fwrt.fw->ucode_capa,
947 			    IWL_UCODE_TLV_API_SAR_TABLE_VER))
948 		len = sizeof(geo_tx_cmd.v2);
949 	else
950 		len = sizeof(geo_tx_cmd.v1);
951 
952 	if (!iwl_sar_geo_support(&mvm->fwrt))
953 		return -EOPNOTSUPP;
954 
955 	cmd.len[0] = len;
956 
957 	ret = iwl_mvm_send_cmd(mvm, &cmd);
958 	if (ret) {
959 		IWL_ERR(mvm, "Failed to get geographic profile info %d\n", ret);
960 		return ret;
961 	}
962 
963 	resp = (void *)cmd.resp_pkt->data;
964 	ret = le32_to_cpu(resp->profile_idx);
965 
966 	if (WARN_ON(ret > BIOS_GEO_MAX_PROFILE_NUM))
967 		ret = -EIO;
968 
969 	iwl_free_resp(&cmd);
970 	return ret;
971 }
972 
973 static int iwl_mvm_sar_geo_init(struct iwl_mvm *mvm)
974 {
975 	u32 cmd_id = WIDE_ID(PHY_OPS_GROUP, PER_CHAIN_LIMIT_OFFSET_CMD);
976 	union iwl_geo_tx_power_profiles_cmd cmd;
977 	u16 len;
978 	u32 n_bands;
979 	u32 n_profiles;
980 	__le32 sk = cpu_to_le32(0);
981 	int ret;
982 	u8 cmd_ver = iwl_fw_lookup_cmd_ver(mvm->fw, cmd_id,
983 					   IWL_FW_CMD_VER_UNKNOWN);
984 
985 	BUILD_BUG_ON(offsetof(struct iwl_geo_tx_power_profiles_cmd_v1, ops) !=
986 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v2, ops) ||
987 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v2, ops) !=
988 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v3, ops) ||
989 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v3, ops) !=
990 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v4, ops) ||
991 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v4, ops) !=
992 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v5, ops));
993 
994 	/* the ops field is at the same spot for all versions, so set in v1 */
995 	cmd.v1.ops = cpu_to_le32(IWL_PER_CHAIN_OFFSET_SET_TABLES);
996 
997 	/* Only set to South Korea if the table revision is 1 */
998 	if (mvm->fwrt.geo_rev == 1)
999 		sk = cpu_to_le32(1);
1000 
1001 	if (cmd_ver == 5) {
1002 		len = sizeof(cmd.v5);
1003 		n_bands = ARRAY_SIZE(cmd.v5.table[0]);
1004 		n_profiles = BIOS_GEO_MAX_PROFILE_NUM;
1005 		cmd.v5.table_revision = sk;
1006 	} else if (cmd_ver == 4) {
1007 		len = sizeof(cmd.v4);
1008 		n_bands = ARRAY_SIZE(cmd.v4.table[0]);
1009 		n_profiles = BIOS_GEO_MAX_PROFILE_NUM;
1010 		cmd.v4.table_revision = sk;
1011 	} else if (cmd_ver == 3) {
1012 		len = sizeof(cmd.v3);
1013 		n_bands = ARRAY_SIZE(cmd.v3.table[0]);
1014 		n_profiles = BIOS_GEO_MIN_PROFILE_NUM;
1015 		cmd.v3.table_revision = sk;
1016 	} else if (fw_has_api(&mvm->fwrt.fw->ucode_capa,
1017 			      IWL_UCODE_TLV_API_SAR_TABLE_VER)) {
1018 		len = sizeof(cmd.v2);
1019 		n_bands = ARRAY_SIZE(cmd.v2.table[0]);
1020 		n_profiles = BIOS_GEO_MIN_PROFILE_NUM;
1021 		cmd.v2.table_revision = sk;
1022 	} else {
1023 		len = sizeof(cmd.v1);
1024 		n_bands = ARRAY_SIZE(cmd.v1.table[0]);
1025 		n_profiles = BIOS_GEO_MIN_PROFILE_NUM;
1026 	}
1027 
1028 	BUILD_BUG_ON(offsetof(struct iwl_geo_tx_power_profiles_cmd_v1, table) !=
1029 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v2, table) ||
1030 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v2, table) !=
1031 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v3, table) ||
1032 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v3, table) !=
1033 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v4, table) ||
1034 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v4, table) !=
1035 		     offsetof(struct iwl_geo_tx_power_profiles_cmd_v5, table));
1036 	/* the table is at the same position for all versions, so set use v1 */
1037 	ret = iwl_sar_geo_fill_table(&mvm->fwrt, &cmd.v1.table[0][0],
1038 				     n_bands, n_profiles);
1039 
1040 	/*
1041 	 * It is a valid scenario to not support SAR, or miss wgds table,
1042 	 * but in that case there is no need to send the command.
1043 	 */
1044 	if (ret)
1045 		return 0;
1046 
1047 	return iwl_mvm_send_cmd_pdu(mvm, cmd_id, 0, len, &cmd);
1048 }
1049 
1050 int iwl_mvm_ppag_send_cmd(struct iwl_mvm *mvm)
1051 {
1052 	union iwl_ppag_table_cmd cmd;
1053 	int ret, cmd_size;
1054 
1055 	ret = iwl_fill_ppag_table(&mvm->fwrt, &cmd, &cmd_size);
1056 	/* Not supporting PPAG table is a valid scenario */
1057 	if (ret < 0)
1058 		return 0;
1059 
1060 	IWL_DEBUG_RADIO(mvm, "Sending PER_PLATFORM_ANT_GAIN_CMD\n");
1061 	ret = iwl_mvm_send_cmd_pdu(mvm, WIDE_ID(PHY_OPS_GROUP,
1062 						PER_PLATFORM_ANT_GAIN_CMD),
1063 				   0, cmd_size, &cmd);
1064 	if (ret < 0)
1065 		IWL_ERR(mvm, "failed to send PER_PLATFORM_ANT_GAIN_CMD (%d)\n",
1066 			ret);
1067 
1068 	return ret;
1069 }
1070 
1071 static int iwl_mvm_ppag_init(struct iwl_mvm *mvm)
1072 {
1073 	/* no need to read the table, done in INIT stage */
1074 	if (!(iwl_is_ppag_approved(&mvm->fwrt)))
1075 		return 0;
1076 
1077 	return iwl_mvm_ppag_send_cmd(mvm);
1078 }
1079 
1080 static bool iwl_mvm_add_to_tas_block_list(__le32 *list, __le32 *le_size, unsigned int mcc)
1081 {
1082 	int i;
1083 	u32 size = le32_to_cpu(*le_size);
1084 
1085 	/* Verify that there is room for another country */
1086 	if (size >= IWL_WTAS_BLACK_LIST_MAX)
1087 		return false;
1088 
1089 	for (i = 0; i < size; i++) {
1090 		if (list[i] == cpu_to_le32(mcc))
1091 			return true;
1092 	}
1093 
1094 	list[size++] = cpu_to_le32(mcc);
1095 	*le_size = cpu_to_le32(size);
1096 	return true;
1097 }
1098 
1099 static void iwl_mvm_tas_init(struct iwl_mvm *mvm)
1100 {
1101 	u32 cmd_id = WIDE_ID(REGULATORY_AND_NVM_GROUP, TAS_CONFIG);
1102 	int ret;
1103 	struct iwl_tas_data data = {};
1104 	struct iwl_tas_config_cmd cmd = {};
1105 	int cmd_size, fw_ver;
1106 
1107 	BUILD_BUG_ON(ARRAY_SIZE(data.block_list_array) !=
1108 		     IWL_WTAS_BLACK_LIST_MAX);
1109 	BUILD_BUG_ON(ARRAY_SIZE(cmd.common.block_list_array) !=
1110 		     IWL_WTAS_BLACK_LIST_MAX);
1111 
1112 	if (!fw_has_capa(&mvm->fw->ucode_capa, IWL_UCODE_TLV_CAPA_TAS_CFG)) {
1113 		IWL_DEBUG_RADIO(mvm, "TAS not enabled in FW\n");
1114 		return;
1115 	}
1116 
1117 	ret = iwl_bios_get_tas_table(&mvm->fwrt, &data);
1118 	if (ret < 0) {
1119 		IWL_DEBUG_RADIO(mvm,
1120 				"TAS table invalid or unavailable. (%d)\n",
1121 				ret);
1122 		return;
1123 	}
1124 
1125 	if (ret == 0)
1126 		return;
1127 
1128 	if (!iwl_is_tas_approved()) {
1129 		IWL_DEBUG_RADIO(mvm,
1130 				"System vendor '%s' is not in the approved list, disabling TAS in US and Canada.\n",
1131 				dmi_get_system_info(DMI_SYS_VENDOR) ?: "<unknown>");
1132 		if ((!iwl_mvm_add_to_tas_block_list(data.block_list_array,
1133 						    &data.block_list_size,
1134 						    IWL_MCC_US)) ||
1135 		    (!iwl_mvm_add_to_tas_block_list(data.block_list_array,
1136 						    &data.block_list_size,
1137 						    IWL_MCC_CANADA))) {
1138 			IWL_DEBUG_RADIO(mvm,
1139 					"Unable to add US/Canada to TAS block list, disabling TAS\n");
1140 			return;
1141 		}
1142 	} else {
1143 		IWL_DEBUG_RADIO(mvm,
1144 				"System vendor '%s' is in the approved list.\n",
1145 				dmi_get_system_info(DMI_SYS_VENDOR) ?: "<unknown>");
1146 	}
1147 
1148 	fw_ver = iwl_fw_lookup_cmd_ver(mvm->fw, cmd_id,
1149 				       IWL_FW_CMD_VER_UNKNOWN);
1150 
1151 	memcpy(&cmd.common, &data, sizeof(struct iwl_tas_config_cmd_common));
1152 
1153 	/* Set v3 or v4 specific parts. will be trunctated for fw_ver < 3 */
1154 	if (fw_ver == 4) {
1155 		cmd.v4.override_tas_iec = data.override_tas_iec;
1156 		cmd.v4.enable_tas_iec = data.enable_tas_iec;
1157 		cmd.v4.usa_tas_uhb_allowed = data.usa_tas_uhb_allowed;
1158 	} else {
1159 		cmd.v3.override_tas_iec = cpu_to_le16(data.override_tas_iec);
1160 		cmd.v3.enable_tas_iec = cpu_to_le16(data.enable_tas_iec);
1161 	}
1162 
1163 	cmd_size = sizeof(struct iwl_tas_config_cmd_common);
1164 	if (fw_ver >= 3)
1165 		/* v4 is the same size as v3 */
1166 		cmd_size += sizeof(struct iwl_tas_config_cmd_v3);
1167 
1168 	ret = iwl_mvm_send_cmd_pdu(mvm, cmd_id, 0, cmd_size, &cmd);
1169 	if (ret < 0)
1170 		IWL_DEBUG_RADIO(mvm, "failed to send TAS_CONFIG (%d)\n", ret);
1171 }
1172 
1173 static bool iwl_mvm_eval_dsm_rfi(struct iwl_mvm *mvm)
1174 {
1175 	u32 value = 0;
1176 	/* default behaviour is disabled */
1177 	bool bios_enable_rfi = false;
1178 	int ret = iwl_bios_get_dsm(&mvm->fwrt, DSM_FUNC_RFI_CONFIG, &value);
1179 
1180 
1181 	if (ret < 0) {
1182 		IWL_DEBUG_RADIO(mvm, "Failed to get DSM RFI, ret=%d\n", ret);
1183 		return bios_enable_rfi;
1184 	}
1185 
1186 	value &= DSM_VALUE_RFI_DISABLE;
1187 	/* RFI BIOS CONFIG value can be 0 or 3 only.
1188 	 * i.e 0 means DDR and DLVR enabled. 3 means DDR and DLVR disabled.
1189 	 * 1 and 2 are invalid BIOS configurations, So, it's not possible to
1190 	 * disable ddr/dlvr separately.
1191 	 */
1192 	if (!value) {
1193 		IWL_DEBUG_RADIO(mvm, "DSM RFI is evaluated to enable\n");
1194 		bios_enable_rfi = true;
1195 	} else if (value == DSM_VALUE_RFI_DISABLE) {
1196 		IWL_DEBUG_RADIO(mvm, "DSM RFI is evaluated to disable\n");
1197 	} else {
1198 		IWL_DEBUG_RADIO(mvm,
1199 				"DSM RFI got invalid value, value=%d\n", value);
1200 	}
1201 
1202 	return bios_enable_rfi;
1203 }
1204 
1205 static void iwl_mvm_lari_cfg(struct iwl_mvm *mvm)
1206 {
1207 	struct iwl_lari_config_change_cmd cmd;
1208 	size_t cmd_size;
1209 	int ret;
1210 
1211 	ret = iwl_fill_lari_config(&mvm->fwrt, &cmd, &cmd_size);
1212 	if (!ret) {
1213 		ret = iwl_mvm_send_cmd_pdu(mvm,
1214 					   WIDE_ID(REGULATORY_AND_NVM_GROUP,
1215 						   LARI_CONFIG_CHANGE),
1216 					   0, cmd_size, &cmd);
1217 		if (ret < 0)
1218 			IWL_DEBUG_RADIO(mvm,
1219 					"Failed to send LARI_CONFIG_CHANGE (%d)\n",
1220 					ret);
1221 	}
1222 }
1223 
1224 void iwl_mvm_get_bios_tables(struct iwl_mvm *mvm)
1225 {
1226 	int ret;
1227 
1228 	iwl_acpi_get_guid_lock_status(&mvm->fwrt);
1229 
1230 	/* read PPAG table */
1231 	ret = iwl_bios_get_ppag_table(&mvm->fwrt);
1232 	if (ret < 0) {
1233 		IWL_DEBUG_RADIO(mvm,
1234 				"PPAG BIOS table invalid or unavailable. (%d)\n",
1235 				ret);
1236 	}
1237 
1238 	/* read SAR tables */
1239 	ret = iwl_bios_get_wrds_table(&mvm->fwrt);
1240 	if (ret < 0) {
1241 		IWL_DEBUG_RADIO(mvm,
1242 				"WRDS SAR BIOS table invalid or unavailable. (%d)\n",
1243 				ret);
1244 		/*
1245 		 * If not available, don't fail and don't bother with EWRD and
1246 		 * WGDS */
1247 
1248 		if (!iwl_bios_get_wgds_table(&mvm->fwrt)) {
1249 			/*
1250 			 * If basic SAR is not available, we check for WGDS,
1251 			 * which should *not* be available either.  If it is
1252 			 * available, issue an error, because we can't use SAR
1253 			 * Geo without basic SAR.
1254 			 */
1255 			IWL_ERR(mvm, "BIOS contains WGDS but no WRDS\n");
1256 		}
1257 
1258 	} else {
1259 		ret = iwl_bios_get_ewrd_table(&mvm->fwrt);
1260 		/* if EWRD is not available, we can still use
1261 		* WRDS, so don't fail */
1262 		if (ret < 0)
1263 			IWL_DEBUG_RADIO(mvm,
1264 					"EWRD SAR BIOS table invalid or unavailable. (%d)\n",
1265 					ret);
1266 
1267 		/* read geo SAR table */
1268 		if (iwl_sar_geo_support(&mvm->fwrt)) {
1269 			ret = iwl_bios_get_wgds_table(&mvm->fwrt);
1270 			if (ret < 0)
1271 				IWL_DEBUG_RADIO(mvm,
1272 						"Geo SAR BIOS table invalid or unavailable. (%d)\n",
1273 						ret);
1274 				/* we don't fail if the table is not available */
1275 		}
1276 	}
1277 
1278 	iwl_acpi_get_phy_filters(&mvm->fwrt, &mvm->phy_filters);
1279 
1280 	if (iwl_bios_get_eckv(&mvm->fwrt, &mvm->ext_clock_valid))
1281 		IWL_DEBUG_RADIO(mvm, "ECKV table doesn't exist in BIOS\n");
1282 }
1283 
1284 static void iwl_mvm_disconnect_iterator(void *data, u8 *mac,
1285 					struct ieee80211_vif *vif)
1286 {
1287 	if (vif->type == NL80211_IFTYPE_STATION)
1288 		ieee80211_hw_restart_disconnect(vif);
1289 }
1290 
1291 void iwl_mvm_send_recovery_cmd(struct iwl_mvm *mvm, u32 flags)
1292 {
1293 	u32 error_log_size = mvm->fw->ucode_capa.error_log_size;
1294 	int ret;
1295 	u32 resp;
1296 
1297 	struct iwl_fw_error_recovery_cmd recovery_cmd = {
1298 		.flags = cpu_to_le32(flags),
1299 		.buf_size = 0,
1300 	};
1301 	struct iwl_host_cmd host_cmd = {
1302 		.id = WIDE_ID(SYSTEM_GROUP, FW_ERROR_RECOVERY_CMD),
1303 		.flags = CMD_WANT_SKB,
1304 		.data = {&recovery_cmd, },
1305 		.len = {sizeof(recovery_cmd), },
1306 	};
1307 
1308 	/* no error log was defined in TLV */
1309 	if (!error_log_size)
1310 		return;
1311 
1312 	if (flags & ERROR_RECOVERY_UPDATE_DB) {
1313 		/* no buf was allocated while HW reset */
1314 		if (!mvm->error_recovery_buf)
1315 			return;
1316 
1317 		host_cmd.data[1] = mvm->error_recovery_buf;
1318 		host_cmd.len[1] =  error_log_size;
1319 		host_cmd.dataflags[1] = IWL_HCMD_DFL_NOCOPY;
1320 		recovery_cmd.buf_size = cpu_to_le32(error_log_size);
1321 	}
1322 
1323 	ret = iwl_mvm_send_cmd(mvm, &host_cmd);
1324 	kfree(mvm->error_recovery_buf);
1325 	mvm->error_recovery_buf = NULL;
1326 
1327 	if (ret) {
1328 		IWL_ERR(mvm, "Failed to send recovery cmd %d\n", ret);
1329 		return;
1330 	}
1331 
1332 	/* skb respond is only relevant in ERROR_RECOVERY_UPDATE_DB */
1333 	if (flags & ERROR_RECOVERY_UPDATE_DB) {
1334 		resp = le32_to_cpu(*(__le32 *)host_cmd.resp_pkt->data);
1335 		if (resp) {
1336 			IWL_ERR(mvm,
1337 				"Failed to send recovery cmd blob was invalid %d\n",
1338 				resp);
1339 
1340 			ieee80211_iterate_interfaces(mvm->hw, 0,
1341 						     iwl_mvm_disconnect_iterator,
1342 						     mvm);
1343 		}
1344 	}
1345 }
1346 
1347 static int iwl_mvm_sar_init(struct iwl_mvm *mvm)
1348 {
1349 	return iwl_mvm_sar_select_profile(mvm, 1, 1);
1350 }
1351 
1352 static int iwl_mvm_load_rt_fw(struct iwl_mvm *mvm)
1353 {
1354 	int ret;
1355 
1356 	if (iwl_mvm_has_unified_ucode(mvm))
1357 		return iwl_run_unified_mvm_ucode(mvm);
1358 
1359 	ret = iwl_run_init_mvm_ucode(mvm);
1360 
1361 	if (ret) {
1362 		IWL_ERR(mvm, "Failed to run INIT ucode: %d\n", ret);
1363 		return ret;
1364 	}
1365 
1366 	iwl_fw_dbg_stop_sync(&mvm->fwrt);
1367 	iwl_trans_stop_device(mvm->trans);
1368 	ret = iwl_trans_start_hw(mvm->trans);
1369 	if (ret)
1370 		return ret;
1371 
1372 	mvm->rfkill_safe_init_done = false;
1373 	ret = iwl_mvm_load_ucode_wait_alive(mvm, IWL_UCODE_REGULAR);
1374 	if (ret)
1375 		return ret;
1376 
1377 	mvm->rfkill_safe_init_done = true;
1378 
1379 	iwl_dbg_tlv_time_point(&mvm->fwrt, IWL_FW_INI_TIME_POINT_AFTER_ALIVE,
1380 			       NULL);
1381 
1382 	return iwl_init_paging(&mvm->fwrt, mvm->fwrt.cur_fw_img);
1383 }
1384 
1385 int iwl_mvm_up(struct iwl_mvm *mvm)
1386 {
1387 	int ret, i;
1388 	struct ieee80211_supported_band *sband = NULL;
1389 
1390 	lockdep_assert_held(&mvm->mutex);
1391 
1392 	ret = iwl_trans_start_hw(mvm->trans);
1393 	if (ret)
1394 		return ret;
1395 
1396 	ret = iwl_mvm_load_rt_fw(mvm);
1397 	if (ret) {
1398 		IWL_ERR(mvm, "Failed to start RT ucode: %d\n", ret);
1399 		if (ret != -ERFKILL && !mvm->fw_product_reset)
1400 			iwl_fw_dbg_error_collect(&mvm->fwrt,
1401 						 FW_DBG_TRIGGER_DRIVER);
1402 		goto error;
1403 	}
1404 
1405 	/* FW loaded successfully */
1406 	mvm->fw_product_reset = false;
1407 
1408 	iwl_fw_disable_dbg_asserts(&mvm->fwrt);
1409 	iwl_get_shared_mem_conf(&mvm->fwrt);
1410 
1411 	ret = iwl_mvm_sf_update(mvm, NULL, false);
1412 	if (ret)
1413 		IWL_ERR(mvm, "Failed to initialize Smart Fifo\n");
1414 
1415 	if (!iwl_trans_dbg_ini_valid(mvm->trans)) {
1416 		mvm->fwrt.dump.conf = FW_DBG_INVALID;
1417 		/* if we have a destination, assume EARLY START */
1418 		if (mvm->fw->dbg.dest_tlv)
1419 			mvm->fwrt.dump.conf = FW_DBG_START_FROM_ALIVE;
1420 		iwl_fw_start_dbg_conf(&mvm->fwrt, FW_DBG_START_FROM_ALIVE);
1421 	}
1422 
1423 	ret = iwl_send_tx_ant_cfg(mvm, iwl_mvm_get_valid_tx_ant(mvm));
1424 	if (ret)
1425 		goto error;
1426 
1427 	if (!iwl_mvm_has_unified_ucode(mvm)) {
1428 		/* Send phy db control command and then phy db calibration */
1429 		ret = iwl_send_phy_db_data(mvm->phy_db);
1430 		if (ret)
1431 			goto error;
1432 		ret = iwl_send_phy_cfg_cmd(mvm);
1433 		if (ret)
1434 			goto error;
1435 	}
1436 
1437 	ret = iwl_mvm_send_bt_init_conf(mvm);
1438 	if (ret)
1439 		goto error;
1440 
1441 	if (fw_has_capa(&mvm->fw->ucode_capa,
1442 			IWL_UCODE_TLV_CAPA_SOC_LATENCY_SUPPORT)) {
1443 		ret = iwl_set_soc_latency(&mvm->fwrt);
1444 		if (ret)
1445 			goto error;
1446 	}
1447 
1448 	iwl_mvm_lari_cfg(mvm);
1449 
1450 	/* Init RSS configuration */
1451 	ret = iwl_configure_rxq(&mvm->fwrt);
1452 	if (ret)
1453 		goto error;
1454 
1455 	if (iwl_mvm_has_new_rx_api(mvm)) {
1456 		ret = iwl_send_rss_cfg_cmd(mvm);
1457 		if (ret) {
1458 			IWL_ERR(mvm, "Failed to configure RSS queues: %d\n",
1459 				ret);
1460 			goto error;
1461 		}
1462 	}
1463 
1464 	/* init the fw <-> mac80211 STA mapping */
1465 	for (i = 0; i < mvm->fw->ucode_capa.num_stations; i++) {
1466 		RCU_INIT_POINTER(mvm->fw_id_to_mac_id[i], NULL);
1467 		RCU_INIT_POINTER(mvm->fw_id_to_link_sta[i], NULL);
1468 	}
1469 
1470 	for (i = 0; i < IWL_MVM_FW_MAX_LINK_ID + 1; i++)
1471 		RCU_INIT_POINTER(mvm->link_id_to_link_conf[i], NULL);
1472 
1473 	mvm->tdls_cs.peer.sta_id = IWL_MVM_INVALID_STA;
1474 
1475 	/* reset quota debouncing buffer - 0xff will yield invalid data */
1476 	memset(&mvm->last_quota_cmd, 0xff, sizeof(mvm->last_quota_cmd));
1477 
1478 	if (fw_has_capa(&mvm->fw->ucode_capa, IWL_UCODE_TLV_CAPA_DQA_SUPPORT)) {
1479 		ret = iwl_mvm_send_dqa_cmd(mvm);
1480 		if (ret)
1481 			goto error;
1482 	}
1483 
1484 	/*
1485 	 * Add auxiliary station for scanning.
1486 	 * Newer versions of this command implies that the fw uses
1487 	 * internal aux station for all aux activities that don't
1488 	 * requires a dedicated data queue.
1489 	 */
1490 	if (!iwl_mvm_has_new_station_api(mvm->fw)) {
1491 		 /*
1492 		  * In old version the aux station uses mac id like other
1493 		  * station and not lmac id
1494 		  */
1495 		ret = iwl_mvm_add_aux_sta(mvm, MAC_INDEX_AUX);
1496 		if (ret)
1497 			goto error;
1498 	}
1499 
1500 	/* Add all the PHY contexts */
1501 	i = 0;
1502 	while (!sband && i < NUM_NL80211_BANDS)
1503 		sband = mvm->hw->wiphy->bands[i++];
1504 
1505 	if (WARN_ON_ONCE(!sband)) {
1506 		ret = -ENODEV;
1507 		goto error;
1508 	}
1509 
1510 	if (iwl_mvm_is_tt_in_fw(mvm)) {
1511 		/* in order to give the responsibility of ct-kill and
1512 		 * TX backoff to FW we need to send empty temperature reporting
1513 		 * cmd during init time
1514 		 */
1515 		iwl_mvm_send_temp_report_ths_cmd(mvm);
1516 	} else {
1517 		/* Initialize tx backoffs to the minimal possible */
1518 		iwl_mvm_tt_tx_backoff(mvm, 0);
1519 	}
1520 
1521 #ifdef CONFIG_THERMAL
1522 	/* TODO: read the budget from BIOS / Platform NVM */
1523 
1524 	/*
1525 	 * In case there is no budget from BIOS / Platform NVM the default
1526 	 * budget should be 2000mW (cooling state 0).
1527 	 */
1528 	if (iwl_mvm_is_ctdp_supported(mvm)) {
1529 		ret = iwl_mvm_ctdp_command(mvm, CTDP_CMD_OPERATION_START,
1530 					   mvm->cooling_dev.cur_state);
1531 		if (ret)
1532 			goto error;
1533 	}
1534 #endif
1535 
1536 	if (!fw_has_capa(&mvm->fw->ucode_capa, IWL_UCODE_TLV_CAPA_SET_LTR_GEN2))
1537 		WARN_ON(iwl_mvm_config_ltr(mvm));
1538 
1539 	ret = iwl_mvm_power_update_device(mvm);
1540 	if (ret)
1541 		goto error;
1542 
1543 	/*
1544 	 * RTNL is not taken during Ct-kill, but we don't need to scan/Tx
1545 	 * anyway, so don't init MCC.
1546 	 */
1547 	if (!test_bit(IWL_MVM_STATUS_HW_CTKILL, &mvm->status)) {
1548 		ret = iwl_mvm_init_mcc(mvm);
1549 		if (ret)
1550 			goto error;
1551 	}
1552 
1553 	if (fw_has_capa(&mvm->fw->ucode_capa, IWL_UCODE_TLV_CAPA_UMAC_SCAN)) {
1554 		mvm->scan_type = IWL_SCAN_TYPE_NOT_SET;
1555 		mvm->hb_scan_type = IWL_SCAN_TYPE_NOT_SET;
1556 		ret = iwl_mvm_config_scan(mvm);
1557 		if (ret)
1558 			goto error;
1559 	}
1560 
1561 	if (test_bit(IWL_MVM_STATUS_IN_HW_RESTART, &mvm->status)) {
1562 		iwl_mvm_send_recovery_cmd(mvm, ERROR_RECOVERY_UPDATE_DB);
1563 
1564 		if (mvm->time_sync.active)
1565 			iwl_mvm_time_sync_config(mvm, mvm->time_sync.peer_addr,
1566 						 IWL_TIME_SYNC_PROTOCOL_TM |
1567 						 IWL_TIME_SYNC_PROTOCOL_FTM);
1568 	}
1569 
1570 	if (!mvm->ptp_data.ptp_clock)
1571 		iwl_mvm_ptp_init(mvm);
1572 
1573 	ret = iwl_mvm_ppag_init(mvm);
1574 	if (ret)
1575 		goto error;
1576 
1577 	ret = iwl_mvm_sar_init(mvm);
1578 	if (ret == 0)
1579 		ret = iwl_mvm_sar_geo_init(mvm);
1580 	if (ret < 0)
1581 		goto error;
1582 
1583 	ret = iwl_mvm_sgom_init(mvm);
1584 	if (ret)
1585 		goto error;
1586 
1587 	iwl_mvm_tas_init(mvm);
1588 	iwl_mvm_leds_sync(mvm);
1589 	iwl_mvm_uats_init(mvm);
1590 
1591 	if (iwl_rfi_supported(mvm)) {
1592 		if (iwl_mvm_eval_dsm_rfi(mvm))
1593 			iwl_rfi_send_config_cmd(mvm, NULL);
1594 	}
1595 
1596 	iwl_mvm_mei_device_state(mvm, true);
1597 
1598 	IWL_DEBUG_INFO(mvm, "RT uCode started.\n");
1599 	return 0;
1600  error:
1601 	iwl_mvm_stop_device(mvm);
1602 	return ret;
1603 }
1604 
1605 int iwl_mvm_load_d3_fw(struct iwl_mvm *mvm)
1606 {
1607 	int ret, i;
1608 
1609 	lockdep_assert_held(&mvm->mutex);
1610 
1611 	ret = iwl_trans_start_hw(mvm->trans);
1612 	if (ret)
1613 		return ret;
1614 
1615 	ret = iwl_mvm_load_ucode_wait_alive(mvm, IWL_UCODE_WOWLAN);
1616 	if (ret) {
1617 		IWL_ERR(mvm, "Failed to start WoWLAN firmware: %d\n", ret);
1618 		goto error;
1619 	}
1620 
1621 	ret = iwl_send_tx_ant_cfg(mvm, iwl_mvm_get_valid_tx_ant(mvm));
1622 	if (ret)
1623 		goto error;
1624 
1625 	/* Send phy db control command and then phy db calibration*/
1626 	ret = iwl_send_phy_db_data(mvm->phy_db);
1627 	if (ret)
1628 		goto error;
1629 
1630 	ret = iwl_send_phy_cfg_cmd(mvm);
1631 	if (ret)
1632 		goto error;
1633 
1634 	/* init the fw <-> mac80211 STA mapping */
1635 	for (i = 0; i < mvm->fw->ucode_capa.num_stations; i++) {
1636 		RCU_INIT_POINTER(mvm->fw_id_to_mac_id[i], NULL);
1637 		RCU_INIT_POINTER(mvm->fw_id_to_link_sta[i], NULL);
1638 	}
1639 
1640 	if (!iwl_mvm_has_new_station_api(mvm->fw)) {
1641 		/*
1642 		 * Add auxiliary station for scanning.
1643 		 * Newer versions of this command implies that the fw uses
1644 		 * internal aux station for all aux activities that don't
1645 		 * requires a dedicated data queue.
1646 		 * In old version the aux station uses mac id like other
1647 		 * station and not lmac id
1648 		 */
1649 		ret = iwl_mvm_add_aux_sta(mvm, MAC_INDEX_AUX);
1650 		if (ret)
1651 			goto error;
1652 	}
1653 
1654 	return 0;
1655  error:
1656 	iwl_mvm_stop_device(mvm);
1657 	return ret;
1658 }
1659 
1660 void iwl_mvm_rx_mfuart_notif(struct iwl_mvm *mvm,
1661 			     struct iwl_rx_cmd_buffer *rxb)
1662 {
1663 	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1664 	struct iwl_mfuart_load_notif *mfuart_notif = (void *)pkt->data;
1665 
1666 	IWL_DEBUG_INFO(mvm,
1667 		       "MFUART: installed ver: 0x%08x, external ver: 0x%08x, status: 0x%08x, duration: 0x%08x\n",
1668 		       le32_to_cpu(mfuart_notif->installed_ver),
1669 		       le32_to_cpu(mfuart_notif->external_ver),
1670 		       le32_to_cpu(mfuart_notif->status),
1671 		       le32_to_cpu(mfuart_notif->duration));
1672 
1673 	if (iwl_rx_packet_payload_len(pkt) == sizeof(*mfuart_notif))
1674 		IWL_DEBUG_INFO(mvm,
1675 			       "MFUART: image size: 0x%08x\n",
1676 			       le32_to_cpu(mfuart_notif->image_size));
1677 }
1678