xref: /linux/drivers/net/wireless/intel/iwlwifi/iwl-fh.h (revision 0883c2c06fb5bcf5b9e008270827e63c09a88c1e)
1 /******************************************************************************
2  *
3  * This file is provided under a dual BSD/GPLv2 license.  When using or
4  * redistributing this file, you may do so under either license.
5  *
6  * GPL LICENSE SUMMARY
7  *
8  * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
9  * Copyright(c) 2015 - 2016 Intel Deutschland GmbH
10  *
11  * This program is free software; you can redistribute it and/or modify
12  * it under the terms of version 2 of the GNU General Public License as
13  * published by the Free Software Foundation.
14  *
15  * This program is distributed in the hope that it will be useful, but
16  * WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
18  * General Public License for more details.
19  *
20  * You should have received a copy of the GNU General Public License
21  * along with this program; if not, write to the Free Software
22  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
23  * USA
24  *
25  * The full GNU General Public License is included in this distribution
26  * in the file called COPYING.
27  *
28  * Contact Information:
29  *  Intel Linux Wireless <linuxwifi@intel.com>
30  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
31  *
32  * BSD LICENSE
33  *
34  * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
35  * Copyright(c) 2015 - 2016 Intel Deutschland GmbH
36  * All rights reserved.
37  *
38  * Redistribution and use in source and binary forms, with or without
39  * modification, are permitted provided that the following conditions
40  * are met:
41  *
42  *  * Redistributions of source code must retain the above copyright
43  *    notice, this list of conditions and the following disclaimer.
44  *  * Redistributions in binary form must reproduce the above copyright
45  *    notice, this list of conditions and the following disclaimer in
46  *    the documentation and/or other materials provided with the
47  *    distribution.
48  *  * Neither the name Intel Corporation nor the names of its
49  *    contributors may be used to endorse or promote products derived
50  *    from this software without specific prior written permission.
51  *
52  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
53  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
54  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
55  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
56  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
57  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
58  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
59  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
60  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
61  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
62  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
63  *
64  *****************************************************************************/
65 #ifndef __iwl_fh_h__
66 #define __iwl_fh_h__
67 
68 #include <linux/types.h>
69 
70 /****************************/
71 /* Flow Handler Definitions */
72 /****************************/
73 
74 /**
75  * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
76  * Addresses are offsets from device's PCI hardware base address.
77  */
78 #define FH_MEM_LOWER_BOUND                   (0x1000)
79 #define FH_MEM_UPPER_BOUND                   (0x2000)
80 
81 /**
82  * Keep-Warm (KW) buffer base address.
83  *
84  * Driver must allocate a 4KByte buffer that is for keeping the
85  * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
86  * DRAM access when doing Txing or Rxing.  The dummy accesses prevent host
87  * from going into a power-savings mode that would cause higher DRAM latency,
88  * and possible data over/under-runs, before all Tx/Rx is complete.
89  *
90  * Driver loads FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
91  * of the buffer, which must be 4K aligned.  Once this is set up, the device
92  * automatically invokes keep-warm accesses when normal accesses might not
93  * be sufficient to maintain fast DRAM response.
94  *
95  * Bit fields:
96  *  31-0:  Keep-warm buffer physical base address [35:4], must be 4K aligned
97  */
98 #define FH_KW_MEM_ADDR_REG		     (FH_MEM_LOWER_BOUND + 0x97C)
99 
100 
101 /**
102  * TFD Circular Buffers Base (CBBC) addresses
103  *
104  * Device has 16 base pointer registers, one for each of 16 host-DRAM-resident
105  * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
106  * (see struct iwl_tfd_frame).  These 16 pointer registers are offset by 0x04
107  * bytes from one another.  Each TFD circular buffer in DRAM must be 256-byte
108  * aligned (address bits 0-7 must be 0).
109  * Later devices have 20 (5000 series) or 30 (higher) queues, but the registers
110  * for them are in different places.
111  *
112  * Bit fields in each pointer register:
113  *  27-0: TFD CB physical base address [35:8], must be 256-byte aligned
114  */
115 #define FH_MEM_CBBC_0_15_LOWER_BOUND		(FH_MEM_LOWER_BOUND + 0x9D0)
116 #define FH_MEM_CBBC_0_15_UPPER_BOUND		(FH_MEM_LOWER_BOUND + 0xA10)
117 #define FH_MEM_CBBC_16_19_LOWER_BOUND		(FH_MEM_LOWER_BOUND + 0xBF0)
118 #define FH_MEM_CBBC_16_19_UPPER_BOUND		(FH_MEM_LOWER_BOUND + 0xC00)
119 #define FH_MEM_CBBC_20_31_LOWER_BOUND		(FH_MEM_LOWER_BOUND + 0xB20)
120 #define FH_MEM_CBBC_20_31_UPPER_BOUND		(FH_MEM_LOWER_BOUND + 0xB80)
121 
122 /* Find TFD CB base pointer for given queue */
123 static inline unsigned int FH_MEM_CBBC_QUEUE(unsigned int chnl)
124 {
125 	if (chnl < 16)
126 		return FH_MEM_CBBC_0_15_LOWER_BOUND + 4 * chnl;
127 	if (chnl < 20)
128 		return FH_MEM_CBBC_16_19_LOWER_BOUND + 4 * (chnl - 16);
129 	WARN_ON_ONCE(chnl >= 32);
130 	return FH_MEM_CBBC_20_31_LOWER_BOUND + 4 * (chnl - 20);
131 }
132 
133 
134 /**
135  * Rx SRAM Control and Status Registers (RSCSR)
136  *
137  * These registers provide handshake between driver and device for the Rx queue
138  * (this queue handles *all* command responses, notifications, Rx data, etc.
139  * sent from uCode to host driver).  Unlike Tx, there is only one Rx
140  * queue, and only one Rx DMA/FIFO channel.  Also unlike Tx, which can
141  * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
142  * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
143  * mapping between RBDs and RBs.
144  *
145  * Driver must allocate host DRAM memory for the following, and set the
146  * physical address of each into device registers:
147  *
148  * 1)  Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
149  *     entries (although any power of 2, up to 4096, is selectable by driver).
150  *     Each entry (1 dword) points to a receive buffer (RB) of consistent size
151  *     (typically 4K, although 8K or 16K are also selectable by driver).
152  *     Driver sets up RB size and number of RBDs in the CB via Rx config
153  *     register FH_MEM_RCSR_CHNL0_CONFIG_REG.
154  *
155  *     Bit fields within one RBD:
156  *     27-0:  Receive Buffer physical address bits [35:8], 256-byte aligned
157  *
158  *     Driver sets physical address [35:8] of base of RBD circular buffer
159  *     into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
160  *
161  * 2)  Rx status buffer, 8 bytes, in which uCode indicates which Rx Buffers
162  *     (RBs) have been filled, via a "write pointer", actually the index of
163  *     the RB's corresponding RBD within the circular buffer.  Driver sets
164  *     physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
165  *
166  *     Bit fields in lower dword of Rx status buffer (upper dword not used
167  *     by driver:
168  *     31-12:  Not used by driver
169  *     11- 0:  Index of last filled Rx buffer descriptor
170  *             (device writes, driver reads this value)
171  *
172  * As the driver prepares Receive Buffers (RBs) for device to fill, driver must
173  * enter pointers to these RBs into contiguous RBD circular buffer entries,
174  * and update the device's "write" index register,
175  * FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
176  *
177  * This "write" index corresponds to the *next* RBD that the driver will make
178  * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
179  * the circular buffer.  This value should initially be 0 (before preparing any
180  * RBs), should be 8 after preparing the first 8 RBs (for example), and must
181  * wrap back to 0 at the end of the circular buffer (but don't wrap before
182  * "read" index has advanced past 1!  See below).
183  * NOTE:  DEVICE EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
184  *
185  * As the device fills RBs (referenced from contiguous RBDs within the circular
186  * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
187  * to tell the driver the index of the latest filled RBD.  The driver must
188  * read this "read" index from DRAM after receiving an Rx interrupt from device
189  *
190  * The driver must also internally keep track of a third index, which is the
191  * next RBD to process.  When receiving an Rx interrupt, driver should process
192  * all filled but unprocessed RBs up to, but not including, the RB
193  * corresponding to the "read" index.  For example, if "read" index becomes "1",
194  * driver may process the RB pointed to by RBD 0.  Depending on volume of
195  * traffic, there may be many RBs to process.
196  *
197  * If read index == write index, device thinks there is no room to put new data.
198  * Due to this, the maximum number of filled RBs is 255, instead of 256.  To
199  * be safe, make sure that there is a gap of at least 2 RBDs between "write"
200  * and "read" indexes; that is, make sure that there are no more than 254
201  * buffers waiting to be filled.
202  */
203 #define FH_MEM_RSCSR_LOWER_BOUND	(FH_MEM_LOWER_BOUND + 0xBC0)
204 #define FH_MEM_RSCSR_UPPER_BOUND	(FH_MEM_LOWER_BOUND + 0xC00)
205 #define FH_MEM_RSCSR_CHNL0		(FH_MEM_RSCSR_LOWER_BOUND)
206 
207 /**
208  * Physical base address of 8-byte Rx Status buffer.
209  * Bit fields:
210  *  31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
211  */
212 #define FH_RSCSR_CHNL0_STTS_WPTR_REG	(FH_MEM_RSCSR_CHNL0)
213 
214 /**
215  * Physical base address of Rx Buffer Descriptor Circular Buffer.
216  * Bit fields:
217  *  27-0:  RBD CD physical base address [35:8], must be 256-byte aligned.
218  */
219 #define FH_RSCSR_CHNL0_RBDCB_BASE_REG	(FH_MEM_RSCSR_CHNL0 + 0x004)
220 
221 /**
222  * Rx write pointer (index, really!).
223  * Bit fields:
224  *  11-0:  Index of driver's most recent prepared-to-be-filled RBD, + 1.
225  *         NOTE:  For 256-entry circular buffer, use only bits [7:0].
226  */
227 #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG	(FH_MEM_RSCSR_CHNL0 + 0x008)
228 #define FH_RSCSR_CHNL0_WPTR        (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
229 
230 #define FW_RSCSR_CHNL0_RXDCB_RDPTR_REG	(FH_MEM_RSCSR_CHNL0 + 0x00c)
231 #define FH_RSCSR_CHNL0_RDPTR		FW_RSCSR_CHNL0_RXDCB_RDPTR_REG
232 
233 /**
234  * Rx Config/Status Registers (RCSR)
235  * Rx Config Reg for channel 0 (only channel used)
236  *
237  * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
238  * normal operation (see bit fields).
239  *
240  * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
241  * Driver should poll FH_MEM_RSSR_RX_STATUS_REG	for
242  * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
243  *
244  * Bit fields:
245  * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
246  *        '10' operate normally
247  * 29-24: reserved
248  * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
249  *        min "5" for 32 RBDs, max "12" for 4096 RBDs.
250  * 19-18: reserved
251  * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
252  *        '10' 12K, '11' 16K.
253  * 15-14: reserved
254  * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
255  * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
256  *        typical value 0x10 (about 1/2 msec)
257  *  3- 0: reserved
258  */
259 #define FH_MEM_RCSR_LOWER_BOUND      (FH_MEM_LOWER_BOUND + 0xC00)
260 #define FH_MEM_RCSR_UPPER_BOUND      (FH_MEM_LOWER_BOUND + 0xCC0)
261 #define FH_MEM_RCSR_CHNL0            (FH_MEM_RCSR_LOWER_BOUND)
262 
263 #define FH_MEM_RCSR_CHNL0_CONFIG_REG	(FH_MEM_RCSR_CHNL0)
264 #define FH_MEM_RCSR_CHNL0_RBDCB_WPTR	(FH_MEM_RCSR_CHNL0 + 0x8)
265 #define FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ	(FH_MEM_RCSR_CHNL0 + 0x10)
266 
267 #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MSK (0x00000FF0) /* bits 4-11 */
268 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MSK   (0x00001000) /* bits 12 */
269 #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK (0x00008000) /* bit 15 */
270 #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MSK   (0x00030000) /* bits 16-17 */
271 #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MSK (0x00F00000) /* bits 20-23 */
272 #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MSK (0xC0000000) /* bits 30-31*/
273 
274 #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS	(20)
275 #define FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS	(4)
276 #define RX_RB_TIMEOUT	(0x11)
277 
278 #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL         (0x00000000)
279 #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL     (0x40000000)
280 #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL        (0x80000000)
281 
282 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K    (0x00000000)
283 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K    (0x00010000)
284 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K   (0x00020000)
285 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K   (0x00030000)
286 
287 #define FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY              (0x00000004)
288 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL    (0x00000000)
289 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL  (0x00001000)
290 
291 /**
292  * Rx Shared Status Registers (RSSR)
293  *
294  * After stopping Rx DMA channel (writing 0 to
295  * FH_MEM_RCSR_CHNL0_CONFIG_REG), driver must poll
296  * FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
297  *
298  * Bit fields:
299  *  24:  1 = Channel 0 is idle
300  *
301  * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV
302  * contain default values that should not be altered by the driver.
303  */
304 #define FH_MEM_RSSR_LOWER_BOUND           (FH_MEM_LOWER_BOUND + 0xC40)
305 #define FH_MEM_RSSR_UPPER_BOUND           (FH_MEM_LOWER_BOUND + 0xD00)
306 
307 #define FH_MEM_RSSR_SHARED_CTRL_REG       (FH_MEM_RSSR_LOWER_BOUND)
308 #define FH_MEM_RSSR_RX_STATUS_REG	(FH_MEM_RSSR_LOWER_BOUND + 0x004)
309 #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV\
310 					(FH_MEM_RSSR_LOWER_BOUND + 0x008)
311 
312 #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE	(0x01000000)
313 
314 #define FH_MEM_TFDIB_REG1_ADDR_BITSHIFT	28
315 #define FH_MEM_TB_MAX_LENGTH			(0x00020000)
316 
317 /* 9000 rx series registers */
318 
319 #define RFH_Q0_FRBDCB_BA_LSB 0xA08000 /* 64 bit address */
320 #define RFH_Q_FRBDCB_BA_LSB(q) (RFH_Q0_FRBDCB_BA_LSB + (q) * 8)
321 /* Write index table */
322 #define RFH_Q0_FRBDCB_WIDX 0xA08080
323 #define RFH_Q_FRBDCB_WIDX(q) (RFH_Q0_FRBDCB_WIDX + (q) * 4)
324 /* Write index table - shadow registers */
325 #define RFH_Q0_FRBDCB_WIDX_TRG 0x1C80
326 #define RFH_Q_FRBDCB_WIDX_TRG(q) (RFH_Q0_FRBDCB_WIDX_TRG + (q) * 4)
327 /* Read index table */
328 #define RFH_Q0_FRBDCB_RIDX 0xA080C0
329 #define RFH_Q_FRBDCB_RIDX(q) (RFH_Q0_FRBDCB_RIDX + (q) * 4)
330 /* Used list table */
331 #define RFH_Q0_URBDCB_BA_LSB 0xA08100 /* 64 bit address */
332 #define RFH_Q_URBDCB_BA_LSB(q) (RFH_Q0_URBDCB_BA_LSB + (q) * 8)
333 /* Write index table */
334 #define RFH_Q0_URBDCB_WIDX 0xA08180
335 #define RFH_Q_URBDCB_WIDX(q) (RFH_Q0_URBDCB_WIDX + (q) * 4)
336 #define RFH_Q0_URBDCB_VAID 0xA081C0
337 #define RFH_Q_URBDCB_VAID(q) (RFH_Q0_URBDCB_VAID + (q) * 4)
338 /* stts */
339 #define RFH_Q0_URBD_STTS_WPTR_LSB 0xA08200 /*64 bits address */
340 #define RFH_Q_URBD_STTS_WPTR_LSB(q) (RFH_Q0_URBD_STTS_WPTR_LSB + (q) * 8)
341 
342 #define RFH_Q0_ORB_WPTR_LSB 0xA08280
343 #define RFH_Q_ORB_WPTR_LSB(q) (RFH_Q0_ORB_WPTR_LSB + (q) * 8)
344 #define RFH_RBDBUF_RBD0_LSB 0xA08300
345 #define RFH_RBDBUF_RBD_LSB(q) (RFH_RBDBUF_RBD0_LSB + (q) * 8)
346 
347 /* DMA configuration */
348 #define RFH_RXF_DMA_CFG 0xA09820
349 /* RB size */
350 #define RFH_RXF_DMA_RB_SIZE_MASK (0x000F0000) /* bits 16-19 */
351 #define RFH_RXF_DMA_RB_SIZE_POS 16
352 #define RFH_RXF_DMA_RB_SIZE_1K	(0x1 << RFH_RXF_DMA_RB_SIZE_POS)
353 #define RFH_RXF_DMA_RB_SIZE_2K	(0x2 << RFH_RXF_DMA_RB_SIZE_POS)
354 #define RFH_RXF_DMA_RB_SIZE_4K	(0x4 << RFH_RXF_DMA_RB_SIZE_POS)
355 #define RFH_RXF_DMA_RB_SIZE_8K	(0x8 << RFH_RXF_DMA_RB_SIZE_POS)
356 #define RFH_RXF_DMA_RB_SIZE_12K	(0x9 << RFH_RXF_DMA_RB_SIZE_POS)
357 #define RFH_RXF_DMA_RB_SIZE_16K	(0xA << RFH_RXF_DMA_RB_SIZE_POS)
358 #define RFH_RXF_DMA_RB_SIZE_20K	(0xB << RFH_RXF_DMA_RB_SIZE_POS)
359 #define RFH_RXF_DMA_RB_SIZE_24K	(0xC << RFH_RXF_DMA_RB_SIZE_POS)
360 #define RFH_RXF_DMA_RB_SIZE_28K	(0xD << RFH_RXF_DMA_RB_SIZE_POS)
361 #define RFH_RXF_DMA_RB_SIZE_32K	(0xE << RFH_RXF_DMA_RB_SIZE_POS)
362 /* RB Circular Buffer size:defines the table sizes in RBD units */
363 #define RFH_RXF_DMA_RBDCB_SIZE_MASK (0x00F00000) /* bits 20-23 */
364 #define RFH_RXF_DMA_RBDCB_SIZE_POS 20
365 #define RFH_RXF_DMA_RBDCB_SIZE_8	(0x3 << RFH_RXF_DMA_RBDCB_SIZE_POS)
366 #define RFH_RXF_DMA_RBDCB_SIZE_16	(0x4 << RFH_RXF_DMA_RBDCB_SIZE_POS)
367 #define RFH_RXF_DMA_RBDCB_SIZE_32	(0x5 << RFH_RXF_DMA_RBDCB_SIZE_POS)
368 #define RFH_RXF_DMA_RBDCB_SIZE_64	(0x7 << RFH_RXF_DMA_RBDCB_SIZE_POS)
369 #define RFH_RXF_DMA_RBDCB_SIZE_128	(0x7 << RFH_RXF_DMA_RBDCB_SIZE_POS)
370 #define RFH_RXF_DMA_RBDCB_SIZE_256	(0x8 << RFH_RXF_DMA_RBDCB_SIZE_POS)
371 #define RFH_RXF_DMA_RBDCB_SIZE_512	(0x9 << RFH_RXF_DMA_RBDCB_SIZE_POS)
372 #define RFH_RXF_DMA_RBDCB_SIZE_1024	(0xA << RFH_RXF_DMA_RBDCB_SIZE_POS)
373 #define RFH_RXF_DMA_RBDCB_SIZE_2048	(0xB << RFH_RXF_DMA_RBDCB_SIZE_POS)
374 #define RFH_RXF_DMA_MIN_RB_SIZE_MASK	(0x03000000) /* bit 24-25 */
375 #define RFH_RXF_DMA_MIN_RB_SIZE_POS	24
376 #define RFH_RXF_DMA_MIN_RB_4_8		(3 << RFH_RXF_DMA_MIN_RB_SIZE_POS)
377 #define RFH_RXF_DMA_DROP_TOO_LARGE_MASK	(0x04000000) /* bit 26 */
378 #define RFH_RXF_DMA_SINGLE_FRAME_MASK	(0x20000000) /* bit 29 */
379 #define RFH_DMA_EN_MASK			(0xC0000000) /* bits 30-31*/
380 #define RFH_DMA_EN_ENABLE_VAL		BIT(31)
381 
382 #define RFH_RXF_RXQ_ACTIVE 0xA0980C
383 
384 #define RFH_GEN_CFG	0xA09800
385 #define RFH_GEN_CFG_SERVICE_DMA_SNOOP	BIT(0)
386 #define RFH_GEN_CFG_RFH_DMA_SNOOP	BIT(1)
387 #define RFH_GEN_CFG_RB_CHUNK_SIZE	BIT(4) /* 0 - 64B, 1- 128B */
388 #define RFH_GEN_CFG_DEFAULT_RXQ_NUM_MASK 0xF00
389 #define RFH_GEN_CFG_DEFAULT_RXQ_NUM_POS 8
390 
391 #define DEFAULT_RXQ_NUM			0
392 
393 /* end of 9000 rx series registers */
394 
395 /* TFDB  Area - TFDs buffer table */
396 #define FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK      (0xFFFFFFFF)
397 #define FH_TFDIB_LOWER_BOUND       (FH_MEM_LOWER_BOUND + 0x900)
398 #define FH_TFDIB_UPPER_BOUND       (FH_MEM_LOWER_BOUND + 0x958)
399 #define FH_TFDIB_CTRL0_REG(_chnl)  (FH_TFDIB_LOWER_BOUND + 0x8 * (_chnl))
400 #define FH_TFDIB_CTRL1_REG(_chnl)  (FH_TFDIB_LOWER_BOUND + 0x8 * (_chnl) + 0x4)
401 
402 /**
403  * Transmit DMA Channel Control/Status Registers (TCSR)
404  *
405  * Device has one configuration register for each of 8 Tx DMA/FIFO channels
406  * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
407  * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
408  *
409  * To use a Tx DMA channel, driver must initialize its
410  * FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
411  *
412  * FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
413  * FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
414  *
415  * All other bits should be 0.
416  *
417  * Bit fields:
418  * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
419  *        '10' operate normally
420  * 29- 4: Reserved, set to "0"
421  *     3: Enable internal DMA requests (1, normal operation), disable (0)
422  *  2- 0: Reserved, set to "0"
423  */
424 #define FH_TCSR_LOWER_BOUND  (FH_MEM_LOWER_BOUND + 0xD00)
425 #define FH_TCSR_UPPER_BOUND  (FH_MEM_LOWER_BOUND + 0xE60)
426 
427 /* Find Control/Status reg for given Tx DMA/FIFO channel */
428 #define FH_TCSR_CHNL_NUM                            (8)
429 
430 /* TCSR: tx_config register values */
431 #define FH_TCSR_CHNL_TX_CONFIG_REG(_chnl)	\
432 		(FH_TCSR_LOWER_BOUND + 0x20 * (_chnl))
433 #define FH_TCSR_CHNL_TX_CREDIT_REG(_chnl)	\
434 		(FH_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x4)
435 #define FH_TCSR_CHNL_TX_BUF_STS_REG(_chnl)	\
436 		(FH_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x8)
437 
438 #define FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF		(0x00000000)
439 #define FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRV		(0x00000001)
440 
441 #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	(0x00000000)
442 #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE	(0x00000008)
443 
444 #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_NOINT	(0x00000000)
445 #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD	(0x00100000)
446 #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD	(0x00200000)
447 
448 #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT	(0x00000000)
449 #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_ENDTFD	(0x00400000)
450 #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_IFTFD	(0x00800000)
451 
452 #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE	(0x00000000)
453 #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF	(0x40000000)
454 #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	(0x80000000)
455 
456 #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_EMPTY	(0x00000000)
457 #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_WAIT	(0x00002000)
458 #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID	(0x00000003)
459 
460 #define FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM		(20)
461 #define FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX		(12)
462 
463 /**
464  * Tx Shared Status Registers (TSSR)
465  *
466  * After stopping Tx DMA channel (writing 0 to
467  * FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
468  * FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
469  * (channel's buffers empty | no pending requests).
470  *
471  * Bit fields:
472  * 31-24:  1 = Channel buffers empty (channel 7:0)
473  * 23-16:  1 = No pending requests (channel 7:0)
474  */
475 #define FH_TSSR_LOWER_BOUND		(FH_MEM_LOWER_BOUND + 0xEA0)
476 #define FH_TSSR_UPPER_BOUND		(FH_MEM_LOWER_BOUND + 0xEC0)
477 
478 #define FH_TSSR_TX_STATUS_REG		(FH_TSSR_LOWER_BOUND + 0x010)
479 
480 /**
481  * Bit fields for TSSR(Tx Shared Status & Control) error status register:
482  * 31:  Indicates an address error when accessed to internal memory
483  *	uCode/driver must write "1" in order to clear this flag
484  * 30:  Indicates that Host did not send the expected number of dwords to FH
485  *	uCode/driver must write "1" in order to clear this flag
486  * 16-9:Each status bit is for one channel. Indicates that an (Error) ActDMA
487  *	command was received from the scheduler while the TRB was already full
488  *	with previous command
489  *	uCode/driver must write "1" in order to clear this flag
490  * 7-0: Each status bit indicates a channel's TxCredit error. When an error
491  *	bit is set, it indicates that the FH has received a full indication
492  *	from the RTC TxFIFO and the current value of the TxCredit counter was
493  *	not equal to zero. This mean that the credit mechanism was not
494  *	synchronized to the TxFIFO status
495  *	uCode/driver must write "1" in order to clear this flag
496  */
497 #define FH_TSSR_TX_ERROR_REG		(FH_TSSR_LOWER_BOUND + 0x018)
498 #define FH_TSSR_TX_MSG_CONFIG_REG	(FH_TSSR_LOWER_BOUND + 0x008)
499 
500 #define FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) ((1 << (_chnl)) << 16)
501 
502 /* Tx service channels */
503 #define FH_SRVC_CHNL		(9)
504 #define FH_SRVC_LOWER_BOUND	(FH_MEM_LOWER_BOUND + 0x9C8)
505 #define FH_SRVC_UPPER_BOUND	(FH_MEM_LOWER_BOUND + 0x9D0)
506 #define FH_SRVC_CHNL_SRAM_ADDR_REG(_chnl) \
507 		(FH_SRVC_LOWER_BOUND + ((_chnl) - 9) * 0x4)
508 
509 #define FH_TX_CHICKEN_BITS_REG	(FH_MEM_LOWER_BOUND + 0xE98)
510 #define FH_TX_TRB_REG(_chan)	(FH_MEM_LOWER_BOUND + 0x958 + (_chan) * 4)
511 
512 /* Instruct FH to increment the retry count of a packet when
513  * it is brought from the memory to TX-FIFO
514  */
515 #define FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN	(0x00000002)
516 
517 #define MQ_RX_TABLE_SIZE	512
518 #define MQ_RX_TABLE_MASK	(MQ_RX_TABLE_SIZE - 1)
519 #define MQ_RX_NUM_RBDS		(MQ_RX_TABLE_SIZE - 1)
520 #define RX_POOL_SIZE		(MQ_RX_NUM_RBDS +	\
521 				 IWL_MAX_RX_HW_QUEUES *	\
522 				 (RX_CLAIM_REQ_ALLOC - RX_POST_REQ_ALLOC))
523 
524 #define RX_QUEUE_SIZE                         256
525 #define RX_QUEUE_MASK                         255
526 #define RX_QUEUE_SIZE_LOG                     8
527 
528 /**
529  * struct iwl_rb_status - reserve buffer status
530  * 	host memory mapped FH registers
531  * @closed_rb_num [0:11] - Indicates the index of the RB which was closed
532  * @closed_fr_num [0:11] - Indicates the index of the RX Frame which was closed
533  * @finished_rb_num [0:11] - Indicates the index of the current RB
534  * 	in which the last frame was written to
535  * @finished_fr_num [0:11] - Indicates the index of the RX Frame
536  * 	which was transferred
537  */
538 struct iwl_rb_status {
539 	__le16 closed_rb_num;
540 	__le16 closed_fr_num;
541 	__le16 finished_rb_num;
542 	__le16 finished_fr_nam;
543 	__le32 __unused;
544 } __packed;
545 
546 
547 #define TFD_QUEUE_SIZE_MAX      (256)
548 #define TFD_QUEUE_SIZE_BC_DUP	(64)
549 #define TFD_QUEUE_BC_SIZE	(TFD_QUEUE_SIZE_MAX + TFD_QUEUE_SIZE_BC_DUP)
550 #define IWL_TX_DMA_MASK        DMA_BIT_MASK(36)
551 #define IWL_NUM_OF_TBS		20
552 
553 static inline u8 iwl_get_dma_hi_addr(dma_addr_t addr)
554 {
555 	return (sizeof(addr) > sizeof(u32) ? (addr >> 16) >> 16 : 0) & 0xF;
556 }
557 /**
558  * struct iwl_tfd_tb transmit buffer descriptor within transmit frame descriptor
559  *
560  * This structure contains dma address and length of transmission address
561  *
562  * @lo: low [31:0] portion of the dma address of TX buffer
563  * 	every even is unaligned on 16 bit boundary
564  * @hi_n_len 0-3 [35:32] portion of dma
565  *	     4-15 length of the tx buffer
566  */
567 struct iwl_tfd_tb {
568 	__le32 lo;
569 	__le16 hi_n_len;
570 } __packed;
571 
572 /**
573  * struct iwl_tfd
574  *
575  * Transmit Frame Descriptor (TFD)
576  *
577  * @ __reserved1[3] reserved
578  * @ num_tbs 0-4 number of active tbs
579  *	     5   reserved
580  * 	     6-7 padding (not used)
581  * @ tbs[20]	transmit frame buffer descriptors
582  * @ __pad 	padding
583  *
584  * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
585  * Both driver and device share these circular buffers, each of which must be
586  * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes
587  *
588  * Driver must indicate the physical address of the base of each
589  * circular buffer via the FH_MEM_CBBC_QUEUE registers.
590  *
591  * Each TFD contains pointer/size information for up to 20 data buffers
592  * in host DRAM.  These buffers collectively contain the (one) frame described
593  * by the TFD.  Each buffer must be a single contiguous block of memory within
594  * itself, but buffers may be scattered in host DRAM.  Each buffer has max size
595  * of (4K - 4).  The concatenates all of a TFD's buffers into a single
596  * Tx frame, up to 8 KBytes in size.
597  *
598  * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
599  */
600 struct iwl_tfd {
601 	u8 __reserved1[3];
602 	u8 num_tbs;
603 	struct iwl_tfd_tb tbs[IWL_NUM_OF_TBS];
604 	__le32 __pad;
605 } __packed;
606 
607 /* Keep Warm Size */
608 #define IWL_KW_SIZE 0x1000	/* 4k */
609 
610 /* Fixed (non-configurable) rx data from phy */
611 
612 /**
613  * struct iwlagn_schedq_bc_tbl scheduler byte count table
614  *	base physical address provided by SCD_DRAM_BASE_ADDR
615  * @tfd_offset  0-12 - tx command byte count
616  *	       12-16 - station index
617  */
618 struct iwlagn_scd_bc_tbl {
619 	__le16 tfd_offset[TFD_QUEUE_BC_SIZE];
620 } __packed;
621 
622 #endif /* !__iwl_fh_h__ */
623