1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* 3 * Copyright (C) 2005-2014, 2018-2024 Intel Corporation 4 * Copyright (C) 2013-2014 Intel Mobile Communications GmbH 5 * Copyright (C) 2016 Intel Deutschland GmbH 6 */ 7 #ifndef __iwl_csr_h__ 8 #define __iwl_csr_h__ 9 /* 10 * CSR (control and status registers) 11 * 12 * CSR registers are mapped directly into PCI bus space, and are accessible 13 * whenever platform supplies power to device, even when device is in 14 * low power states due to driver-invoked device resets 15 * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes. 16 * 17 * Use iwl_write32() and iwl_read32() family to access these registers; 18 * these provide simple PCI bus access, without waking up the MAC. 19 * Do not use iwl_write_direct32() family for these registers; 20 * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ. 21 * The MAC (uCode processor, etc.) does not need to be powered up for accessing 22 * the CSR registers. 23 * 24 * NOTE: Device does need to be awake in order to read this memory 25 * via CSR_EEPROM and CSR_OTP registers 26 */ 27 #define CSR_BASE (0x000) 28 29 #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */ 30 #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */ 31 #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */ 32 #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */ 33 #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/ 34 #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */ 35 #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/ 36 #define CSR_GP_CNTRL (CSR_BASE+0x024) 37 #define CSR_FUNC_SCRATCH (CSR_BASE+0x02c) /* Scratch register - used for FW dbg */ 38 39 /* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */ 40 #define CSR_INT_PERIODIC_REG (CSR_BASE+0x005) 41 42 /* 43 * Hardware revision info 44 * Bit fields: 45 * 31-16: Reserved 46 * 15-4: Type of device: see CSR_HW_REV_TYPE_xxx definitions 47 * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D 48 * 1-0: "Dash" (-) value, as in A-1, etc. 49 */ 50 #define CSR_HW_REV (CSR_BASE+0x028) 51 52 /* 53 * RF ID revision info 54 * Bit fields: 55 * 31:24: Reserved (set to 0x0) 56 * 23:12: Type 57 * 11:8: Step (A - 0x0, B - 0x1, etc) 58 * 7:4: Dash 59 * 3:0: Flavor 60 */ 61 #define CSR_HW_RF_ID (CSR_BASE+0x09c) 62 63 /* 64 * EEPROM and OTP (one-time-programmable) memory reads 65 * 66 * NOTE: Device must be awake, initialized via apm_ops.init(), 67 * in order to read. 68 */ 69 #define CSR_EEPROM_REG (CSR_BASE+0x02c) 70 #define CSR_EEPROM_GP (CSR_BASE+0x030) 71 #define CSR_OTP_GP_REG (CSR_BASE+0x034) 72 73 #define CSR_GIO_REG (CSR_BASE+0x03C) 74 #define CSR_GP_UCODE_REG (CSR_BASE+0x048) 75 #define CSR_GP_DRIVER_REG (CSR_BASE+0x050) 76 77 /* 78 * UCODE-DRIVER GP (general purpose) mailbox registers. 79 * SET/CLR registers set/clear bit(s) if "1" is written. 80 */ 81 #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054) 82 #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058) 83 #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c) 84 #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060) 85 86 #define CSR_MBOX_SET_REG (CSR_BASE + 0x88) 87 88 #define CSR_LED_REG (CSR_BASE+0x094) 89 #define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0) 90 #define CSR_MAC_SHADOW_REG_CTRL (CSR_BASE + 0x0A8) /* 6000 and up */ 91 #define CSR_MAC_SHADOW_REG_CTRL_RX_WAKE BIT(20) 92 #define CSR_MAC_SHADOW_REG_CTL2 (CSR_BASE + 0x0AC) 93 #define CSR_MAC_SHADOW_REG_CTL2_RX_WAKE 0xFFFF 94 95 /* LTR control (since IWL_DEVICE_FAMILY_22000) */ 96 #define CSR_LTR_LONG_VAL_AD (CSR_BASE + 0x0D4) 97 #define CSR_LTR_LONG_VAL_AD_NO_SNOOP_REQ 0x80000000 98 #define CSR_LTR_LONG_VAL_AD_NO_SNOOP_SCALE 0x1c000000 99 #define CSR_LTR_LONG_VAL_AD_NO_SNOOP_VAL 0x03ff0000 100 #define CSR_LTR_LONG_VAL_AD_SNOOP_REQ 0x00008000 101 #define CSR_LTR_LONG_VAL_AD_SNOOP_SCALE 0x00001c00 102 #define CSR_LTR_LONG_VAL_AD_SNOOP_VAL 0x000003ff 103 #define CSR_LTR_LONG_VAL_AD_SCALE_USEC 2 104 105 #define CSR_LTR_LAST_MSG (CSR_BASE + 0x0DC) 106 107 /* GIO Chicken Bits (PCI Express bus link power management) */ 108 #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100) 109 110 #define CSR_IPC_SLEEP_CONTROL (CSR_BASE + 0x114) 111 #define CSR_IPC_SLEEP_CONTROL_SUSPEND 0x3 112 #define CSR_IPC_SLEEP_CONTROL_RESUME 0 113 114 /* Doorbell - since Bz 115 * connected to UREG_DOORBELL_TO_ISR6 (lower 16 bits only) 116 */ 117 #define CSR_DOORBELL_VECTOR (CSR_BASE + 0x130) 118 119 /* host chicken bits */ 120 #define CSR_HOST_CHICKEN (CSR_BASE + 0x204) 121 #define CSR_HOST_CHICKEN_PM_IDLE_SRC_DIS_SB_PME BIT(19) 122 123 /* Analog phase-lock-loop configuration */ 124 #define CSR_ANA_PLL_CFG (CSR_BASE+0x20c) 125 126 /* 127 * CSR HW resources monitor registers 128 */ 129 #define CSR_MONITOR_CFG_REG (CSR_BASE+0x214) 130 #define CSR_MONITOR_STATUS_REG (CSR_BASE+0x228) 131 #define CSR_MONITOR_XTAL_RESOURCES (0x00000010) 132 133 /* 134 * CSR Hardware Revision Workaround Register. Indicates hardware rev; 135 * "step" determines CCK backoff for txpower calculation. 136 * See also CSR_HW_REV register. 137 * Bit fields: 138 * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step 139 * 1-0: "Dash" (-) value, as in C-1, etc. 140 */ 141 #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C) 142 143 #define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240) 144 #define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250) 145 146 /* 147 * Scratch register initial configuration - this is set on init, and read 148 * during a error FW error. 149 */ 150 #define CSR_FUNC_SCRATCH_INIT_VALUE (0x01010101) 151 152 /* Bits for CSR_HW_IF_CONFIG_REG */ 153 #define CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP_DASH (0x0000000F) 154 #define CSR_HW_IF_CONFIG_REG_BIT_MONITOR_SRAM (0x00000080) 155 #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x000000C0) 156 #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100) 157 #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200) 158 #define CSR_HW_IF_CONFIG_REG_D3_DEBUG (0x00000200) 159 #define CSR_HW_IF_CONFIG_REG_MSK_PHY_TYPE (0x00000C00) 160 #define CSR_HW_IF_CONFIG_REG_MSK_PHY_DASH (0x00003000) 161 #define CSR_HW_IF_CONFIG_REG_MSK_PHY_STEP (0x0000C000) 162 163 #define CSR_HW_IF_CONFIG_REG_POS_MAC_DASH (0) 164 #define CSR_HW_IF_CONFIG_REG_POS_MAC_STEP (2) 165 #define CSR_HW_IF_CONFIG_REG_POS_BOARD_VER (6) 166 #define CSR_HW_IF_CONFIG_REG_POS_PHY_TYPE (10) 167 #define CSR_HW_IF_CONFIG_REG_POS_PHY_DASH (12) 168 #define CSR_HW_IF_CONFIG_REG_POS_PHY_STEP (14) 169 170 #define CSR_HW_IF_CONFIG_REG_HAP_WAKE 0x00080000 171 /* NOTE: EEPROM_OWN_SEM is no longer defined for new HW */ 172 #define CSR_HW_IF_CONFIG_REG_EEPROM_OWN_SEM 0x00200000 173 #define CSR_HW_IF_CONFIG_REG_PCI_OWN_SET 0x00400000 174 #define CSR_HW_IF_CONFIG_REG_IAMT_UP 0x01000000 175 #define CSR_HW_IF_CONFIG_REG_ME_OWN 0x02000000 176 #define CSR_HW_IF_CONFIG_REG_WAKE_ME 0x08000000 177 #define CSR_HW_IF_CONFIG_REG_WAKE_ME_PCIE_OWNER_EN 0x10000000 178 #define CSR_HW_IF_CONFIG_REG_PERSISTENCE 0x40000000 179 180 #define CSR_MBOX_SET_REG_OS_ALIVE BIT(5) 181 182 #define CSR_INT_PERIODIC_DIS (0x00) /* disable periodic int*/ 183 #define CSR_INT_PERIODIC_ENA (0xFF) /* 255*32 usec ~ 8 msec*/ 184 185 /* interrupt flags in INTA, set by uCode or hardware (e.g. dma), 186 * acknowledged (reset) by host writing "1" to flagged bits. */ 187 #define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */ 188 #define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */ 189 #define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */ 190 #define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */ 191 #define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */ 192 #define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */ 193 #define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */ 194 #define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */ 195 #define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses */ 196 #define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */ 197 #define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */ 198 199 #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \ 200 CSR_INT_BIT_HW_ERR | \ 201 CSR_INT_BIT_FH_TX | \ 202 CSR_INT_BIT_SW_ERR | \ 203 CSR_INT_BIT_RF_KILL | \ 204 CSR_INT_BIT_SW_RX | \ 205 CSR_INT_BIT_WAKEUP | \ 206 CSR_INT_BIT_ALIVE | \ 207 CSR_INT_BIT_RX_PERIODIC) 208 209 /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */ 210 #define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */ 211 #define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */ 212 #define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */ 213 #define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */ 214 #define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */ 215 #define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */ 216 217 #define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \ 218 CSR_FH_INT_BIT_RX_CHNL1 | \ 219 CSR_FH_INT_BIT_RX_CHNL0) 220 221 #define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \ 222 CSR_FH_INT_BIT_TX_CHNL0) 223 224 /* GPIO */ 225 #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200) 226 #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000) 227 #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200) 228 229 /* RESET */ 230 #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001) 231 #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002) 232 #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080) 233 #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100) 234 #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200) 235 #define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000) 236 237 /* 238 * GP (general purpose) CONTROL REGISTER 239 * Bit fields: 240 * 27: HW_RF_KILL_SW 241 * Indicates state of (platform's) hardware RF-Kill switch 242 * 26-24: POWER_SAVE_TYPE 243 * Indicates current power-saving mode: 244 * 000 -- No power saving 245 * 001 -- MAC power-down 246 * 010 -- PHY (radio) power-down 247 * 011 -- Error 248 * 10: XTAL ON request 249 * 9-6: SYS_CONFIG 250 * Indicates current system configuration, reflecting pins on chip 251 * as forced high/low by device circuit board. 252 * 4: GOING_TO_SLEEP 253 * Indicates MAC is entering a power-saving sleep power-down. 254 * Not a good time to access device-internal resources. 255 * 3: MAC_ACCESS_REQ 256 * Host sets this to request and maintain MAC wakeup, to allow host 257 * access to device-internal resources. Host must wait for 258 * MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR 259 * device registers. 260 * 2: INIT_DONE 261 * Host sets this to put device into fully operational D0 power mode. 262 * Host resets this after SW_RESET to put device into low power mode. 263 * 0: MAC_CLOCK_READY 264 * Indicates MAC (ucode processor, etc.) is powered up and can run. 265 * Internal resources are accessible. 266 * NOTE: This does not indicate that the processor is actually running. 267 * NOTE: This does not indicate that device has completed 268 * init or post-power-down restore of internal SRAM memory. 269 * Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that 270 * SRAM is restored and uCode is in normal operation mode. 271 * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and 272 * do not need to save/restore it. 273 * NOTE: After device reset, this bit remains "0" until host sets 274 * INIT_DONE 275 */ 276 #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001) 277 #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004) 278 #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008) 279 #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010) 280 #define CSR_GP_CNTRL_REG_FLAG_XTAL_ON (0x00000400) 281 282 #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001) 283 284 #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000) 285 #define CSR_GP_CNTRL_REG_FLAG_RFKILL_WAKE_L1A_EN (0x04000000) 286 #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000) 287 288 /* From Bz we use these instead during init/reset flow */ 289 #define CSR_GP_CNTRL_REG_FLAG_MAC_INIT BIT(6) 290 #define CSR_GP_CNTRL_REG_FLAG_ROM_START BIT(7) 291 #define CSR_GP_CNTRL_REG_FLAG_MAC_STATUS BIT(20) 292 #define CSR_GP_CNTRL_REG_FLAG_BZ_MAC_ACCESS_REQ BIT(21) 293 #define CSR_GP_CNTRL_REG_FLAG_BUS_MASTER_DISABLE_STATUS BIT(28) 294 #define CSR_GP_CNTRL_REG_FLAG_BUS_MASTER_DISABLE_REQ BIT(29) 295 #define CSR_GP_CNTRL_REG_FLAG_SW_RESET BIT(31) 296 297 /* HW REV */ 298 #define CSR_HW_REV_STEP_DASH(_val) ((_val) & CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP_DASH) 299 #define CSR_HW_REV_TYPE(_val) (((_val) & 0x000FFF0) >> 4) 300 301 /* HW RFID */ 302 #define CSR_HW_RFID_FLAVOR(_val) (((_val) & 0x000000F) >> 0) 303 #define CSR_HW_RFID_DASH(_val) (((_val) & 0x00000F0) >> 4) 304 #define CSR_HW_RFID_STEP(_val) (((_val) & 0x0000F00) >> 8) 305 #define CSR_HW_RFID_TYPE(_val) (((_val) & 0x0FFF000) >> 12) 306 #define CSR_HW_RFID_IS_CDB(_val) (((_val) & 0x10000000) >> 28) 307 #define CSR_HW_RFID_IS_JACKET(_val) (((_val) & 0x20000000) >> 29) 308 309 /* hw_rev values */ 310 enum { 311 SILICON_A_STEP = 0, 312 SILICON_B_STEP, 313 SILICON_C_STEP, 314 SILICON_D_STEP, 315 SILICON_E_STEP, 316 SILICON_TC_STEP = 0xe, 317 SILICON_Z_STEP = 0xf, 318 }; 319 320 321 #define CSR_HW_REV_TYPE_MSK (0x000FFF0) 322 #define CSR_HW_REV_TYPE_5300 (0x0000020) 323 #define CSR_HW_REV_TYPE_5350 (0x0000030) 324 #define CSR_HW_REV_TYPE_5100 (0x0000050) 325 #define CSR_HW_REV_TYPE_5150 (0x0000040) 326 #define CSR_HW_REV_TYPE_1000 (0x0000060) 327 #define CSR_HW_REV_TYPE_6x00 (0x0000070) 328 #define CSR_HW_REV_TYPE_6x50 (0x0000080) 329 #define CSR_HW_REV_TYPE_6150 (0x0000084) 330 #define CSR_HW_REV_TYPE_6x05 (0x00000B0) 331 #define CSR_HW_REV_TYPE_6x30 CSR_HW_REV_TYPE_6x05 332 #define CSR_HW_REV_TYPE_6x35 CSR_HW_REV_TYPE_6x05 333 #define CSR_HW_REV_TYPE_2x30 (0x00000C0) 334 #define CSR_HW_REV_TYPE_2x00 (0x0000100) 335 #define CSR_HW_REV_TYPE_105 (0x0000110) 336 #define CSR_HW_REV_TYPE_135 (0x0000120) 337 #define CSR_HW_REV_TYPE_3160 (0x0000164) 338 #define CSR_HW_REV_TYPE_7265D (0x0000210) 339 #define CSR_HW_REV_TYPE_NONE (0x00001F0) 340 #define CSR_HW_REV_TYPE_QNJ (0x0000360) 341 #define CSR_HW_REV_TYPE_QNJ_B0 (0x0000361) 342 #define CSR_HW_REV_TYPE_QU_B0 (0x0000331) 343 #define CSR_HW_REV_TYPE_QU_C0 (0x0000332) 344 #define CSR_HW_REV_TYPE_QUZ (0x0000351) 345 #define CSR_HW_REV_TYPE_HR_CDB (0x0000340) 346 #define CSR_HW_REV_TYPE_SO (0x0000370) 347 #define CSR_HW_REV_TYPE_TY (0x0000420) 348 349 /* RF_ID value */ 350 #define CSR_HW_RF_ID_TYPE_JF (0x00105100) 351 #define CSR_HW_RF_ID_TYPE_HR (0x0010A000) 352 #define CSR_HW_RF_ID_TYPE_HR1 (0x0010c100) 353 #define CSR_HW_RF_ID_TYPE_HRCDB (0x00109F00) 354 #define CSR_HW_RF_ID_TYPE_GF (0x0010D000) 355 #define CSR_HW_RF_ID_TYPE_GF4 (0x0010E000) 356 #define CSR_HW_RF_ID_TYPE_FM (0x00112000) 357 #define CSR_HW_RF_ID_TYPE_WP (0x00113000) 358 359 /* HW_RF CHIP STEP */ 360 #define CSR_HW_RF_STEP(_val) (((_val) >> 8) & 0xF) 361 362 /* EEPROM REG */ 363 #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001) 364 #define CSR_EEPROM_REG_BIT_CMD (0x00000002) 365 #define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC) 366 #define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000) 367 368 /* EEPROM GP */ 369 #define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */ 370 #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180) 371 #define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP (0x00000000) 372 #define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP (0x00000001) 373 #define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002) 374 #define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004) 375 376 /* One-time-programmable memory general purpose reg */ 377 #define CSR_OTP_GP_REG_DEVICE_SELECT (0x00010000) /* 0 - EEPROM, 1 - OTP */ 378 #define CSR_OTP_GP_REG_OTP_ACCESS_MODE (0x00020000) /* 0 - absolute, 1 - relative */ 379 #define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK (0x00100000) /* bit 20 */ 380 #define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK (0x00200000) /* bit 21 */ 381 382 /* GP REG */ 383 #define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */ 384 #define CSR_GP_REG_NO_POWER_SAVE (0x00000000) 385 #define CSR_GP_REG_MAC_POWER_SAVE (0x01000000) 386 #define CSR_GP_REG_PHY_POWER_SAVE (0x02000000) 387 #define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000) 388 389 390 /* CSR GIO */ 391 #define CSR_GIO_REG_VAL_L0S_DISABLED (0x00000002) 392 393 /* 394 * UCODE-DRIVER GP (general purpose) mailbox register 1 395 * Host driver and uCode write and/or read this register to communicate with 396 * each other. 397 * Bit fields: 398 * 4: UCODE_DISABLE 399 * Host sets this to request permanent halt of uCode, same as 400 * sending CARD_STATE command with "halt" bit set. 401 * 3: CT_KILL_EXIT 402 * Host sets this to request exit from CT_KILL state, i.e. host thinks 403 * device temperature is low enough to continue normal operation. 404 * 2: CMD_BLOCKED 405 * Host sets this during RF KILL power-down sequence (HW, SW, CT KILL) 406 * to release uCode to clear all Tx and command queues, enter 407 * unassociated mode, and power down. 408 * NOTE: Some devices also use HBUS_TARG_MBX_C register for this bit. 409 * 1: SW_BIT_RFKILL 410 * Host sets this when issuing CARD_STATE command to request 411 * device sleep. 412 * 0: MAC_SLEEP 413 * uCode sets this when preparing a power-saving power-down. 414 * uCode resets this when power-up is complete and SRAM is sane. 415 * NOTE: device saves internal SRAM data to host when powering down, 416 * and must restore this data after powering back up. 417 * MAC_SLEEP is the best indication that restore is complete. 418 * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and 419 * do not need to save/restore it. 420 */ 421 #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001) 422 #define CSR_UCODE_SW_BIT_RFKILL (0x00000002) 423 #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004) 424 #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008) 425 #define CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE (0x00000020) 426 427 /* GP Driver */ 428 #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003) 429 #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB (0x00000000) 430 #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB (0x00000001) 431 #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002) 432 #define CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6 (0x00000004) 433 #define CSR_GP_DRIVER_REG_BIT_6050_1x2 (0x00000008) 434 435 #define CSR_GP_DRIVER_REG_BIT_RADIO_IQ_INVER (0x00000080) 436 437 /* GIO Chicken Bits (PCI Express bus link power management) */ 438 #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000) 439 #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000) 440 441 /* LED */ 442 #define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF) 443 #define CSR_LED_REG_TURN_ON (0x60) 444 #define CSR_LED_REG_TURN_OFF (0x20) 445 446 /* ANA_PLL */ 447 #define CSR50_ANA_PLL_CFG_VAL (0x00880300) 448 449 /* HPET MEM debug */ 450 #define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000) 451 452 /* DRAM INT TABLE */ 453 #define CSR_DRAM_INT_TBL_ENABLE (1 << 31) 454 #define CSR_DRAM_INIT_TBL_WRITE_POINTER (1 << 28) 455 #define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27) 456 457 /* 458 * SHR target access (Shared block memory space) 459 * 460 * Shared internal registers can be accessed directly from PCI bus through SHR 461 * arbiter without need for the MAC HW to be powered up. This is possible due to 462 * indirect read/write via HEEP_CTRL_WRD_PCIEX_CTRL (0xEC) and 463 * HEEP_CTRL_WRD_PCIEX_DATA (0xF4) registers. 464 * 465 * Use iwl_write32()/iwl_read32() family to access these registers. The MAC HW 466 * need not be powered up so no "grab inc access" is required. 467 */ 468 469 /* 470 * Registers for accessing shared registers (e.g. SHR_APMG_GP1, 471 * SHR_APMG_XTAL_CFG). For example, to read from SHR_APMG_GP1 register (0x1DC), 472 * first, write to the control register: 473 * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register) 474 * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 2 (read access) 475 * second, read from the data register HEEP_CTRL_WRD_PCIEX_DATA[31:0]. 476 * 477 * To write the register, first, write to the data register 478 * HEEP_CTRL_WRD_PCIEX_DATA[31:0] and then: 479 * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register) 480 * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 3 (write access) 481 */ 482 #define HEEP_CTRL_WRD_PCIEX_CTRL_REG (CSR_BASE+0x0ec) 483 #define HEEP_CTRL_WRD_PCIEX_DATA_REG (CSR_BASE+0x0f4) 484 485 /* 486 * HBUS (Host-side Bus) 487 * 488 * HBUS registers are mapped directly into PCI bus space, but are used 489 * to indirectly access device's internal memory or registers that 490 * may be powered-down. 491 * 492 * Use iwl_write_direct32()/iwl_read_direct32() family for these registers; 493 * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ 494 * to make sure the MAC (uCode processor, etc.) is powered up for accessing 495 * internal resources. 496 * 497 * Do not use iwl_write32()/iwl_read32() family to access these registers; 498 * these provide only simple PCI bus access, without waking up the MAC. 499 */ 500 #define HBUS_BASE (0x400) 501 502 /* 503 * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM 504 * structures, error log, event log, verifying uCode load). 505 * First write to address register, then read from or write to data register 506 * to complete the job. Once the address register is set up, accesses to 507 * data registers auto-increment the address by one dword. 508 * Bit usage for address registers (read or write): 509 * 0-31: memory address within device 510 */ 511 #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c) 512 #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010) 513 #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018) 514 #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c) 515 516 /* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */ 517 #define HBUS_TARG_MBX_C (HBUS_BASE+0x030) 518 #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004) 519 520 /* 521 * Registers for accessing device's internal peripheral registers 522 * (e.g. SCD, BSM, etc.). First write to address register, 523 * then read from or write to data register to complete the job. 524 * Bit usage for address registers (read or write): 525 * 0-15: register address (offset) within device 526 * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword) 527 */ 528 #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044) 529 #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048) 530 #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c) 531 #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050) 532 533 /* Used to enable DBGM */ 534 #define HBUS_TARG_TEST_REG (HBUS_BASE+0x05c) 535 536 /* 537 * Per-Tx-queue write pointer (index, really!) 538 * Indicates index to next TFD that driver will fill (1 past latest filled). 539 * Bit usage: 540 * 0-7: queue write index 541 * 11-8: queue selector 542 */ 543 #define HBUS_TARG_WRPTR (HBUS_BASE+0x060) 544 /* This register is common for Tx and Rx, Rx queues start from 512 */ 545 #define HBUS_TARG_WRPTR_Q_SHIFT (16) 546 #define HBUS_TARG_WRPTR_RX_Q(q) (((q) + 512) << HBUS_TARG_WRPTR_Q_SHIFT) 547 548 /********************************************************** 549 * CSR values 550 **********************************************************/ 551 /* 552 * host interrupt timeout value 553 * used with setting interrupt coalescing timer 554 * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit 555 * 556 * default interrupt coalescing timer is 64 x 32 = 2048 usecs 557 */ 558 #define IWL_HOST_INT_TIMEOUT_MAX (0xFF) 559 #define IWL_HOST_INT_TIMEOUT_DEF (0x40) 560 #define IWL_HOST_INT_TIMEOUT_MIN (0x0) 561 #define IWL_HOST_INT_OPER_MODE BIT(31) 562 563 /***************************************************************************** 564 * 7000/3000 series SHR DTS addresses * 565 *****************************************************************************/ 566 567 /* Diode Results Register Structure: */ 568 enum dtd_diode_reg { 569 DTS_DIODE_REG_DIG_VAL = 0x000000FF, /* bits [7:0] */ 570 DTS_DIODE_REG_VREF_LOW = 0x0000FF00, /* bits [15:8] */ 571 DTS_DIODE_REG_VREF_HIGH = 0x00FF0000, /* bits [23:16] */ 572 DTS_DIODE_REG_VREF_ID = 0x03000000, /* bits [25:24] */ 573 DTS_DIODE_REG_PASS_ONCE = 0x80000000, /* bits [31:31] */ 574 DTS_DIODE_REG_FLAGS_MSK = 0xFF000000, /* bits [31:24] */ 575 /* Those are the masks INSIDE the flags bit-field: */ 576 DTS_DIODE_REG_FLAGS_VREFS_ID_POS = 0, 577 DTS_DIODE_REG_FLAGS_VREFS_ID = 0x00000003, /* bits [1:0] */ 578 DTS_DIODE_REG_FLAGS_PASS_ONCE_POS = 7, 579 DTS_DIODE_REG_FLAGS_PASS_ONCE = 0x00000080, /* bits [7:7] */ 580 }; 581 582 /***************************************************************************** 583 * MSIX related registers * 584 *****************************************************************************/ 585 586 #define CSR_MSIX_BASE (0x2000) 587 #define CSR_MSIX_FH_INT_CAUSES_AD (CSR_MSIX_BASE + 0x800) 588 #define CSR_MSIX_FH_INT_MASK_AD (CSR_MSIX_BASE + 0x804) 589 #define CSR_MSIX_HW_INT_CAUSES_AD (CSR_MSIX_BASE + 0x808) 590 #define CSR_MSIX_HW_INT_MASK_AD (CSR_MSIX_BASE + 0x80C) 591 #define CSR_MSIX_AUTOMASK_ST_AD (CSR_MSIX_BASE + 0x810) 592 #define CSR_MSIX_RX_IVAR_AD_REG (CSR_MSIX_BASE + 0x880) 593 #define CSR_MSIX_IVAR_AD_REG (CSR_MSIX_BASE + 0x890) 594 #define CSR_MSIX_PENDING_PBA_AD (CSR_MSIX_BASE + 0x1000) 595 #define CSR_MSIX_RX_IVAR(cause) (CSR_MSIX_RX_IVAR_AD_REG + (cause)) 596 #define CSR_MSIX_IVAR(cause) (CSR_MSIX_IVAR_AD_REG + (cause)) 597 598 #define MSIX_FH_INT_CAUSES_Q(q) (q) 599 600 /* 601 * Causes for the FH register interrupts 602 */ 603 enum msix_fh_int_causes { 604 MSIX_FH_INT_CAUSES_Q0 = BIT(0), 605 MSIX_FH_INT_CAUSES_Q1 = BIT(1), 606 MSIX_FH_INT_CAUSES_D2S_CH0_NUM = BIT(16), 607 MSIX_FH_INT_CAUSES_D2S_CH1_NUM = BIT(17), 608 MSIX_FH_INT_CAUSES_S2D = BIT(19), 609 MSIX_FH_INT_CAUSES_FH_ERR = BIT(21), 610 }; 611 612 /* The low 16 bits are for rx data queue indication */ 613 #define MSIX_FH_INT_CAUSES_DATA_QUEUE 0xffff 614 615 /* 616 * Causes for the HW register interrupts 617 */ 618 enum msix_hw_int_causes { 619 MSIX_HW_INT_CAUSES_REG_ALIVE = BIT(0), 620 MSIX_HW_INT_CAUSES_REG_WAKEUP = BIT(1), 621 MSIX_HW_INT_CAUSES_REG_IML = BIT(1), 622 MSIX_HW_INT_CAUSES_REG_RESET_DONE = BIT(2), 623 MSIX_HW_INT_CAUSES_REG_TOP_FATAL_ERR = BIT(3), 624 MSIX_HW_INT_CAUSES_REG_SW_ERR_BZ = BIT(5), 625 MSIX_HW_INT_CAUSES_REG_CT_KILL = BIT(6), 626 MSIX_HW_INT_CAUSES_REG_RF_KILL = BIT(7), 627 MSIX_HW_INT_CAUSES_REG_PERIODIC = BIT(8), 628 MSIX_HW_INT_CAUSES_REG_SW_ERR = BIT(25), 629 MSIX_HW_INT_CAUSES_REG_SCD = BIT(26), 630 MSIX_HW_INT_CAUSES_REG_FH_TX = BIT(27), 631 MSIX_HW_INT_CAUSES_REG_HW_ERR = BIT(29), 632 MSIX_HW_INT_CAUSES_REG_HAP = BIT(30), 633 }; 634 635 #define MSIX_MIN_INTERRUPT_VECTORS 2 636 #define MSIX_AUTO_CLEAR_CAUSE 0 637 #define MSIX_NON_AUTO_CLEAR_CAUSE BIT(7) 638 639 /***************************************************************************** 640 * HW address related registers * 641 *****************************************************************************/ 642 643 #define CSR_ADDR_BASE(trans) ((trans)->cfg->mac_addr_from_csr) 644 #define CSR_MAC_ADDR0_OTP(trans) (CSR_ADDR_BASE(trans) + 0x00) 645 #define CSR_MAC_ADDR1_OTP(trans) (CSR_ADDR_BASE(trans) + 0x04) 646 #define CSR_MAC_ADDR0_STRAP(trans) (CSR_ADDR_BASE(trans) + 0x08) 647 #define CSR_MAC_ADDR1_STRAP(trans) (CSR_ADDR_BASE(trans) + 0x0c) 648 649 #endif /* !__iwl_csr_h__ */ 650