xref: /linux/drivers/net/wireless/intel/iwlwifi/iwl-config.h (revision b2e4bccc55b138616cce9127c78e4eaded240abc)
1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /*
3  * Copyright (C) 2005-2014, 2018-2021 Intel Corporation
4  * Copyright (C) 2016-2017 Intel Deutschland GmbH
5  * Copyright (C) 2018-2025 Intel Corporation
6  */
7 #ifndef __IWL_CONFIG_H__
8 #define __IWL_CONFIG_H__
9 
10 #include <linux/types.h>
11 #include <linux/netdevice.h>
12 #include <linux/ieee80211.h>
13 #include <linux/nl80211.h>
14 #include <linux/mod_devicetable.h>
15 #include "iwl-csr.h"
16 #include "iwl-drv.h"
17 
18 enum iwl_device_family {
19 	IWL_DEVICE_FAMILY_UNDEFINED,
20 	IWL_DEVICE_FAMILY_1000,
21 	IWL_DEVICE_FAMILY_100,
22 	IWL_DEVICE_FAMILY_2000,
23 	IWL_DEVICE_FAMILY_2030,
24 	IWL_DEVICE_FAMILY_105,
25 	IWL_DEVICE_FAMILY_135,
26 	IWL_DEVICE_FAMILY_5000,
27 	IWL_DEVICE_FAMILY_5150,
28 	IWL_DEVICE_FAMILY_6000,
29 	IWL_DEVICE_FAMILY_6000i,
30 	IWL_DEVICE_FAMILY_6005,
31 	IWL_DEVICE_FAMILY_6030,
32 	IWL_DEVICE_FAMILY_6050,
33 	IWL_DEVICE_FAMILY_6150,
34 	IWL_DEVICE_FAMILY_7000,
35 	IWL_DEVICE_FAMILY_8000,
36 	IWL_DEVICE_FAMILY_9000,
37 	IWL_DEVICE_FAMILY_22000,
38 	IWL_DEVICE_FAMILY_AX210,
39 	IWL_DEVICE_FAMILY_BZ,
40 	IWL_DEVICE_FAMILY_SC,
41 	IWL_DEVICE_FAMILY_DR,
42 };
43 
44 /*
45  * LED mode
46  *    IWL_LED_DEFAULT:  use device default
47  *    IWL_LED_RF_STATE: turn LED on/off based on RF state
48  *			LED ON  = RF ON
49  *			LED OFF = RF OFF
50  *    IWL_LED_BLINK:    adjust led blink rate based on blink table
51  *    IWL_LED_DISABLE:	led disabled
52  */
53 enum iwl_led_mode {
54 	IWL_LED_DEFAULT,
55 	IWL_LED_RF_STATE,
56 	IWL_LED_BLINK,
57 	IWL_LED_DISABLE,
58 };
59 
60 /**
61  * enum iwl_nvm_type - nvm formats
62  * @IWL_NVM: the regular format
63  * @IWL_NVM_EXT: extended NVM format
64  * @IWL_NVM_SDP: NVM format used by 3168 series
65  */
66 enum iwl_nvm_type {
67 	IWL_NVM,
68 	IWL_NVM_EXT,
69 	IWL_NVM_SDP,
70 };
71 
72 /*
73  * This is the threshold value of plcp error rate per 100mSecs.  It is
74  * used to set and check for the validity of plcp_delta.
75  */
76 #define IWL_MAX_PLCP_ERR_THRESHOLD_MIN		1
77 #define IWL_MAX_PLCP_ERR_THRESHOLD_DEF		50
78 #define IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF	100
79 #define IWL_MAX_PLCP_ERR_EXT_LONG_THRESHOLD_DEF	200
80 #define IWL_MAX_PLCP_ERR_THRESHOLD_MAX		255
81 #define IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE	0
82 
83 /* TX queue watchdog timeouts in mSecs */
84 #define IWL_WATCHDOG_DISABLED	0
85 #define IWL_DEF_WD_TIMEOUT	2500
86 #define IWL_LONG_WD_TIMEOUT	10000
87 #define IWL_MAX_WD_TIMEOUT	120000
88 
89 #define IWL_DEFAULT_MAX_TX_POWER 22
90 #define IWL_TX_CSUM_NETIF_FLAGS (NETIF_F_IPV6_CSUM | NETIF_F_IP_CSUM |\
91 				 NETIF_F_TSO | NETIF_F_TSO6)
92 #define IWL_CSUM_NETIF_FLAGS_MASK (IWL_TX_CSUM_NETIF_FLAGS | NETIF_F_RXCSUM)
93 
94 /* Antenna presence definitions */
95 #define	ANT_NONE	0x0
96 #define	ANT_INVALID	0xff
97 #define	ANT_A		BIT(0)
98 #define	ANT_B		BIT(1)
99 #define ANT_C		BIT(2)
100 #define	ANT_AB		(ANT_A | ANT_B)
101 #define	ANT_AC		(ANT_A | ANT_C)
102 #define ANT_BC		(ANT_B | ANT_C)
103 #define ANT_ABC		(ANT_A | ANT_B | ANT_C)
104 
105 
106 #define IWL_FW_AND_PNVM(pfx, api)				\
107 	MODULE_FIRMWARE(pfx "-" __stringify(api) ".ucode");	\
108 	MODULE_FIRMWARE(pfx ".pnvm")
109 
110 #define IWL_CORE_FW(pfx, core)					\
111 	MODULE_FIRMWARE(pfx "-c" __stringify(core) ".ucode")
112 
113 static inline u8 num_of_ant(u8 mask)
114 {
115 	return  !!((mask) & ANT_A) +
116 		!!((mask) & ANT_B) +
117 		!!((mask) & ANT_C);
118 }
119 
120 /**
121  * struct iwl_fw_mon_reg - FW monitor register info
122  * @addr: register address
123  * @mask: register mask
124  */
125 struct iwl_fw_mon_reg {
126 	u32 addr;
127 	u32 mask;
128 };
129 
130 /**
131  * struct iwl_fw_mon_regs - FW monitor registers
132  * @write_ptr: write pointer register
133  * @cycle_cnt: cycle count register
134  * @cur_frag: current fragment in use
135  */
136 struct iwl_fw_mon_regs {
137 	struct iwl_fw_mon_reg write_ptr;
138 	struct iwl_fw_mon_reg cycle_cnt;
139 	struct iwl_fw_mon_reg cur_frag;
140 };
141 
142 /**
143  * struct iwl_family_base_params - base parameters for an entire family
144  * @max_ll_items: max number of OTP blocks
145  * @shadow_ram_support: shadow support for OTP memory
146  * @led_compensation: compensate on the led on/off time per HW according
147  *	to the deviation to achieve the desired led frequency.
148  *	The detail algorithm is described in iwl-led.c
149  * @wd_timeout: TX queues watchdog timeout
150  * @max_event_log_size: size of event log buffer size for ucode event logging
151  * @shadow_reg_enable: HW shadow register support
152  * @apmg_not_supported: there's no APMG
153  * @apmg_wake_up_wa: should the MAC access REQ be asserted when a command
154  *	is in flight. This is due to a HW bug in 7260, 3160 and 7265.
155  * @scd_chain_ext_wa: should the chain extension feature in SCD be disabled.
156  * @max_tfd_queue_size: max number of entries in tfd queue.
157  * @eeprom_size: EEPROM size
158  * @num_of_queues: number of HW TX queues supported
159  * @pcie_l1_allowed: PCIe L1 state is allowed
160  * @pll_cfg: PLL configuration needed
161  * @nvm_hw_section_num: the ID of the HW NVM section
162  * @features: hw features, any combination of feature_passlist
163  * @smem_offset: offset from which the SMEM begins
164  * @smem_len: the length of SMEM
165  * @mac_addr_from_csr: read HW address from CSR registers at this offset
166  * @d3_debug_data_base_addr: base address where D3 debug data is stored
167  * @d3_debug_data_length: length of the D3 debug data
168  * @min_ba_txq_size: minimum number of slots required in a TX queue used
169  *	for aggregation
170  * @min_txq_size: minimum number of slots required in a TX queue
171  * @gp2_reg_addr: GP2 (timer) register address
172  * @min_umac_error_event_table: minimum SMEM location of UMAC error table
173  * @mon_dbgi_regs: monitor DBGI registers
174  * @mon_dram_regs: monitor DRAM registers
175  * @mon_smem_regs: monitor SMEM registers
176  * @ucode_api_max: Highest version of uCode API supported by driver.
177  * @ucode_api_min: Lowest version of uCode API supported by driver.
178  */
179 struct iwl_family_base_params {
180 	unsigned int wd_timeout;
181 
182 	u16 eeprom_size;
183 	u16 max_event_log_size;
184 
185 	u8 pll_cfg:1, /* for iwl_pcie_apm_init() */
186 	   shadow_ram_support:1,
187 	   shadow_reg_enable:1,
188 	   pcie_l1_allowed:1,
189 	   apmg_wake_up_wa:1,
190 	   apmg_not_supported:1,
191 	   scd_chain_ext_wa:1;
192 
193 	u16 num_of_queues;	/* def: HW dependent */
194 	u32 max_tfd_queue_size;	/* def: HW dependent */
195 
196 	u8 max_ll_items;
197 	u8 led_compensation;
198 	u16 ucode_api_max;
199 	u16 ucode_api_min;
200 	u32 mac_addr_from_csr:10;
201 	u8 nvm_hw_section_num;
202 	netdev_features_t features;
203 	u32 smem_offset;
204 	u32 smem_len;
205 	u32 min_umac_error_event_table;
206 	u32 d3_debug_data_base_addr;
207 	u32 d3_debug_data_length;
208 	u32 min_txq_size;
209 	u32 gp2_reg_addr;
210 	u32 min_ba_txq_size;
211 	const struct iwl_fw_mon_regs mon_dram_regs;
212 	const struct iwl_fw_mon_regs mon_smem_regs;
213 	const struct iwl_fw_mon_regs mon_dbgi_regs;
214 };
215 
216 /*
217  * FW is released as "core N release", and we used to have a
218  * gap of 3 between the API version and core number. Now the
219  * reported API version will be 1000 + core and we encode it
220  * in the filename as "c<core>".
221  */
222 #define API_IS_CORE_START		1000
223 #define API_TO_CORE_OFFS		3
224 #define ENCODE_CORE_AS_API(core)	(API_IS_CORE_START + (core))
225 
226 static inline bool iwl_api_is_core_number(int api)
227 {
228 	return api >= API_IS_CORE_START;
229 }
230 
231 static inline int iwl_api_to_core(int api)
232 {
233 	if (iwl_api_is_core_number(api))
234 		return api - API_IS_CORE_START;
235 
236 	return api - API_TO_CORE_OFFS;
237 }
238 
239 #define FW_API_FMT			"%s%d"
240 #define FW_API_ARG(n)						\
241 	iwl_api_is_core_number(n) ? "c" : "",			\
242 	iwl_api_is_core_number(n) ? (n) - API_IS_CORE_START : (n)
243 
244 /*
245  * @stbc: support Tx STBC and 1*SS Rx STBC
246  * @ldpc: support Tx/Rx with LDPC
247  * @use_rts_for_aggregation: use rts/cts protection for HT traffic
248  * @ht40_bands: bitmap of bands (using %NL80211_BAND_*) that support HT40
249  */
250 struct iwl_ht_params {
251 	u8 ht_greenfield_support:1,
252 	   stbc:1,
253 	   ldpc:1,
254 	   use_rts_for_aggregation:1;
255 	u8 ht40_bands;
256 };
257 
258 /*
259  * Tx-backoff threshold
260  * @temperature: The threshold in Celsius
261  * @backoff: The tx-backoff in uSec
262  */
263 struct iwl_tt_tx_backoff {
264 	s32 temperature;
265 	u32 backoff;
266 };
267 
268 #define TT_TX_BACKOFF_SIZE 6
269 
270 /**
271  * struct iwl_tt_params - thermal throttling parameters
272  * @ct_kill_entry: CT Kill entry threshold
273  * @ct_kill_exit: CT Kill exit threshold
274  * @ct_kill_duration: The time  intervals (in uSec) in which the driver needs
275  *	to checks whether to exit CT Kill.
276  * @dynamic_smps_entry: Dynamic SMPS entry threshold
277  * @dynamic_smps_exit: Dynamic SMPS exit threshold
278  * @tx_protection_entry: TX protection entry threshold
279  * @tx_protection_exit: TX protection exit threshold
280  * @tx_backoff: Array of thresholds for tx-backoff , in ascending order.
281  * @support_ct_kill: Support CT Kill?
282  * @support_dynamic_smps: Support dynamic SMPS?
283  * @support_tx_protection: Support tx protection?
284  * @support_tx_backoff: Support tx-backoff?
285  */
286 struct iwl_tt_params {
287 	u32 ct_kill_entry;
288 	u32 ct_kill_exit;
289 	u32 ct_kill_duration;
290 	u32 dynamic_smps_entry;
291 	u32 dynamic_smps_exit;
292 	u32 tx_protection_entry;
293 	u32 tx_protection_exit;
294 	struct iwl_tt_tx_backoff tx_backoff[TT_TX_BACKOFF_SIZE];
295 	u8 support_ct_kill:1,
296 	   support_dynamic_smps:1,
297 	   support_tx_protection:1,
298 	   support_tx_backoff:1;
299 };
300 
301 /*
302  * information on how to parse the EEPROM
303  */
304 #define EEPROM_REG_BAND_1_CHANNELS		0x08
305 #define EEPROM_REG_BAND_2_CHANNELS		0x26
306 #define EEPROM_REG_BAND_3_CHANNELS		0x42
307 #define EEPROM_REG_BAND_4_CHANNELS		0x5C
308 #define EEPROM_REG_BAND_5_CHANNELS		0x74
309 #define EEPROM_REG_BAND_24_HT40_CHANNELS	0x82
310 #define EEPROM_REG_BAND_52_HT40_CHANNELS	0x92
311 #define EEPROM_6000_REG_BAND_24_HT40_CHANNELS	0x80
312 #define EEPROM_REGULATORY_BAND_NO_HT40		0
313 
314 /* lower blocks contain EEPROM image and calibration data */
315 #define OTP_LOW_IMAGE_SIZE_2K		(2 * 512 * sizeof(u16))  /*  2 KB */
316 #define OTP_LOW_IMAGE_SIZE_16K		(16 * 512 * sizeof(u16)) /* 16 KB */
317 #define OTP_LOW_IMAGE_SIZE_32K		(32 * 512 * sizeof(u16)) /* 32 KB */
318 
319 struct iwl_eeprom_params {
320 	const u8 regulatory_bands[7];
321 	bool enhanced_txpower;
322 };
323 
324 /* Tx-backoff power threshold
325  * @pwr: The power limit in mw
326  * @backoff: The tx-backoff in uSec
327  */
328 struct iwl_pwr_tx_backoff {
329 	u32 pwr;
330 	u32 backoff;
331 };
332 
333 enum iwl_mac_cfg_ltr_delay {
334 	IWL_CFG_TRANS_LTR_DELAY_NONE	= 0,
335 	IWL_CFG_TRANS_LTR_DELAY_200US	= 1,
336 	IWL_CFG_TRANS_LTR_DELAY_2500US	= 2,
337 	IWL_CFG_TRANS_LTR_DELAY_1820US	= 3,
338 };
339 
340 /**
341  * struct iwl_mac_cfg - information about the MAC-specific device part
342  *
343  * These values are specific to the device ID and do not change when
344  * multiple configs are used for a single device ID.  They values are
345  * used, among other things, to boot the NIC so that the HW REV or
346  * RFID can be read before deciding the remaining parameters to use.
347  *
348  * @base: pointer to basic parameters
349  * @device_family: the device family
350  * @umac_prph_offset: offset to add to UMAC periphery address
351  * @xtal_latency: power up latency to get the xtal stabilized
352  * @extra_phy_cfg_flags: extra configuration flags to pass to the PHY
353  * @gen2: 22000 and on transport operation
354  * @mq_rx_supported: multi-queue rx support
355  * @integrated: discrete or integrated
356  * @low_latency_xtal: use the low latency xtal if supported
357  * @bisr_workaround: BISR hardware workaround (for 22260 series devices)
358  * @ltr_delay: LTR delay parameter, &enum iwl_mac_cfg_ltr_delay.
359  * @imr_enabled: use the IMR if supported.
360  */
361 struct iwl_mac_cfg {
362 	const struct iwl_family_base_params *base;
363 	enum iwl_device_family device_family;
364 	u32 umac_prph_offset;
365 	u32 xtal_latency;
366 	u32 extra_phy_cfg_flags;
367 	u32 gen2:1,
368 	    mq_rx_supported:1,
369 	    integrated:1,
370 	    low_latency_xtal:1,
371 	    bisr_workaround:1,
372 	    ltr_delay:2,
373 	    imr_enabled:1;
374 };
375 
376 /*
377  * These sizes were picked according to 8 MSDUs inside 64/256/612 A-MSDUs
378  * in an A-MPDU, with additional overhead to account for processing time.
379  * They will be doubled for MACs starting from So/Ty that don't support
380  * putting multiple frames into a single buffer.
381  */
382 #define IWL_NUM_RBDS_NON_HE		(64 * 8)
383 #define IWL_NUM_RBDS_HE			(256 * 8)
384 #define IWL_NUM_RBDS_EHT		(512 * 8)
385 
386 /**
387  * struct iwl_rf_cfg
388  * @fw_name_pre: Firmware filename prefix. The api version and extension
389  *	(.ucode) will be added to filename before loading from disk. The
390  *	filename is constructed as <fw_name_pre>-<api>.ucode.
391  *	name will be generated dynamically
392  * @ucode_api_max: Highest version of uCode API supported by driver.
393  * @ucode_api_min: Lowest version of uCode API supported by driver.
394  * @max_inst_size: The maximal length of the fw inst section (only DVM)
395  * @max_data_size: The maximal length of the fw data section (only DVM)
396  * @valid_tx_ant: valid transmit antenna
397  * @valid_rx_ant: valid receive antenna
398  * @non_shared_ant: the antenna that is for WiFi only
399  * @nvm_ver: NVM version
400  * @nvm_calib_ver: NVM calibration version
401  * @bw_limit: bandwidth limit for this device, if non-zero
402  * @ht_params: point to ht parameters
403  * @eeprom_params: EEPROM parameters (old devices)
404  * @thermal_params: Thermal throttling parameters
405  * @lp_xtal_workaround: low-power crystal workaround needed
406  * @led_mode: 0=blinking, 1=On(RF On)/Off(RF Off)
407  * @rx_with_siso_diversity: 1x1 device with rx antenna diversity
408  * @tx_with_siso_diversity: 1x1 device with tx antenna diversity
409  * @internal_wimax_coex: internal wifi/wimax combo device
410  * @host_interrupt_operation_mode: device needs host interrupt operation
411  *	mode set
412  * @pwr_tx_backoffs: translation table between power limits and backoffs
413  * @dccm_offset: offset from which DCCM begins
414  * @dccm_len: length of DCCM (including runtime stack CCM)
415  * @dccm2_offset: offset from which the second DCCM begins
416  * @dccm2_len: length of the second DCCM
417  * @vht_mu_mimo_supported: VHT MU-MIMO support
418  * @nvm_type: see &enum iwl_nvm_type
419  * @uhb_supported: ultra high band channels supported
420  * @num_rbds: number of receive buffer descriptors to use
421  *	(only used for multi-queue capable devices)
422  *
423  * We enable the driver to be backward compatible wrt. hardware features.
424  * API differences in uCode shouldn't be handled here but through TLVs
425  * and/or the uCode API version instead.
426  */
427 struct iwl_rf_cfg {
428 	/* params specific to an individual device within a device family */
429 	const char *fw_name_pre;
430 	/* params likely to change within a device family */
431 	const struct iwl_ht_params ht_params;
432 	const struct iwl_eeprom_params *eeprom_params;
433 	const struct iwl_pwr_tx_backoff *pwr_tx_backoffs;
434 	const struct iwl_tt_params *thermal_params;
435 	enum iwl_led_mode led_mode;
436 	enum iwl_nvm_type nvm_type;
437 	u32 max_data_size;
438 	u32 max_inst_size;
439 	u32 dccm_offset;
440 	u32 dccm_len;
441 	u32 dccm2_offset;
442 	u32 dccm2_len;
443 	u16 nvm_ver;
444 	u16 nvm_calib_ver;
445 	u16 bw_limit;
446 	u32 rx_with_siso_diversity:1,
447 	    tx_with_siso_diversity:1,
448 	    internal_wimax_coex:1,
449 	    host_interrupt_operation_mode:1,
450 	    lp_xtal_workaround:1,
451 	    vht_mu_mimo_supported:1,
452 	    uhb_supported:1;
453 	u8 valid_tx_ant;
454 	u8 valid_rx_ant;
455 	u8 non_shared_ant;
456 	u16 ucode_api_max;
457 	u16 ucode_api_min;
458 	u16 num_rbds;
459 };
460 
461 #define IWL_CFG_ANY (~0)
462 
463 #define IWL_CFG_MAC_TYPE_PU		0x31
464 #define IWL_CFG_MAC_TYPE_TH		0x32
465 #define IWL_CFG_MAC_TYPE_QU		0x33
466 #define IWL_CFG_MAC_TYPE_CC		0x34
467 #define IWL_CFG_MAC_TYPE_QUZ		0x35
468 #define IWL_CFG_MAC_TYPE_SO		0x37
469 #define IWL_CFG_MAC_TYPE_TY		0x42
470 #define IWL_CFG_MAC_TYPE_SOF		0x43
471 #define IWL_CFG_MAC_TYPE_MA		0x44
472 #define IWL_CFG_MAC_TYPE_BZ		0x46
473 #define IWL_CFG_MAC_TYPE_GL		0x47
474 #define IWL_CFG_MAC_TYPE_SC		0x48
475 #define IWL_CFG_MAC_TYPE_SC2		0x49
476 #define IWL_CFG_MAC_TYPE_SC2F		0x4A
477 #define IWL_CFG_MAC_TYPE_BZ_W		0x4B
478 #define IWL_CFG_MAC_TYPE_BR		0x4C
479 #define IWL_CFG_MAC_TYPE_DR		0x4D
480 
481 #define IWL_CFG_RF_TYPE_JF2		0x105
482 #define IWL_CFG_RF_TYPE_JF1		0x108
483 #define IWL_CFG_RF_TYPE_HR2		0x10A
484 #define IWL_CFG_RF_TYPE_HR1		0x10C
485 #define IWL_CFG_RF_TYPE_GF		0x10D
486 #define IWL_CFG_RF_TYPE_FM		0x112
487 #define IWL_CFG_RF_TYPE_WH		0x113
488 #define IWL_CFG_RF_TYPE_PE		0x114
489 
490 #define IWL_CFG_RF_ID_TH		0x1
491 #define IWL_CFG_RF_ID_TH1		0x1
492 #define IWL_CFG_RF_ID_JF		0x3
493 #define IWL_CFG_RF_ID_JF1		0x6
494 #define IWL_CFG_RF_ID_JF1_DIV		0xA
495 #define IWL_CFG_RF_ID_HR		0x7
496 #define IWL_CFG_RF_ID_HR1		0x4
497 
498 #define IWL_CFG_CORES_BT		0x0
499 #define IWL_CFG_CORES_BT_GNSS		0x5
500 
501 #define IWL_CFG_NO_CDB			0x0
502 #define IWL_CFG_CDB			0x1
503 
504 #define IWL_CFG_NO_JACKET		0x0
505 #define IWL_CFG_IS_JACKET		0x1
506 
507 #define IWL_SUBDEVICE_RF_ID(subdevice)	((u16)((subdevice) & 0x00F0) >> 4)
508 #define IWL_SUBDEVICE_BW_LIM(subdevice)	((u16)((subdevice) & 0x0200) >> 9)
509 #define IWL_SUBDEVICE_CORES(subdevice)	((u16)((subdevice) & 0x1C00) >> 10)
510 
511 struct iwl_dev_info {
512 	const struct iwl_rf_cfg *cfg;
513 	const char *name;
514 	u16 device;
515 	u16 subdevice;
516 	u32 subdevice_m_l:4,
517 	    subdevice_m_h:4,
518 	    match_rf_type:1,
519 	    rf_type:9,
520 	    match_bw_limit:1,
521 	    bw_limit:1,
522 	    match_discrete:1,
523 	    discrete:1,
524 	    match_rf_id:1,
525 	    rf_id:4,
526 	    match_cdb:1,
527 	    cdb:1;
528 };
529 
530 #if IS_ENABLED(CONFIG_IWLWIFI_KUNIT_TESTS)
531 extern const struct iwl_dev_info iwl_dev_info_table[];
532 extern const unsigned int iwl_dev_info_table_size;
533 extern const struct pci_device_id iwl_hw_card_ids[];
534 #endif
535 
536 const struct iwl_dev_info *
537 iwl_pci_find_dev_info(u16 device, u16 subsystem_device, u16 rf_type, u8 cdb,
538 		      u8 rf_id, u8 bw_limit, bool discrete);
539 
540 /*
541  * This list declares the config structures for all devices.
542  */
543 extern const struct iwl_mac_cfg iwl1000_mac_cfg;
544 extern const struct iwl_mac_cfg iwl5000_mac_cfg;
545 extern const struct iwl_mac_cfg iwl2000_mac_cfg;
546 extern const struct iwl_mac_cfg iwl2030_mac_cfg;
547 extern const struct iwl_mac_cfg iwl105_mac_cfg;
548 extern const struct iwl_mac_cfg iwl135_mac_cfg;
549 extern const struct iwl_mac_cfg iwl5150_mac_cfg;
550 extern const struct iwl_mac_cfg iwl6005_mac_cfg;
551 extern const struct iwl_mac_cfg iwl6030_mac_cfg;
552 extern const struct iwl_mac_cfg iwl6000i_mac_cfg;
553 extern const struct iwl_mac_cfg iwl6050_mac_cfg;
554 extern const struct iwl_mac_cfg iwl6150_mac_cfg;
555 extern const struct iwl_mac_cfg iwl6000_mac_cfg;
556 extern const struct iwl_mac_cfg iwl7000_mac_cfg;
557 extern const struct iwl_mac_cfg iwl8000_mac_cfg;
558 extern const struct iwl_mac_cfg iwl9000_mac_cfg;
559 extern const struct iwl_mac_cfg iwl9560_mac_cfg;
560 extern const struct iwl_mac_cfg iwl9560_long_latency_mac_cfg;
561 extern const struct iwl_mac_cfg iwl9560_shared_clk_mac_cfg;
562 extern const struct iwl_mac_cfg iwl_qu_mac_cfg;
563 extern const struct iwl_mac_cfg iwl_qu_medium_latency_mac_cfg;
564 extern const struct iwl_mac_cfg iwl_qu_long_latency_mac_cfg;
565 extern const struct iwl_mac_cfg iwl_ax200_mac_cfg;
566 extern const struct iwl_mac_cfg iwl_ty_mac_cfg;
567 extern const struct iwl_mac_cfg iwl_so_mac_cfg;
568 extern const struct iwl_mac_cfg iwl_so_long_latency_mac_cfg;
569 extern const struct iwl_mac_cfg iwl_so_long_latency_imr_mac_cfg;
570 extern const struct iwl_mac_cfg iwl_ma_mac_cfg;
571 extern const struct iwl_mac_cfg iwl_bz_mac_cfg;
572 extern const struct iwl_mac_cfg iwl_gl_mac_cfg;
573 extern const struct iwl_mac_cfg iwl_sc_mac_cfg;
574 extern const struct iwl_mac_cfg iwl_dr_mac_cfg;
575 
576 extern const char iwl1000_bgn_name[];
577 extern const char iwl1000_bg_name[];
578 extern const char iwl100_bgn_name[];
579 extern const char iwl100_bg_name[];
580 extern const char iwl2000_2bgn_name[];
581 extern const char iwl2000_2bgn_d_name[];
582 extern const char iwl2030_2bgn_name[];
583 extern const char iwl105_bgn_name[];
584 extern const char iwl105_bgn_d_name[];
585 extern const char iwl135_bgn_name[];
586 extern const char iwl5300_agn_name[];
587 extern const char iwl5100_bgn_name[];
588 extern const char iwl5100_abg_name[];
589 extern const char iwl5100_agn_name[];
590 extern const char iwl5350_agn_name[];
591 extern const char iwl5150_agn_name[];
592 extern const char iwl5150_abg_name[];
593 extern const char iwl6005_2agn_name[];
594 extern const char iwl6005_2abg_name[];
595 extern const char iwl6005_2bg_name[];
596 extern const char iwl6005_2agn_sff_name[];
597 extern const char iwl6005_2agn_d_name[];
598 extern const char iwl6005_2agn_mow1_name[];
599 extern const char iwl6005_2agn_mow2_name[];
600 extern const char iwl6030_2agn_name[];
601 extern const char iwl6030_2abg_name[];
602 extern const char iwl6030_2bgn_name[];
603 extern const char iwl6030_2bg_name[];
604 extern const char iwl6035_2agn_name[];
605 extern const char iwl6035_2agn_sff_name[];
606 extern const char iwl1030_bgn_name[];
607 extern const char iwl1030_bg_name[];
608 extern const char iwl130_bgn_name[];
609 extern const char iwl130_bg_name[];
610 extern const char iwl6000i_2agn_name[];
611 extern const char iwl6000i_2abg_name[];
612 extern const char iwl6000i_2bg_name[];
613 extern const char iwl6050_2agn_name[];
614 extern const char iwl6050_2abg_name[];
615 extern const char iwl6150_bgn_name[];
616 extern const char iwl6150_bg_name[];
617 extern const char iwl6000_3agn_name[];
618 extern const char iwl7260_2ac_name[];
619 extern const char iwl7260_2n_name[];
620 extern const char iwl7260_n_name[];
621 extern const char iwl3160_2ac_name[];
622 extern const char iwl3160_2n_name[];
623 extern const char iwl3160_n_name[];
624 extern const char iwl3165_2ac_name[];
625 extern const char iwl3168_2ac_name[];
626 extern const char iwl7265_2ac_name[];
627 extern const char iwl7265_2n_name[];
628 extern const char iwl7265_n_name[];
629 extern const char iwl8260_2n_name[];
630 extern const char iwl8260_2ac_name[];
631 extern const char iwl8265_2ac_name[];
632 extern const char iwl8275_2ac_name[];
633 extern const char iwl4165_2ac_name[];
634 extern const char iwl_killer_1435i_name[];
635 extern const char iwl_killer_1434_kix_name[];
636 extern const char iwl9162_name[];
637 extern const char iwl9260_name[];
638 extern const char iwl9260_1_name[];
639 extern const char iwl9270_name[];
640 extern const char iwl9461_name[];
641 extern const char iwl9462_name[];
642 extern const char iwl9560_name[];
643 extern const char iwl9162_160_name[];
644 extern const char iwl9260_160_name[];
645 extern const char iwl9270_160_name[];
646 extern const char iwl9461_160_name[];
647 extern const char iwl9462_160_name[];
648 extern const char iwl9560_160_name[];
649 extern const char iwl9260_killer_1550_name[];
650 extern const char iwl9560_killer_1550i_name[];
651 extern const char iwl9560_killer_1550s_name[];
652 extern const char iwl_ax200_name[];
653 extern const char iwl_ax203_name[];
654 extern const char iwl_ax201_name[];
655 extern const char iwl_ax101_name[];
656 extern const char iwl_ax200_killer_1650w_name[];
657 extern const char iwl_ax200_killer_1650x_name[];
658 extern const char iwl_ax201_killer_1650s_name[];
659 extern const char iwl_ax201_killer_1650i_name[];
660 extern const char iwl_ax210_killer_1675w_name[];
661 extern const char iwl_ax210_killer_1675x_name[];
662 extern const char iwl9560_killer_1550i_160_name[];
663 extern const char iwl9560_killer_1550s_160_name[];
664 extern const char iwl_ax211_killer_1675s_name[];
665 extern const char iwl_ax211_killer_1675i_name[];
666 extern const char iwl_ax411_killer_1690s_name[];
667 extern const char iwl_ax411_killer_1690i_name[];
668 extern const char iwl_ax210_name[];
669 extern const char iwl_ax211_name[];
670 extern const char iwl_ax411_name[];
671 extern const char iwl_killer_be1750s_name[];
672 extern const char iwl_killer_be1750i_name[];
673 extern const char iwl_killer_be1750w_name[];
674 extern const char iwl_killer_be1750x_name[];
675 extern const char iwl_killer_be1790s_name[];
676 extern const char iwl_killer_be1790i_name[];
677 extern const char iwl_be201_name[];
678 extern const char iwl_be200_name[];
679 extern const char iwl_be202_name[];
680 extern const char iwl_be401_name[];
681 extern const char iwl_be213_name[];
682 extern const char iwl_killer_be1775s_name[];
683 extern const char iwl_killer_be1775i_name[];
684 extern const char iwl_be211_name[];
685 extern const char iwl_killer_bn1850w2_name[];
686 extern const char iwl_killer_bn1850i_name[];
687 extern const char iwl_bn201_name[];
688 extern const char iwl_be221_name[];
689 extern const char iwl_be223_name[];
690 #if IS_ENABLED(CONFIG_IWLDVM)
691 extern const struct iwl_rf_cfg iwl5300_agn_cfg;
692 extern const struct iwl_rf_cfg iwl5350_agn_cfg;
693 extern const struct iwl_rf_cfg iwl5100_n_cfg;
694 extern const struct iwl_rf_cfg iwl5100_abg_cfg;
695 extern const struct iwl_rf_cfg iwl5150_agn_cfg;
696 extern const struct iwl_rf_cfg iwl5150_abg_cfg;
697 extern const struct iwl_rf_cfg iwl6005_non_n_cfg;
698 extern const struct iwl_rf_cfg iwl6005_n_cfg;
699 extern const struct iwl_rf_cfg iwl6030_n_cfg;
700 extern const struct iwl_rf_cfg iwl6030_non_n_cfg;
701 extern const struct iwl_rf_cfg iwl6000i_2agn_cfg;
702 extern const struct iwl_rf_cfg iwl6000i_non_n_cfg;
703 extern const struct iwl_rf_cfg iwl6000i_non_n_cfg;
704 extern const struct iwl_rf_cfg iwl6000_3agn_cfg;
705 extern const struct iwl_rf_cfg iwl6050_2agn_cfg;
706 extern const struct iwl_rf_cfg iwl6050_2abg_cfg;
707 extern const struct iwl_rf_cfg iwl6150_bgn_cfg;
708 extern const struct iwl_rf_cfg iwl6150_bg_cfg;
709 extern const struct iwl_rf_cfg iwl1000_bgn_cfg;
710 extern const struct iwl_rf_cfg iwl1000_bg_cfg;
711 extern const struct iwl_rf_cfg iwl100_bgn_cfg;
712 extern const struct iwl_rf_cfg iwl100_bg_cfg;
713 extern const struct iwl_rf_cfg iwl130_bgn_cfg;
714 extern const struct iwl_rf_cfg iwl130_bg_cfg;
715 extern const struct iwl_rf_cfg iwl2000_2bgn_cfg;
716 extern const struct iwl_rf_cfg iwl2030_2bgn_cfg;
717 extern const struct iwl_rf_cfg iwl6035_2agn_cfg;
718 extern const struct iwl_rf_cfg iwl105_bgn_cfg;
719 extern const struct iwl_rf_cfg iwl135_bgn_cfg;
720 #endif /* CONFIG_IWLDVM */
721 #if IS_ENABLED(CONFIG_IWLMVM)
722 extern const struct iwl_rf_cfg iwl7260_cfg;
723 extern const struct iwl_rf_cfg iwl7260_high_temp_cfg;
724 extern const struct iwl_rf_cfg iwl3160_cfg;
725 extern const struct iwl_rf_cfg iwl3165_2ac_cfg;
726 extern const struct iwl_rf_cfg iwl3168_2ac_cfg;
727 extern const struct iwl_rf_cfg iwl7265_cfg;
728 extern const struct iwl_rf_cfg iwl7265d_cfg;
729 extern const struct iwl_rf_cfg iwl8260_cfg;
730 extern const struct iwl_rf_cfg iwl8265_cfg;
731 extern const struct iwl_rf_cfg iwl_rf_jf;
732 extern const struct iwl_rf_cfg iwl_rf_jf_80mhz;
733 extern const struct iwl_rf_cfg iwl_rf_hr1;
734 extern const struct iwl_rf_cfg iwl_rf_hr;
735 extern const struct iwl_rf_cfg iwl_rf_hr_80mhz;
736 
737 extern const struct iwl_rf_cfg iwl_rf_gf;
738 #endif /* CONFIG_IWLMVM */
739 
740 #if IS_ENABLED(CONFIG_IWLMLD)
741 extern const struct iwl_rf_cfg iwl_rf_fm;
742 extern const struct iwl_rf_cfg iwl_rf_fm_160mhz;
743 #define iwl_rf_wh iwl_rf_fm
744 #define iwl_rf_wh_160mhz iwl_rf_fm_160mhz
745 #define iwl_rf_pe iwl_rf_fm
746 #endif /* CONFIG_IWLMLD */
747 
748 #endif /* __IWL_CONFIG_H__ */
749