1 /****************************************************************************** 2 * 3 * This file is provided under a dual BSD/GPLv2 license. When using or 4 * redistributing this file, you may do so under either license. 5 * 6 * GPL LICENSE SUMMARY 7 * 8 * Copyright(c) 2008 - 2014 Intel Corporation. All rights reserved. 9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH 10 * Copyright(c) 2015 - 2017 Intel Deutschland GmbH 11 * Copyright(c) 2018 - 2020 Intel Corporation 12 * 13 * This program is free software; you can redistribute it and/or modify 14 * it under the terms of version 2 of the GNU General Public License as 15 * published by the Free Software Foundation. 16 * 17 * This program is distributed in the hope that it will be useful, but 18 * WITHOUT ANY WARRANTY; without even the implied warranty of 19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 20 * General Public License for more details. 21 * 22 * The full GNU General Public License is included in this distribution 23 * in the file called COPYING. 24 * 25 * Contact Information: 26 * Intel Linux Wireless <linuxwifi@intel.com> 27 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 28 * 29 * BSD LICENSE 30 * 31 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved. 32 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH 33 * Copyright(c) 2015 - 2017 Intel Deutschland GmbH 34 * Copyright(c) 2018 - 2020 Intel Corporation 35 * All rights reserved. 36 * 37 * Redistribution and use in source and binary forms, with or without 38 * modification, are permitted provided that the following conditions 39 * are met: 40 * 41 * * Redistributions of source code must retain the above copyright 42 * notice, this list of conditions and the following disclaimer. 43 * * Redistributions in binary form must reproduce the above copyright 44 * notice, this list of conditions and the following disclaimer in 45 * the documentation and/or other materials provided with the 46 * distribution. 47 * * Neither the name Intel Corporation nor the names of its 48 * contributors may be used to endorse or promote products derived 49 * from this software without specific prior written permission. 50 * 51 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 52 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 53 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 54 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 55 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 56 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 57 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 58 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 59 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 60 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 61 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 62 * 63 *****************************************************************************/ 64 #include <linux/devcoredump.h> 65 #include "iwl-drv.h" 66 #include "runtime.h" 67 #include "dbg.h" 68 #include "debugfs.h" 69 #include "iwl-io.h" 70 #include "iwl-prph.h" 71 #include "iwl-csr.h" 72 73 /** 74 * struct iwl_fw_dump_ptrs - set of pointers needed for the fw-error-dump 75 * 76 * @fwrt_ptr: pointer to the buffer coming from fwrt 77 * @trans_ptr: pointer to struct %iwl_trans_dump_data which contains the 78 * transport's data. 79 * @trans_len: length of the valid data in trans_ptr 80 * @fwrt_len: length of the valid data in fwrt_ptr 81 */ 82 struct iwl_fw_dump_ptrs { 83 struct iwl_trans_dump_data *trans_ptr; 84 void *fwrt_ptr; 85 u32 fwrt_len; 86 }; 87 88 #define RADIO_REG_MAX_READ 0x2ad 89 static void iwl_read_radio_regs(struct iwl_fw_runtime *fwrt, 90 struct iwl_fw_error_dump_data **dump_data) 91 { 92 u8 *pos = (void *)(*dump_data)->data; 93 unsigned long flags; 94 int i; 95 96 IWL_DEBUG_INFO(fwrt, "WRT radio registers dump\n"); 97 98 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags)) 99 return; 100 101 (*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RADIO_REG); 102 (*dump_data)->len = cpu_to_le32(RADIO_REG_MAX_READ); 103 104 for (i = 0; i < RADIO_REG_MAX_READ; i++) { 105 u32 rd_cmd = RADIO_RSP_RD_CMD; 106 107 rd_cmd |= i << RADIO_RSP_ADDR_POS; 108 iwl_write_prph_no_grab(fwrt->trans, RSP_RADIO_CMD, rd_cmd); 109 *pos = (u8)iwl_read_prph_no_grab(fwrt->trans, RSP_RADIO_RDDAT); 110 111 pos++; 112 } 113 114 *dump_data = iwl_fw_error_next_data(*dump_data); 115 116 iwl_trans_release_nic_access(fwrt->trans, &flags); 117 } 118 119 static void iwl_fwrt_dump_rxf(struct iwl_fw_runtime *fwrt, 120 struct iwl_fw_error_dump_data **dump_data, 121 int size, u32 offset, int fifo_num) 122 { 123 struct iwl_fw_error_dump_fifo *fifo_hdr; 124 u32 *fifo_data; 125 u32 fifo_len; 126 int i; 127 128 fifo_hdr = (void *)(*dump_data)->data; 129 fifo_data = (void *)fifo_hdr->data; 130 fifo_len = size; 131 132 /* No need to try to read the data if the length is 0 */ 133 if (fifo_len == 0) 134 return; 135 136 /* Add a TLV for the RXF */ 137 (*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RXF); 138 (*dump_data)->len = cpu_to_le32(fifo_len + sizeof(*fifo_hdr)); 139 140 fifo_hdr->fifo_num = cpu_to_le32(fifo_num); 141 fifo_hdr->available_bytes = 142 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 143 RXF_RD_D_SPACE + offset)); 144 fifo_hdr->wr_ptr = 145 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 146 RXF_RD_WR_PTR + offset)); 147 fifo_hdr->rd_ptr = 148 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 149 RXF_RD_RD_PTR + offset)); 150 fifo_hdr->fence_ptr = 151 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 152 RXF_RD_FENCE_PTR + offset)); 153 fifo_hdr->fence_mode = 154 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 155 RXF_SET_FENCE_MODE + offset)); 156 157 /* Lock fence */ 158 iwl_trans_write_prph(fwrt->trans, RXF_SET_FENCE_MODE + offset, 0x1); 159 /* Set fence pointer to the same place like WR pointer */ 160 iwl_trans_write_prph(fwrt->trans, RXF_LD_WR2FENCE + offset, 0x1); 161 /* Set fence offset */ 162 iwl_trans_write_prph(fwrt->trans, 163 RXF_LD_FENCE_OFFSET_ADDR + offset, 0x0); 164 165 /* Read FIFO */ 166 fifo_len /= sizeof(u32); /* Size in DWORDS */ 167 for (i = 0; i < fifo_len; i++) 168 fifo_data[i] = iwl_trans_read_prph(fwrt->trans, 169 RXF_FIFO_RD_FENCE_INC + 170 offset); 171 *dump_data = iwl_fw_error_next_data(*dump_data); 172 } 173 174 static void iwl_fwrt_dump_txf(struct iwl_fw_runtime *fwrt, 175 struct iwl_fw_error_dump_data **dump_data, 176 int size, u32 offset, int fifo_num) 177 { 178 struct iwl_fw_error_dump_fifo *fifo_hdr; 179 u32 *fifo_data; 180 u32 fifo_len; 181 int i; 182 183 fifo_hdr = (void *)(*dump_data)->data; 184 fifo_data = (void *)fifo_hdr->data; 185 fifo_len = size; 186 187 /* No need to try to read the data if the length is 0 */ 188 if (fifo_len == 0) 189 return; 190 191 /* Add a TLV for the FIFO */ 192 (*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXF); 193 (*dump_data)->len = cpu_to_le32(fifo_len + sizeof(*fifo_hdr)); 194 195 fifo_hdr->fifo_num = cpu_to_le32(fifo_num); 196 fifo_hdr->available_bytes = 197 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 198 TXF_FIFO_ITEM_CNT + offset)); 199 fifo_hdr->wr_ptr = 200 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 201 TXF_WR_PTR + offset)); 202 fifo_hdr->rd_ptr = 203 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 204 TXF_RD_PTR + offset)); 205 fifo_hdr->fence_ptr = 206 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 207 TXF_FENCE_PTR + offset)); 208 fifo_hdr->fence_mode = 209 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 210 TXF_LOCK_FENCE + offset)); 211 212 /* Set the TXF_READ_MODIFY_ADDR to TXF_WR_PTR */ 213 iwl_trans_write_prph(fwrt->trans, TXF_READ_MODIFY_ADDR + offset, 214 TXF_WR_PTR + offset); 215 216 /* Dummy-read to advance the read pointer to the head */ 217 iwl_trans_read_prph(fwrt->trans, TXF_READ_MODIFY_DATA + offset); 218 219 /* Read FIFO */ 220 fifo_len /= sizeof(u32); /* Size in DWORDS */ 221 for (i = 0; i < fifo_len; i++) 222 fifo_data[i] = iwl_trans_read_prph(fwrt->trans, 223 TXF_READ_MODIFY_DATA + 224 offset); 225 *dump_data = iwl_fw_error_next_data(*dump_data); 226 } 227 228 static void iwl_fw_dump_rxf(struct iwl_fw_runtime *fwrt, 229 struct iwl_fw_error_dump_data **dump_data) 230 { 231 struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg; 232 unsigned long flags; 233 234 IWL_DEBUG_INFO(fwrt, "WRT RX FIFO dump\n"); 235 236 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags)) 237 return; 238 239 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RXF)) { 240 /* Pull RXF1 */ 241 iwl_fwrt_dump_rxf(fwrt, dump_data, 242 cfg->lmac[0].rxfifo1_size, 0, 0); 243 /* Pull RXF2 */ 244 iwl_fwrt_dump_rxf(fwrt, dump_data, cfg->rxfifo2_size, 245 RXF_DIFF_FROM_PREV + 246 fwrt->trans->trans_cfg->umac_prph_offset, 1); 247 /* Pull LMAC2 RXF1 */ 248 if (fwrt->smem_cfg.num_lmacs > 1) 249 iwl_fwrt_dump_rxf(fwrt, dump_data, 250 cfg->lmac[1].rxfifo1_size, 251 LMAC2_PRPH_OFFSET, 2); 252 } 253 254 iwl_trans_release_nic_access(fwrt->trans, &flags); 255 } 256 257 static void iwl_fw_dump_txf(struct iwl_fw_runtime *fwrt, 258 struct iwl_fw_error_dump_data **dump_data) 259 { 260 struct iwl_fw_error_dump_fifo *fifo_hdr; 261 struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg; 262 u32 *fifo_data; 263 u32 fifo_len; 264 unsigned long flags; 265 int i, j; 266 267 IWL_DEBUG_INFO(fwrt, "WRT TX FIFO dump\n"); 268 269 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags)) 270 return; 271 272 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_TXF)) { 273 /* Pull TXF data from LMAC1 */ 274 for (i = 0; i < fwrt->smem_cfg.num_txfifo_entries; i++) { 275 /* Mark the number of TXF we're pulling now */ 276 iwl_trans_write_prph(fwrt->trans, TXF_LARC_NUM, i); 277 iwl_fwrt_dump_txf(fwrt, dump_data, 278 cfg->lmac[0].txfifo_size[i], 0, i); 279 } 280 281 /* Pull TXF data from LMAC2 */ 282 if (fwrt->smem_cfg.num_lmacs > 1) { 283 for (i = 0; i < fwrt->smem_cfg.num_txfifo_entries; 284 i++) { 285 /* Mark the number of TXF we're pulling now */ 286 iwl_trans_write_prph(fwrt->trans, 287 TXF_LARC_NUM + 288 LMAC2_PRPH_OFFSET, i); 289 iwl_fwrt_dump_txf(fwrt, dump_data, 290 cfg->lmac[1].txfifo_size[i], 291 LMAC2_PRPH_OFFSET, 292 i + cfg->num_txfifo_entries); 293 } 294 } 295 } 296 297 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_INTERNAL_TXF) && 298 fw_has_capa(&fwrt->fw->ucode_capa, 299 IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG)) { 300 /* Pull UMAC internal TXF data from all TXFs */ 301 for (i = 0; 302 i < ARRAY_SIZE(fwrt->smem_cfg.internal_txfifo_size); 303 i++) { 304 fifo_hdr = (void *)(*dump_data)->data; 305 fifo_data = (void *)fifo_hdr->data; 306 fifo_len = fwrt->smem_cfg.internal_txfifo_size[i]; 307 308 /* No need to try to read the data if the length is 0 */ 309 if (fifo_len == 0) 310 continue; 311 312 /* Add a TLV for the internal FIFOs */ 313 (*dump_data)->type = 314 cpu_to_le32(IWL_FW_ERROR_DUMP_INTERNAL_TXF); 315 (*dump_data)->len = 316 cpu_to_le32(fifo_len + sizeof(*fifo_hdr)); 317 318 fifo_hdr->fifo_num = cpu_to_le32(i); 319 320 /* Mark the number of TXF we're pulling now */ 321 iwl_trans_write_prph(fwrt->trans, TXF_CPU2_NUM, i + 322 fwrt->smem_cfg.num_txfifo_entries); 323 324 fifo_hdr->available_bytes = 325 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 326 TXF_CPU2_FIFO_ITEM_CNT)); 327 fifo_hdr->wr_ptr = 328 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 329 TXF_CPU2_WR_PTR)); 330 fifo_hdr->rd_ptr = 331 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 332 TXF_CPU2_RD_PTR)); 333 fifo_hdr->fence_ptr = 334 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 335 TXF_CPU2_FENCE_PTR)); 336 fifo_hdr->fence_mode = 337 cpu_to_le32(iwl_trans_read_prph(fwrt->trans, 338 TXF_CPU2_LOCK_FENCE)); 339 340 /* Set TXF_CPU2_READ_MODIFY_ADDR to TXF_CPU2_WR_PTR */ 341 iwl_trans_write_prph(fwrt->trans, 342 TXF_CPU2_READ_MODIFY_ADDR, 343 TXF_CPU2_WR_PTR); 344 345 /* Dummy-read to advance the read pointer to head */ 346 iwl_trans_read_prph(fwrt->trans, 347 TXF_CPU2_READ_MODIFY_DATA); 348 349 /* Read FIFO */ 350 fifo_len /= sizeof(u32); /* Size in DWORDS */ 351 for (j = 0; j < fifo_len; j++) 352 fifo_data[j] = 353 iwl_trans_read_prph(fwrt->trans, 354 TXF_CPU2_READ_MODIFY_DATA); 355 *dump_data = iwl_fw_error_next_data(*dump_data); 356 } 357 } 358 359 iwl_trans_release_nic_access(fwrt->trans, &flags); 360 } 361 362 #define IWL8260_ICCM_OFFSET 0x44000 /* Only for B-step */ 363 #define IWL8260_ICCM_LEN 0xC000 /* Only for B-step */ 364 365 struct iwl_prph_range { 366 u32 start, end; 367 }; 368 369 static const struct iwl_prph_range iwl_prph_dump_addr_comm[] = { 370 { .start = 0x00a00000, .end = 0x00a00000 }, 371 { .start = 0x00a0000c, .end = 0x00a00024 }, 372 { .start = 0x00a0002c, .end = 0x00a0003c }, 373 { .start = 0x00a00410, .end = 0x00a00418 }, 374 { .start = 0x00a00420, .end = 0x00a00420 }, 375 { .start = 0x00a00428, .end = 0x00a00428 }, 376 { .start = 0x00a00430, .end = 0x00a0043c }, 377 { .start = 0x00a00444, .end = 0x00a00444 }, 378 { .start = 0x00a004c0, .end = 0x00a004cc }, 379 { .start = 0x00a004d8, .end = 0x00a004d8 }, 380 { .start = 0x00a004e0, .end = 0x00a004f0 }, 381 { .start = 0x00a00840, .end = 0x00a00840 }, 382 { .start = 0x00a00850, .end = 0x00a00858 }, 383 { .start = 0x00a01004, .end = 0x00a01008 }, 384 { .start = 0x00a01010, .end = 0x00a01010 }, 385 { .start = 0x00a01018, .end = 0x00a01018 }, 386 { .start = 0x00a01024, .end = 0x00a01024 }, 387 { .start = 0x00a0102c, .end = 0x00a01034 }, 388 { .start = 0x00a0103c, .end = 0x00a01040 }, 389 { .start = 0x00a01048, .end = 0x00a01094 }, 390 { .start = 0x00a01c00, .end = 0x00a01c20 }, 391 { .start = 0x00a01c58, .end = 0x00a01c58 }, 392 { .start = 0x00a01c7c, .end = 0x00a01c7c }, 393 { .start = 0x00a01c28, .end = 0x00a01c54 }, 394 { .start = 0x00a01c5c, .end = 0x00a01c5c }, 395 { .start = 0x00a01c60, .end = 0x00a01cdc }, 396 { .start = 0x00a01ce0, .end = 0x00a01d0c }, 397 { .start = 0x00a01d18, .end = 0x00a01d20 }, 398 { .start = 0x00a01d2c, .end = 0x00a01d30 }, 399 { .start = 0x00a01d40, .end = 0x00a01d5c }, 400 { .start = 0x00a01d80, .end = 0x00a01d80 }, 401 { .start = 0x00a01d98, .end = 0x00a01d9c }, 402 { .start = 0x00a01da8, .end = 0x00a01da8 }, 403 { .start = 0x00a01db8, .end = 0x00a01df4 }, 404 { .start = 0x00a01dc0, .end = 0x00a01dfc }, 405 { .start = 0x00a01e00, .end = 0x00a01e2c }, 406 { .start = 0x00a01e40, .end = 0x00a01e60 }, 407 { .start = 0x00a01e68, .end = 0x00a01e6c }, 408 { .start = 0x00a01e74, .end = 0x00a01e74 }, 409 { .start = 0x00a01e84, .end = 0x00a01e90 }, 410 { .start = 0x00a01e9c, .end = 0x00a01ec4 }, 411 { .start = 0x00a01ed0, .end = 0x00a01ee0 }, 412 { .start = 0x00a01f00, .end = 0x00a01f1c }, 413 { .start = 0x00a01f44, .end = 0x00a01ffc }, 414 { .start = 0x00a02000, .end = 0x00a02048 }, 415 { .start = 0x00a02068, .end = 0x00a020f0 }, 416 { .start = 0x00a02100, .end = 0x00a02118 }, 417 { .start = 0x00a02140, .end = 0x00a0214c }, 418 { .start = 0x00a02168, .end = 0x00a0218c }, 419 { .start = 0x00a021c0, .end = 0x00a021c0 }, 420 { .start = 0x00a02400, .end = 0x00a02410 }, 421 { .start = 0x00a02418, .end = 0x00a02420 }, 422 { .start = 0x00a02428, .end = 0x00a0242c }, 423 { .start = 0x00a02434, .end = 0x00a02434 }, 424 { .start = 0x00a02440, .end = 0x00a02460 }, 425 { .start = 0x00a02468, .end = 0x00a024b0 }, 426 { .start = 0x00a024c8, .end = 0x00a024cc }, 427 { .start = 0x00a02500, .end = 0x00a02504 }, 428 { .start = 0x00a0250c, .end = 0x00a02510 }, 429 { .start = 0x00a02540, .end = 0x00a02554 }, 430 { .start = 0x00a02580, .end = 0x00a025f4 }, 431 { .start = 0x00a02600, .end = 0x00a0260c }, 432 { .start = 0x00a02648, .end = 0x00a02650 }, 433 { .start = 0x00a02680, .end = 0x00a02680 }, 434 { .start = 0x00a026c0, .end = 0x00a026d0 }, 435 { .start = 0x00a02700, .end = 0x00a0270c }, 436 { .start = 0x00a02804, .end = 0x00a02804 }, 437 { .start = 0x00a02818, .end = 0x00a0281c }, 438 { .start = 0x00a02c00, .end = 0x00a02db4 }, 439 { .start = 0x00a02df4, .end = 0x00a02fb0 }, 440 { .start = 0x00a03000, .end = 0x00a03014 }, 441 { .start = 0x00a0301c, .end = 0x00a0302c }, 442 { .start = 0x00a03034, .end = 0x00a03038 }, 443 { .start = 0x00a03040, .end = 0x00a03048 }, 444 { .start = 0x00a03060, .end = 0x00a03068 }, 445 { .start = 0x00a03070, .end = 0x00a03074 }, 446 { .start = 0x00a0307c, .end = 0x00a0307c }, 447 { .start = 0x00a03080, .end = 0x00a03084 }, 448 { .start = 0x00a0308c, .end = 0x00a03090 }, 449 { .start = 0x00a03098, .end = 0x00a03098 }, 450 { .start = 0x00a030a0, .end = 0x00a030a0 }, 451 { .start = 0x00a030a8, .end = 0x00a030b4 }, 452 { .start = 0x00a030bc, .end = 0x00a030bc }, 453 { .start = 0x00a030c0, .end = 0x00a0312c }, 454 { .start = 0x00a03c00, .end = 0x00a03c5c }, 455 { .start = 0x00a04400, .end = 0x00a04454 }, 456 { .start = 0x00a04460, .end = 0x00a04474 }, 457 { .start = 0x00a044c0, .end = 0x00a044ec }, 458 { .start = 0x00a04500, .end = 0x00a04504 }, 459 { .start = 0x00a04510, .end = 0x00a04538 }, 460 { .start = 0x00a04540, .end = 0x00a04548 }, 461 { .start = 0x00a04560, .end = 0x00a0457c }, 462 { .start = 0x00a04590, .end = 0x00a04598 }, 463 { .start = 0x00a045c0, .end = 0x00a045f4 }, 464 }; 465 466 static const struct iwl_prph_range iwl_prph_dump_addr_9000[] = { 467 { .start = 0x00a05c00, .end = 0x00a05c18 }, 468 { .start = 0x00a05400, .end = 0x00a056e8 }, 469 { .start = 0x00a08000, .end = 0x00a098bc }, 470 { .start = 0x00a02400, .end = 0x00a02758 }, 471 { .start = 0x00a04764, .end = 0x00a0476c }, 472 { .start = 0x00a04770, .end = 0x00a04774 }, 473 { .start = 0x00a04620, .end = 0x00a04624 }, 474 }; 475 476 static const struct iwl_prph_range iwl_prph_dump_addr_22000[] = { 477 { .start = 0x00a00000, .end = 0x00a00000 }, 478 { .start = 0x00a0000c, .end = 0x00a00024 }, 479 { .start = 0x00a0002c, .end = 0x00a00034 }, 480 { .start = 0x00a0003c, .end = 0x00a0003c }, 481 { .start = 0x00a00410, .end = 0x00a00418 }, 482 { .start = 0x00a00420, .end = 0x00a00420 }, 483 { .start = 0x00a00428, .end = 0x00a00428 }, 484 { .start = 0x00a00430, .end = 0x00a0043c }, 485 { .start = 0x00a00444, .end = 0x00a00444 }, 486 { .start = 0x00a00840, .end = 0x00a00840 }, 487 { .start = 0x00a00850, .end = 0x00a00858 }, 488 { .start = 0x00a01004, .end = 0x00a01008 }, 489 { .start = 0x00a01010, .end = 0x00a01010 }, 490 { .start = 0x00a01018, .end = 0x00a01018 }, 491 { .start = 0x00a01024, .end = 0x00a01024 }, 492 { .start = 0x00a0102c, .end = 0x00a01034 }, 493 { .start = 0x00a0103c, .end = 0x00a01040 }, 494 { .start = 0x00a01048, .end = 0x00a01050 }, 495 { .start = 0x00a01058, .end = 0x00a01058 }, 496 { .start = 0x00a01060, .end = 0x00a01070 }, 497 { .start = 0x00a0108c, .end = 0x00a0108c }, 498 { .start = 0x00a01c20, .end = 0x00a01c28 }, 499 { .start = 0x00a01d10, .end = 0x00a01d10 }, 500 { .start = 0x00a01e28, .end = 0x00a01e2c }, 501 { .start = 0x00a01e60, .end = 0x00a01e60 }, 502 { .start = 0x00a01e80, .end = 0x00a01e80 }, 503 { .start = 0x00a01ea0, .end = 0x00a01ea0 }, 504 { .start = 0x00a02000, .end = 0x00a0201c }, 505 { .start = 0x00a02024, .end = 0x00a02024 }, 506 { .start = 0x00a02040, .end = 0x00a02048 }, 507 { .start = 0x00a020c0, .end = 0x00a020e0 }, 508 { .start = 0x00a02400, .end = 0x00a02404 }, 509 { .start = 0x00a0240c, .end = 0x00a02414 }, 510 { .start = 0x00a0241c, .end = 0x00a0243c }, 511 { .start = 0x00a02448, .end = 0x00a024bc }, 512 { .start = 0x00a024c4, .end = 0x00a024cc }, 513 { .start = 0x00a02508, .end = 0x00a02508 }, 514 { .start = 0x00a02510, .end = 0x00a02514 }, 515 { .start = 0x00a0251c, .end = 0x00a0251c }, 516 { .start = 0x00a0252c, .end = 0x00a0255c }, 517 { .start = 0x00a02564, .end = 0x00a025a0 }, 518 { .start = 0x00a025a8, .end = 0x00a025b4 }, 519 { .start = 0x00a025c0, .end = 0x00a025c0 }, 520 { .start = 0x00a025e8, .end = 0x00a025f4 }, 521 { .start = 0x00a02c08, .end = 0x00a02c18 }, 522 { .start = 0x00a02c2c, .end = 0x00a02c38 }, 523 { .start = 0x00a02c68, .end = 0x00a02c78 }, 524 { .start = 0x00a03000, .end = 0x00a03000 }, 525 { .start = 0x00a03010, .end = 0x00a03014 }, 526 { .start = 0x00a0301c, .end = 0x00a0302c }, 527 { .start = 0x00a03034, .end = 0x00a03038 }, 528 { .start = 0x00a03040, .end = 0x00a03044 }, 529 { .start = 0x00a03060, .end = 0x00a03068 }, 530 { .start = 0x00a03070, .end = 0x00a03070 }, 531 { .start = 0x00a0307c, .end = 0x00a03084 }, 532 { .start = 0x00a0308c, .end = 0x00a03090 }, 533 { .start = 0x00a03098, .end = 0x00a03098 }, 534 { .start = 0x00a030a0, .end = 0x00a030a0 }, 535 { .start = 0x00a030a8, .end = 0x00a030b4 }, 536 { .start = 0x00a030bc, .end = 0x00a030c0 }, 537 { .start = 0x00a030c8, .end = 0x00a030f4 }, 538 { .start = 0x00a03100, .end = 0x00a0312c }, 539 { .start = 0x00a03c00, .end = 0x00a03c5c }, 540 { .start = 0x00a04400, .end = 0x00a04454 }, 541 { .start = 0x00a04460, .end = 0x00a04474 }, 542 { .start = 0x00a044c0, .end = 0x00a044ec }, 543 { .start = 0x00a04500, .end = 0x00a04504 }, 544 { .start = 0x00a04510, .end = 0x00a04538 }, 545 { .start = 0x00a04540, .end = 0x00a04548 }, 546 { .start = 0x00a04560, .end = 0x00a04560 }, 547 { .start = 0x00a04570, .end = 0x00a0457c }, 548 { .start = 0x00a04590, .end = 0x00a04590 }, 549 { .start = 0x00a04598, .end = 0x00a04598 }, 550 { .start = 0x00a045c0, .end = 0x00a045f4 }, 551 { .start = 0x00a05c18, .end = 0x00a05c1c }, 552 { .start = 0x00a0c000, .end = 0x00a0c018 }, 553 { .start = 0x00a0c020, .end = 0x00a0c028 }, 554 { .start = 0x00a0c038, .end = 0x00a0c094 }, 555 { .start = 0x00a0c0c0, .end = 0x00a0c104 }, 556 { .start = 0x00a0c10c, .end = 0x00a0c118 }, 557 { .start = 0x00a0c150, .end = 0x00a0c174 }, 558 { .start = 0x00a0c17c, .end = 0x00a0c188 }, 559 { .start = 0x00a0c190, .end = 0x00a0c198 }, 560 { .start = 0x00a0c1a0, .end = 0x00a0c1a8 }, 561 { .start = 0x00a0c1b0, .end = 0x00a0c1b8 }, 562 }; 563 564 static const struct iwl_prph_range iwl_prph_dump_addr_ax210[] = { 565 { .start = 0x00d03c00, .end = 0x00d03c64 }, 566 { .start = 0x00d05c18, .end = 0x00d05c1c }, 567 { .start = 0x00d0c000, .end = 0x00d0c174 }, 568 }; 569 570 static void iwl_read_prph_block(struct iwl_trans *trans, u32 start, 571 u32 len_bytes, __le32 *data) 572 { 573 u32 i; 574 575 for (i = 0; i < len_bytes; i += 4) 576 *data++ = cpu_to_le32(iwl_read_prph_no_grab(trans, start + i)); 577 } 578 579 static void iwl_dump_prph(struct iwl_fw_runtime *fwrt, 580 const struct iwl_prph_range *iwl_prph_dump_addr, 581 u32 range_len, void *ptr) 582 { 583 struct iwl_fw_error_dump_prph *prph; 584 struct iwl_trans *trans = fwrt->trans; 585 struct iwl_fw_error_dump_data **data = 586 (struct iwl_fw_error_dump_data **)ptr; 587 unsigned long flags; 588 u32 i; 589 590 if (!data) 591 return; 592 593 IWL_DEBUG_INFO(trans, "WRT PRPH dump\n"); 594 595 if (!iwl_trans_grab_nic_access(trans, &flags)) 596 return; 597 598 for (i = 0; i < range_len; i++) { 599 /* The range includes both boundaries */ 600 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end - 601 iwl_prph_dump_addr[i].start + 4; 602 603 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PRPH); 604 (*data)->len = cpu_to_le32(sizeof(*prph) + 605 num_bytes_in_chunk); 606 prph = (void *)(*data)->data; 607 prph->prph_start = cpu_to_le32(iwl_prph_dump_addr[i].start); 608 609 iwl_read_prph_block(trans, iwl_prph_dump_addr[i].start, 610 /* our range is inclusive, hence + 4 */ 611 iwl_prph_dump_addr[i].end - 612 iwl_prph_dump_addr[i].start + 4, 613 (void *)prph->data); 614 615 *data = iwl_fw_error_next_data(*data); 616 } 617 618 iwl_trans_release_nic_access(trans, &flags); 619 } 620 621 /* 622 * alloc_sgtable - allocates scallerlist table in the given size, 623 * fills it with pages and returns it 624 * @size: the size (in bytes) of the table 625 */ 626 static struct scatterlist *alloc_sgtable(int size) 627 { 628 int alloc_size, nents, i; 629 struct page *new_page; 630 struct scatterlist *iter; 631 struct scatterlist *table; 632 633 nents = DIV_ROUND_UP(size, PAGE_SIZE); 634 table = kcalloc(nents, sizeof(*table), GFP_KERNEL); 635 if (!table) 636 return NULL; 637 sg_init_table(table, nents); 638 iter = table; 639 for_each_sg(table, iter, sg_nents(table), i) { 640 new_page = alloc_page(GFP_KERNEL); 641 if (!new_page) { 642 /* release all previous allocated pages in the table */ 643 iter = table; 644 for_each_sg(table, iter, sg_nents(table), i) { 645 new_page = sg_page(iter); 646 if (new_page) 647 __free_page(new_page); 648 } 649 kfree(table); 650 return NULL; 651 } 652 alloc_size = min_t(int, size, PAGE_SIZE); 653 size -= PAGE_SIZE; 654 sg_set_page(iter, new_page, alloc_size, 0); 655 } 656 return table; 657 } 658 659 static void iwl_fw_get_prph_len(struct iwl_fw_runtime *fwrt, 660 const struct iwl_prph_range *iwl_prph_dump_addr, 661 u32 range_len, void *ptr) 662 { 663 u32 *prph_len = (u32 *)ptr; 664 int i, num_bytes_in_chunk; 665 666 if (!prph_len) 667 return; 668 669 for (i = 0; i < range_len; i++) { 670 /* The range includes both boundaries */ 671 num_bytes_in_chunk = 672 iwl_prph_dump_addr[i].end - 673 iwl_prph_dump_addr[i].start + 4; 674 675 *prph_len += sizeof(struct iwl_fw_error_dump_data) + 676 sizeof(struct iwl_fw_error_dump_prph) + 677 num_bytes_in_chunk; 678 } 679 } 680 681 static void iwl_fw_prph_handler(struct iwl_fw_runtime *fwrt, void *ptr, 682 void (*handler)(struct iwl_fw_runtime *, 683 const struct iwl_prph_range *, 684 u32, void *)) 685 { 686 u32 range_len; 687 688 if (fwrt->trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) { 689 range_len = ARRAY_SIZE(iwl_prph_dump_addr_ax210); 690 handler(fwrt, iwl_prph_dump_addr_ax210, range_len, ptr); 691 } else if (fwrt->trans->trans_cfg->device_family >= 692 IWL_DEVICE_FAMILY_22000) { 693 range_len = ARRAY_SIZE(iwl_prph_dump_addr_22000); 694 handler(fwrt, iwl_prph_dump_addr_22000, range_len, ptr); 695 } else { 696 range_len = ARRAY_SIZE(iwl_prph_dump_addr_comm); 697 handler(fwrt, iwl_prph_dump_addr_comm, range_len, ptr); 698 699 if (fwrt->trans->trans_cfg->mq_rx_supported) { 700 range_len = ARRAY_SIZE(iwl_prph_dump_addr_9000); 701 handler(fwrt, iwl_prph_dump_addr_9000, range_len, ptr); 702 } 703 } 704 } 705 706 static void iwl_fw_dump_mem(struct iwl_fw_runtime *fwrt, 707 struct iwl_fw_error_dump_data **dump_data, 708 u32 len, u32 ofs, u32 type) 709 { 710 struct iwl_fw_error_dump_mem *dump_mem; 711 712 if (!len) 713 return; 714 715 (*dump_data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_MEM); 716 (*dump_data)->len = cpu_to_le32(len + sizeof(*dump_mem)); 717 dump_mem = (void *)(*dump_data)->data; 718 dump_mem->type = cpu_to_le32(type); 719 dump_mem->offset = cpu_to_le32(ofs); 720 iwl_trans_read_mem_bytes(fwrt->trans, ofs, dump_mem->data, len); 721 *dump_data = iwl_fw_error_next_data(*dump_data); 722 723 IWL_DEBUG_INFO(fwrt, "WRT memory dump. Type=%u\n", dump_mem->type); 724 } 725 726 #define ADD_LEN(len, item_len, const_len) \ 727 do {size_t item = item_len; len += (!!item) * const_len + item; } \ 728 while (0) 729 730 static int iwl_fw_rxf_len(struct iwl_fw_runtime *fwrt, 731 struct iwl_fwrt_shared_mem_cfg *mem_cfg) 732 { 733 size_t hdr_len = sizeof(struct iwl_fw_error_dump_data) + 734 sizeof(struct iwl_fw_error_dump_fifo); 735 u32 fifo_len = 0; 736 int i; 737 738 if (!iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RXF)) 739 return 0; 740 741 /* Count RXF2 size */ 742 ADD_LEN(fifo_len, mem_cfg->rxfifo2_size, hdr_len); 743 744 /* Count RXF1 sizes */ 745 if (WARN_ON(mem_cfg->num_lmacs > MAX_NUM_LMAC)) 746 mem_cfg->num_lmacs = MAX_NUM_LMAC; 747 748 for (i = 0; i < mem_cfg->num_lmacs; i++) 749 ADD_LEN(fifo_len, mem_cfg->lmac[i].rxfifo1_size, hdr_len); 750 751 return fifo_len; 752 } 753 754 static int iwl_fw_txf_len(struct iwl_fw_runtime *fwrt, 755 struct iwl_fwrt_shared_mem_cfg *mem_cfg) 756 { 757 size_t hdr_len = sizeof(struct iwl_fw_error_dump_data) + 758 sizeof(struct iwl_fw_error_dump_fifo); 759 u32 fifo_len = 0; 760 int i; 761 762 if (!iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_TXF)) 763 goto dump_internal_txf; 764 765 /* Count TXF sizes */ 766 if (WARN_ON(mem_cfg->num_lmacs > MAX_NUM_LMAC)) 767 mem_cfg->num_lmacs = MAX_NUM_LMAC; 768 769 for (i = 0; i < mem_cfg->num_lmacs; i++) { 770 int j; 771 772 for (j = 0; j < mem_cfg->num_txfifo_entries; j++) 773 ADD_LEN(fifo_len, mem_cfg->lmac[i].txfifo_size[j], 774 hdr_len); 775 } 776 777 dump_internal_txf: 778 if (!(iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_INTERNAL_TXF) && 779 fw_has_capa(&fwrt->fw->ucode_capa, 780 IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG))) 781 goto out; 782 783 for (i = 0; i < ARRAY_SIZE(mem_cfg->internal_txfifo_size); i++) 784 ADD_LEN(fifo_len, mem_cfg->internal_txfifo_size[i], hdr_len); 785 786 out: 787 return fifo_len; 788 } 789 790 static void iwl_dump_paging(struct iwl_fw_runtime *fwrt, 791 struct iwl_fw_error_dump_data **data) 792 { 793 int i; 794 795 IWL_DEBUG_INFO(fwrt, "WRT paging dump\n"); 796 for (i = 1; i < fwrt->num_of_paging_blk + 1; i++) { 797 struct iwl_fw_error_dump_paging *paging; 798 struct page *pages = 799 fwrt->fw_paging_db[i].fw_paging_block; 800 dma_addr_t addr = fwrt->fw_paging_db[i].fw_paging_phys; 801 802 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING); 803 (*data)->len = cpu_to_le32(sizeof(*paging) + 804 PAGING_BLOCK_SIZE); 805 paging = (void *)(*data)->data; 806 paging->index = cpu_to_le32(i); 807 dma_sync_single_for_cpu(fwrt->trans->dev, addr, 808 PAGING_BLOCK_SIZE, 809 DMA_BIDIRECTIONAL); 810 memcpy(paging->data, page_address(pages), 811 PAGING_BLOCK_SIZE); 812 dma_sync_single_for_device(fwrt->trans->dev, addr, 813 PAGING_BLOCK_SIZE, 814 DMA_BIDIRECTIONAL); 815 (*data) = iwl_fw_error_next_data(*data); 816 } 817 } 818 819 static struct iwl_fw_error_dump_file * 820 iwl_fw_error_dump_file(struct iwl_fw_runtime *fwrt, 821 struct iwl_fw_dump_ptrs *fw_error_dump, 822 struct iwl_fwrt_dump_data *data) 823 { 824 struct iwl_fw_error_dump_file *dump_file; 825 struct iwl_fw_error_dump_data *dump_data; 826 struct iwl_fw_error_dump_info *dump_info; 827 struct iwl_fw_error_dump_smem_cfg *dump_smem_cfg; 828 struct iwl_fw_error_dump_trigger_desc *dump_trig; 829 u32 sram_len, sram_ofs; 830 const struct iwl_fw_dbg_mem_seg_tlv *fw_mem = fwrt->fw->dbg.mem_tlv; 831 struct iwl_fwrt_shared_mem_cfg *mem_cfg = &fwrt->smem_cfg; 832 u32 file_len, fifo_len = 0, prph_len = 0, radio_len = 0; 833 u32 smem_len = fwrt->fw->dbg.n_mem_tlv ? 0 : fwrt->trans->cfg->smem_len; 834 u32 sram2_len = fwrt->fw->dbg.n_mem_tlv ? 835 0 : fwrt->trans->cfg->dccm2_len; 836 int i; 837 838 /* SRAM - include stack CCM if driver knows the values for it */ 839 if (!fwrt->trans->cfg->dccm_offset || !fwrt->trans->cfg->dccm_len) { 840 const struct fw_img *img; 841 842 if (fwrt->cur_fw_img >= IWL_UCODE_TYPE_MAX) 843 return NULL; 844 img = &fwrt->fw->img[fwrt->cur_fw_img]; 845 sram_ofs = img->sec[IWL_UCODE_SECTION_DATA].offset; 846 sram_len = img->sec[IWL_UCODE_SECTION_DATA].len; 847 } else { 848 sram_ofs = fwrt->trans->cfg->dccm_offset; 849 sram_len = fwrt->trans->cfg->dccm_len; 850 } 851 852 /* reading RXF/TXF sizes */ 853 if (test_bit(STATUS_FW_ERROR, &fwrt->trans->status)) { 854 fifo_len = iwl_fw_rxf_len(fwrt, mem_cfg); 855 fifo_len += iwl_fw_txf_len(fwrt, mem_cfg); 856 857 /* Make room for PRPH registers */ 858 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_PRPH)) 859 iwl_fw_prph_handler(fwrt, &prph_len, 860 iwl_fw_get_prph_len); 861 862 if (fwrt->trans->trans_cfg->device_family == 863 IWL_DEVICE_FAMILY_7000 && 864 iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_RADIO_REG)) 865 radio_len = sizeof(*dump_data) + RADIO_REG_MAX_READ; 866 } 867 868 file_len = sizeof(*dump_file) + fifo_len + prph_len + radio_len; 869 870 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_DEV_FW_INFO)) 871 file_len += sizeof(*dump_data) + sizeof(*dump_info); 872 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM_CFG)) 873 file_len += sizeof(*dump_data) + sizeof(*dump_smem_cfg); 874 875 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM)) { 876 size_t hdr_len = sizeof(*dump_data) + 877 sizeof(struct iwl_fw_error_dump_mem); 878 879 /* Dump SRAM only if no mem_tlvs */ 880 if (!fwrt->fw->dbg.n_mem_tlv) 881 ADD_LEN(file_len, sram_len, hdr_len); 882 883 /* Make room for all mem types that exist */ 884 ADD_LEN(file_len, smem_len, hdr_len); 885 ADD_LEN(file_len, sram2_len, hdr_len); 886 887 for (i = 0; i < fwrt->fw->dbg.n_mem_tlv; i++) 888 ADD_LEN(file_len, le32_to_cpu(fw_mem[i].len), hdr_len); 889 } 890 891 /* Make room for fw's virtual image pages, if it exists */ 892 if (iwl_fw_dbg_is_paging_enabled(fwrt)) 893 file_len += fwrt->num_of_paging_blk * 894 (sizeof(*dump_data) + 895 sizeof(struct iwl_fw_error_dump_paging) + 896 PAGING_BLOCK_SIZE); 897 898 if (iwl_fw_dbg_is_d3_debug_enabled(fwrt) && fwrt->dump.d3_debug_data) { 899 file_len += sizeof(*dump_data) + 900 fwrt->trans->cfg->d3_debug_data_length * 2; 901 } 902 903 /* If we only want a monitor dump, reset the file length */ 904 if (data->monitor_only) { 905 file_len = sizeof(*dump_file) + sizeof(*dump_data) * 2 + 906 sizeof(*dump_info) + sizeof(*dump_smem_cfg); 907 } 908 909 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_ERROR_INFO) && 910 data->desc) 911 file_len += sizeof(*dump_data) + sizeof(*dump_trig) + 912 data->desc->len; 913 914 dump_file = vzalloc(file_len); 915 if (!dump_file) 916 return NULL; 917 918 fw_error_dump->fwrt_ptr = dump_file; 919 920 dump_file->barker = cpu_to_le32(IWL_FW_ERROR_DUMP_BARKER); 921 dump_data = (void *)dump_file->data; 922 923 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_DEV_FW_INFO)) { 924 dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_DEV_FW_INFO); 925 dump_data->len = cpu_to_le32(sizeof(*dump_info)); 926 dump_info = (void *)dump_data->data; 927 dump_info->hw_type = 928 cpu_to_le32(CSR_HW_REV_TYPE(fwrt->trans->hw_rev)); 929 dump_info->hw_step = 930 cpu_to_le32(CSR_HW_REV_STEP(fwrt->trans->hw_rev)); 931 memcpy(dump_info->fw_human_readable, fwrt->fw->human_readable, 932 sizeof(dump_info->fw_human_readable)); 933 strncpy(dump_info->dev_human_readable, fwrt->trans->name, 934 sizeof(dump_info->dev_human_readable) - 1); 935 strncpy(dump_info->bus_human_readable, fwrt->dev->bus->name, 936 sizeof(dump_info->bus_human_readable) - 1); 937 dump_info->num_of_lmacs = fwrt->smem_cfg.num_lmacs; 938 dump_info->lmac_err_id[0] = 939 cpu_to_le32(fwrt->dump.lmac_err_id[0]); 940 if (fwrt->smem_cfg.num_lmacs > 1) 941 dump_info->lmac_err_id[1] = 942 cpu_to_le32(fwrt->dump.lmac_err_id[1]); 943 dump_info->umac_err_id = cpu_to_le32(fwrt->dump.umac_err_id); 944 945 dump_data = iwl_fw_error_next_data(dump_data); 946 } 947 948 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM_CFG)) { 949 /* Dump shared memory configuration */ 950 dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_MEM_CFG); 951 dump_data->len = cpu_to_le32(sizeof(*dump_smem_cfg)); 952 dump_smem_cfg = (void *)dump_data->data; 953 dump_smem_cfg->num_lmacs = cpu_to_le32(mem_cfg->num_lmacs); 954 dump_smem_cfg->num_txfifo_entries = 955 cpu_to_le32(mem_cfg->num_txfifo_entries); 956 for (i = 0; i < MAX_NUM_LMAC; i++) { 957 int j; 958 u32 *txf_size = mem_cfg->lmac[i].txfifo_size; 959 960 for (j = 0; j < TX_FIFO_MAX_NUM; j++) 961 dump_smem_cfg->lmac[i].txfifo_size[j] = 962 cpu_to_le32(txf_size[j]); 963 dump_smem_cfg->lmac[i].rxfifo1_size = 964 cpu_to_le32(mem_cfg->lmac[i].rxfifo1_size); 965 } 966 dump_smem_cfg->rxfifo2_size = 967 cpu_to_le32(mem_cfg->rxfifo2_size); 968 dump_smem_cfg->internal_txfifo_addr = 969 cpu_to_le32(mem_cfg->internal_txfifo_addr); 970 for (i = 0; i < TX_FIFO_INTERNAL_MAX_NUM; i++) { 971 dump_smem_cfg->internal_txfifo_size[i] = 972 cpu_to_le32(mem_cfg->internal_txfifo_size[i]); 973 } 974 975 dump_data = iwl_fw_error_next_data(dump_data); 976 } 977 978 /* We only dump the FIFOs if the FW is in error state */ 979 if (fifo_len) { 980 iwl_fw_dump_rxf(fwrt, &dump_data); 981 iwl_fw_dump_txf(fwrt, &dump_data); 982 } 983 984 if (radio_len) 985 iwl_read_radio_regs(fwrt, &dump_data); 986 987 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_ERROR_INFO) && 988 data->desc) { 989 dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_ERROR_INFO); 990 dump_data->len = cpu_to_le32(sizeof(*dump_trig) + 991 data->desc->len); 992 dump_trig = (void *)dump_data->data; 993 memcpy(dump_trig, &data->desc->trig_desc, 994 sizeof(*dump_trig) + data->desc->len); 995 996 dump_data = iwl_fw_error_next_data(dump_data); 997 } 998 999 /* In case we only want monitor dump, skip to dump trasport data */ 1000 if (data->monitor_only) 1001 goto out; 1002 1003 if (iwl_fw_dbg_type_on(fwrt, IWL_FW_ERROR_DUMP_MEM)) { 1004 const struct iwl_fw_dbg_mem_seg_tlv *fw_dbg_mem = 1005 fwrt->fw->dbg.mem_tlv; 1006 1007 if (!fwrt->fw->dbg.n_mem_tlv) 1008 iwl_fw_dump_mem(fwrt, &dump_data, sram_len, sram_ofs, 1009 IWL_FW_ERROR_DUMP_MEM_SRAM); 1010 1011 for (i = 0; i < fwrt->fw->dbg.n_mem_tlv; i++) { 1012 u32 len = le32_to_cpu(fw_dbg_mem[i].len); 1013 u32 ofs = le32_to_cpu(fw_dbg_mem[i].ofs); 1014 1015 iwl_fw_dump_mem(fwrt, &dump_data, len, ofs, 1016 le32_to_cpu(fw_dbg_mem[i].data_type)); 1017 } 1018 1019 iwl_fw_dump_mem(fwrt, &dump_data, smem_len, 1020 fwrt->trans->cfg->smem_offset, 1021 IWL_FW_ERROR_DUMP_MEM_SMEM); 1022 1023 iwl_fw_dump_mem(fwrt, &dump_data, sram2_len, 1024 fwrt->trans->cfg->dccm2_offset, 1025 IWL_FW_ERROR_DUMP_MEM_SRAM); 1026 } 1027 1028 if (iwl_fw_dbg_is_d3_debug_enabled(fwrt) && fwrt->dump.d3_debug_data) { 1029 u32 addr = fwrt->trans->cfg->d3_debug_data_base_addr; 1030 size_t data_size = fwrt->trans->cfg->d3_debug_data_length; 1031 1032 dump_data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_D3_DEBUG_DATA); 1033 dump_data->len = cpu_to_le32(data_size * 2); 1034 1035 memcpy(dump_data->data, fwrt->dump.d3_debug_data, data_size); 1036 1037 kfree(fwrt->dump.d3_debug_data); 1038 fwrt->dump.d3_debug_data = NULL; 1039 1040 iwl_trans_read_mem_bytes(fwrt->trans, addr, 1041 dump_data->data + data_size, 1042 data_size); 1043 1044 dump_data = iwl_fw_error_next_data(dump_data); 1045 } 1046 1047 /* Dump fw's virtual image */ 1048 if (iwl_fw_dbg_is_paging_enabled(fwrt)) 1049 iwl_dump_paging(fwrt, &dump_data); 1050 1051 if (prph_len) 1052 iwl_fw_prph_handler(fwrt, &dump_data, iwl_dump_prph); 1053 1054 out: 1055 dump_file->file_len = cpu_to_le32(file_len); 1056 return dump_file; 1057 } 1058 1059 /** 1060 * struct iwl_dump_ini_region_data - region data 1061 * @reg_tlv: region TLV 1062 * @dump_data: dump data 1063 */ 1064 struct iwl_dump_ini_region_data { 1065 struct iwl_ucode_tlv *reg_tlv; 1066 struct iwl_fwrt_dump_data *dump_data; 1067 }; 1068 1069 static int iwl_dump_ini_prph_iter(struct iwl_fw_runtime *fwrt, 1070 struct iwl_dump_ini_region_data *reg_data, 1071 void *range_ptr, int idx) 1072 { 1073 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1074 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1075 __le32 *val = range->data; 1076 u32 prph_val; 1077 u32 addr = le32_to_cpu(reg->addrs[idx]) + 1078 le32_to_cpu(reg->dev_addr.offset); 1079 int i; 1080 1081 range->internal_base_addr = cpu_to_le32(addr); 1082 range->range_data_size = reg->dev_addr.size; 1083 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) { 1084 prph_val = iwl_read_prph(fwrt->trans, addr + i); 1085 if (prph_val == 0x5a5a5a5a) 1086 return -EBUSY; 1087 *val++ = cpu_to_le32(prph_val); 1088 } 1089 1090 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1091 } 1092 1093 static int iwl_dump_ini_csr_iter(struct iwl_fw_runtime *fwrt, 1094 struct iwl_dump_ini_region_data *reg_data, 1095 void *range_ptr, int idx) 1096 { 1097 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1098 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1099 __le32 *val = range->data; 1100 u32 addr = le32_to_cpu(reg->addrs[idx]) + 1101 le32_to_cpu(reg->dev_addr.offset); 1102 int i; 1103 1104 range->internal_base_addr = cpu_to_le32(addr); 1105 range->range_data_size = reg->dev_addr.size; 1106 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) 1107 *val++ = cpu_to_le32(iwl_trans_read32(fwrt->trans, addr + i)); 1108 1109 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1110 } 1111 1112 static int iwl_dump_ini_config_iter(struct iwl_fw_runtime *fwrt, 1113 struct iwl_dump_ini_region_data *reg_data, 1114 void *range_ptr, int idx) 1115 { 1116 struct iwl_trans *trans = fwrt->trans; 1117 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1118 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1119 __le32 *val = range->data; 1120 u32 addr = le32_to_cpu(reg->addrs[idx]) + 1121 le32_to_cpu(reg->dev_addr.offset); 1122 int i; 1123 1124 /* we shouldn't get here if the trans doesn't have read_config32 */ 1125 if (WARN_ON_ONCE(!trans->ops->read_config32)) 1126 return -EOPNOTSUPP; 1127 1128 range->internal_base_addr = cpu_to_le32(addr); 1129 range->range_data_size = reg->dev_addr.size; 1130 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) { 1131 int ret; 1132 u32 tmp; 1133 1134 ret = trans->ops->read_config32(trans, addr + i, &tmp); 1135 if (ret < 0) 1136 return ret; 1137 1138 *val++ = cpu_to_le32(tmp); 1139 } 1140 1141 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1142 } 1143 1144 static int iwl_dump_ini_dev_mem_iter(struct iwl_fw_runtime *fwrt, 1145 struct iwl_dump_ini_region_data *reg_data, 1146 void *range_ptr, int idx) 1147 { 1148 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1149 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1150 u32 addr = le32_to_cpu(reg->addrs[idx]) + 1151 le32_to_cpu(reg->dev_addr.offset); 1152 1153 range->internal_base_addr = cpu_to_le32(addr); 1154 range->range_data_size = reg->dev_addr.size; 1155 iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data, 1156 le32_to_cpu(reg->dev_addr.size)); 1157 1158 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1159 } 1160 1161 static int _iwl_dump_ini_paging_iter(struct iwl_fw_runtime *fwrt, 1162 void *range_ptr, int idx) 1163 { 1164 /* increase idx by 1 since the pages are from 1 to 1165 * fwrt->num_of_paging_blk + 1 1166 */ 1167 struct page *page = fwrt->fw_paging_db[++idx].fw_paging_block; 1168 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1169 dma_addr_t addr = fwrt->fw_paging_db[idx].fw_paging_phys; 1170 u32 page_size = fwrt->fw_paging_db[idx].fw_paging_size; 1171 1172 range->page_num = cpu_to_le32(idx); 1173 range->range_data_size = cpu_to_le32(page_size); 1174 dma_sync_single_for_cpu(fwrt->trans->dev, addr, page_size, 1175 DMA_BIDIRECTIONAL); 1176 memcpy(range->data, page_address(page), page_size); 1177 dma_sync_single_for_device(fwrt->trans->dev, addr, page_size, 1178 DMA_BIDIRECTIONAL); 1179 1180 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1181 } 1182 1183 static int iwl_dump_ini_paging_iter(struct iwl_fw_runtime *fwrt, 1184 struct iwl_dump_ini_region_data *reg_data, 1185 void *range_ptr, int idx) 1186 { 1187 struct iwl_fw_ini_error_dump_range *range; 1188 u32 page_size; 1189 1190 if (!fwrt->trans->trans_cfg->gen2) 1191 return _iwl_dump_ini_paging_iter(fwrt, range_ptr, idx); 1192 1193 range = range_ptr; 1194 page_size = fwrt->trans->init_dram.paging[idx].size; 1195 1196 range->page_num = cpu_to_le32(idx); 1197 range->range_data_size = cpu_to_le32(page_size); 1198 memcpy(range->data, fwrt->trans->init_dram.paging[idx].block, 1199 page_size); 1200 1201 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1202 } 1203 1204 static int 1205 iwl_dump_ini_mon_dram_iter(struct iwl_fw_runtime *fwrt, 1206 struct iwl_dump_ini_region_data *reg_data, 1207 void *range_ptr, int idx) 1208 { 1209 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1210 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1211 struct iwl_dram_data *frag; 1212 u32 alloc_id = le32_to_cpu(reg->dram_alloc_id); 1213 1214 frag = &fwrt->trans->dbg.fw_mon_ini[alloc_id].frags[idx]; 1215 1216 range->dram_base_addr = cpu_to_le64(frag->physical); 1217 range->range_data_size = cpu_to_le32(frag->size); 1218 1219 memcpy(range->data, frag->block, frag->size); 1220 1221 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1222 } 1223 1224 static int iwl_dump_ini_mon_smem_iter(struct iwl_fw_runtime *fwrt, 1225 struct iwl_dump_ini_region_data *reg_data, 1226 void *range_ptr, int idx) 1227 { 1228 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1229 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1230 u32 addr = le32_to_cpu(reg->internal_buffer.base_addr); 1231 1232 range->internal_base_addr = cpu_to_le32(addr); 1233 range->range_data_size = reg->internal_buffer.size; 1234 iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data, 1235 le32_to_cpu(reg->internal_buffer.size)); 1236 1237 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1238 } 1239 1240 static bool iwl_ini_txf_iter(struct iwl_fw_runtime *fwrt, 1241 struct iwl_dump_ini_region_data *reg_data, int idx) 1242 { 1243 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1244 struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data; 1245 struct iwl_fwrt_shared_mem_cfg *cfg = &fwrt->smem_cfg; 1246 int txf_num = cfg->num_txfifo_entries; 1247 int int_txf_num = ARRAY_SIZE(cfg->internal_txfifo_size); 1248 u32 lmac_bitmap = le32_to_cpu(reg->fifos.fid[0]); 1249 1250 if (!idx) { 1251 if (le32_to_cpu(reg->fifos.offset) && cfg->num_lmacs == 1) { 1252 IWL_ERR(fwrt, "WRT: Invalid lmac offset 0x%x\n", 1253 le32_to_cpu(reg->fifos.offset)); 1254 return false; 1255 } 1256 1257 iter->internal_txf = 0; 1258 iter->fifo_size = 0; 1259 iter->fifo = -1; 1260 if (le32_to_cpu(reg->fifos.offset)) 1261 iter->lmac = 1; 1262 else 1263 iter->lmac = 0; 1264 } 1265 1266 if (!iter->internal_txf) { 1267 for (iter->fifo++; iter->fifo < txf_num; iter->fifo++) { 1268 iter->fifo_size = 1269 cfg->lmac[iter->lmac].txfifo_size[iter->fifo]; 1270 if (iter->fifo_size && (lmac_bitmap & BIT(iter->fifo))) 1271 return true; 1272 } 1273 iter->fifo--; 1274 } 1275 1276 iter->internal_txf = 1; 1277 1278 if (!fw_has_capa(&fwrt->fw->ucode_capa, 1279 IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG)) 1280 return false; 1281 1282 for (iter->fifo++; iter->fifo < int_txf_num + txf_num; iter->fifo++) { 1283 iter->fifo_size = 1284 cfg->internal_txfifo_size[iter->fifo - txf_num]; 1285 if (iter->fifo_size && (lmac_bitmap & BIT(iter->fifo))) 1286 return true; 1287 } 1288 1289 return false; 1290 } 1291 1292 static int iwl_dump_ini_txf_iter(struct iwl_fw_runtime *fwrt, 1293 struct iwl_dump_ini_region_data *reg_data, 1294 void *range_ptr, int idx) 1295 { 1296 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1297 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1298 struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data; 1299 struct iwl_fw_ini_error_dump_register *reg_dump = (void *)range->data; 1300 u32 offs = le32_to_cpu(reg->fifos.offset), addr; 1301 u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs); 1302 u32 registers_size = registers_num * sizeof(*reg_dump); 1303 __le32 *data; 1304 unsigned long flags; 1305 int i; 1306 1307 if (!iwl_ini_txf_iter(fwrt, reg_data, idx)) 1308 return -EIO; 1309 1310 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags)) 1311 return -EBUSY; 1312 1313 range->fifo_hdr.fifo_num = cpu_to_le32(iter->fifo); 1314 range->fifo_hdr.num_of_registers = cpu_to_le32(registers_num); 1315 range->range_data_size = cpu_to_le32(iter->fifo_size + registers_size); 1316 1317 iwl_write_prph_no_grab(fwrt->trans, TXF_LARC_NUM + offs, iter->fifo); 1318 1319 /* 1320 * read txf registers. for each register, write to the dump the 1321 * register address and its value 1322 */ 1323 for (i = 0; i < registers_num; i++) { 1324 addr = le32_to_cpu(reg->addrs[i]) + offs; 1325 1326 reg_dump->addr = cpu_to_le32(addr); 1327 reg_dump->data = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans, 1328 addr)); 1329 1330 reg_dump++; 1331 } 1332 1333 if (reg->fifos.hdr_only) { 1334 range->range_data_size = cpu_to_le32(registers_size); 1335 goto out; 1336 } 1337 1338 /* Set the TXF_READ_MODIFY_ADDR to TXF_WR_PTR */ 1339 iwl_write_prph_no_grab(fwrt->trans, TXF_READ_MODIFY_ADDR + offs, 1340 TXF_WR_PTR + offs); 1341 1342 /* Dummy-read to advance the read pointer to the head */ 1343 iwl_read_prph_no_grab(fwrt->trans, TXF_READ_MODIFY_DATA + offs); 1344 1345 /* Read FIFO */ 1346 addr = TXF_READ_MODIFY_DATA + offs; 1347 data = (void *)reg_dump; 1348 for (i = 0; i < iter->fifo_size; i += sizeof(*data)) 1349 *data++ = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans, addr)); 1350 1351 out: 1352 iwl_trans_release_nic_access(fwrt->trans, &flags); 1353 1354 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1355 } 1356 1357 struct iwl_ini_rxf_data { 1358 u32 fifo_num; 1359 u32 size; 1360 u32 offset; 1361 }; 1362 1363 static void iwl_ini_get_rxf_data(struct iwl_fw_runtime *fwrt, 1364 struct iwl_dump_ini_region_data *reg_data, 1365 struct iwl_ini_rxf_data *data) 1366 { 1367 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1368 u32 fid1 = le32_to_cpu(reg->fifos.fid[0]); 1369 u32 fid2 = le32_to_cpu(reg->fifos.fid[1]); 1370 u32 fifo_idx; 1371 1372 if (!data) 1373 return; 1374 1375 memset(data, 0, sizeof(*data)); 1376 1377 if (WARN_ON_ONCE((fid1 && fid2) || (!fid1 && !fid2))) 1378 return; 1379 1380 fifo_idx = ffs(fid1) - 1; 1381 if (fid1 && !WARN_ON_ONCE((~BIT(fifo_idx) & fid1) || 1382 fifo_idx >= MAX_NUM_LMAC)) { 1383 data->size = fwrt->smem_cfg.lmac[fifo_idx].rxfifo1_size; 1384 data->fifo_num = fifo_idx; 1385 return; 1386 } 1387 1388 fifo_idx = ffs(fid2) - 1; 1389 if (fid2 && !WARN_ON_ONCE(fifo_idx != 0)) { 1390 data->size = fwrt->smem_cfg.rxfifo2_size; 1391 data->offset = RXF_DIFF_FROM_PREV; 1392 /* use bit 31 to distinguish between umac and lmac rxf while 1393 * parsing the dump 1394 */ 1395 data->fifo_num = fifo_idx | IWL_RXF_UMAC_BIT; 1396 return; 1397 } 1398 } 1399 1400 static int iwl_dump_ini_rxf_iter(struct iwl_fw_runtime *fwrt, 1401 struct iwl_dump_ini_region_data *reg_data, 1402 void *range_ptr, int idx) 1403 { 1404 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1405 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1406 struct iwl_ini_rxf_data rxf_data; 1407 struct iwl_fw_ini_error_dump_register *reg_dump = (void *)range->data; 1408 u32 offs = le32_to_cpu(reg->fifos.offset), addr; 1409 u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs); 1410 u32 registers_size = registers_num * sizeof(*reg_dump); 1411 __le32 *data; 1412 unsigned long flags; 1413 int i; 1414 1415 iwl_ini_get_rxf_data(fwrt, reg_data, &rxf_data); 1416 if (!rxf_data.size) 1417 return -EIO; 1418 1419 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags)) 1420 return -EBUSY; 1421 1422 range->fifo_hdr.fifo_num = cpu_to_le32(rxf_data.fifo_num); 1423 range->fifo_hdr.num_of_registers = cpu_to_le32(registers_num); 1424 range->range_data_size = cpu_to_le32(rxf_data.size + registers_size); 1425 1426 /* 1427 * read rxf registers. for each register, write to the dump the 1428 * register address and its value 1429 */ 1430 for (i = 0; i < registers_num; i++) { 1431 addr = le32_to_cpu(reg->addrs[i]) + offs; 1432 1433 reg_dump->addr = cpu_to_le32(addr); 1434 reg_dump->data = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans, 1435 addr)); 1436 1437 reg_dump++; 1438 } 1439 1440 if (reg->fifos.hdr_only) { 1441 range->range_data_size = cpu_to_le32(registers_size); 1442 goto out; 1443 } 1444 1445 offs = rxf_data.offset; 1446 1447 /* Lock fence */ 1448 iwl_write_prph_no_grab(fwrt->trans, RXF_SET_FENCE_MODE + offs, 0x1); 1449 /* Set fence pointer to the same place like WR pointer */ 1450 iwl_write_prph_no_grab(fwrt->trans, RXF_LD_WR2FENCE + offs, 0x1); 1451 /* Set fence offset */ 1452 iwl_write_prph_no_grab(fwrt->trans, RXF_LD_FENCE_OFFSET_ADDR + offs, 1453 0x0); 1454 1455 /* Read FIFO */ 1456 addr = RXF_FIFO_RD_FENCE_INC + offs; 1457 data = (void *)reg_dump; 1458 for (i = 0; i < rxf_data.size; i += sizeof(*data)) 1459 *data++ = cpu_to_le32(iwl_read_prph_no_grab(fwrt->trans, addr)); 1460 1461 out: 1462 iwl_trans_release_nic_access(fwrt->trans, &flags); 1463 1464 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1465 } 1466 1467 static int 1468 iwl_dump_ini_err_table_iter(struct iwl_fw_runtime *fwrt, 1469 struct iwl_dump_ini_region_data *reg_data, 1470 void *range_ptr, int idx) 1471 { 1472 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1473 struct iwl_fw_ini_region_err_table *err_table = ®->err_table; 1474 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1475 u32 addr = le32_to_cpu(err_table->base_addr) + 1476 le32_to_cpu(err_table->offset); 1477 1478 range->internal_base_addr = cpu_to_le32(addr); 1479 range->range_data_size = err_table->size; 1480 iwl_trans_read_mem_bytes(fwrt->trans, addr, range->data, 1481 le32_to_cpu(err_table->size)); 1482 1483 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1484 } 1485 1486 static int iwl_dump_ini_fw_pkt_iter(struct iwl_fw_runtime *fwrt, 1487 struct iwl_dump_ini_region_data *reg_data, 1488 void *range_ptr, int idx) 1489 { 1490 struct iwl_fw_ini_error_dump_range *range = range_ptr; 1491 struct iwl_rx_packet *pkt = reg_data->dump_data->fw_pkt; 1492 u32 pkt_len; 1493 1494 if (!pkt) 1495 return -EIO; 1496 1497 pkt_len = iwl_rx_packet_payload_len(pkt); 1498 1499 memcpy(&range->fw_pkt_hdr, &pkt->hdr, sizeof(range->fw_pkt_hdr)); 1500 range->range_data_size = cpu_to_le32(pkt_len); 1501 1502 memcpy(range->data, pkt->data, pkt_len); 1503 1504 return sizeof(*range) + le32_to_cpu(range->range_data_size); 1505 } 1506 1507 static void * 1508 iwl_dump_ini_mem_fill_header(struct iwl_fw_runtime *fwrt, 1509 struct iwl_dump_ini_region_data *reg_data, 1510 void *data) 1511 { 1512 struct iwl_fw_ini_error_dump *dump = data; 1513 1514 dump->header.version = cpu_to_le32(IWL_INI_DUMP_VER); 1515 1516 return dump->ranges; 1517 } 1518 1519 /** 1520 * mask_apply_and_normalize - applies mask on val and normalize the result 1521 * 1522 * The normalization is based on the first set bit in the mask 1523 * 1524 * @val: value 1525 * @mask: mask to apply and to normalize with 1526 */ 1527 static u32 mask_apply_and_normalize(u32 val, u32 mask) 1528 { 1529 return (val & mask) >> (ffs(mask) - 1); 1530 } 1531 1532 static __le32 iwl_get_mon_reg(struct iwl_fw_runtime *fwrt, u32 alloc_id, 1533 const struct iwl_fw_mon_reg *reg_info) 1534 { 1535 u32 val, offs; 1536 1537 /* The header addresses of DBGCi is calculate as follows: 1538 * DBGC1 address + (0x100 * i) 1539 */ 1540 offs = (alloc_id - IWL_FW_INI_ALLOCATION_ID_DBGC1) * 0x100; 1541 1542 if (!reg_info || !reg_info->addr || !reg_info->mask) 1543 return 0; 1544 1545 val = iwl_read_prph_no_grab(fwrt->trans, reg_info->addr + offs); 1546 1547 return cpu_to_le32(mask_apply_and_normalize(val, reg_info->mask)); 1548 } 1549 1550 static void * 1551 iwl_dump_ini_mon_fill_header(struct iwl_fw_runtime *fwrt, 1552 struct iwl_dump_ini_region_data *reg_data, 1553 struct iwl_fw_ini_monitor_dump *data, 1554 const struct iwl_fw_mon_regs *addrs) 1555 { 1556 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1557 u32 alloc_id = le32_to_cpu(reg->dram_alloc_id); 1558 unsigned long flags; 1559 1560 if (!iwl_trans_grab_nic_access(fwrt->trans, &flags)) { 1561 IWL_ERR(fwrt, "Failed to get monitor header\n"); 1562 return NULL; 1563 } 1564 1565 data->write_ptr = iwl_get_mon_reg(fwrt, alloc_id, 1566 &addrs->write_ptr); 1567 data->cycle_cnt = iwl_get_mon_reg(fwrt, alloc_id, 1568 &addrs->cycle_cnt); 1569 data->cur_frag = iwl_get_mon_reg(fwrt, alloc_id, 1570 &addrs->cur_frag); 1571 1572 iwl_trans_release_nic_access(fwrt->trans, &flags); 1573 1574 data->header.version = cpu_to_le32(IWL_INI_DUMP_VER); 1575 1576 return data->ranges; 1577 } 1578 1579 static void * 1580 iwl_dump_ini_mon_dram_fill_header(struct iwl_fw_runtime *fwrt, 1581 struct iwl_dump_ini_region_data *reg_data, 1582 void *data) 1583 { 1584 struct iwl_fw_ini_monitor_dump *mon_dump = (void *)data; 1585 1586 return iwl_dump_ini_mon_fill_header(fwrt, reg_data, mon_dump, 1587 &fwrt->trans->cfg->mon_dram_regs); 1588 } 1589 1590 static void * 1591 iwl_dump_ini_mon_smem_fill_header(struct iwl_fw_runtime *fwrt, 1592 struct iwl_dump_ini_region_data *reg_data, 1593 void *data) 1594 { 1595 struct iwl_fw_ini_monitor_dump *mon_dump = (void *)data; 1596 1597 return iwl_dump_ini_mon_fill_header(fwrt, reg_data, mon_dump, 1598 &fwrt->trans->cfg->mon_smem_regs); 1599 } 1600 1601 static void * 1602 iwl_dump_ini_err_table_fill_header(struct iwl_fw_runtime *fwrt, 1603 struct iwl_dump_ini_region_data *reg_data, 1604 void *data) 1605 { 1606 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1607 struct iwl_fw_ini_err_table_dump *dump = data; 1608 1609 dump->header.version = cpu_to_le32(IWL_INI_DUMP_VER); 1610 dump->version = reg->err_table.version; 1611 1612 return dump->ranges; 1613 } 1614 1615 static u32 iwl_dump_ini_mem_ranges(struct iwl_fw_runtime *fwrt, 1616 struct iwl_dump_ini_region_data *reg_data) 1617 { 1618 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1619 1620 return iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs); 1621 } 1622 1623 static u32 iwl_dump_ini_paging_ranges(struct iwl_fw_runtime *fwrt, 1624 struct iwl_dump_ini_region_data *reg_data) 1625 { 1626 if (fwrt->trans->trans_cfg->gen2) 1627 return fwrt->trans->init_dram.paging_cnt; 1628 1629 return fwrt->num_of_paging_blk; 1630 } 1631 1632 static u32 1633 iwl_dump_ini_mon_dram_ranges(struct iwl_fw_runtime *fwrt, 1634 struct iwl_dump_ini_region_data *reg_data) 1635 { 1636 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1637 struct iwl_fw_mon *fw_mon; 1638 u32 ranges = 0, alloc_id = le32_to_cpu(reg->dram_alloc_id); 1639 int i; 1640 1641 fw_mon = &fwrt->trans->dbg.fw_mon_ini[alloc_id]; 1642 1643 for (i = 0; i < fw_mon->num_frags; i++) { 1644 if (!fw_mon->frags[i].size) 1645 break; 1646 1647 ranges++; 1648 } 1649 1650 return ranges; 1651 } 1652 1653 static u32 iwl_dump_ini_txf_ranges(struct iwl_fw_runtime *fwrt, 1654 struct iwl_dump_ini_region_data *reg_data) 1655 { 1656 u32 num_of_fifos = 0; 1657 1658 while (iwl_ini_txf_iter(fwrt, reg_data, num_of_fifos)) 1659 num_of_fifos++; 1660 1661 return num_of_fifos; 1662 } 1663 1664 static u32 iwl_dump_ini_single_range(struct iwl_fw_runtime *fwrt, 1665 struct iwl_dump_ini_region_data *reg_data) 1666 { 1667 return 1; 1668 } 1669 1670 static u32 iwl_dump_ini_mem_get_size(struct iwl_fw_runtime *fwrt, 1671 struct iwl_dump_ini_region_data *reg_data) 1672 { 1673 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1674 u32 size = le32_to_cpu(reg->dev_addr.size); 1675 u32 ranges = iwl_dump_ini_mem_ranges(fwrt, reg_data); 1676 1677 if (!size || !ranges) 1678 return 0; 1679 1680 return sizeof(struct iwl_fw_ini_error_dump) + ranges * 1681 (size + sizeof(struct iwl_fw_ini_error_dump_range)); 1682 } 1683 1684 static u32 1685 iwl_dump_ini_paging_get_size(struct iwl_fw_runtime *fwrt, 1686 struct iwl_dump_ini_region_data *reg_data) 1687 { 1688 int i; 1689 u32 range_header_len = sizeof(struct iwl_fw_ini_error_dump_range); 1690 u32 size = sizeof(struct iwl_fw_ini_error_dump); 1691 1692 if (fwrt->trans->trans_cfg->gen2) { 1693 for (i = 0; i < iwl_dump_ini_paging_ranges(fwrt, reg_data); i++) 1694 size += range_header_len + 1695 fwrt->trans->init_dram.paging[i].size; 1696 } else { 1697 for (i = 1; i <= iwl_dump_ini_paging_ranges(fwrt, reg_data); 1698 i++) 1699 size += range_header_len + 1700 fwrt->fw_paging_db[i].fw_paging_size; 1701 } 1702 1703 return size; 1704 } 1705 1706 static u32 1707 iwl_dump_ini_mon_dram_get_size(struct iwl_fw_runtime *fwrt, 1708 struct iwl_dump_ini_region_data *reg_data) 1709 { 1710 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1711 struct iwl_fw_mon *fw_mon; 1712 u32 size = 0, alloc_id = le32_to_cpu(reg->dram_alloc_id); 1713 int i; 1714 1715 fw_mon = &fwrt->trans->dbg.fw_mon_ini[alloc_id]; 1716 1717 for (i = 0; i < fw_mon->num_frags; i++) { 1718 struct iwl_dram_data *frag = &fw_mon->frags[i]; 1719 1720 if (!frag->size) 1721 break; 1722 1723 size += sizeof(struct iwl_fw_ini_error_dump_range) + frag->size; 1724 } 1725 1726 if (size) 1727 size += sizeof(struct iwl_fw_ini_monitor_dump); 1728 1729 return size; 1730 } 1731 1732 static u32 1733 iwl_dump_ini_mon_smem_get_size(struct iwl_fw_runtime *fwrt, 1734 struct iwl_dump_ini_region_data *reg_data) 1735 { 1736 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1737 u32 size; 1738 1739 size = le32_to_cpu(reg->internal_buffer.size); 1740 if (!size) 1741 return 0; 1742 1743 size += sizeof(struct iwl_fw_ini_monitor_dump) + 1744 sizeof(struct iwl_fw_ini_error_dump_range); 1745 1746 return size; 1747 } 1748 1749 static u32 iwl_dump_ini_txf_get_size(struct iwl_fw_runtime *fwrt, 1750 struct iwl_dump_ini_region_data *reg_data) 1751 { 1752 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1753 struct iwl_txf_iter_data *iter = &fwrt->dump.txf_iter_data; 1754 u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs); 1755 u32 size = 0; 1756 u32 fifo_hdr = sizeof(struct iwl_fw_ini_error_dump_range) + 1757 registers_num * 1758 sizeof(struct iwl_fw_ini_error_dump_register); 1759 1760 while (iwl_ini_txf_iter(fwrt, reg_data, size)) { 1761 size += fifo_hdr; 1762 if (!reg->fifos.hdr_only) 1763 size += iter->fifo_size; 1764 } 1765 1766 if (!size) 1767 return 0; 1768 1769 return size + sizeof(struct iwl_fw_ini_error_dump); 1770 } 1771 1772 static u32 iwl_dump_ini_rxf_get_size(struct iwl_fw_runtime *fwrt, 1773 struct iwl_dump_ini_region_data *reg_data) 1774 { 1775 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1776 struct iwl_ini_rxf_data rx_data; 1777 u32 registers_num = iwl_tlv_array_len(reg_data->reg_tlv, reg, addrs); 1778 u32 size = sizeof(struct iwl_fw_ini_error_dump) + 1779 sizeof(struct iwl_fw_ini_error_dump_range) + 1780 registers_num * sizeof(struct iwl_fw_ini_error_dump_register); 1781 1782 if (reg->fifos.hdr_only) 1783 return size; 1784 1785 iwl_ini_get_rxf_data(fwrt, reg_data, &rx_data); 1786 size += rx_data.size; 1787 1788 return size; 1789 } 1790 1791 static u32 1792 iwl_dump_ini_err_table_get_size(struct iwl_fw_runtime *fwrt, 1793 struct iwl_dump_ini_region_data *reg_data) 1794 { 1795 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1796 u32 size = le32_to_cpu(reg->err_table.size); 1797 1798 if (size) 1799 size += sizeof(struct iwl_fw_ini_err_table_dump) + 1800 sizeof(struct iwl_fw_ini_error_dump_range); 1801 1802 return size; 1803 } 1804 1805 static u32 1806 iwl_dump_ini_fw_pkt_get_size(struct iwl_fw_runtime *fwrt, 1807 struct iwl_dump_ini_region_data *reg_data) 1808 { 1809 u32 size = 0; 1810 1811 if (!reg_data->dump_data->fw_pkt) 1812 return 0; 1813 1814 size += iwl_rx_packet_payload_len(reg_data->dump_data->fw_pkt); 1815 if (size) 1816 size += sizeof(struct iwl_fw_ini_error_dump) + 1817 sizeof(struct iwl_fw_ini_error_dump_range); 1818 1819 return size; 1820 } 1821 1822 /** 1823 * struct iwl_dump_ini_mem_ops - ini memory dump operations 1824 * @get_num_of_ranges: returns the number of memory ranges in the region. 1825 * @get_size: returns the total size of the region. 1826 * @fill_mem_hdr: fills region type specific headers and returns pointer to 1827 * the first range or NULL if failed to fill headers. 1828 * @fill_range: copies a given memory range into the dump. 1829 * Returns the size of the range or negative error value otherwise. 1830 */ 1831 struct iwl_dump_ini_mem_ops { 1832 u32 (*get_num_of_ranges)(struct iwl_fw_runtime *fwrt, 1833 struct iwl_dump_ini_region_data *reg_data); 1834 u32 (*get_size)(struct iwl_fw_runtime *fwrt, 1835 struct iwl_dump_ini_region_data *reg_data); 1836 void *(*fill_mem_hdr)(struct iwl_fw_runtime *fwrt, 1837 struct iwl_dump_ini_region_data *reg_data, 1838 void *data); 1839 int (*fill_range)(struct iwl_fw_runtime *fwrt, 1840 struct iwl_dump_ini_region_data *reg_data, 1841 void *range, int idx); 1842 }; 1843 1844 /** 1845 * iwl_dump_ini_mem 1846 * 1847 * Creates a dump tlv and copy a memory region into it. 1848 * Returns the size of the current dump tlv or 0 if failed 1849 * 1850 * @fwrt: fw runtime struct 1851 * @list: list to add the dump tlv to 1852 * @reg: memory region 1853 * @ops: memory dump operations 1854 */ 1855 static u32 iwl_dump_ini_mem(struct iwl_fw_runtime *fwrt, struct list_head *list, 1856 struct iwl_dump_ini_region_data *reg_data, 1857 const struct iwl_dump_ini_mem_ops *ops) 1858 { 1859 struct iwl_fw_ini_region_tlv *reg = (void *)reg_data->reg_tlv->data; 1860 struct iwl_fw_ini_dump_entry *entry; 1861 struct iwl_fw_error_dump_data *tlv; 1862 struct iwl_fw_ini_error_dump_header *header; 1863 u32 type = le32_to_cpu(reg->type), id = le32_to_cpu(reg->id); 1864 u32 num_of_ranges, i, size; 1865 void *range; 1866 1867 if (!ops->get_num_of_ranges || !ops->get_size || !ops->fill_mem_hdr || 1868 !ops->fill_range) 1869 return 0; 1870 1871 size = ops->get_size(fwrt, reg_data); 1872 if (!size) 1873 return 0; 1874 1875 entry = vzalloc(sizeof(*entry) + sizeof(*tlv) + size); 1876 if (!entry) 1877 return 0; 1878 1879 entry->size = sizeof(*tlv) + size; 1880 1881 tlv = (void *)entry->data; 1882 tlv->type = reg->type; 1883 tlv->len = cpu_to_le32(size); 1884 1885 IWL_DEBUG_FW(fwrt, "WRT: Collecting region: id=%d, type=%d\n", id, 1886 type); 1887 1888 num_of_ranges = ops->get_num_of_ranges(fwrt, reg_data); 1889 1890 header = (void *)tlv->data; 1891 header->region_id = reg->id; 1892 header->num_of_ranges = cpu_to_le32(num_of_ranges); 1893 header->name_len = cpu_to_le32(IWL_FW_INI_MAX_NAME); 1894 memcpy(header->name, reg->name, IWL_FW_INI_MAX_NAME); 1895 1896 range = ops->fill_mem_hdr(fwrt, reg_data, header); 1897 if (!range) { 1898 IWL_ERR(fwrt, 1899 "WRT: Failed to fill region header: id=%d, type=%d\n", 1900 id, type); 1901 goto out_err; 1902 } 1903 1904 for (i = 0; i < num_of_ranges; i++) { 1905 int range_size = ops->fill_range(fwrt, reg_data, range, i); 1906 1907 if (range_size < 0) { 1908 IWL_ERR(fwrt, 1909 "WRT: Failed to dump region: id=%d, type=%d\n", 1910 id, type); 1911 goto out_err; 1912 } 1913 range = range + range_size; 1914 } 1915 1916 list_add_tail(&entry->list, list); 1917 1918 return entry->size; 1919 1920 out_err: 1921 vfree(entry); 1922 1923 return 0; 1924 } 1925 1926 static u32 iwl_dump_ini_info(struct iwl_fw_runtime *fwrt, 1927 struct iwl_fw_ini_trigger_tlv *trigger, 1928 struct list_head *list) 1929 { 1930 struct iwl_fw_ini_dump_entry *entry; 1931 struct iwl_fw_error_dump_data *tlv; 1932 struct iwl_fw_ini_dump_info *dump; 1933 struct iwl_dbg_tlv_node *node; 1934 struct iwl_fw_ini_dump_cfg_name *cfg_name; 1935 u32 size = sizeof(*tlv) + sizeof(*dump); 1936 u32 num_of_cfg_names = 0; 1937 1938 list_for_each_entry(node, &fwrt->trans->dbg.debug_info_tlv_list, list) { 1939 size += sizeof(*cfg_name); 1940 num_of_cfg_names++; 1941 } 1942 1943 entry = vzalloc(sizeof(*entry) + size); 1944 if (!entry) 1945 return 0; 1946 1947 entry->size = size; 1948 1949 tlv = (void *)entry->data; 1950 tlv->type = cpu_to_le32(IWL_INI_DUMP_INFO_TYPE); 1951 tlv->len = cpu_to_le32(size - sizeof(*tlv)); 1952 1953 dump = (void *)tlv->data; 1954 1955 dump->version = cpu_to_le32(IWL_INI_DUMP_VER); 1956 dump->time_point = trigger->time_point; 1957 dump->trigger_reason = trigger->trigger_reason; 1958 dump->external_cfg_state = 1959 cpu_to_le32(fwrt->trans->dbg.external_ini_cfg); 1960 1961 dump->ver_type = cpu_to_le32(fwrt->dump.fw_ver.type); 1962 dump->ver_subtype = cpu_to_le32(fwrt->dump.fw_ver.subtype); 1963 1964 dump->hw_step = cpu_to_le32(CSR_HW_REV_STEP(fwrt->trans->hw_rev)); 1965 dump->hw_type = cpu_to_le32(CSR_HW_REV_TYPE(fwrt->trans->hw_rev)); 1966 1967 dump->rf_id_flavor = 1968 cpu_to_le32(CSR_HW_RFID_FLAVOR(fwrt->trans->hw_rf_id)); 1969 dump->rf_id_dash = cpu_to_le32(CSR_HW_RFID_DASH(fwrt->trans->hw_rf_id)); 1970 dump->rf_id_step = cpu_to_le32(CSR_HW_RFID_STEP(fwrt->trans->hw_rf_id)); 1971 dump->rf_id_type = cpu_to_le32(CSR_HW_RFID_TYPE(fwrt->trans->hw_rf_id)); 1972 1973 dump->lmac_major = cpu_to_le32(fwrt->dump.fw_ver.lmac_major); 1974 dump->lmac_minor = cpu_to_le32(fwrt->dump.fw_ver.lmac_minor); 1975 dump->umac_major = cpu_to_le32(fwrt->dump.fw_ver.umac_major); 1976 dump->umac_minor = cpu_to_le32(fwrt->dump.fw_ver.umac_minor); 1977 1978 dump->fw_mon_mode = cpu_to_le32(fwrt->trans->dbg.ini_dest); 1979 dump->regions_mask = trigger->regions_mask; 1980 1981 dump->build_tag_len = cpu_to_le32(sizeof(dump->build_tag)); 1982 memcpy(dump->build_tag, fwrt->fw->human_readable, 1983 sizeof(dump->build_tag)); 1984 1985 cfg_name = dump->cfg_names; 1986 dump->num_of_cfg_names = cpu_to_le32(num_of_cfg_names); 1987 list_for_each_entry(node, &fwrt->trans->dbg.debug_info_tlv_list, list) { 1988 struct iwl_fw_ini_debug_info_tlv *debug_info = 1989 (void *)node->tlv.data; 1990 1991 cfg_name->image_type = debug_info->image_type; 1992 cfg_name->cfg_name_len = 1993 cpu_to_le32(IWL_FW_INI_MAX_CFG_NAME); 1994 memcpy(cfg_name->cfg_name, debug_info->debug_cfg_name, 1995 sizeof(cfg_name->cfg_name)); 1996 cfg_name++; 1997 } 1998 1999 /* add dump info TLV to the beginning of the list since it needs to be 2000 * the first TLV in the dump 2001 */ 2002 list_add(&entry->list, list); 2003 2004 return entry->size; 2005 } 2006 2007 static const struct iwl_dump_ini_mem_ops iwl_dump_ini_region_ops[] = { 2008 [IWL_FW_INI_REGION_INVALID] = {}, 2009 [IWL_FW_INI_REGION_INTERNAL_BUFFER] = { 2010 .get_num_of_ranges = iwl_dump_ini_single_range, 2011 .get_size = iwl_dump_ini_mon_smem_get_size, 2012 .fill_mem_hdr = iwl_dump_ini_mon_smem_fill_header, 2013 .fill_range = iwl_dump_ini_mon_smem_iter, 2014 }, 2015 [IWL_FW_INI_REGION_DRAM_BUFFER] = { 2016 .get_num_of_ranges = iwl_dump_ini_mon_dram_ranges, 2017 .get_size = iwl_dump_ini_mon_dram_get_size, 2018 .fill_mem_hdr = iwl_dump_ini_mon_dram_fill_header, 2019 .fill_range = iwl_dump_ini_mon_dram_iter, 2020 }, 2021 [IWL_FW_INI_REGION_TXF] = { 2022 .get_num_of_ranges = iwl_dump_ini_txf_ranges, 2023 .get_size = iwl_dump_ini_txf_get_size, 2024 .fill_mem_hdr = iwl_dump_ini_mem_fill_header, 2025 .fill_range = iwl_dump_ini_txf_iter, 2026 }, 2027 [IWL_FW_INI_REGION_RXF] = { 2028 .get_num_of_ranges = iwl_dump_ini_single_range, 2029 .get_size = iwl_dump_ini_rxf_get_size, 2030 .fill_mem_hdr = iwl_dump_ini_mem_fill_header, 2031 .fill_range = iwl_dump_ini_rxf_iter, 2032 }, 2033 [IWL_FW_INI_REGION_LMAC_ERROR_TABLE] = { 2034 .get_num_of_ranges = iwl_dump_ini_single_range, 2035 .get_size = iwl_dump_ini_err_table_get_size, 2036 .fill_mem_hdr = iwl_dump_ini_err_table_fill_header, 2037 .fill_range = iwl_dump_ini_err_table_iter, 2038 }, 2039 [IWL_FW_INI_REGION_UMAC_ERROR_TABLE] = { 2040 .get_num_of_ranges = iwl_dump_ini_single_range, 2041 .get_size = iwl_dump_ini_err_table_get_size, 2042 .fill_mem_hdr = iwl_dump_ini_err_table_fill_header, 2043 .fill_range = iwl_dump_ini_err_table_iter, 2044 }, 2045 [IWL_FW_INI_REGION_RSP_OR_NOTIF] = { 2046 .get_num_of_ranges = iwl_dump_ini_single_range, 2047 .get_size = iwl_dump_ini_fw_pkt_get_size, 2048 .fill_mem_hdr = iwl_dump_ini_mem_fill_header, 2049 .fill_range = iwl_dump_ini_fw_pkt_iter, 2050 }, 2051 [IWL_FW_INI_REGION_DEVICE_MEMORY] = { 2052 .get_num_of_ranges = iwl_dump_ini_mem_ranges, 2053 .get_size = iwl_dump_ini_mem_get_size, 2054 .fill_mem_hdr = iwl_dump_ini_mem_fill_header, 2055 .fill_range = iwl_dump_ini_dev_mem_iter, 2056 }, 2057 [IWL_FW_INI_REGION_PERIPHERY_MAC] = { 2058 .get_num_of_ranges = iwl_dump_ini_mem_ranges, 2059 .get_size = iwl_dump_ini_mem_get_size, 2060 .fill_mem_hdr = iwl_dump_ini_mem_fill_header, 2061 .fill_range = iwl_dump_ini_prph_iter, 2062 }, 2063 [IWL_FW_INI_REGION_PERIPHERY_PHY] = {}, 2064 [IWL_FW_INI_REGION_PERIPHERY_AUX] = {}, 2065 [IWL_FW_INI_REGION_PAGING] = { 2066 .fill_mem_hdr = iwl_dump_ini_mem_fill_header, 2067 .get_num_of_ranges = iwl_dump_ini_paging_ranges, 2068 .get_size = iwl_dump_ini_paging_get_size, 2069 .fill_range = iwl_dump_ini_paging_iter, 2070 }, 2071 [IWL_FW_INI_REGION_CSR] = { 2072 .get_num_of_ranges = iwl_dump_ini_mem_ranges, 2073 .get_size = iwl_dump_ini_mem_get_size, 2074 .fill_mem_hdr = iwl_dump_ini_mem_fill_header, 2075 .fill_range = iwl_dump_ini_csr_iter, 2076 }, 2077 [IWL_FW_INI_REGION_DRAM_IMR] = {}, 2078 [IWL_FW_INI_REGION_PCI_IOSF_CONFIG] = { 2079 .get_num_of_ranges = iwl_dump_ini_mem_ranges, 2080 .get_size = iwl_dump_ini_mem_get_size, 2081 .fill_mem_hdr = iwl_dump_ini_mem_fill_header, 2082 .fill_range = iwl_dump_ini_config_iter, 2083 }, 2084 }; 2085 2086 static u32 iwl_dump_ini_trigger(struct iwl_fw_runtime *fwrt, 2087 struct iwl_fwrt_dump_data *dump_data, 2088 struct list_head *list) 2089 { 2090 struct iwl_fw_ini_trigger_tlv *trigger = dump_data->trig; 2091 struct iwl_dump_ini_region_data reg_data = { 2092 .dump_data = dump_data, 2093 }; 2094 int i; 2095 u32 size = 0; 2096 u64 regions_mask = le64_to_cpu(trigger->regions_mask); 2097 2098 for (i = 0; i < 64; i++) { 2099 u32 reg_type; 2100 struct iwl_fw_ini_region_tlv *reg; 2101 2102 if (!(BIT_ULL(i) & regions_mask)) 2103 continue; 2104 2105 reg_data.reg_tlv = fwrt->trans->dbg.active_regions[i]; 2106 if (!reg_data.reg_tlv) { 2107 IWL_WARN(fwrt, 2108 "WRT: Unassigned region id %d, skipping\n", i); 2109 continue; 2110 } 2111 2112 reg = (void *)reg_data.reg_tlv->data; 2113 reg_type = le32_to_cpu(reg->type); 2114 if (reg_type >= ARRAY_SIZE(iwl_dump_ini_region_ops)) 2115 continue; 2116 2117 size += iwl_dump_ini_mem(fwrt, list, ®_data, 2118 &iwl_dump_ini_region_ops[reg_type]); 2119 } 2120 2121 if (size) 2122 size += iwl_dump_ini_info(fwrt, trigger, list); 2123 2124 return size; 2125 } 2126 2127 static bool iwl_fw_ini_trigger_on(struct iwl_fw_runtime *fwrt, 2128 struct iwl_fw_ini_trigger_tlv *trig) 2129 { 2130 enum iwl_fw_ini_time_point tp_id = le32_to_cpu(trig->time_point); 2131 u32 usec = le32_to_cpu(trig->ignore_consec); 2132 2133 if (!iwl_trans_dbg_ini_valid(fwrt->trans) || 2134 tp_id == IWL_FW_INI_TIME_POINT_INVALID || 2135 tp_id >= IWL_FW_INI_TIME_POINT_NUM || 2136 iwl_fw_dbg_no_trig_window(fwrt, tp_id, usec)) 2137 return false; 2138 2139 return true; 2140 } 2141 2142 static u32 iwl_dump_ini_file_gen(struct iwl_fw_runtime *fwrt, 2143 struct iwl_fwrt_dump_data *dump_data, 2144 struct list_head *list) 2145 { 2146 struct iwl_fw_ini_trigger_tlv *trigger = dump_data->trig; 2147 struct iwl_fw_ini_dump_entry *entry; 2148 struct iwl_fw_ini_dump_file_hdr *hdr; 2149 u32 size; 2150 2151 if (!trigger || !iwl_fw_ini_trigger_on(fwrt, trigger) || 2152 !le64_to_cpu(trigger->regions_mask)) 2153 return 0; 2154 2155 entry = vzalloc(sizeof(*entry) + sizeof(*hdr)); 2156 if (!entry) 2157 return 0; 2158 2159 entry->size = sizeof(*hdr); 2160 2161 size = iwl_dump_ini_trigger(fwrt, dump_data, list); 2162 if (!size) { 2163 vfree(entry); 2164 return 0; 2165 } 2166 2167 hdr = (void *)entry->data; 2168 hdr->barker = cpu_to_le32(IWL_FW_INI_ERROR_DUMP_BARKER); 2169 hdr->file_len = cpu_to_le32(size + entry->size); 2170 2171 list_add(&entry->list, list); 2172 2173 return le32_to_cpu(hdr->file_len); 2174 } 2175 2176 static inline void iwl_fw_free_dump_desc(struct iwl_fw_runtime *fwrt, 2177 const struct iwl_fw_dump_desc **desc) 2178 { 2179 if (desc && *desc != &iwl_dump_desc_assert) 2180 kfree(*desc); 2181 2182 *desc = NULL; 2183 fwrt->dump.lmac_err_id[0] = 0; 2184 if (fwrt->smem_cfg.num_lmacs > 1) 2185 fwrt->dump.lmac_err_id[1] = 0; 2186 fwrt->dump.umac_err_id = 0; 2187 } 2188 2189 static void iwl_fw_error_dump(struct iwl_fw_runtime *fwrt, 2190 struct iwl_fwrt_dump_data *dump_data) 2191 { 2192 struct iwl_fw_dump_ptrs fw_error_dump = {}; 2193 struct iwl_fw_error_dump_file *dump_file; 2194 struct scatterlist *sg_dump_data; 2195 u32 file_len; 2196 u32 dump_mask = fwrt->fw->dbg.dump_mask; 2197 2198 dump_file = iwl_fw_error_dump_file(fwrt, &fw_error_dump, dump_data); 2199 if (!dump_file) 2200 return; 2201 2202 if (dump_data->monitor_only) 2203 dump_mask &= IWL_FW_ERROR_DUMP_FW_MONITOR; 2204 2205 fw_error_dump.trans_ptr = iwl_trans_dump_data(fwrt->trans, dump_mask); 2206 file_len = le32_to_cpu(dump_file->file_len); 2207 fw_error_dump.fwrt_len = file_len; 2208 2209 if (fw_error_dump.trans_ptr) { 2210 file_len += fw_error_dump.trans_ptr->len; 2211 dump_file->file_len = cpu_to_le32(file_len); 2212 } 2213 2214 sg_dump_data = alloc_sgtable(file_len); 2215 if (sg_dump_data) { 2216 sg_pcopy_from_buffer(sg_dump_data, 2217 sg_nents(sg_dump_data), 2218 fw_error_dump.fwrt_ptr, 2219 fw_error_dump.fwrt_len, 0); 2220 if (fw_error_dump.trans_ptr) 2221 sg_pcopy_from_buffer(sg_dump_data, 2222 sg_nents(sg_dump_data), 2223 fw_error_dump.trans_ptr->data, 2224 fw_error_dump.trans_ptr->len, 2225 fw_error_dump.fwrt_len); 2226 dev_coredumpsg(fwrt->trans->dev, sg_dump_data, file_len, 2227 GFP_KERNEL); 2228 } 2229 vfree(fw_error_dump.fwrt_ptr); 2230 vfree(fw_error_dump.trans_ptr); 2231 } 2232 2233 static void iwl_dump_ini_list_free(struct list_head *list) 2234 { 2235 while (!list_empty(list)) { 2236 struct iwl_fw_ini_dump_entry *entry = 2237 list_entry(list->next, typeof(*entry), list); 2238 2239 list_del(&entry->list); 2240 vfree(entry); 2241 } 2242 } 2243 2244 static void iwl_fw_error_dump_data_free(struct iwl_fwrt_dump_data *dump_data) 2245 { 2246 dump_data->trig = NULL; 2247 kfree(dump_data->fw_pkt); 2248 dump_data->fw_pkt = NULL; 2249 } 2250 2251 static void iwl_fw_error_ini_dump(struct iwl_fw_runtime *fwrt, 2252 struct iwl_fwrt_dump_data *dump_data) 2253 { 2254 struct list_head dump_list = LIST_HEAD_INIT(dump_list); 2255 struct scatterlist *sg_dump_data; 2256 u32 file_len = iwl_dump_ini_file_gen(fwrt, dump_data, &dump_list); 2257 2258 if (!file_len) 2259 return; 2260 2261 sg_dump_data = alloc_sgtable(file_len); 2262 if (sg_dump_data) { 2263 struct iwl_fw_ini_dump_entry *entry; 2264 int sg_entries = sg_nents(sg_dump_data); 2265 u32 offs = 0; 2266 2267 list_for_each_entry(entry, &dump_list, list) { 2268 sg_pcopy_from_buffer(sg_dump_data, sg_entries, 2269 entry->data, entry->size, offs); 2270 offs += entry->size; 2271 } 2272 dev_coredumpsg(fwrt->trans->dev, sg_dump_data, file_len, 2273 GFP_KERNEL); 2274 } 2275 iwl_dump_ini_list_free(&dump_list); 2276 } 2277 2278 const struct iwl_fw_dump_desc iwl_dump_desc_assert = { 2279 .trig_desc = { 2280 .type = cpu_to_le32(FW_DBG_TRIGGER_FW_ASSERT), 2281 }, 2282 }; 2283 IWL_EXPORT_SYMBOL(iwl_dump_desc_assert); 2284 2285 int iwl_fw_dbg_collect_desc(struct iwl_fw_runtime *fwrt, 2286 const struct iwl_fw_dump_desc *desc, 2287 bool monitor_only, 2288 unsigned int delay) 2289 { 2290 struct iwl_fwrt_wk_data *wk_data; 2291 unsigned long idx; 2292 2293 if (iwl_trans_dbg_ini_valid(fwrt->trans)) { 2294 iwl_fw_free_dump_desc(fwrt, &desc); 2295 return 0; 2296 } 2297 2298 /* 2299 * Check there is an available worker. 2300 * ffz return value is undefined if no zero exists, 2301 * so check against ~0UL first. 2302 */ 2303 if (fwrt->dump.active_wks == ~0UL) 2304 return -EBUSY; 2305 2306 idx = ffz(fwrt->dump.active_wks); 2307 2308 if (idx >= IWL_FW_RUNTIME_DUMP_WK_NUM || 2309 test_and_set_bit(fwrt->dump.wks[idx].idx, &fwrt->dump.active_wks)) 2310 return -EBUSY; 2311 2312 wk_data = &fwrt->dump.wks[idx]; 2313 2314 if (WARN_ON(wk_data->dump_data.desc)) 2315 iwl_fw_free_dump_desc(fwrt, &wk_data->dump_data.desc); 2316 2317 wk_data->dump_data.desc = desc; 2318 wk_data->dump_data.monitor_only = monitor_only; 2319 2320 IWL_WARN(fwrt, "Collecting data: trigger %d fired.\n", 2321 le32_to_cpu(desc->trig_desc.type)); 2322 2323 schedule_delayed_work(&wk_data->wk, usecs_to_jiffies(delay)); 2324 2325 return 0; 2326 } 2327 IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect_desc); 2328 2329 int iwl_fw_dbg_error_collect(struct iwl_fw_runtime *fwrt, 2330 enum iwl_fw_dbg_trigger trig_type) 2331 { 2332 if (!test_bit(STATUS_DEVICE_ENABLED, &fwrt->trans->status)) 2333 return -EIO; 2334 2335 if (iwl_trans_dbg_ini_valid(fwrt->trans)) { 2336 if (trig_type != FW_DBG_TRIGGER_ALIVE_TIMEOUT) 2337 return -EIO; 2338 2339 iwl_dbg_tlv_time_point(fwrt, 2340 IWL_FW_INI_TIME_POINT_HOST_ALIVE_TIMEOUT, 2341 NULL); 2342 } else { 2343 struct iwl_fw_dump_desc *iwl_dump_error_desc; 2344 int ret; 2345 2346 iwl_dump_error_desc = 2347 kmalloc(sizeof(*iwl_dump_error_desc), GFP_KERNEL); 2348 2349 if (!iwl_dump_error_desc) 2350 return -ENOMEM; 2351 2352 iwl_dump_error_desc->trig_desc.type = cpu_to_le32(trig_type); 2353 iwl_dump_error_desc->len = 0; 2354 2355 ret = iwl_fw_dbg_collect_desc(fwrt, iwl_dump_error_desc, 2356 false, 0); 2357 if (ret) { 2358 kfree(iwl_dump_error_desc); 2359 return ret; 2360 } 2361 } 2362 2363 iwl_trans_sync_nmi(fwrt->trans); 2364 2365 return 0; 2366 } 2367 IWL_EXPORT_SYMBOL(iwl_fw_dbg_error_collect); 2368 2369 int iwl_fw_dbg_collect(struct iwl_fw_runtime *fwrt, 2370 enum iwl_fw_dbg_trigger trig, 2371 const char *str, size_t len, 2372 struct iwl_fw_dbg_trigger_tlv *trigger) 2373 { 2374 struct iwl_fw_dump_desc *desc; 2375 unsigned int delay = 0; 2376 bool monitor_only = false; 2377 2378 if (trigger) { 2379 u16 occurrences = le16_to_cpu(trigger->occurrences) - 1; 2380 2381 if (!le16_to_cpu(trigger->occurrences)) 2382 return 0; 2383 2384 if (trigger->flags & IWL_FW_DBG_FORCE_RESTART) { 2385 IWL_WARN(fwrt, "Force restart: trigger %d fired.\n", 2386 trig); 2387 iwl_force_nmi(fwrt->trans); 2388 return 0; 2389 } 2390 2391 trigger->occurrences = cpu_to_le16(occurrences); 2392 monitor_only = trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY; 2393 2394 /* convert msec to usec */ 2395 delay = le32_to_cpu(trigger->stop_delay) * USEC_PER_MSEC; 2396 } 2397 2398 desc = kzalloc(sizeof(*desc) + len, GFP_ATOMIC); 2399 if (!desc) 2400 return -ENOMEM; 2401 2402 2403 desc->len = len; 2404 desc->trig_desc.type = cpu_to_le32(trig); 2405 memcpy(desc->trig_desc.data, str, len); 2406 2407 return iwl_fw_dbg_collect_desc(fwrt, desc, monitor_only, delay); 2408 } 2409 IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect); 2410 2411 int iwl_fw_dbg_ini_collect(struct iwl_fw_runtime *fwrt, 2412 struct iwl_fwrt_dump_data *dump_data) 2413 { 2414 struct iwl_fw_ini_trigger_tlv *trig = dump_data->trig; 2415 enum iwl_fw_ini_time_point tp_id = le32_to_cpu(trig->time_point); 2416 u32 occur, delay; 2417 unsigned long idx; 2418 2419 if (!iwl_fw_ini_trigger_on(fwrt, trig)) { 2420 IWL_WARN(fwrt, "WRT: Trigger %d is not active, aborting dump\n", 2421 tp_id); 2422 return -EINVAL; 2423 } 2424 2425 delay = le32_to_cpu(trig->dump_delay); 2426 occur = le32_to_cpu(trig->occurrences); 2427 if (!occur) 2428 return 0; 2429 2430 trig->occurrences = cpu_to_le32(--occur); 2431 2432 /* Check there is an available worker. 2433 * ffz return value is undefined if no zero exists, 2434 * so check against ~0UL first. 2435 */ 2436 if (fwrt->dump.active_wks == ~0UL) 2437 return -EBUSY; 2438 2439 idx = ffz(fwrt->dump.active_wks); 2440 2441 if (idx >= IWL_FW_RUNTIME_DUMP_WK_NUM || 2442 test_and_set_bit(fwrt->dump.wks[idx].idx, &fwrt->dump.active_wks)) 2443 return -EBUSY; 2444 2445 fwrt->dump.wks[idx].dump_data = *dump_data; 2446 2447 IWL_WARN(fwrt, "WRT: Collecting data: ini trigger %d fired.\n", tp_id); 2448 2449 schedule_delayed_work(&fwrt->dump.wks[idx].wk, usecs_to_jiffies(delay)); 2450 2451 return 0; 2452 } 2453 2454 int iwl_fw_dbg_collect_trig(struct iwl_fw_runtime *fwrt, 2455 struct iwl_fw_dbg_trigger_tlv *trigger, 2456 const char *fmt, ...) 2457 { 2458 int ret, len = 0; 2459 char buf[64]; 2460 2461 if (iwl_trans_dbg_ini_valid(fwrt->trans)) 2462 return 0; 2463 2464 if (fmt) { 2465 va_list ap; 2466 2467 buf[sizeof(buf) - 1] = '\0'; 2468 2469 va_start(ap, fmt); 2470 vsnprintf(buf, sizeof(buf), fmt, ap); 2471 va_end(ap); 2472 2473 /* check for truncation */ 2474 if (WARN_ON_ONCE(buf[sizeof(buf) - 1])) 2475 buf[sizeof(buf) - 1] = '\0'; 2476 2477 len = strlen(buf) + 1; 2478 } 2479 2480 ret = iwl_fw_dbg_collect(fwrt, le32_to_cpu(trigger->id), buf, len, 2481 trigger); 2482 2483 if (ret) 2484 return ret; 2485 2486 return 0; 2487 } 2488 IWL_EXPORT_SYMBOL(iwl_fw_dbg_collect_trig); 2489 2490 int iwl_fw_start_dbg_conf(struct iwl_fw_runtime *fwrt, u8 conf_id) 2491 { 2492 u8 *ptr; 2493 int ret; 2494 int i; 2495 2496 if (WARN_ONCE(conf_id >= ARRAY_SIZE(fwrt->fw->dbg.conf_tlv), 2497 "Invalid configuration %d\n", conf_id)) 2498 return -EINVAL; 2499 2500 /* EARLY START - firmware's configuration is hard coded */ 2501 if ((!fwrt->fw->dbg.conf_tlv[conf_id] || 2502 !fwrt->fw->dbg.conf_tlv[conf_id]->num_of_hcmds) && 2503 conf_id == FW_DBG_START_FROM_ALIVE) 2504 return 0; 2505 2506 if (!fwrt->fw->dbg.conf_tlv[conf_id]) 2507 return -EINVAL; 2508 2509 if (fwrt->dump.conf != FW_DBG_INVALID) 2510 IWL_WARN(fwrt, "FW already configured (%d) - re-configuring\n", 2511 fwrt->dump.conf); 2512 2513 /* Send all HCMDs for configuring the FW debug */ 2514 ptr = (void *)&fwrt->fw->dbg.conf_tlv[conf_id]->hcmd; 2515 for (i = 0; i < fwrt->fw->dbg.conf_tlv[conf_id]->num_of_hcmds; i++) { 2516 struct iwl_fw_dbg_conf_hcmd *cmd = (void *)ptr; 2517 struct iwl_host_cmd hcmd = { 2518 .id = cmd->id, 2519 .len = { le16_to_cpu(cmd->len), }, 2520 .data = { cmd->data, }, 2521 }; 2522 2523 ret = iwl_trans_send_cmd(fwrt->trans, &hcmd); 2524 if (ret) 2525 return ret; 2526 2527 ptr += sizeof(*cmd); 2528 ptr += le16_to_cpu(cmd->len); 2529 } 2530 2531 fwrt->dump.conf = conf_id; 2532 2533 return 0; 2534 } 2535 IWL_EXPORT_SYMBOL(iwl_fw_start_dbg_conf); 2536 2537 /* this function assumes dump_start was called beforehand and dump_end will be 2538 * called afterwards 2539 */ 2540 static void iwl_fw_dbg_collect_sync(struct iwl_fw_runtime *fwrt, u8 wk_idx) 2541 { 2542 struct iwl_fw_dbg_params params = {0}; 2543 struct iwl_fwrt_dump_data *dump_data = 2544 &fwrt->dump.wks[wk_idx].dump_data; 2545 2546 if (!test_bit(wk_idx, &fwrt->dump.active_wks)) 2547 return; 2548 2549 if (!test_bit(STATUS_DEVICE_ENABLED, &fwrt->trans->status)) { 2550 IWL_ERR(fwrt, "Device is not enabled - cannot dump error\n"); 2551 goto out; 2552 } 2553 2554 /* there's no point in fw dump if the bus is dead */ 2555 if (test_bit(STATUS_TRANS_DEAD, &fwrt->trans->status)) { 2556 IWL_ERR(fwrt, "Skip fw error dump since bus is dead\n"); 2557 goto out; 2558 } 2559 2560 iwl_fw_dbg_stop_restart_recording(fwrt, ¶ms, true); 2561 2562 IWL_DEBUG_FW_INFO(fwrt, "WRT: Data collection start\n"); 2563 if (iwl_trans_dbg_ini_valid(fwrt->trans)) 2564 iwl_fw_error_ini_dump(fwrt, &fwrt->dump.wks[wk_idx].dump_data); 2565 else 2566 iwl_fw_error_dump(fwrt, &fwrt->dump.wks[wk_idx].dump_data); 2567 IWL_DEBUG_FW_INFO(fwrt, "WRT: Data collection done\n"); 2568 2569 iwl_fw_dbg_stop_restart_recording(fwrt, ¶ms, false); 2570 2571 out: 2572 if (iwl_trans_dbg_ini_valid(fwrt->trans)) 2573 iwl_fw_error_dump_data_free(dump_data); 2574 else 2575 iwl_fw_free_dump_desc(fwrt, &dump_data->desc); 2576 2577 clear_bit(wk_idx, &fwrt->dump.active_wks); 2578 } 2579 2580 void iwl_fw_error_dump_wk(struct work_struct *work) 2581 { 2582 struct iwl_fwrt_wk_data *wks = 2583 container_of(work, typeof(*wks), wk.work); 2584 struct iwl_fw_runtime *fwrt = 2585 container_of(wks, typeof(*fwrt), dump.wks[wks->idx]); 2586 2587 /* assumes the op mode mutex is locked in dump_start since 2588 * iwl_fw_dbg_collect_sync can't run in parallel 2589 */ 2590 if (fwrt->ops && fwrt->ops->dump_start && 2591 fwrt->ops->dump_start(fwrt->ops_ctx)) 2592 return; 2593 2594 iwl_fw_dbg_collect_sync(fwrt, wks->idx); 2595 2596 if (fwrt->ops && fwrt->ops->dump_end) 2597 fwrt->ops->dump_end(fwrt->ops_ctx); 2598 } 2599 2600 void iwl_fw_dbg_read_d3_debug_data(struct iwl_fw_runtime *fwrt) 2601 { 2602 const struct iwl_cfg *cfg = fwrt->trans->cfg; 2603 2604 if (!iwl_fw_dbg_is_d3_debug_enabled(fwrt)) 2605 return; 2606 2607 if (!fwrt->dump.d3_debug_data) { 2608 fwrt->dump.d3_debug_data = kmalloc(cfg->d3_debug_data_length, 2609 GFP_KERNEL); 2610 if (!fwrt->dump.d3_debug_data) { 2611 IWL_ERR(fwrt, 2612 "failed to allocate memory for D3 debug data\n"); 2613 return; 2614 } 2615 } 2616 2617 /* if the buffer holds previous debug data it is overwritten */ 2618 iwl_trans_read_mem_bytes(fwrt->trans, cfg->d3_debug_data_base_addr, 2619 fwrt->dump.d3_debug_data, 2620 cfg->d3_debug_data_length); 2621 } 2622 IWL_EXPORT_SYMBOL(iwl_fw_dbg_read_d3_debug_data); 2623 2624 void iwl_fw_dbg_stop_sync(struct iwl_fw_runtime *fwrt) 2625 { 2626 int i; 2627 2628 iwl_dbg_tlv_del_timers(fwrt->trans); 2629 for (i = 0; i < IWL_FW_RUNTIME_DUMP_WK_NUM; i++) 2630 iwl_fw_dbg_collect_sync(fwrt, i); 2631 2632 iwl_fw_dbg_stop_restart_recording(fwrt, NULL, true); 2633 } 2634 IWL_EXPORT_SYMBOL(iwl_fw_dbg_stop_sync); 2635 2636 #define FSEQ_REG(x) { .addr = (x), .str = #x, } 2637 2638 void iwl_fw_error_print_fseq_regs(struct iwl_fw_runtime *fwrt) 2639 { 2640 struct iwl_trans *trans = fwrt->trans; 2641 unsigned long flags; 2642 int i; 2643 struct { 2644 u32 addr; 2645 const char *str; 2646 } fseq_regs[] = { 2647 FSEQ_REG(FSEQ_ERROR_CODE), 2648 FSEQ_REG(FSEQ_TOP_INIT_VERSION), 2649 FSEQ_REG(FSEQ_CNVIO_INIT_VERSION), 2650 FSEQ_REG(FSEQ_OTP_VERSION), 2651 FSEQ_REG(FSEQ_TOP_CONTENT_VERSION), 2652 FSEQ_REG(FSEQ_ALIVE_TOKEN), 2653 FSEQ_REG(FSEQ_CNVI_ID), 2654 FSEQ_REG(FSEQ_CNVR_ID), 2655 FSEQ_REG(CNVI_AUX_MISC_CHIP), 2656 FSEQ_REG(CNVR_AUX_MISC_CHIP), 2657 FSEQ_REG(CNVR_SCU_SD_REGS_SD_REG_DIG_DCDC_VTRIM), 2658 FSEQ_REG(CNVR_SCU_SD_REGS_SD_REG_ACTIVE_VDIG_MIRROR), 2659 }; 2660 2661 if (!iwl_trans_grab_nic_access(trans, &flags)) 2662 return; 2663 2664 IWL_ERR(fwrt, "Fseq Registers:\n"); 2665 2666 for (i = 0; i < ARRAY_SIZE(fseq_regs); i++) 2667 IWL_ERR(fwrt, "0x%08X | %s\n", 2668 iwl_read_prph_no_grab(trans, fseq_regs[i].addr), 2669 fseq_regs[i].str); 2670 2671 iwl_trans_release_nic_access(trans, &flags); 2672 } 2673 IWL_EXPORT_SYMBOL(iwl_fw_error_print_fseq_regs); 2674 2675 static int iwl_fw_dbg_suspend_resume_hcmd(struct iwl_trans *trans, bool suspend) 2676 { 2677 struct iwl_dbg_suspend_resume_cmd cmd = { 2678 .operation = suspend ? 2679 cpu_to_le32(DBGC_SUSPEND_CMD) : 2680 cpu_to_le32(DBGC_RESUME_CMD), 2681 }; 2682 struct iwl_host_cmd hcmd = { 2683 .id = WIDE_ID(DEBUG_GROUP, DBGC_SUSPEND_RESUME), 2684 .data[0] = &cmd, 2685 .len[0] = sizeof(cmd), 2686 }; 2687 2688 return iwl_trans_send_cmd(trans, &hcmd); 2689 } 2690 2691 static void iwl_fw_dbg_stop_recording(struct iwl_trans *trans, 2692 struct iwl_fw_dbg_params *params) 2693 { 2694 if (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_7000) { 2695 iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100); 2696 return; 2697 } 2698 2699 if (params) { 2700 params->in_sample = iwl_read_umac_prph(trans, DBGC_IN_SAMPLE); 2701 params->out_ctrl = iwl_read_umac_prph(trans, DBGC_OUT_CTRL); 2702 } 2703 2704 iwl_write_umac_prph(trans, DBGC_IN_SAMPLE, 0); 2705 /* wait for the DBGC to finish writing the internal buffer to DRAM to 2706 * avoid halting the HW while writing 2707 */ 2708 usleep_range(700, 1000); 2709 iwl_write_umac_prph(trans, DBGC_OUT_CTRL, 0); 2710 } 2711 2712 static int iwl_fw_dbg_restart_recording(struct iwl_trans *trans, 2713 struct iwl_fw_dbg_params *params) 2714 { 2715 if (!params) 2716 return -EIO; 2717 2718 if (trans->trans_cfg->device_family == IWL_DEVICE_FAMILY_7000) { 2719 iwl_clear_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100); 2720 iwl_clear_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x1); 2721 iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x1); 2722 } else { 2723 iwl_write_umac_prph(trans, DBGC_IN_SAMPLE, params->in_sample); 2724 iwl_write_umac_prph(trans, DBGC_OUT_CTRL, params->out_ctrl); 2725 } 2726 2727 return 0; 2728 } 2729 2730 void iwl_fw_dbg_stop_restart_recording(struct iwl_fw_runtime *fwrt, 2731 struct iwl_fw_dbg_params *params, 2732 bool stop) 2733 { 2734 int ret = 0; 2735 2736 if (test_bit(STATUS_FW_ERROR, &fwrt->trans->status)) 2737 return; 2738 2739 if (fw_has_capa(&fwrt->fw->ucode_capa, 2740 IWL_UCODE_TLV_CAPA_DBG_SUSPEND_RESUME_CMD_SUPP)) 2741 ret = iwl_fw_dbg_suspend_resume_hcmd(fwrt->trans, stop); 2742 else if (stop) 2743 iwl_fw_dbg_stop_recording(fwrt->trans, params); 2744 else 2745 ret = iwl_fw_dbg_restart_recording(fwrt->trans, params); 2746 #ifdef CONFIG_IWLWIFI_DEBUGFS 2747 if (!ret) { 2748 if (stop) 2749 fwrt->trans->dbg.rec_on = false; 2750 else 2751 iwl_fw_set_dbg_rec_on(fwrt); 2752 } 2753 #endif 2754 } 2755 IWL_EXPORT_SYMBOL(iwl_fw_dbg_stop_restart_recording); 2756