xref: /linux/drivers/net/wireless/intel/iwlwifi/cfg/sc.c (revision 0b897fbd900e12a08baa3d1a0457944046a882ea)
1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /*
3  * Copyright (C) 2015-2017 Intel Deutschland GmbH
4  * Copyright (C) 2018-2025 Intel Corporation
5  */
6 #include <linux/module.h>
7 #include <linux/stringify.h>
8 #include "iwl-config.h"
9 #include "iwl-prph.h"
10 #include "fw/api/txq.h"
11 
12 /* Highest firmware API version supported */
13 #define IWL_SC_UCODE_API_MAX	98
14 
15 /* Lowest firmware API version supported */
16 #define IWL_SC_UCODE_API_MIN	98
17 
18 /* NVM versions */
19 #define IWL_SC_NVM_VERSION		0x0a1d
20 
21 /* Memory offsets and lengths */
22 #define IWL_SC_DCCM_OFFSET		0x800000 /* LMAC1 */
23 #define IWL_SC_DCCM_LEN			0x10000 /* LMAC1 */
24 #define IWL_SC_DCCM2_OFFSET		0x880000
25 #define IWL_SC_DCCM2_LEN		0x8000
26 #define IWL_SC_SMEM_OFFSET		0x400000
27 #define IWL_SC_SMEM_LEN			0xD0000
28 
29 #define IWL_SC_A_FM_B_FW_PRE		"iwlwifi-sc-a0-fm-b0"
30 #define IWL_SC_A_FM_C_FW_PRE		"iwlwifi-sc-a0-fm-c0"
31 #define IWL_SC_A_HR_A_FW_PRE		"iwlwifi-sc-a0-hr-b0"
32 #define IWL_SC_A_HR_B_FW_PRE		"iwlwifi-sc-a0-hr-b0"
33 #define IWL_SC_A_GF_A_FW_PRE		"iwlwifi-sc-a0-gf-a0"
34 #define IWL_SC_A_GF4_A_FW_PRE		"iwlwifi-sc-a0-gf4-a0"
35 #define IWL_SC_A_WH_A_FW_PRE		"iwlwifi-sc-a0-wh-a0"
36 #define IWL_SC2_A_FM_C_FW_PRE		"iwlwifi-sc2-a0-fm-c0"
37 #define IWL_SC2_A_WH_A_FW_PRE		"iwlwifi-sc2-a0-wh-a0"
38 #define IWL_SC2F_A_FM_C_FW_PRE		"iwlwifi-sc2f-a0-fm-c0"
39 #define IWL_SC2F_A_WH_A_FW_PRE		"iwlwifi-sc2f-a0-wh-a0"
40 
41 #define IWL_SC_A_HR_A_FW_MODULE_FIRMWARE(api) \
42 	IWL_SC_A_HR_A_FW_PRE "-" __stringify(api) ".ucode"
43 #define IWL_SC_A_HR_B_FW_MODULE_FIRMWARE(api) \
44 	IWL_SC_A_HR_B_FW_PRE "-" __stringify(api) ".ucode"
45 
46 static const struct iwl_base_params iwl_sc_base_params = {
47 	.eeprom_size = OTP_LOW_IMAGE_SIZE_32K,
48 	.num_of_queues = 512,
49 	.max_tfd_queue_size = 65536,
50 	.shadow_ram_support = true,
51 	.led_compensation = 57,
52 	.wd_timeout = IWL_LONG_WD_TIMEOUT,
53 	.max_event_log_size = 512,
54 	.shadow_reg_enable = true,
55 	.pcie_l1_allowed = true,
56 };
57 
58 #define IWL_DEVICE_SC							\
59 	.ucode_api_max = IWL_SC_UCODE_API_MAX,				\
60 	.ucode_api_min = IWL_SC_UCODE_API_MIN,				\
61 	.led_mode = IWL_LED_RF_STATE,					\
62 	.nvm_hw_section_num = 10,					\
63 	.non_shared_ant = ANT_B,					\
64 	.dccm_offset = IWL_SC_DCCM_OFFSET,				\
65 	.dccm_len = IWL_SC_DCCM_LEN,					\
66 	.dccm2_offset = IWL_SC_DCCM2_OFFSET,				\
67 	.dccm2_len = IWL_SC_DCCM2_LEN,					\
68 	.smem_offset = IWL_SC_SMEM_OFFSET,				\
69 	.smem_len = IWL_SC_SMEM_LEN,					\
70 	.apmg_not_supported = true,					\
71 	.vht_mu_mimo_supported = true,					\
72 	.mac_addr_from_csr = 0x30,					\
73 	.nvm_ver = IWL_SC_NVM_VERSION,					\
74 	.nvm_type = IWL_NVM_EXT,					\
75 	.dbgc_supported = true,						\
76 	.min_umac_error_event_table = 0xD0000,				\
77 	.d3_debug_data_base_addr = 0x401000,				\
78 	.d3_debug_data_length = 60 * 1024,				\
79 	.mon_smem_regs = {						\
80 		.write_ptr = {						\
81 			.addr = LDBG_M2S_BUF_WPTR,			\
82 			.mask = LDBG_M2S_BUF_WPTR_VAL_MSK,		\
83 	},								\
84 		.cycle_cnt = {						\
85 			.addr = LDBG_M2S_BUF_WRAP_CNT,			\
86 			.mask = LDBG_M2S_BUF_WRAP_CNT_VAL_MSK,		\
87 		},							\
88 	},								\
89 	.min_txq_size = 128,						\
90 	.gp2_reg_addr = 0xd02c68,					\
91 	.min_ba_txq_size = IWL_DEFAULT_QUEUE_SIZE_EHT,			\
92 	.mon_dram_regs = {						\
93 		.write_ptr = {						\
94 			.addr = DBGC_CUR_DBGBUF_STATUS,			\
95 			.mask = DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK,	\
96 		},							\
97 		.cycle_cnt = {						\
98 			.addr = DBGC_DBGBUF_WRAP_AROUND,		\
99 			.mask = 0xffffffff,				\
100 		},							\
101 		.cur_frag = {						\
102 			.addr = DBGC_CUR_DBGBUF_STATUS,			\
103 			.mask = DBGC_CUR_DBGBUF_STATUS_IDX_MSK,		\
104 		},							\
105 	},								\
106 	.mon_dbgi_regs = {						\
107 		.write_ptr = {						\
108 			.addr = DBGI_SRAM_FIFO_POINTERS,		\
109 			.mask = DBGI_SRAM_FIFO_POINTERS_WR_PTR_MSK,	\
110 		},							\
111 	},								\
112 	.uhb_supported = true,						\
113 	.features = IWL_TX_CSUM_NETIF_FLAGS | NETIF_F_RXCSUM,		\
114 	.num_rbds = IWL_NUM_RBDS_SC_EHT,				\
115 	.ht_params = &iwl_bz_ht_params
116 
117 /*
118  * This size was picked according to 8 MSDUs inside 512 A-MSDUs in an
119  * A-MPDU, with additional overhead to account for processing time.
120  */
121 #define IWL_NUM_RBDS_SC_EHT		(512 * 16)
122 
123 const struct iwl_cfg_trans_params iwl_sc_trans_cfg = {
124 	.device_family = IWL_DEVICE_FAMILY_SC,
125 	.base_params = &iwl_sc_base_params,
126 	.mq_rx_supported = true,
127 	.rf_id = true,
128 	.gen2 = true,
129 	.integrated = true,
130 	.umac_prph_offset = 0x300000,
131 	.xtal_latency = 12000,
132 	.low_latency_xtal = true,
133 	.ltr_delay = IWL_CFG_TRANS_LTR_DELAY_2500US,
134 };
135 
136 const char iwl_sp_name[] = "Intel(R) Wi-Fi 7 BE213 160MHz";
137 const char iwl_pe_name[] = "Intel(R) Wi-Fi 8 BN201";
138 
139 const struct iwl_cfg iwl_cfg_sc = {
140 	IWL_DEVICE_SC,
141 };
142 
143 const struct iwl_cfg iwl_cfg_sc_160mhz = {
144 	IWL_DEVICE_SC,
145 	.bw_limit = 160,
146 };
147 
148 IWL_FW_AND_PNVM(IWL_SC_A_FM_B_FW_PRE, IWL_SC_UCODE_API_MAX);
149 IWL_FW_AND_PNVM(IWL_SC_A_FM_C_FW_PRE, IWL_SC_UCODE_API_MAX);
150 MODULE_FIRMWARE(IWL_SC_A_HR_A_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
151 MODULE_FIRMWARE(IWL_SC_A_HR_B_FW_MODULE_FIRMWARE(IWL_SC_UCODE_API_MAX));
152 IWL_FW_AND_PNVM(IWL_SC_A_GF_A_FW_PRE, IWL_SC_UCODE_API_MAX);
153 IWL_FW_AND_PNVM(IWL_SC_A_GF4_A_FW_PRE, IWL_SC_UCODE_API_MAX);
154 IWL_FW_AND_PNVM(IWL_SC_A_WH_A_FW_PRE, IWL_SC_UCODE_API_MAX);
155 IWL_FW_AND_PNVM(IWL_SC2_A_FM_C_FW_PRE, IWL_SC_UCODE_API_MAX);
156 IWL_FW_AND_PNVM(IWL_SC2_A_WH_A_FW_PRE, IWL_SC_UCODE_API_MAX);
157 IWL_FW_AND_PNVM(IWL_SC2F_A_FM_C_FW_PRE, IWL_SC_UCODE_API_MAX);
158 IWL_FW_AND_PNVM(IWL_SC2F_A_WH_A_FW_PRE, IWL_SC_UCODE_API_MAX);
159