1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 2 /* 3 * Copyright (C) 2015-2017 Intel Deutschland GmbH 4 * Copyright (C) 2018-2024 Intel Corporation 5 */ 6 #include <linux/module.h> 7 #include <linux/stringify.h> 8 #include "iwl-config.h" 9 #include "iwl-prph.h" 10 #include "fw/api/txq.h" 11 12 /* Highest firmware API version supported */ 13 #define IWL_BZ_UCODE_API_MAX 96 14 15 /* Lowest firmware API version supported */ 16 #define IWL_BZ_UCODE_API_MIN 92 17 18 /* NVM versions */ 19 #define IWL_BZ_NVM_VERSION 0x0a1d 20 21 /* Memory offsets and lengths */ 22 #define IWL_BZ_DCCM_OFFSET 0x800000 /* LMAC1 */ 23 #define IWL_BZ_DCCM_LEN 0x10000 /* LMAC1 */ 24 #define IWL_BZ_DCCM2_OFFSET 0x880000 25 #define IWL_BZ_DCCM2_LEN 0x8000 26 #define IWL_BZ_SMEM_OFFSET 0x400000 27 #define IWL_BZ_SMEM_LEN 0xD0000 28 29 #define IWL_BZ_A_HR_B_FW_PRE "iwlwifi-bz-a0-hr-b0" 30 #define IWL_BZ_A_GF_A_FW_PRE "iwlwifi-bz-a0-gf-a0" 31 #define IWL_BZ_A_GF4_A_FW_PRE "iwlwifi-bz-a0-gf4-a0" 32 #define IWL_BZ_A_FM_B_FW_PRE "iwlwifi-bz-a0-fm-b0" 33 #define IWL_BZ_A_FM_C_FW_PRE "iwlwifi-bz-a0-fm-c0" 34 #define IWL_BZ_A_FM4_B_FW_PRE "iwlwifi-bz-a0-fm4-b0" 35 #define IWL_GL_B_FM_B_FW_PRE "iwlwifi-gl-b0-fm-b0" 36 #define IWL_GL_C_FM_C_FW_PRE "iwlwifi-gl-c0-fm-c0" 37 38 #define IWL_BZ_A_HR_B_MODULE_FIRMWARE(api) \ 39 IWL_BZ_A_HR_B_FW_PRE "-" __stringify(api) ".ucode" 40 41 static const struct iwl_base_params iwl_bz_base_params = { 42 .eeprom_size = OTP_LOW_IMAGE_SIZE_32K, 43 .num_of_queues = 512, 44 .max_tfd_queue_size = 65536, 45 .shadow_ram_support = true, 46 .led_compensation = 57, 47 .wd_timeout = IWL_LONG_WD_TIMEOUT, 48 .max_event_log_size = 512, 49 .shadow_reg_enable = true, 50 .pcie_l1_allowed = true, 51 }; 52 53 const struct iwl_ht_params iwl_bz_ht_params = { 54 .stbc = true, 55 .ldpc = true, 56 .ht40_bands = BIT(NL80211_BAND_2GHZ) | BIT(NL80211_BAND_5GHZ) | 57 BIT(NL80211_BAND_6GHZ), 58 }; 59 60 #define IWL_DEVICE_BZ_COMMON \ 61 .ucode_api_max = IWL_BZ_UCODE_API_MAX, \ 62 .ucode_api_min = IWL_BZ_UCODE_API_MIN, \ 63 .led_mode = IWL_LED_RF_STATE, \ 64 .nvm_hw_section_num = 10, \ 65 .non_shared_ant = ANT_B, \ 66 .dccm_offset = IWL_BZ_DCCM_OFFSET, \ 67 .dccm_len = IWL_BZ_DCCM_LEN, \ 68 .dccm2_offset = IWL_BZ_DCCM2_OFFSET, \ 69 .dccm2_len = IWL_BZ_DCCM2_LEN, \ 70 .smem_offset = IWL_BZ_SMEM_OFFSET, \ 71 .smem_len = IWL_BZ_SMEM_LEN, \ 72 .apmg_not_supported = true, \ 73 .trans.mq_rx_supported = true, \ 74 .vht_mu_mimo_supported = true, \ 75 .mac_addr_from_csr = 0x30, \ 76 .nvm_ver = IWL_BZ_NVM_VERSION, \ 77 .trans.rf_id = true, \ 78 .trans.gen2 = true, \ 79 .nvm_type = IWL_NVM_EXT, \ 80 .dbgc_supported = true, \ 81 .min_umac_error_event_table = 0xD0000, \ 82 .d3_debug_data_base_addr = 0x401000, \ 83 .d3_debug_data_length = 60 * 1024, \ 84 .mon_smem_regs = { \ 85 .write_ptr = { \ 86 .addr = LDBG_M2S_BUF_WPTR, \ 87 .mask = LDBG_M2S_BUF_WPTR_VAL_MSK, \ 88 }, \ 89 .cycle_cnt = { \ 90 .addr = LDBG_M2S_BUF_WRAP_CNT, \ 91 .mask = LDBG_M2S_BUF_WRAP_CNT_VAL_MSK, \ 92 }, \ 93 }, \ 94 .trans.umac_prph_offset = 0x300000, \ 95 .trans.device_family = IWL_DEVICE_FAMILY_BZ, \ 96 .trans.base_params = &iwl_bz_base_params, \ 97 .min_txq_size = 128, \ 98 .gp2_reg_addr = 0xd02c68, \ 99 .min_ba_txq_size = IWL_DEFAULT_QUEUE_SIZE_EHT, \ 100 .mon_dram_regs = { \ 101 .write_ptr = { \ 102 .addr = DBGC_CUR_DBGBUF_STATUS, \ 103 .mask = DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK, \ 104 }, \ 105 .cycle_cnt = { \ 106 .addr = DBGC_DBGBUF_WRAP_AROUND, \ 107 .mask = 0xffffffff, \ 108 }, \ 109 .cur_frag = { \ 110 .addr = DBGC_CUR_DBGBUF_STATUS, \ 111 .mask = DBGC_CUR_DBGBUF_STATUS_IDX_MSK, \ 112 }, \ 113 }, \ 114 .mon_dbgi_regs = { \ 115 .write_ptr = { \ 116 .addr = DBGI_SRAM_FIFO_POINTERS, \ 117 .mask = DBGI_SRAM_FIFO_POINTERS_WR_PTR_MSK, \ 118 }, \ 119 } 120 121 #define IWL_DEVICE_BZ \ 122 IWL_DEVICE_BZ_COMMON, \ 123 .ht_params = &iwl_bz_ht_params 124 125 /* 126 * This size was picked according to 8 MSDUs inside 512 A-MSDUs in an 127 * A-MPDU, with additional overhead to account for processing time. 128 */ 129 #define IWL_NUM_RBDS_BZ_EHT (512 * 16) 130 131 const struct iwl_cfg_trans_params iwl_bz_trans_cfg = { 132 .device_family = IWL_DEVICE_FAMILY_BZ, 133 .base_params = &iwl_bz_base_params, 134 .mq_rx_supported = true, 135 .rf_id = true, 136 .gen2 = true, 137 .integrated = true, 138 .umac_prph_offset = 0x300000, 139 .xtal_latency = 12000, 140 .low_latency_xtal = true, 141 .ltr_delay = IWL_CFG_TRANS_LTR_DELAY_2500US, 142 }; 143 144 const struct iwl_cfg_trans_params iwl_gl_trans_cfg = { 145 .device_family = IWL_DEVICE_FAMILY_BZ, 146 .base_params = &iwl_bz_base_params, 147 .mq_rx_supported = true, 148 .rf_id = true, 149 .gen2 = true, 150 .umac_prph_offset = 0x300000, 151 .xtal_latency = 12000, 152 .low_latency_xtal = true, 153 }; 154 155 const char iwl_fm_name[] = "Intel(R) Wi-Fi 7 BE201 320MHz"; 156 const char iwl_wh_name[] = "Intel(R) Wi-Fi 7 BE211 320MHz"; 157 const char iwl_gl_name[] = "Intel(R) Wi-Fi 7 BE200 320MHz"; 158 const char iwl_mtp_name[] = "Intel(R) Wi-Fi 7 BE202 160MHz"; 159 160 const struct iwl_cfg iwl_cfg_bz = { 161 .fw_name_mac = "bz", 162 .uhb_supported = true, 163 IWL_DEVICE_BZ, 164 .features = IWL_TX_CSUM_NETIF_FLAGS | NETIF_F_RXCSUM, 165 .num_rbds = IWL_NUM_RBDS_BZ_EHT, 166 }; 167 168 const struct iwl_cfg iwl_cfg_gl = { 169 .fw_name_mac = "gl", 170 .uhb_supported = true, 171 IWL_DEVICE_BZ, 172 .features = IWL_TX_CSUM_NETIF_FLAGS | NETIF_F_RXCSUM, 173 .num_rbds = IWL_NUM_RBDS_BZ_EHT, 174 }; 175 176 MODULE_FIRMWARE(IWL_BZ_A_HR_B_MODULE_FIRMWARE(IWL_BZ_UCODE_API_MAX)); 177 IWL_FW_AND_PNVM(IWL_BZ_A_GF_A_FW_PRE, IWL_BZ_UCODE_API_MAX); 178 IWL_FW_AND_PNVM(IWL_BZ_A_GF4_A_FW_PRE, IWL_BZ_UCODE_API_MAX); 179 IWL_FW_AND_PNVM(IWL_BZ_A_FM_B_FW_PRE, IWL_BZ_UCODE_API_MAX); 180 IWL_FW_AND_PNVM(IWL_BZ_A_FM_C_FW_PRE, IWL_BZ_UCODE_API_MAX); 181 IWL_FW_AND_PNVM(IWL_BZ_A_FM4_B_FW_PRE, IWL_BZ_UCODE_API_MAX); 182 IWL_FW_AND_PNVM(IWL_GL_B_FM_B_FW_PRE, IWL_BZ_UCODE_API_MAX); 183 IWL_FW_AND_PNVM(IWL_GL_C_FM_C_FW_PRE, IWL_BZ_UCODE_API_MAX); 184