xref: /linux/drivers/net/wireless/broadcom/b43/phy_ht.c (revision 79790b6818e96c58fe2bffee1b418c16e64e7b80)
1ca47d344SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
258619b14SKalle Valo /*
358619b14SKalle Valo 
458619b14SKalle Valo   Broadcom B43 wireless driver
558619b14SKalle Valo   IEEE 802.11n HT-PHY support
658619b14SKalle Valo 
758619b14SKalle Valo   Copyright (c) 2011 Rafał Miłecki <zajec5@gmail.com>
858619b14SKalle Valo 
958619b14SKalle Valo 
1058619b14SKalle Valo */
1158619b14SKalle Valo 
1258619b14SKalle Valo #include <linux/slab.h>
1358619b14SKalle Valo 
1458619b14SKalle Valo #include "b43.h"
1558619b14SKalle Valo #include "phy_ht.h"
1658619b14SKalle Valo #include "tables_phy_ht.h"
1758619b14SKalle Valo #include "radio_2059.h"
1858619b14SKalle Valo #include "main.h"
1958619b14SKalle Valo 
2058619b14SKalle Valo /* Force values to keep compatibility with wl */
2158619b14SKalle Valo enum ht_rssi_type {
2258619b14SKalle Valo 	HT_RSSI_W1 = 0,
2358619b14SKalle Valo 	HT_RSSI_W2 = 1,
2458619b14SKalle Valo 	HT_RSSI_NB = 2,
2558619b14SKalle Valo 	HT_RSSI_IQ = 3,
2658619b14SKalle Valo 	HT_RSSI_TSSI_2G = 4,
2758619b14SKalle Valo 	HT_RSSI_TSSI_5G = 5,
2858619b14SKalle Valo 	HT_RSSI_TBD = 6,
2958619b14SKalle Valo };
3058619b14SKalle Valo 
3158619b14SKalle Valo /**************************************************
3258619b14SKalle Valo  * Radio 2059.
3358619b14SKalle Valo  **************************************************/
3458619b14SKalle Valo 
b43_radio_2059_channel_setup(struct b43_wldev * dev,const struct b43_phy_ht_channeltab_e_radio2059 * e)3558619b14SKalle Valo static void b43_radio_2059_channel_setup(struct b43_wldev *dev,
3658619b14SKalle Valo 			const struct b43_phy_ht_channeltab_e_radio2059 *e)
3758619b14SKalle Valo {
3858619b14SKalle Valo 	static const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3, };
3958619b14SKalle Valo 	u16 r;
4058619b14SKalle Valo 	int core;
4158619b14SKalle Valo 
4258619b14SKalle Valo 	b43_radio_write(dev, 0x16, e->radio_syn16);
4358619b14SKalle Valo 	b43_radio_write(dev, 0x17, e->radio_syn17);
4458619b14SKalle Valo 	b43_radio_write(dev, 0x22, e->radio_syn22);
4558619b14SKalle Valo 	b43_radio_write(dev, 0x25, e->radio_syn25);
4658619b14SKalle Valo 	b43_radio_write(dev, 0x27, e->radio_syn27);
4758619b14SKalle Valo 	b43_radio_write(dev, 0x28, e->radio_syn28);
4858619b14SKalle Valo 	b43_radio_write(dev, 0x29, e->radio_syn29);
4958619b14SKalle Valo 	b43_radio_write(dev, 0x2c, e->radio_syn2c);
5058619b14SKalle Valo 	b43_radio_write(dev, 0x2d, e->radio_syn2d);
5158619b14SKalle Valo 	b43_radio_write(dev, 0x37, e->radio_syn37);
5258619b14SKalle Valo 	b43_radio_write(dev, 0x41, e->radio_syn41);
5358619b14SKalle Valo 	b43_radio_write(dev, 0x43, e->radio_syn43);
5458619b14SKalle Valo 	b43_radio_write(dev, 0x47, e->radio_syn47);
5558619b14SKalle Valo 
5658619b14SKalle Valo 	for (core = 0; core < 3; core++) {
5758619b14SKalle Valo 		r = routing[core];
5858619b14SKalle Valo 		b43_radio_write(dev, r | 0x4a, e->radio_rxtx4a);
5958619b14SKalle Valo 		b43_radio_write(dev, r | 0x58, e->radio_rxtx58);
6058619b14SKalle Valo 		b43_radio_write(dev, r | 0x5a, e->radio_rxtx5a);
6158619b14SKalle Valo 		b43_radio_write(dev, r | 0x6a, e->radio_rxtx6a);
6258619b14SKalle Valo 		b43_radio_write(dev, r | 0x6d, e->radio_rxtx6d);
6358619b14SKalle Valo 		b43_radio_write(dev, r | 0x6e, e->radio_rxtx6e);
6458619b14SKalle Valo 		b43_radio_write(dev, r | 0x92, e->radio_rxtx92);
6558619b14SKalle Valo 		b43_radio_write(dev, r | 0x98, e->radio_rxtx98);
6658619b14SKalle Valo 	}
6758619b14SKalle Valo 
6858619b14SKalle Valo 	udelay(50);
6958619b14SKalle Valo 
7058619b14SKalle Valo 	/* Calibration */
7158619b14SKalle Valo 	b43_radio_mask(dev, R2059_RFPLL_MISC_EN, ~0x1);
7258619b14SKalle Valo 	b43_radio_mask(dev, R2059_RFPLL_MISC_CAL_RESETN, ~0x4);
7358619b14SKalle Valo 	b43_radio_set(dev, R2059_RFPLL_MISC_CAL_RESETN, 0x4);
7458619b14SKalle Valo 	b43_radio_set(dev, R2059_RFPLL_MISC_EN, 0x1);
7558619b14SKalle Valo 
7658619b14SKalle Valo 	udelay(300);
7758619b14SKalle Valo }
7858619b14SKalle Valo 
7958619b14SKalle Valo /* Calibrate resistors in LPF of PLL? */
b43_radio_2059_rcal(struct b43_wldev * dev)8058619b14SKalle Valo static void b43_radio_2059_rcal(struct b43_wldev *dev)
8158619b14SKalle Valo {
8258619b14SKalle Valo 	/* Enable */
8358619b14SKalle Valo 	b43_radio_set(dev, R2059_C3 | R2059_RCAL_CONFIG, 0x1);
8458619b14SKalle Valo 	usleep_range(10, 20);
8558619b14SKalle Valo 
8658619b14SKalle Valo 	b43_radio_set(dev, R2059_C3 | 0x0BF, 0x1);
8758619b14SKalle Valo 	b43_radio_maskset(dev, R2059_C3 | 0x19B, 0x3, 0x2);
8858619b14SKalle Valo 
8958619b14SKalle Valo 	/* Start */
9058619b14SKalle Valo 	b43_radio_set(dev, R2059_C3 | R2059_RCAL_CONFIG, 0x2);
9158619b14SKalle Valo 	usleep_range(100, 200);
9258619b14SKalle Valo 
9358619b14SKalle Valo 	/* Stop */
9458619b14SKalle Valo 	b43_radio_mask(dev, R2059_C3 | R2059_RCAL_CONFIG, ~0x2);
9558619b14SKalle Valo 
9658619b14SKalle Valo 	if (!b43_radio_wait_value(dev, R2059_C3 | R2059_RCAL_STATUS, 1, 1, 100,
9758619b14SKalle Valo 				  1000000))
9858619b14SKalle Valo 		b43err(dev->wl, "Radio 0x2059 rcal timeout\n");
9958619b14SKalle Valo 
10058619b14SKalle Valo 	/* Disable */
10158619b14SKalle Valo 	b43_radio_mask(dev, R2059_C3 | R2059_RCAL_CONFIG, ~0x1);
10258619b14SKalle Valo 
10358619b14SKalle Valo 	b43_radio_set(dev, 0xa, 0x60);
10458619b14SKalle Valo }
10558619b14SKalle Valo 
10658619b14SKalle Valo /* Calibrate the internal RC oscillator? */
b43_radio_2057_rccal(struct b43_wldev * dev)10758619b14SKalle Valo static void b43_radio_2057_rccal(struct b43_wldev *dev)
10858619b14SKalle Valo {
10996cbe3d6SColin Ian King 	static const u16 radio_values[3][2] = {
11058619b14SKalle Valo 		{ 0x61, 0xE9 }, { 0x69, 0xD5 }, { 0x73, 0x99 },
11158619b14SKalle Valo 	};
11258619b14SKalle Valo 	int i;
11358619b14SKalle Valo 
11458619b14SKalle Valo 	for (i = 0; i < 3; i++) {
11558619b14SKalle Valo 		b43_radio_write(dev, R2059_RCCAL_MASTER, radio_values[i][0]);
11658619b14SKalle Valo 		b43_radio_write(dev, R2059_RCCAL_X1, 0x6E);
11758619b14SKalle Valo 		b43_radio_write(dev, R2059_RCCAL_TRC0, radio_values[i][1]);
11858619b14SKalle Valo 
11958619b14SKalle Valo 		/* Start */
12058619b14SKalle Valo 		b43_radio_write(dev, R2059_RCCAL_START_R1_Q1_P1, 0x55);
12158619b14SKalle Valo 
12258619b14SKalle Valo 		/* Wait */
12358619b14SKalle Valo 		if (!b43_radio_wait_value(dev, R2059_RCCAL_DONE_OSCCAP, 2, 2,
12458619b14SKalle Valo 					  500, 5000000))
12558619b14SKalle Valo 			b43err(dev->wl, "Radio 0x2059 rccal timeout\n");
12658619b14SKalle Valo 
12758619b14SKalle Valo 		/* Stop */
12858619b14SKalle Valo 		b43_radio_write(dev, R2059_RCCAL_START_R1_Q1_P1, 0x15);
12958619b14SKalle Valo 	}
13058619b14SKalle Valo 
13158619b14SKalle Valo 	b43_radio_mask(dev, R2059_RCCAL_MASTER, ~0x1);
13258619b14SKalle Valo }
13358619b14SKalle Valo 
b43_radio_2059_init_pre(struct b43_wldev * dev)13458619b14SKalle Valo static void b43_radio_2059_init_pre(struct b43_wldev *dev)
13558619b14SKalle Valo {
13658619b14SKalle Valo 	b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD, ~B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
13758619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_RF_CTL_CMD, B43_PHY_HT_RF_CTL_CMD_FORCE);
13858619b14SKalle Valo 	b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD, ~B43_PHY_HT_RF_CTL_CMD_FORCE);
13958619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_RF_CTL_CMD, B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
14058619b14SKalle Valo }
14158619b14SKalle Valo 
b43_radio_2059_init(struct b43_wldev * dev)14258619b14SKalle Valo static void b43_radio_2059_init(struct b43_wldev *dev)
14358619b14SKalle Valo {
14496cbe3d6SColin Ian King 	static const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3 };
14558619b14SKalle Valo 	int i;
14658619b14SKalle Valo 
14758619b14SKalle Valo 	/* Prepare (reset?) radio */
14858619b14SKalle Valo 	b43_radio_2059_init_pre(dev);
14958619b14SKalle Valo 
15058619b14SKalle Valo 	r2059_upload_inittabs(dev);
15158619b14SKalle Valo 
15258619b14SKalle Valo 	for (i = 0; i < ARRAY_SIZE(routing); i++)
15358619b14SKalle Valo 		b43_radio_set(dev, routing[i] | 0x146, 0x3);
15458619b14SKalle Valo 
15558619b14SKalle Valo 	/* Post init starts below */
15658619b14SKalle Valo 
15758619b14SKalle Valo 	b43_radio_set(dev, R2059_RFPLL_MISC_CAL_RESETN, 0x0078);
15858619b14SKalle Valo 	b43_radio_set(dev, R2059_XTAL_CONFIG2, 0x0080);
15958619b14SKalle Valo 	msleep(2);
16058619b14SKalle Valo 	b43_radio_mask(dev, R2059_RFPLL_MISC_CAL_RESETN, ~0x0078);
16158619b14SKalle Valo 	b43_radio_mask(dev, R2059_XTAL_CONFIG2, ~0x0080);
16258619b14SKalle Valo 
16358619b14SKalle Valo 	if (1) { /* FIXME */
16458619b14SKalle Valo 		b43_radio_2059_rcal(dev);
16558619b14SKalle Valo 		b43_radio_2057_rccal(dev);
16658619b14SKalle Valo 	}
16758619b14SKalle Valo 
16858619b14SKalle Valo 	b43_radio_mask(dev, R2059_RFPLL_MASTER, ~0x0008);
16958619b14SKalle Valo }
17058619b14SKalle Valo 
17158619b14SKalle Valo /**************************************************
17258619b14SKalle Valo  * RF
17358619b14SKalle Valo  **************************************************/
17458619b14SKalle Valo 
b43_phy_ht_force_rf_sequence(struct b43_wldev * dev,u16 rf_seq)17558619b14SKalle Valo static void b43_phy_ht_force_rf_sequence(struct b43_wldev *dev, u16 rf_seq)
17658619b14SKalle Valo {
17758619b14SKalle Valo 	u8 i;
17858619b14SKalle Valo 
17958619b14SKalle Valo 	u16 save_seq_mode = b43_phy_read(dev, B43_PHY_HT_RF_SEQ_MODE);
18058619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_RF_SEQ_MODE, 0x3);
18158619b14SKalle Valo 
18258619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_RF_SEQ_TRIG, rf_seq);
18358619b14SKalle Valo 	for (i = 0; i < 200; i++) {
18458619b14SKalle Valo 		if (!(b43_phy_read(dev, B43_PHY_HT_RF_SEQ_STATUS) & rf_seq)) {
18558619b14SKalle Valo 			i = 0;
18658619b14SKalle Valo 			break;
18758619b14SKalle Valo 		}
18858619b14SKalle Valo 		msleep(1);
18958619b14SKalle Valo 	}
19058619b14SKalle Valo 	if (i)
19158619b14SKalle Valo 		b43err(dev->wl, "Forcing RF sequence timeout\n");
19258619b14SKalle Valo 
19358619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_RF_SEQ_MODE, save_seq_mode);
19458619b14SKalle Valo }
19558619b14SKalle Valo 
b43_phy_ht_pa_override(struct b43_wldev * dev,bool enable)19658619b14SKalle Valo static void b43_phy_ht_pa_override(struct b43_wldev *dev, bool enable)
19758619b14SKalle Valo {
19858619b14SKalle Valo 	struct b43_phy_ht *htphy = dev->phy.ht;
19958619b14SKalle Valo 	static const u16 regs[3] = { B43_PHY_HT_RF_CTL_INT_C1,
20058619b14SKalle Valo 				     B43_PHY_HT_RF_CTL_INT_C2,
20158619b14SKalle Valo 				     B43_PHY_HT_RF_CTL_INT_C3 };
20258619b14SKalle Valo 	int i;
20358619b14SKalle Valo 
20458619b14SKalle Valo 	if (enable) {
20558619b14SKalle Valo 		for (i = 0; i < 3; i++)
20658619b14SKalle Valo 			b43_phy_write(dev, regs[i], htphy->rf_ctl_int_save[i]);
20758619b14SKalle Valo 	} else {
20858619b14SKalle Valo 		for (i = 0; i < 3; i++)
20958619b14SKalle Valo 			htphy->rf_ctl_int_save[i] = b43_phy_read(dev, regs[i]);
21058619b14SKalle Valo 		/* TODO: Does 5GHz band use different value (not 0x0400)? */
21158619b14SKalle Valo 		for (i = 0; i < 3; i++)
21258619b14SKalle Valo 			b43_phy_write(dev, regs[i], 0x0400);
21358619b14SKalle Valo 	}
21458619b14SKalle Valo }
21558619b14SKalle Valo 
21658619b14SKalle Valo /**************************************************
21758619b14SKalle Valo  * Various PHY ops
21858619b14SKalle Valo  **************************************************/
21958619b14SKalle Valo 
b43_phy_ht_classifier(struct b43_wldev * dev,u16 mask,u16 val)22058619b14SKalle Valo static u16 b43_phy_ht_classifier(struct b43_wldev *dev, u16 mask, u16 val)
22158619b14SKalle Valo {
22258619b14SKalle Valo 	u16 tmp;
22358619b14SKalle Valo 	u16 allowed = B43_PHY_HT_CLASS_CTL_CCK_EN |
22458619b14SKalle Valo 		      B43_PHY_HT_CLASS_CTL_OFDM_EN |
22558619b14SKalle Valo 		      B43_PHY_HT_CLASS_CTL_WAITED_EN;
22658619b14SKalle Valo 
22758619b14SKalle Valo 	tmp = b43_phy_read(dev, B43_PHY_HT_CLASS_CTL);
22858619b14SKalle Valo 	tmp &= allowed;
22958619b14SKalle Valo 	tmp &= ~mask;
23058619b14SKalle Valo 	tmp |= (val & mask);
23158619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_CLASS_CTL, ~allowed, tmp);
23258619b14SKalle Valo 
23358619b14SKalle Valo 	return tmp;
23458619b14SKalle Valo }
23558619b14SKalle Valo 
b43_phy_ht_reset_cca(struct b43_wldev * dev)23658619b14SKalle Valo static void b43_phy_ht_reset_cca(struct b43_wldev *dev)
23758619b14SKalle Valo {
23858619b14SKalle Valo 	u16 bbcfg;
23958619b14SKalle Valo 
24058619b14SKalle Valo 	b43_phy_force_clock(dev, true);
24158619b14SKalle Valo 	bbcfg = b43_phy_read(dev, B43_PHY_HT_BBCFG);
24258619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BBCFG, bbcfg | B43_PHY_HT_BBCFG_RSTCCA);
24358619b14SKalle Valo 	udelay(1);
24458619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BBCFG, bbcfg & ~B43_PHY_HT_BBCFG_RSTCCA);
24558619b14SKalle Valo 	b43_phy_force_clock(dev, false);
24658619b14SKalle Valo 
24758619b14SKalle Valo 	b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RST2RX);
24858619b14SKalle Valo }
24958619b14SKalle Valo 
b43_phy_ht_zero_extg(struct b43_wldev * dev)25058619b14SKalle Valo static void b43_phy_ht_zero_extg(struct b43_wldev *dev)
25158619b14SKalle Valo {
25258619b14SKalle Valo 	u8 i, j;
25396cbe3d6SColin Ian King 	static const u16 base[] = { 0x40, 0x60, 0x80 };
25458619b14SKalle Valo 
25558619b14SKalle Valo 	for (i = 0; i < ARRAY_SIZE(base); i++) {
25658619b14SKalle Valo 		for (j = 0; j < 4; j++)
25758619b14SKalle Valo 			b43_phy_write(dev, B43_PHY_EXTG(base[i] + j), 0);
25858619b14SKalle Valo 	}
25958619b14SKalle Valo 
26058619b14SKalle Valo 	for (i = 0; i < ARRAY_SIZE(base); i++)
26158619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_EXTG(base[i] + 0xc), 0);
26258619b14SKalle Valo }
26358619b14SKalle Valo 
26458619b14SKalle Valo /* Some unknown AFE (Analog Frondned) op */
b43_phy_ht_afe_unk1(struct b43_wldev * dev)26558619b14SKalle Valo static void b43_phy_ht_afe_unk1(struct b43_wldev *dev)
26658619b14SKalle Valo {
26758619b14SKalle Valo 	u8 i;
26858619b14SKalle Valo 
26958619b14SKalle Valo 	static const u16 ctl_regs[3][2] = {
27058619b14SKalle Valo 		{ B43_PHY_HT_AFE_C1_OVER, B43_PHY_HT_AFE_C1 },
27158619b14SKalle Valo 		{ B43_PHY_HT_AFE_C2_OVER, B43_PHY_HT_AFE_C2 },
27258619b14SKalle Valo 		{ B43_PHY_HT_AFE_C3_OVER, B43_PHY_HT_AFE_C3},
27358619b14SKalle Valo 	};
27458619b14SKalle Valo 
27558619b14SKalle Valo 	for (i = 0; i < 3; i++) {
27658619b14SKalle Valo 		/* TODO: verify masks&sets */
27758619b14SKalle Valo 		b43_phy_set(dev, ctl_regs[i][1], 0x4);
27858619b14SKalle Valo 		b43_phy_set(dev, ctl_regs[i][0], 0x4);
27958619b14SKalle Valo 		b43_phy_mask(dev, ctl_regs[i][1], ~0x1);
28058619b14SKalle Valo 		b43_phy_set(dev, ctl_regs[i][0], 0x1);
28158619b14SKalle Valo 		b43_httab_write(dev, B43_HTTAB16(8, 5 + (i * 0x10)), 0);
28258619b14SKalle Valo 		b43_phy_mask(dev, ctl_regs[i][0], ~0x4);
28358619b14SKalle Valo 	}
28458619b14SKalle Valo }
28558619b14SKalle Valo 
b43_phy_ht_read_clip_detection(struct b43_wldev * dev,u16 * clip_st)28658619b14SKalle Valo static void b43_phy_ht_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
28758619b14SKalle Valo {
28858619b14SKalle Valo 	clip_st[0] = b43_phy_read(dev, B43_PHY_HT_C1_CLIP1THRES);
28958619b14SKalle Valo 	clip_st[1] = b43_phy_read(dev, B43_PHY_HT_C2_CLIP1THRES);
29058619b14SKalle Valo 	clip_st[2] = b43_phy_read(dev, B43_PHY_HT_C3_CLIP1THRES);
29158619b14SKalle Valo }
29258619b14SKalle Valo 
b43_phy_ht_bphy_init(struct b43_wldev * dev)29358619b14SKalle Valo static void b43_phy_ht_bphy_init(struct b43_wldev *dev)
29458619b14SKalle Valo {
29558619b14SKalle Valo 	unsigned int i;
29658619b14SKalle Valo 	u16 val;
29758619b14SKalle Valo 
29858619b14SKalle Valo 	val = 0x1E1F;
29958619b14SKalle Valo 	for (i = 0; i < 16; i++) {
30058619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
30158619b14SKalle Valo 		val -= 0x202;
30258619b14SKalle Valo 	}
30358619b14SKalle Valo 	val = 0x3E3F;
30458619b14SKalle Valo 	for (i = 0; i < 16; i++) {
30558619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
30658619b14SKalle Valo 		val -= 0x202;
30758619b14SKalle Valo 	}
30858619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
30958619b14SKalle Valo }
31058619b14SKalle Valo 
b43_phy_ht_bphy_reset(struct b43_wldev * dev,bool reset)31158619b14SKalle Valo static void b43_phy_ht_bphy_reset(struct b43_wldev *dev, bool reset)
31258619b14SKalle Valo {
31358619b14SKalle Valo 	u16 tmp;
31458619b14SKalle Valo 
31558619b14SKalle Valo 	tmp = b43_read16(dev, B43_MMIO_PSM_PHY_HDR);
31658619b14SKalle Valo 	b43_write16(dev, B43_MMIO_PSM_PHY_HDR,
31758619b14SKalle Valo 		    tmp | B43_PSM_HDR_MAC_PHY_FORCE_CLK);
31858619b14SKalle Valo 
31958619b14SKalle Valo 	/* Put BPHY in or take it out of the reset */
32058619b14SKalle Valo 	if (reset)
32158619b14SKalle Valo 		b43_phy_set(dev, B43_PHY_B_BBCFG,
32258619b14SKalle Valo 			    B43_PHY_B_BBCFG_RSTCCA | B43_PHY_B_BBCFG_RSTRX);
32358619b14SKalle Valo 	else
32458619b14SKalle Valo 		b43_phy_mask(dev, B43_PHY_B_BBCFG,
325*576b2015SJohannes Berg 			     0xffff & ~(B43_PHY_B_BBCFG_RSTCCA |
32658619b14SKalle Valo 					B43_PHY_B_BBCFG_RSTRX));
32758619b14SKalle Valo 
32858619b14SKalle Valo 	b43_write16(dev, B43_MMIO_PSM_PHY_HDR, tmp);
32958619b14SKalle Valo }
33058619b14SKalle Valo 
33158619b14SKalle Valo /**************************************************
33258619b14SKalle Valo  * Samples
33358619b14SKalle Valo  **************************************************/
33458619b14SKalle Valo 
b43_phy_ht_stop_playback(struct b43_wldev * dev)33558619b14SKalle Valo static void b43_phy_ht_stop_playback(struct b43_wldev *dev)
33658619b14SKalle Valo {
33758619b14SKalle Valo 	struct b43_phy_ht *phy_ht = dev->phy.ht;
33858619b14SKalle Valo 	u16 tmp;
33958619b14SKalle Valo 	int i;
34058619b14SKalle Valo 
34158619b14SKalle Valo 	tmp = b43_phy_read(dev, B43_PHY_HT_SAMP_STAT);
34258619b14SKalle Valo 	if (tmp & 0x1)
34358619b14SKalle Valo 		b43_phy_set(dev, B43_PHY_HT_SAMP_CMD, B43_PHY_HT_SAMP_CMD_STOP);
34458619b14SKalle Valo 	else if (tmp & 0x2)
34558619b14SKalle Valo 		b43_phy_mask(dev, B43_PHY_HT_IQLOCAL_CMDGCTL, 0x7FFF);
34658619b14SKalle Valo 
34758619b14SKalle Valo 	b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0x0004);
34858619b14SKalle Valo 
34958619b14SKalle Valo 	for (i = 0; i < 3; i++) {
35058619b14SKalle Valo 		if (phy_ht->bb_mult_save[i] >= 0) {
35158619b14SKalle Valo 			b43_httab_write(dev, B43_HTTAB16(13, 0x63 + i * 4),
35258619b14SKalle Valo 					phy_ht->bb_mult_save[i]);
35358619b14SKalle Valo 			b43_httab_write(dev, B43_HTTAB16(13, 0x67 + i * 4),
35458619b14SKalle Valo 					phy_ht->bb_mult_save[i]);
35558619b14SKalle Valo 		}
35658619b14SKalle Valo 	}
35758619b14SKalle Valo }
35858619b14SKalle Valo 
b43_phy_ht_load_samples(struct b43_wldev * dev)35958619b14SKalle Valo static u16 b43_phy_ht_load_samples(struct b43_wldev *dev)
36058619b14SKalle Valo {
36158619b14SKalle Valo 	int i;
36258619b14SKalle Valo 	u16 len = 20 << 3;
36358619b14SKalle Valo 
36458619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_TABLE_ADDR, 0x4400);
36558619b14SKalle Valo 
36658619b14SKalle Valo 	for (i = 0; i < len; i++) {
36758619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_TABLE_DATAHI, 0);
36858619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_TABLE_DATALO, 0);
36958619b14SKalle Valo 	}
37058619b14SKalle Valo 
37158619b14SKalle Valo 	return len;
37258619b14SKalle Valo }
37358619b14SKalle Valo 
b43_phy_ht_run_samples(struct b43_wldev * dev,u16 samps,u16 loops,u16 wait)37458619b14SKalle Valo static void b43_phy_ht_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
37558619b14SKalle Valo 				   u16 wait)
37658619b14SKalle Valo {
37758619b14SKalle Valo 	struct b43_phy_ht *phy_ht = dev->phy.ht;
37858619b14SKalle Valo 	u16 save_seq_mode;
37958619b14SKalle Valo 	int i;
38058619b14SKalle Valo 
38158619b14SKalle Valo 	for (i = 0; i < 3; i++) {
38258619b14SKalle Valo 		if (phy_ht->bb_mult_save[i] < 0)
38358619b14SKalle Valo 			phy_ht->bb_mult_save[i] = b43_httab_read(dev, B43_HTTAB16(13, 0x63 + i * 4));
38458619b14SKalle Valo 	}
38558619b14SKalle Valo 
38658619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_SAMP_DEP_CNT, samps - 1);
38758619b14SKalle Valo 	if (loops != 0xFFFF)
38858619b14SKalle Valo 		loops--;
38958619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_SAMP_LOOP_CNT, loops);
39058619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_SAMP_WAIT_CNT, wait);
39158619b14SKalle Valo 
39258619b14SKalle Valo 	save_seq_mode = b43_phy_read(dev, B43_PHY_HT_RF_SEQ_MODE);
39358619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_RF_SEQ_MODE,
39458619b14SKalle Valo 		    B43_PHY_HT_RF_SEQ_MODE_CA_OVER);
39558619b14SKalle Valo 
39658619b14SKalle Valo 	/* TODO: find out mask bits! Do we need more function arguments? */
39758619b14SKalle Valo 	b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0);
39858619b14SKalle Valo 	b43_phy_mask(dev, B43_PHY_HT_SAMP_CMD, ~0);
39958619b14SKalle Valo 	b43_phy_mask(dev, B43_PHY_HT_IQLOCAL_CMDGCTL, ~0);
40058619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_SAMP_CMD, 0x1);
40158619b14SKalle Valo 
40258619b14SKalle Valo 	for (i = 0; i < 100; i++) {
40358619b14SKalle Valo 		if (!(b43_phy_read(dev, B43_PHY_HT_RF_SEQ_STATUS) & 1)) {
40458619b14SKalle Valo 			i = 0;
40558619b14SKalle Valo 			break;
40658619b14SKalle Valo 		}
40758619b14SKalle Valo 		udelay(10);
40858619b14SKalle Valo 	}
40958619b14SKalle Valo 	if (i)
41058619b14SKalle Valo 		b43err(dev->wl, "run samples timeout\n");
41158619b14SKalle Valo 
41258619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_RF_SEQ_MODE, save_seq_mode);
41358619b14SKalle Valo }
41458619b14SKalle Valo 
b43_phy_ht_tx_tone(struct b43_wldev * dev)41558619b14SKalle Valo static void b43_phy_ht_tx_tone(struct b43_wldev *dev)
41658619b14SKalle Valo {
41758619b14SKalle Valo 	u16 samp;
41858619b14SKalle Valo 
41958619b14SKalle Valo 	samp = b43_phy_ht_load_samples(dev);
42058619b14SKalle Valo 	b43_phy_ht_run_samples(dev, samp, 0xFFFF, 0);
42158619b14SKalle Valo }
42258619b14SKalle Valo 
42358619b14SKalle Valo /**************************************************
42458619b14SKalle Valo  * RSSI
42558619b14SKalle Valo  **************************************************/
42658619b14SKalle Valo 
b43_phy_ht_rssi_select(struct b43_wldev * dev,u8 core_sel,enum ht_rssi_type rssi_type)42758619b14SKalle Valo static void b43_phy_ht_rssi_select(struct b43_wldev *dev, u8 core_sel,
42858619b14SKalle Valo 				   enum ht_rssi_type rssi_type)
42958619b14SKalle Valo {
43058619b14SKalle Valo 	static const u16 ctl_regs[3][2] = {
43158619b14SKalle Valo 		{ B43_PHY_HT_AFE_C1, B43_PHY_HT_AFE_C1_OVER, },
43258619b14SKalle Valo 		{ B43_PHY_HT_AFE_C2, B43_PHY_HT_AFE_C2_OVER, },
43358619b14SKalle Valo 		{ B43_PHY_HT_AFE_C3, B43_PHY_HT_AFE_C3_OVER, },
43458619b14SKalle Valo 	};
43558619b14SKalle Valo 	static const u16 radio_r[] = { R2059_C1, R2059_C2, R2059_C3, };
43658619b14SKalle Valo 	int core;
43758619b14SKalle Valo 
43858619b14SKalle Valo 	if (core_sel == 0) {
43958619b14SKalle Valo 		b43err(dev->wl, "RSSI selection for core off not implemented yet\n");
44058619b14SKalle Valo 	} else {
44158619b14SKalle Valo 		for (core = 0; core < 3; core++) {
44258619b14SKalle Valo 			/* Check if caller requested a one specific core */
44358619b14SKalle Valo 			if ((core_sel == 1 && core != 0) ||
44458619b14SKalle Valo 			    (core_sel == 2 && core != 1) ||
44558619b14SKalle Valo 			    (core_sel == 3 && core != 2))
44658619b14SKalle Valo 				continue;
44758619b14SKalle Valo 
44858619b14SKalle Valo 			switch (rssi_type) {
44958619b14SKalle Valo 			case HT_RSSI_TSSI_2G:
45058619b14SKalle Valo 				b43_phy_set(dev, ctl_regs[core][0], 0x3 << 8);
45158619b14SKalle Valo 				b43_phy_set(dev, ctl_regs[core][0], 0x3 << 10);
45258619b14SKalle Valo 				b43_phy_set(dev, ctl_regs[core][1], 0x1 << 9);
45358619b14SKalle Valo 				b43_phy_set(dev, ctl_regs[core][1], 0x1 << 10);
45458619b14SKalle Valo 
45558619b14SKalle Valo 				b43_radio_set(dev, R2059_C3 | 0xbf, 0x1);
45658619b14SKalle Valo 				b43_radio_write(dev, radio_r[core] | 0x159,
45758619b14SKalle Valo 						0x11);
45858619b14SKalle Valo 				break;
45958619b14SKalle Valo 			default:
46058619b14SKalle Valo 				b43err(dev->wl, "RSSI selection for type %d not implemented yet\n",
46158619b14SKalle Valo 				       rssi_type);
46258619b14SKalle Valo 			}
46358619b14SKalle Valo 		}
46458619b14SKalle Valo 	}
46558619b14SKalle Valo }
46658619b14SKalle Valo 
b43_phy_ht_poll_rssi(struct b43_wldev * dev,enum ht_rssi_type type,s32 * buf,u8 nsamp)46758619b14SKalle Valo static void b43_phy_ht_poll_rssi(struct b43_wldev *dev, enum ht_rssi_type type,
46858619b14SKalle Valo 				 s32 *buf, u8 nsamp)
46958619b14SKalle Valo {
47058619b14SKalle Valo 	u16 phy_regs_values[12];
47158619b14SKalle Valo 	static const u16 phy_regs_to_save[] = {
47258619b14SKalle Valo 		B43_PHY_HT_AFE_C1, B43_PHY_HT_AFE_C1_OVER,
47358619b14SKalle Valo 		0x848, 0x841,
47458619b14SKalle Valo 		B43_PHY_HT_AFE_C2, B43_PHY_HT_AFE_C2_OVER,
47558619b14SKalle Valo 		0x868, 0x861,
47658619b14SKalle Valo 		B43_PHY_HT_AFE_C3, B43_PHY_HT_AFE_C3_OVER,
47758619b14SKalle Valo 		0x888, 0x881,
47858619b14SKalle Valo 	};
47958619b14SKalle Valo 	u16 tmp[3];
48058619b14SKalle Valo 	int i;
48158619b14SKalle Valo 
48258619b14SKalle Valo 	for (i = 0; i < 12; i++)
48358619b14SKalle Valo 		phy_regs_values[i] = b43_phy_read(dev, phy_regs_to_save[i]);
48458619b14SKalle Valo 
48558619b14SKalle Valo 	b43_phy_ht_rssi_select(dev, 5, type);
48658619b14SKalle Valo 
48758619b14SKalle Valo 	for (i = 0; i < 6; i++)
48858619b14SKalle Valo 		buf[i] = 0;
48958619b14SKalle Valo 
49058619b14SKalle Valo 	for (i = 0; i < nsamp; i++) {
49158619b14SKalle Valo 		tmp[0] = b43_phy_read(dev, B43_PHY_HT_RSSI_C1);
49258619b14SKalle Valo 		tmp[1] = b43_phy_read(dev, B43_PHY_HT_RSSI_C2);
49358619b14SKalle Valo 		tmp[2] = b43_phy_read(dev, B43_PHY_HT_RSSI_C3);
49458619b14SKalle Valo 
49558619b14SKalle Valo 		buf[0] += ((s8)((tmp[0] & 0x3F) << 2)) >> 2;
49658619b14SKalle Valo 		buf[1] += ((s8)(((tmp[0] >> 8) & 0x3F) << 2)) >> 2;
49758619b14SKalle Valo 		buf[2] += ((s8)((tmp[1] & 0x3F) << 2)) >> 2;
49858619b14SKalle Valo 		buf[3] += ((s8)(((tmp[1] >> 8) & 0x3F) << 2)) >> 2;
49958619b14SKalle Valo 		buf[4] += ((s8)((tmp[2] & 0x3F) << 2)) >> 2;
50058619b14SKalle Valo 		buf[5] += ((s8)(((tmp[2] >> 8) & 0x3F) << 2)) >> 2;
50158619b14SKalle Valo 	}
50258619b14SKalle Valo 
50358619b14SKalle Valo 	for (i = 0; i < 12; i++)
50458619b14SKalle Valo 		b43_phy_write(dev, phy_regs_to_save[i], phy_regs_values[i]);
50558619b14SKalle Valo }
50658619b14SKalle Valo 
50758619b14SKalle Valo /**************************************************
50858619b14SKalle Valo  * Tx/Rx
50958619b14SKalle Valo  **************************************************/
51058619b14SKalle Valo 
b43_phy_ht_tx_power_fix(struct b43_wldev * dev)51158619b14SKalle Valo static void b43_phy_ht_tx_power_fix(struct b43_wldev *dev)
51258619b14SKalle Valo {
51358619b14SKalle Valo 	int i;
51458619b14SKalle Valo 
51558619b14SKalle Valo 	for (i = 0; i < 3; i++) {
51658619b14SKalle Valo 		u16 mask;
51758619b14SKalle Valo 		u32 tmp = b43_httab_read(dev, B43_HTTAB32(26, 0xE8));
51858619b14SKalle Valo 
51958619b14SKalle Valo 		if (0) /* FIXME */
52058619b14SKalle Valo 			mask = 0x2 << (i * 4);
52158619b14SKalle Valo 		else
52258619b14SKalle Valo 			mask = 0;
52358619b14SKalle Valo 		b43_phy_mask(dev, B43_PHY_EXTG(0x108), mask);
52458619b14SKalle Valo 
52558619b14SKalle Valo 		b43_httab_write(dev, B43_HTTAB16(7, 0x110 + i), tmp >> 16);
52658619b14SKalle Valo 		b43_httab_write(dev, B43_HTTAB8(13, 0x63 + (i * 4)),
52758619b14SKalle Valo 				tmp & 0xFF);
52858619b14SKalle Valo 		b43_httab_write(dev, B43_HTTAB8(13, 0x73 + (i * 4)),
52958619b14SKalle Valo 				tmp & 0xFF);
53058619b14SKalle Valo 	}
53158619b14SKalle Valo }
53258619b14SKalle Valo 
b43_phy_ht_tx_power_ctl(struct b43_wldev * dev,bool enable)53358619b14SKalle Valo static void b43_phy_ht_tx_power_ctl(struct b43_wldev *dev, bool enable)
53458619b14SKalle Valo {
53558619b14SKalle Valo 	struct b43_phy_ht *phy_ht = dev->phy.ht;
53658619b14SKalle Valo 	u16 en_bits = B43_PHY_HT_TXPCTL_CMD_C1_COEFF |
53758619b14SKalle Valo 		      B43_PHY_HT_TXPCTL_CMD_C1_HWPCTLEN |
53858619b14SKalle Valo 		      B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN;
53958619b14SKalle Valo 	static const u16 cmd_regs[3] = { B43_PHY_HT_TXPCTL_CMD_C1,
54058619b14SKalle Valo 					 B43_PHY_HT_TXPCTL_CMD_C2,
54158619b14SKalle Valo 					 B43_PHY_HT_TXPCTL_CMD_C3 };
54258619b14SKalle Valo 	static const u16 status_regs[3] = { B43_PHY_HT_TX_PCTL_STATUS_C1,
54358619b14SKalle Valo 					    B43_PHY_HT_TX_PCTL_STATUS_C2,
54458619b14SKalle Valo 					    B43_PHY_HT_TX_PCTL_STATUS_C3 };
54558619b14SKalle Valo 	int i;
54658619b14SKalle Valo 
54758619b14SKalle Valo 	if (!enable) {
54858619b14SKalle Valo 		if (b43_phy_read(dev, B43_PHY_HT_TXPCTL_CMD_C1) & en_bits) {
54958619b14SKalle Valo 			/* We disable enabled TX pwr ctl, save it's state */
55058619b14SKalle Valo 			for (i = 0; i < 3; i++)
55158619b14SKalle Valo 				phy_ht->tx_pwr_idx[i] =
55258619b14SKalle Valo 					b43_phy_read(dev, status_regs[i]);
55358619b14SKalle Valo 		}
554*576b2015SJohannes Berg 		b43_phy_mask(dev, B43_PHY_HT_TXPCTL_CMD_C1, 0xffff & ~en_bits);
55558619b14SKalle Valo 	} else {
55658619b14SKalle Valo 		b43_phy_set(dev, B43_PHY_HT_TXPCTL_CMD_C1, en_bits);
55758619b14SKalle Valo 
55857fbcce3SJohannes Berg 		if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ) {
55958619b14SKalle Valo 			for (i = 0; i < 3; i++)
56058619b14SKalle Valo 				b43_phy_write(dev, cmd_regs[i], 0x32);
56158619b14SKalle Valo 		}
56258619b14SKalle Valo 
56358619b14SKalle Valo 		for (i = 0; i < 3; i++)
56458619b14SKalle Valo 			if (phy_ht->tx_pwr_idx[i] <=
56558619b14SKalle Valo 			    B43_PHY_HT_TXPCTL_CMD_C1_INIT)
56658619b14SKalle Valo 				b43_phy_write(dev, cmd_regs[i],
56758619b14SKalle Valo 					      phy_ht->tx_pwr_idx[i]);
56858619b14SKalle Valo 	}
56958619b14SKalle Valo 
57058619b14SKalle Valo 	phy_ht->tx_pwr_ctl = enable;
57158619b14SKalle Valo }
57258619b14SKalle Valo 
b43_phy_ht_tx_power_ctl_idle_tssi(struct b43_wldev * dev)57358619b14SKalle Valo static void b43_phy_ht_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
57458619b14SKalle Valo {
57558619b14SKalle Valo 	struct b43_phy_ht *phy_ht = dev->phy.ht;
57658619b14SKalle Valo 	static const u16 base[] = { 0x840, 0x860, 0x880 };
57758619b14SKalle Valo 	u16 save_regs[3][3];
57858619b14SKalle Valo 	s32 rssi_buf[6];
57958619b14SKalle Valo 	int core;
58058619b14SKalle Valo 
58158619b14SKalle Valo 	for (core = 0; core < 3; core++) {
58258619b14SKalle Valo 		save_regs[core][1] = b43_phy_read(dev, base[core] + 6);
58358619b14SKalle Valo 		save_regs[core][2] = b43_phy_read(dev, base[core] + 7);
58458619b14SKalle Valo 		save_regs[core][0] = b43_phy_read(dev, base[core] + 0);
58558619b14SKalle Valo 
58658619b14SKalle Valo 		b43_phy_write(dev, base[core] + 6, 0);
58758619b14SKalle Valo 		b43_phy_mask(dev, base[core] + 7, ~0xF); /* 0xF? Or just 0x6? */
58858619b14SKalle Valo 		b43_phy_set(dev, base[core] + 0, 0x0400);
58958619b14SKalle Valo 		b43_phy_set(dev, base[core] + 0, 0x1000);
59058619b14SKalle Valo 	}
59158619b14SKalle Valo 
59258619b14SKalle Valo 	b43_phy_ht_tx_tone(dev);
59358619b14SKalle Valo 	udelay(20);
59458619b14SKalle Valo 	b43_phy_ht_poll_rssi(dev, HT_RSSI_TSSI_2G, rssi_buf, 1);
59558619b14SKalle Valo 	b43_phy_ht_stop_playback(dev);
59658619b14SKalle Valo 	b43_phy_ht_reset_cca(dev);
59758619b14SKalle Valo 
59858619b14SKalle Valo 	phy_ht->idle_tssi[0] = rssi_buf[0] & 0xff;
59958619b14SKalle Valo 	phy_ht->idle_tssi[1] = rssi_buf[2] & 0xff;
60058619b14SKalle Valo 	phy_ht->idle_tssi[2] = rssi_buf[4] & 0xff;
60158619b14SKalle Valo 
60258619b14SKalle Valo 	for (core = 0; core < 3; core++) {
60358619b14SKalle Valo 		b43_phy_write(dev, base[core] + 0, save_regs[core][0]);
60458619b14SKalle Valo 		b43_phy_write(dev, base[core] + 6, save_regs[core][1]);
60558619b14SKalle Valo 		b43_phy_write(dev, base[core] + 7, save_regs[core][2]);
60658619b14SKalle Valo 	}
60758619b14SKalle Valo }
60858619b14SKalle Valo 
b43_phy_ht_tssi_setup(struct b43_wldev * dev)60958619b14SKalle Valo static void b43_phy_ht_tssi_setup(struct b43_wldev *dev)
61058619b14SKalle Valo {
61158619b14SKalle Valo 	static const u16 routing[] = { R2059_C1, R2059_C2, R2059_C3, };
61258619b14SKalle Valo 	int core;
61358619b14SKalle Valo 
61458619b14SKalle Valo 	/* 0x159 is probably TX_SSI_MUX or TSSIG (by comparing to N-PHY) */
61558619b14SKalle Valo 	for (core = 0; core < 3; core++) {
61658619b14SKalle Valo 		b43_radio_set(dev, 0x8bf, 0x1);
61758619b14SKalle Valo 		b43_radio_write(dev, routing[core] | 0x0159, 0x0011);
61858619b14SKalle Valo 	}
61958619b14SKalle Valo }
62058619b14SKalle Valo 
b43_phy_ht_tx_power_ctl_setup(struct b43_wldev * dev)62158619b14SKalle Valo static void b43_phy_ht_tx_power_ctl_setup(struct b43_wldev *dev)
62258619b14SKalle Valo {
62358619b14SKalle Valo 	struct b43_phy_ht *phy_ht = dev->phy.ht;
62458619b14SKalle Valo 	struct ssb_sprom *sprom = dev->dev->bus_sprom;
62558619b14SKalle Valo 
62658619b14SKalle Valo 	u8 *idle = phy_ht->idle_tssi;
62758619b14SKalle Valo 	u8 target[3];
62858619b14SKalle Valo 	s16 a1[3], b0[3], b1[3];
62958619b14SKalle Valo 
63058619b14SKalle Valo 	u16 freq = dev->phy.chandef->chan->center_freq;
63158619b14SKalle Valo 	int i, c;
63258619b14SKalle Valo 
63357fbcce3SJohannes Berg 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
63458619b14SKalle Valo 		for (c = 0; c < 3; c++) {
63558619b14SKalle Valo 			target[c] = sprom->core_pwr_info[c].maxpwr_2g;
63658619b14SKalle Valo 			a1[c] = sprom->core_pwr_info[c].pa_2g[0];
63758619b14SKalle Valo 			b0[c] = sprom->core_pwr_info[c].pa_2g[1];
63858619b14SKalle Valo 			b1[c] = sprom->core_pwr_info[c].pa_2g[2];
63958619b14SKalle Valo 		}
64058619b14SKalle Valo 	} else if (freq >= 4900 && freq < 5100) {
64158619b14SKalle Valo 		for (c = 0; c < 3; c++) {
64258619b14SKalle Valo 			target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
64358619b14SKalle Valo 			a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
64458619b14SKalle Valo 			b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
64558619b14SKalle Valo 			b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
64658619b14SKalle Valo 		}
64758619b14SKalle Valo 	} else if (freq >= 5100 && freq < 5500) {
64858619b14SKalle Valo 		for (c = 0; c < 3; c++) {
64958619b14SKalle Valo 			target[c] = sprom->core_pwr_info[c].maxpwr_5g;
65058619b14SKalle Valo 			a1[c] = sprom->core_pwr_info[c].pa_5g[0];
65158619b14SKalle Valo 			b0[c] = sprom->core_pwr_info[c].pa_5g[1];
65258619b14SKalle Valo 			b1[c] = sprom->core_pwr_info[c].pa_5g[2];
65358619b14SKalle Valo 		}
65458619b14SKalle Valo 	} else if (freq >= 5500) {
65558619b14SKalle Valo 		for (c = 0; c < 3; c++) {
65658619b14SKalle Valo 			target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
65758619b14SKalle Valo 			a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
65858619b14SKalle Valo 			b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
65958619b14SKalle Valo 			b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
66058619b14SKalle Valo 		}
66158619b14SKalle Valo 	} else {
66258619b14SKalle Valo 		target[0] = target[1] = target[2] = 52;
66358619b14SKalle Valo 		a1[0] = a1[1] = a1[2] = -424;
66458619b14SKalle Valo 		b0[0] = b0[1] = b0[2] = 5612;
66558619b14SKalle Valo 		b1[0] = b1[1] = b1[2] = -1393;
66658619b14SKalle Valo 	}
66758619b14SKalle Valo 
66858619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_TSSIMODE, B43_PHY_HT_TSSIMODE_EN);
66958619b14SKalle Valo 	b43_phy_mask(dev, B43_PHY_HT_TXPCTL_CMD_C1,
67058619b14SKalle Valo 		     ~B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN & 0xFFFF);
67158619b14SKalle Valo 
67258619b14SKalle Valo 	/* TODO: Does it depend on sprom->fem.ghz2.tssipos? */
67358619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI, 0x4000);
67458619b14SKalle Valo 
67558619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1,
67658619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_CMD_C1_INIT, 0x19);
67758619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C2,
67858619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_CMD_C2_INIT, 0x19);
67958619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C3,
68058619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_CMD_C3_INIT, 0x19);
68158619b14SKalle Valo 
68258619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
68358619b14SKalle Valo 		    B43_PHY_HT_TXPCTL_IDLE_TSSI_BINF);
68458619b14SKalle Valo 
68558619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
68658619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_IDLE_TSSI_C1,
68758619b14SKalle Valo 			idle[0] << B43_PHY_HT_TXPCTL_IDLE_TSSI_C1_SHIFT);
68858619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI,
68958619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_IDLE_TSSI_C2,
69058619b14SKalle Valo 			idle[1] << B43_PHY_HT_TXPCTL_IDLE_TSSI_C2_SHIFT);
69158619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_IDLE_TSSI2,
69258619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3,
69358619b14SKalle Valo 			idle[2] << B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3_SHIFT);
69458619b14SKalle Valo 
69558619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_N, ~B43_PHY_HT_TXPCTL_N_TSSID,
69658619b14SKalle Valo 			0xf0);
69758619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_N, ~B43_PHY_HT_TXPCTL_N_NPTIL2,
69858619b14SKalle Valo 			0x3 << B43_PHY_HT_TXPCTL_N_NPTIL2_SHIFT);
69958619b14SKalle Valo #if 0
70058619b14SKalle Valo 	/* TODO: what to mask/set? */
70158619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1, 0x800, 0)
70258619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_CMD_C1, 0x400, 0)
70358619b14SKalle Valo #endif
70458619b14SKalle Valo 
70558619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR,
70658619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_TARG_PWR_C1,
70758619b14SKalle Valo 			target[0] << B43_PHY_HT_TXPCTL_TARG_PWR_C1_SHIFT);
70858619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR,
70958619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_TARG_PWR_C2 & 0xFFFF,
71058619b14SKalle Valo 			target[1] << B43_PHY_HT_TXPCTL_TARG_PWR_C2_SHIFT);
71158619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_HT_TXPCTL_TARG_PWR2,
71258619b14SKalle Valo 			~B43_PHY_HT_TXPCTL_TARG_PWR2_C3,
71358619b14SKalle Valo 			target[2] << B43_PHY_HT_TXPCTL_TARG_PWR2_C3_SHIFT);
71458619b14SKalle Valo 
71558619b14SKalle Valo 	for (c = 0; c < 3; c++) {
71658619b14SKalle Valo 		s32 num, den, pwr;
71758619b14SKalle Valo 		u32 regval[64];
71858619b14SKalle Valo 
71958619b14SKalle Valo 		for (i = 0; i < 64; i++) {
72058619b14SKalle Valo 			num = 8 * (16 * b0[c] + b1[c] * i);
72158619b14SKalle Valo 			den = 32768 + a1[c] * i;
72258619b14SKalle Valo 			pwr = max((4 * num + den / 2) / den, -8);
72358619b14SKalle Valo 			regval[i] = pwr;
72458619b14SKalle Valo 		}
72558619b14SKalle Valo 		b43_httab_write_bulk(dev, B43_HTTAB16(26 + c, 0), 64, regval);
72658619b14SKalle Valo 	}
72758619b14SKalle Valo }
72858619b14SKalle Valo 
72958619b14SKalle Valo /**************************************************
73058619b14SKalle Valo  * Channel switching ops.
73158619b14SKalle Valo  **************************************************/
73258619b14SKalle Valo 
b43_phy_ht_spur_avoid(struct b43_wldev * dev,struct ieee80211_channel * new_channel)73358619b14SKalle Valo static void b43_phy_ht_spur_avoid(struct b43_wldev *dev,
73458619b14SKalle Valo 				  struct ieee80211_channel *new_channel)
73558619b14SKalle Valo {
73658619b14SKalle Valo 	struct bcma_device *core = dev->dev->bdev;
73758619b14SKalle Valo 	int spuravoid = 0;
73858619b14SKalle Valo 
73958619b14SKalle Valo 	/* Check for 13 and 14 is just a guess, we don't have enough logs. */
74058619b14SKalle Valo 	if (new_channel->hw_value == 13 || new_channel->hw_value == 14)
74158619b14SKalle Valo 		spuravoid = 1;
74258619b14SKalle Valo 	bcma_core_pll_ctl(core, B43_BCMA_CLKCTLST_PHY_PLL_REQ, 0, false);
74358619b14SKalle Valo 	bcma_pmu_spuravoid_pllupdate(&core->bus->drv_cc, spuravoid);
74458619b14SKalle Valo 	bcma_core_pll_ctl(core,
74558619b14SKalle Valo 			  B43_BCMA_CLKCTLST_80211_PLL_REQ |
74658619b14SKalle Valo 			  B43_BCMA_CLKCTLST_PHY_PLL_REQ,
74758619b14SKalle Valo 			  B43_BCMA_CLKCTLST_80211_PLL_ST |
74858619b14SKalle Valo 			  B43_BCMA_CLKCTLST_PHY_PLL_ST, false);
74958619b14SKalle Valo 
75058619b14SKalle Valo 	b43_mac_switch_freq(dev, spuravoid);
75158619b14SKalle Valo 
75258619b14SKalle Valo 	b43_wireless_core_phy_pll_reset(dev);
75358619b14SKalle Valo 
75458619b14SKalle Valo 	if (spuravoid)
75558619b14SKalle Valo 		b43_phy_set(dev, B43_PHY_HT_BBCFG, B43_PHY_HT_BBCFG_RSTRX);
75658619b14SKalle Valo 	else
75758619b14SKalle Valo 		b43_phy_mask(dev, B43_PHY_HT_BBCFG,
75858619b14SKalle Valo 				~B43_PHY_HT_BBCFG_RSTRX & 0xFFFF);
75958619b14SKalle Valo 
76058619b14SKalle Valo 	b43_phy_ht_reset_cca(dev);
76158619b14SKalle Valo }
76258619b14SKalle Valo 
b43_phy_ht_channel_setup(struct b43_wldev * dev,const struct b43_phy_ht_channeltab_e_phy * e,struct ieee80211_channel * new_channel)76358619b14SKalle Valo static void b43_phy_ht_channel_setup(struct b43_wldev *dev,
76458619b14SKalle Valo 				const struct b43_phy_ht_channeltab_e_phy *e,
76558619b14SKalle Valo 				struct ieee80211_channel *new_channel)
76658619b14SKalle Valo {
76757fbcce3SJohannes Berg 	if (new_channel->band == NL80211_BAND_5GHZ) {
76858619b14SKalle Valo 		/* Switch to 2 GHz for a moment to access B-PHY regs */
76958619b14SKalle Valo 		b43_phy_mask(dev, B43_PHY_HT_BANDCTL, ~B43_PHY_HT_BANDCTL_5GHZ);
77058619b14SKalle Valo 
77158619b14SKalle Valo 		b43_phy_ht_bphy_reset(dev, true);
77258619b14SKalle Valo 
77358619b14SKalle Valo 		/* Switch to 5 GHz */
77458619b14SKalle Valo 		b43_phy_set(dev, B43_PHY_HT_BANDCTL, B43_PHY_HT_BANDCTL_5GHZ);
77558619b14SKalle Valo 	} else {
77658619b14SKalle Valo 		/* Switch to 2 GHz */
77758619b14SKalle Valo 		b43_phy_mask(dev, B43_PHY_HT_BANDCTL, ~B43_PHY_HT_BANDCTL_5GHZ);
77858619b14SKalle Valo 
77958619b14SKalle Valo 		b43_phy_ht_bphy_reset(dev, false);
78058619b14SKalle Valo 	}
78158619b14SKalle Valo 
78258619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BW1, e->bw1);
78358619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BW2, e->bw2);
78458619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BW3, e->bw3);
78558619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BW4, e->bw4);
78658619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BW5, e->bw5);
78758619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BW6, e->bw6);
78858619b14SKalle Valo 
78958619b14SKalle Valo 	if (new_channel->hw_value == 14) {
79058619b14SKalle Valo 		b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_OFDM_EN, 0);
79158619b14SKalle Valo 		b43_phy_set(dev, B43_PHY_HT_TEST, 0x0800);
79258619b14SKalle Valo 	} else {
79358619b14SKalle Valo 		b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_OFDM_EN,
79458619b14SKalle Valo 				      B43_PHY_HT_CLASS_CTL_OFDM_EN);
79557fbcce3SJohannes Berg 		if (new_channel->band == NL80211_BAND_2GHZ)
79658619b14SKalle Valo 			b43_phy_mask(dev, B43_PHY_HT_TEST, ~0x840);
79758619b14SKalle Valo 	}
79858619b14SKalle Valo 
79958619b14SKalle Valo 	if (1) /* TODO: On N it's for early devices only, what about HT? */
80058619b14SKalle Valo 		b43_phy_ht_tx_power_fix(dev);
80158619b14SKalle Valo 
80258619b14SKalle Valo 	b43_phy_ht_spur_avoid(dev, new_channel);
80358619b14SKalle Valo 
80458619b14SKalle Valo 	b43_phy_write(dev, 0x017e, 0x3830);
80558619b14SKalle Valo }
80658619b14SKalle Valo 
b43_phy_ht_set_channel(struct b43_wldev * dev,struct ieee80211_channel * channel,enum nl80211_channel_type channel_type)80758619b14SKalle Valo static int b43_phy_ht_set_channel(struct b43_wldev *dev,
80858619b14SKalle Valo 				  struct ieee80211_channel *channel,
80958619b14SKalle Valo 				  enum nl80211_channel_type channel_type)
81058619b14SKalle Valo {
81158619b14SKalle Valo 	struct b43_phy *phy = &dev->phy;
81258619b14SKalle Valo 
81358619b14SKalle Valo 	const struct b43_phy_ht_channeltab_e_radio2059 *chent_r2059 = NULL;
81458619b14SKalle Valo 
81558619b14SKalle Valo 	if (phy->radio_ver == 0x2059) {
81658619b14SKalle Valo 		chent_r2059 = b43_phy_ht_get_channeltab_e_r2059(dev,
81758619b14SKalle Valo 							channel->center_freq);
81858619b14SKalle Valo 		if (!chent_r2059)
81958619b14SKalle Valo 			return -ESRCH;
82058619b14SKalle Valo 	} else {
82158619b14SKalle Valo 		return -ESRCH;
82258619b14SKalle Valo 	}
82358619b14SKalle Valo 
82458619b14SKalle Valo 	/* TODO: In case of N-PHY some bandwidth switching goes here */
82558619b14SKalle Valo 
82658619b14SKalle Valo 	if (phy->radio_ver == 0x2059) {
82758619b14SKalle Valo 		b43_radio_2059_channel_setup(dev, chent_r2059);
82858619b14SKalle Valo 		b43_phy_ht_channel_setup(dev, &(chent_r2059->phy_regs),
82958619b14SKalle Valo 					 channel);
83058619b14SKalle Valo 	} else {
83158619b14SKalle Valo 		return -ESRCH;
83258619b14SKalle Valo 	}
83358619b14SKalle Valo 
83458619b14SKalle Valo 	return 0;
83558619b14SKalle Valo }
83658619b14SKalle Valo 
83758619b14SKalle Valo /**************************************************
83858619b14SKalle Valo  * Basic PHY ops.
83958619b14SKalle Valo  **************************************************/
84058619b14SKalle Valo 
b43_phy_ht_op_allocate(struct b43_wldev * dev)84158619b14SKalle Valo static int b43_phy_ht_op_allocate(struct b43_wldev *dev)
84258619b14SKalle Valo {
84358619b14SKalle Valo 	struct b43_phy_ht *phy_ht;
84458619b14SKalle Valo 
84558619b14SKalle Valo 	phy_ht = kzalloc(sizeof(*phy_ht), GFP_KERNEL);
84658619b14SKalle Valo 	if (!phy_ht)
84758619b14SKalle Valo 		return -ENOMEM;
84858619b14SKalle Valo 	dev->phy.ht = phy_ht;
84958619b14SKalle Valo 
85058619b14SKalle Valo 	return 0;
85158619b14SKalle Valo }
85258619b14SKalle Valo 
b43_phy_ht_op_prepare_structs(struct b43_wldev * dev)85358619b14SKalle Valo static void b43_phy_ht_op_prepare_structs(struct b43_wldev *dev)
85458619b14SKalle Valo {
85558619b14SKalle Valo 	struct b43_phy *phy = &dev->phy;
85658619b14SKalle Valo 	struct b43_phy_ht *phy_ht = phy->ht;
85758619b14SKalle Valo 	int i;
85858619b14SKalle Valo 
85958619b14SKalle Valo 	memset(phy_ht, 0, sizeof(*phy_ht));
86058619b14SKalle Valo 
86158619b14SKalle Valo 	phy_ht->tx_pwr_ctl = true;
86258619b14SKalle Valo 	for (i = 0; i < 3; i++)
86358619b14SKalle Valo 		phy_ht->tx_pwr_idx[i] = B43_PHY_HT_TXPCTL_CMD_C1_INIT + 1;
86458619b14SKalle Valo 
86558619b14SKalle Valo 	for (i = 0; i < 3; i++)
86658619b14SKalle Valo 		phy_ht->bb_mult_save[i] = -1;
86758619b14SKalle Valo }
86858619b14SKalle Valo 
b43_phy_ht_op_init(struct b43_wldev * dev)86958619b14SKalle Valo static int b43_phy_ht_op_init(struct b43_wldev *dev)
87058619b14SKalle Valo {
87158619b14SKalle Valo 	struct b43_phy_ht *phy_ht = dev->phy.ht;
87258619b14SKalle Valo 	u16 tmp;
87358619b14SKalle Valo 	u16 clip_state[3];
87458619b14SKalle Valo 	bool saved_tx_pwr_ctl;
87558619b14SKalle Valo 
87658619b14SKalle Valo 	if (dev->dev->bus_type != B43_BUS_BCMA) {
87758619b14SKalle Valo 		b43err(dev->wl, "HT-PHY is supported only on BCMA bus!\n");
87858619b14SKalle Valo 		return -EOPNOTSUPP;
87958619b14SKalle Valo 	}
88058619b14SKalle Valo 
88158619b14SKalle Valo 	b43_phy_ht_tables_init(dev);
88258619b14SKalle Valo 
88358619b14SKalle Valo 	b43_phy_mask(dev, 0x0be, ~0x2);
88458619b14SKalle Valo 	b43_phy_set(dev, 0x23f, 0x7ff);
88558619b14SKalle Valo 	b43_phy_set(dev, 0x240, 0x7ff);
88658619b14SKalle Valo 	b43_phy_set(dev, 0x241, 0x7ff);
88758619b14SKalle Valo 
88858619b14SKalle Valo 	b43_phy_ht_zero_extg(dev);
88958619b14SKalle Valo 
89058619b14SKalle Valo 	b43_phy_mask(dev, B43_PHY_EXTG(0), ~0x3);
89158619b14SKalle Valo 
89258619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0);
89358619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0);
89458619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0);
89558619b14SKalle Valo 
89658619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_EXTG(0x103), 0x20);
89758619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_EXTG(0x101), 0x20);
89858619b14SKalle Valo 	b43_phy_write(dev, 0x20d, 0xb8);
89958619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_EXTG(0x14f), 0xc8);
90058619b14SKalle Valo 	b43_phy_write(dev, 0x70, 0x50);
90158619b14SKalle Valo 	b43_phy_write(dev, 0x1ff, 0x30);
90258619b14SKalle Valo 
90357fbcce3SJohannes Berg 	if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ)
90458619b14SKalle Valo 		b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_CCK_EN, 0);
90558619b14SKalle Valo 	else
90658619b14SKalle Valo 		b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_CCK_EN,
90758619b14SKalle Valo 				      B43_PHY_HT_CLASS_CTL_CCK_EN);
90858619b14SKalle Valo 
90958619b14SKalle Valo 	b43_phy_set(dev, 0xb1, 0x91);
91058619b14SKalle Valo 	b43_phy_write(dev, 0x32f, 0x0003);
91158619b14SKalle Valo 	b43_phy_write(dev, 0x077, 0x0010);
91258619b14SKalle Valo 	b43_phy_write(dev, 0x0b4, 0x0258);
91358619b14SKalle Valo 	b43_phy_mask(dev, 0x17e, ~0x4000);
91458619b14SKalle Valo 
91558619b14SKalle Valo 	b43_phy_write(dev, 0x0b9, 0x0072);
91658619b14SKalle Valo 
91758619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(7, 0x14e), 2, 0x010f, 0x010f);
91858619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(7, 0x15e), 2, 0x010f, 0x010f);
91958619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(7, 0x16e), 2, 0x010f, 0x010f);
92058619b14SKalle Valo 
92158619b14SKalle Valo 	b43_phy_ht_afe_unk1(dev);
92258619b14SKalle Valo 
92358619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(7, 0x130), 9, 0x777, 0x111, 0x111,
92458619b14SKalle Valo 			    0x777, 0x111, 0x111, 0x777, 0x111, 0x111);
92558619b14SKalle Valo 
92658619b14SKalle Valo 	b43_httab_write(dev, B43_HTTAB16(7, 0x120), 0x0777);
92758619b14SKalle Valo 	b43_httab_write(dev, B43_HTTAB16(7, 0x124), 0x0777);
92858619b14SKalle Valo 
92958619b14SKalle Valo 	b43_httab_write(dev, B43_HTTAB16(8, 0x00), 0x02);
93058619b14SKalle Valo 	b43_httab_write(dev, B43_HTTAB16(8, 0x10), 0x02);
93158619b14SKalle Valo 	b43_httab_write(dev, B43_HTTAB16(8, 0x20), 0x02);
93258619b14SKalle Valo 
93358619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x08), 4,
93458619b14SKalle Valo 			    0x8e, 0x96, 0x96, 0x96);
93558619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x18), 4,
93658619b14SKalle Valo 			    0x8f, 0x9f, 0x9f, 0x9f);
93758619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x28), 4,
93858619b14SKalle Valo 			    0x8f, 0x9f, 0x9f, 0x9f);
93958619b14SKalle Valo 
94058619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x0c), 4, 0x2, 0x2, 0x2, 0x2);
94158619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x1c), 4, 0x2, 0x2, 0x2, 0x2);
94258619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(8, 0x2c), 4, 0x2, 0x2, 0x2, 0x2);
94358619b14SKalle Valo 
94458619b14SKalle Valo 	b43_phy_maskset(dev, 0x0280, 0xff00, 0x3e);
94558619b14SKalle Valo 	b43_phy_maskset(dev, 0x0283, 0xff00, 0x3e);
94658619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_OFDM(0x0141), 0xff00, 0x46);
94758619b14SKalle Valo 	b43_phy_maskset(dev, 0x0283, 0xff00, 0x40);
94858619b14SKalle Valo 
94958619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(00, 0x8), 4,
95058619b14SKalle Valo 			    0x09, 0x0e, 0x13, 0x18);
95158619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(01, 0x8), 4,
95258619b14SKalle Valo 			    0x09, 0x0e, 0x13, 0x18);
95358619b14SKalle Valo 	/* TODO: Did wl mean 2 instead of 40? */
95458619b14SKalle Valo 	b43_httab_write_few(dev, B43_HTTAB16(40, 0x8), 4,
95558619b14SKalle Valo 			    0x09, 0x0e, 0x13, 0x18);
95658619b14SKalle Valo 
95758619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_OFDM(0x24), 0x3f, 0xd);
95858619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_OFDM(0x64), 0x3f, 0xd);
95958619b14SKalle Valo 	b43_phy_maskset(dev, B43_PHY_OFDM(0xa4), 0x3f, 0xd);
96058619b14SKalle Valo 
96158619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_EXTG(0x060), 0x1);
96258619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_EXTG(0x064), 0x1);
96358619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_EXTG(0x080), 0x1);
96458619b14SKalle Valo 	b43_phy_set(dev, B43_PHY_EXTG(0x084), 0x1);
96558619b14SKalle Valo 
96658619b14SKalle Valo 	/* Copy some tables entries */
96758619b14SKalle Valo 	tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x144));
96858619b14SKalle Valo 	b43_httab_write(dev, B43_HTTAB16(7, 0x14a), tmp);
96958619b14SKalle Valo 	tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x154));
97058619b14SKalle Valo 	b43_httab_write(dev, B43_HTTAB16(7, 0x15a), tmp);
97158619b14SKalle Valo 	tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x164));
97258619b14SKalle Valo 	b43_httab_write(dev, B43_HTTAB16(7, 0x16a), tmp);
97358619b14SKalle Valo 
97458619b14SKalle Valo 	/* Reset CCA */
97558619b14SKalle Valo 	b43_phy_force_clock(dev, true);
97658619b14SKalle Valo 	tmp = b43_phy_read(dev, B43_PHY_HT_BBCFG);
97758619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp | B43_PHY_HT_BBCFG_RSTCCA);
97858619b14SKalle Valo 	b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp & ~B43_PHY_HT_BBCFG_RSTCCA);
97958619b14SKalle Valo 	b43_phy_force_clock(dev, false);
98058619b14SKalle Valo 
98158619b14SKalle Valo 	b43_mac_phy_clock_set(dev, true);
98258619b14SKalle Valo 
98358619b14SKalle Valo 	b43_phy_ht_pa_override(dev, false);
98458619b14SKalle Valo 	b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RX2TX);
98558619b14SKalle Valo 	b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RST2RX);
98658619b14SKalle Valo 	b43_phy_ht_pa_override(dev, true);
98758619b14SKalle Valo 
98858619b14SKalle Valo 	/* TODO: Should we restore it? Or store it in global PHY info? */
98958619b14SKalle Valo 	b43_phy_ht_classifier(dev, 0, 0);
99058619b14SKalle Valo 	b43_phy_ht_read_clip_detection(dev, clip_state);
99158619b14SKalle Valo 
99257fbcce3SJohannes Berg 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
99358619b14SKalle Valo 		b43_phy_ht_bphy_init(dev);
99458619b14SKalle Valo 
99558619b14SKalle Valo 	b43_httab_write_bulk(dev, B43_HTTAB32(0x1a, 0xc0),
99658619b14SKalle Valo 			B43_HTTAB_1A_C0_LATE_SIZE, b43_httab_0x1a_0xc0_late);
99758619b14SKalle Valo 
99858619b14SKalle Valo 	saved_tx_pwr_ctl = phy_ht->tx_pwr_ctl;
99958619b14SKalle Valo 	b43_phy_ht_tx_power_fix(dev);
100058619b14SKalle Valo 	b43_phy_ht_tx_power_ctl(dev, false);
100158619b14SKalle Valo 	b43_phy_ht_tx_power_ctl_idle_tssi(dev);
100258619b14SKalle Valo 	b43_phy_ht_tx_power_ctl_setup(dev);
100358619b14SKalle Valo 	b43_phy_ht_tssi_setup(dev);
100458619b14SKalle Valo 	b43_phy_ht_tx_power_ctl(dev, saved_tx_pwr_ctl);
100558619b14SKalle Valo 
100658619b14SKalle Valo 	return 0;
100758619b14SKalle Valo }
100858619b14SKalle Valo 
b43_phy_ht_op_free(struct b43_wldev * dev)100958619b14SKalle Valo static void b43_phy_ht_op_free(struct b43_wldev *dev)
101058619b14SKalle Valo {
101158619b14SKalle Valo 	struct b43_phy *phy = &dev->phy;
101258619b14SKalle Valo 	struct b43_phy_ht *phy_ht = phy->ht;
101358619b14SKalle Valo 
101458619b14SKalle Valo 	kfree(phy_ht);
101558619b14SKalle Valo 	phy->ht = NULL;
101658619b14SKalle Valo }
101758619b14SKalle Valo 
10182d96c1edSAlexander A. Klimov /* https://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
b43_phy_ht_op_software_rfkill(struct b43_wldev * dev,bool blocked)101958619b14SKalle Valo static void b43_phy_ht_op_software_rfkill(struct b43_wldev *dev,
102058619b14SKalle Valo 					bool blocked)
102158619b14SKalle Valo {
102258619b14SKalle Valo 	if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
102358619b14SKalle Valo 		b43err(dev->wl, "MAC not suspended\n");
102458619b14SKalle Valo 
102558619b14SKalle Valo 	if (blocked) {
102658619b14SKalle Valo 		b43_phy_mask(dev, B43_PHY_HT_RF_CTL_CMD,
102758619b14SKalle Valo 			     ~B43_PHY_HT_RF_CTL_CMD_CHIP0_PU);
102858619b14SKalle Valo 	} else {
102958619b14SKalle Valo 		if (dev->phy.radio_ver == 0x2059)
103058619b14SKalle Valo 			b43_radio_2059_init(dev);
103158619b14SKalle Valo 		else
103258619b14SKalle Valo 			B43_WARN_ON(1);
103358619b14SKalle Valo 
103458619b14SKalle Valo 		b43_switch_channel(dev, dev->phy.channel);
103558619b14SKalle Valo 	}
103658619b14SKalle Valo }
103758619b14SKalle Valo 
b43_phy_ht_op_switch_analog(struct b43_wldev * dev,bool on)103858619b14SKalle Valo static void b43_phy_ht_op_switch_analog(struct b43_wldev *dev, bool on)
103958619b14SKalle Valo {
104058619b14SKalle Valo 	if (on) {
104158619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C1, 0x00cd);
104258619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0x0000);
104358619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C2, 0x00cd);
104458619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0x0000);
104558619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C3, 0x00cd);
104658619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0x0000);
104758619b14SKalle Valo 	} else {
104858619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0x07ff);
104958619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C1, 0x00fd);
105058619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0x07ff);
105158619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C2, 0x00fd);
105258619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0x07ff);
105358619b14SKalle Valo 		b43_phy_write(dev, B43_PHY_HT_AFE_C3, 0x00fd);
105458619b14SKalle Valo 	}
105558619b14SKalle Valo }
105658619b14SKalle Valo 
b43_phy_ht_op_switch_channel(struct b43_wldev * dev,unsigned int new_channel)105758619b14SKalle Valo static int b43_phy_ht_op_switch_channel(struct b43_wldev *dev,
105858619b14SKalle Valo 					unsigned int new_channel)
105958619b14SKalle Valo {
106058619b14SKalle Valo 	struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
106158619b14SKalle Valo 	enum nl80211_channel_type channel_type =
106258619b14SKalle Valo 		cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
106358619b14SKalle Valo 
106457fbcce3SJohannes Berg 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ) {
106558619b14SKalle Valo 		if ((new_channel < 1) || (new_channel > 14))
106658619b14SKalle Valo 			return -EINVAL;
106758619b14SKalle Valo 	} else {
106858619b14SKalle Valo 		return -EINVAL;
106958619b14SKalle Valo 	}
107058619b14SKalle Valo 
107158619b14SKalle Valo 	return b43_phy_ht_set_channel(dev, channel, channel_type);
107258619b14SKalle Valo }
107358619b14SKalle Valo 
b43_phy_ht_op_get_default_chan(struct b43_wldev * dev)107458619b14SKalle Valo static unsigned int b43_phy_ht_op_get_default_chan(struct b43_wldev *dev)
107558619b14SKalle Valo {
107657fbcce3SJohannes Berg 	if (b43_current_band(dev->wl) == NL80211_BAND_2GHZ)
107758619b14SKalle Valo 		return 11;
107858619b14SKalle Valo 	return 36;
107958619b14SKalle Valo }
108058619b14SKalle Valo 
108158619b14SKalle Valo /**************************************************
108258619b14SKalle Valo  * R/W ops.
108358619b14SKalle Valo  **************************************************/
108458619b14SKalle Valo 
b43_phy_ht_op_maskset(struct b43_wldev * dev,u16 reg,u16 mask,u16 set)108558619b14SKalle Valo static void b43_phy_ht_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
108658619b14SKalle Valo 				 u16 set)
108758619b14SKalle Valo {
108858619b14SKalle Valo 	b43_write16f(dev, B43_MMIO_PHY_CONTROL, reg);
108958619b14SKalle Valo 	b43_write16(dev, B43_MMIO_PHY_DATA,
109058619b14SKalle Valo 		    (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
109158619b14SKalle Valo }
109258619b14SKalle Valo 
b43_phy_ht_op_radio_read(struct b43_wldev * dev,u16 reg)109358619b14SKalle Valo static u16 b43_phy_ht_op_radio_read(struct b43_wldev *dev, u16 reg)
109458619b14SKalle Valo {
109558619b14SKalle Valo 	/* HT-PHY needs 0x200 for read access */
109658619b14SKalle Valo 	reg |= 0x200;
109758619b14SKalle Valo 
109858619b14SKalle Valo 	b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, reg);
109958619b14SKalle Valo 	return b43_read16(dev, B43_MMIO_RADIO24_DATA);
110058619b14SKalle Valo }
110158619b14SKalle Valo 
b43_phy_ht_op_radio_write(struct b43_wldev * dev,u16 reg,u16 value)110258619b14SKalle Valo static void b43_phy_ht_op_radio_write(struct b43_wldev *dev, u16 reg,
110358619b14SKalle Valo 				      u16 value)
110458619b14SKalle Valo {
110558619b14SKalle Valo 	b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, reg);
110658619b14SKalle Valo 	b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
110758619b14SKalle Valo }
110858619b14SKalle Valo 
110958619b14SKalle Valo static enum b43_txpwr_result
b43_phy_ht_op_recalc_txpower(struct b43_wldev * dev,bool ignore_tssi)111058619b14SKalle Valo b43_phy_ht_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
111158619b14SKalle Valo {
111258619b14SKalle Valo 	return B43_TXPWR_RES_DONE;
111358619b14SKalle Valo }
111458619b14SKalle Valo 
b43_phy_ht_op_adjust_txpower(struct b43_wldev * dev)111558619b14SKalle Valo static void b43_phy_ht_op_adjust_txpower(struct b43_wldev *dev)
111658619b14SKalle Valo {
111758619b14SKalle Valo }
111858619b14SKalle Valo 
111958619b14SKalle Valo /**************************************************
112058619b14SKalle Valo  * PHY ops struct.
112158619b14SKalle Valo  **************************************************/
112258619b14SKalle Valo 
112358619b14SKalle Valo const struct b43_phy_operations b43_phyops_ht = {
112458619b14SKalle Valo 	.allocate		= b43_phy_ht_op_allocate,
112558619b14SKalle Valo 	.free			= b43_phy_ht_op_free,
112658619b14SKalle Valo 	.prepare_structs	= b43_phy_ht_op_prepare_structs,
112758619b14SKalle Valo 	.init			= b43_phy_ht_op_init,
112858619b14SKalle Valo 	.phy_maskset		= b43_phy_ht_op_maskset,
112958619b14SKalle Valo 	.radio_read		= b43_phy_ht_op_radio_read,
113058619b14SKalle Valo 	.radio_write		= b43_phy_ht_op_radio_write,
113158619b14SKalle Valo 	.software_rfkill	= b43_phy_ht_op_software_rfkill,
113258619b14SKalle Valo 	.switch_analog		= b43_phy_ht_op_switch_analog,
113358619b14SKalle Valo 	.switch_channel		= b43_phy_ht_op_switch_channel,
113458619b14SKalle Valo 	.get_default_chan	= b43_phy_ht_op_get_default_chan,
113558619b14SKalle Valo 	.recalc_txpower		= b43_phy_ht_op_recalc_txpower,
113658619b14SKalle Valo 	.adjust_txpower		= b43_phy_ht_op_adjust_txpower,
113758619b14SKalle Valo };
1138