1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 4 Broadcom B43 wireless driver 5 6 DMA ringbuffer and descriptor allocation/management 7 8 Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch> 9 10 Some code in this file is derived from the b44.c driver 11 Copyright (C) 2002 David S. Miller 12 Copyright (C) Pekka Pietikainen 13 14 15 */ 16 17 #include "b43.h" 18 #include "dma.h" 19 #include "main.h" 20 #include "debugfs.h" 21 #include "xmit.h" 22 23 #include <linux/dma-mapping.h> 24 #include <linux/pci.h> 25 #include <linux/delay.h> 26 #include <linux/skbuff.h> 27 #include <linux/etherdevice.h> 28 #include <linux/slab.h> 29 #include <asm/div64.h> 30 31 32 /* Required number of TX DMA slots per TX frame. 33 * This currently is 2, because we put the header and the ieee80211 frame 34 * into separate slots. */ 35 #define TX_SLOTS_PER_FRAME 2 36 37 static u32 b43_dma_address(struct b43_dma *dma, dma_addr_t dmaaddr, 38 enum b43_addrtype addrtype) 39 { 40 u32 addr; 41 42 switch (addrtype) { 43 case B43_DMA_ADDR_LOW: 44 addr = lower_32_bits(dmaaddr); 45 if (dma->translation_in_low) { 46 addr &= ~SSB_DMA_TRANSLATION_MASK; 47 addr |= dma->translation; 48 } 49 break; 50 case B43_DMA_ADDR_HIGH: 51 addr = upper_32_bits(dmaaddr); 52 if (!dma->translation_in_low) { 53 addr &= ~SSB_DMA_TRANSLATION_MASK; 54 addr |= dma->translation; 55 } 56 break; 57 case B43_DMA_ADDR_EXT: 58 if (dma->translation_in_low) 59 addr = lower_32_bits(dmaaddr); 60 else 61 addr = upper_32_bits(dmaaddr); 62 addr &= SSB_DMA_TRANSLATION_MASK; 63 addr >>= SSB_DMA_TRANSLATION_SHIFT; 64 break; 65 } 66 67 return addr; 68 } 69 70 /* 32bit DMA ops. */ 71 static 72 struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring, 73 int slot, 74 struct b43_dmadesc_meta **meta) 75 { 76 struct b43_dmadesc32 *desc; 77 78 *meta = &(ring->meta[slot]); 79 desc = ring->descbase; 80 desc = &(desc[slot]); 81 82 return (struct b43_dmadesc_generic *)desc; 83 } 84 85 static void op32_fill_descriptor(struct b43_dmaring *ring, 86 struct b43_dmadesc_generic *desc, 87 dma_addr_t dmaaddr, u16 bufsize, 88 int start, int end, int irq) 89 { 90 struct b43_dmadesc32 *descbase = ring->descbase; 91 int slot; 92 u32 ctl; 93 u32 addr; 94 u32 addrext; 95 96 slot = (int)(&(desc->dma32) - descbase); 97 B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots)); 98 99 addr = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW); 100 addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT); 101 102 ctl = bufsize & B43_DMA32_DCTL_BYTECNT; 103 if (slot == ring->nr_slots - 1) 104 ctl |= B43_DMA32_DCTL_DTABLEEND; 105 if (start) 106 ctl |= B43_DMA32_DCTL_FRAMESTART; 107 if (end) 108 ctl |= B43_DMA32_DCTL_FRAMEEND; 109 if (irq) 110 ctl |= B43_DMA32_DCTL_IRQ; 111 ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT) 112 & B43_DMA32_DCTL_ADDREXT_MASK; 113 114 desc->dma32.control = cpu_to_le32(ctl); 115 desc->dma32.address = cpu_to_le32(addr); 116 } 117 118 static void op32_poke_tx(struct b43_dmaring *ring, int slot) 119 { 120 b43_dma_write(ring, B43_DMA32_TXINDEX, 121 (u32) (slot * sizeof(struct b43_dmadesc32))); 122 } 123 124 static void op32_tx_suspend(struct b43_dmaring *ring) 125 { 126 b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL) 127 | B43_DMA32_TXSUSPEND); 128 } 129 130 static void op32_tx_resume(struct b43_dmaring *ring) 131 { 132 b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL) 133 & ~B43_DMA32_TXSUSPEND); 134 } 135 136 static int op32_get_current_rxslot(struct b43_dmaring *ring) 137 { 138 u32 val; 139 140 val = b43_dma_read(ring, B43_DMA32_RXSTATUS); 141 val &= B43_DMA32_RXDPTR; 142 143 return (val / sizeof(struct b43_dmadesc32)); 144 } 145 146 static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot) 147 { 148 b43_dma_write(ring, B43_DMA32_RXINDEX, 149 (u32) (slot * sizeof(struct b43_dmadesc32))); 150 } 151 152 static const struct b43_dma_ops dma32_ops = { 153 .idx2desc = op32_idx2desc, 154 .fill_descriptor = op32_fill_descriptor, 155 .poke_tx = op32_poke_tx, 156 .tx_suspend = op32_tx_suspend, 157 .tx_resume = op32_tx_resume, 158 .get_current_rxslot = op32_get_current_rxslot, 159 .set_current_rxslot = op32_set_current_rxslot, 160 }; 161 162 /* 64bit DMA ops. */ 163 static 164 struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring, 165 int slot, 166 struct b43_dmadesc_meta **meta) 167 { 168 struct b43_dmadesc64 *desc; 169 170 *meta = &(ring->meta[slot]); 171 desc = ring->descbase; 172 desc = &(desc[slot]); 173 174 return (struct b43_dmadesc_generic *)desc; 175 } 176 177 static void op64_fill_descriptor(struct b43_dmaring *ring, 178 struct b43_dmadesc_generic *desc, 179 dma_addr_t dmaaddr, u16 bufsize, 180 int start, int end, int irq) 181 { 182 struct b43_dmadesc64 *descbase = ring->descbase; 183 int slot; 184 u32 ctl0 = 0, ctl1 = 0; 185 u32 addrlo, addrhi; 186 u32 addrext; 187 188 slot = (int)(&(desc->dma64) - descbase); 189 B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots)); 190 191 addrlo = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW); 192 addrhi = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_HIGH); 193 addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT); 194 195 if (slot == ring->nr_slots - 1) 196 ctl0 |= B43_DMA64_DCTL0_DTABLEEND; 197 if (start) 198 ctl0 |= B43_DMA64_DCTL0_FRAMESTART; 199 if (end) 200 ctl0 |= B43_DMA64_DCTL0_FRAMEEND; 201 if (irq) 202 ctl0 |= B43_DMA64_DCTL0_IRQ; 203 ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT; 204 ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) 205 & B43_DMA64_DCTL1_ADDREXT_MASK; 206 207 desc->dma64.control0 = cpu_to_le32(ctl0); 208 desc->dma64.control1 = cpu_to_le32(ctl1); 209 desc->dma64.address_low = cpu_to_le32(addrlo); 210 desc->dma64.address_high = cpu_to_le32(addrhi); 211 } 212 213 static void op64_poke_tx(struct b43_dmaring *ring, int slot) 214 { 215 b43_dma_write(ring, B43_DMA64_TXINDEX, 216 (u32) (slot * sizeof(struct b43_dmadesc64))); 217 } 218 219 static void op64_tx_suspend(struct b43_dmaring *ring) 220 { 221 b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL) 222 | B43_DMA64_TXSUSPEND); 223 } 224 225 static void op64_tx_resume(struct b43_dmaring *ring) 226 { 227 b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL) 228 & ~B43_DMA64_TXSUSPEND); 229 } 230 231 static int op64_get_current_rxslot(struct b43_dmaring *ring) 232 { 233 u32 val; 234 235 val = b43_dma_read(ring, B43_DMA64_RXSTATUS); 236 val &= B43_DMA64_RXSTATDPTR; 237 238 return (val / sizeof(struct b43_dmadesc64)); 239 } 240 241 static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot) 242 { 243 b43_dma_write(ring, B43_DMA64_RXINDEX, 244 (u32) (slot * sizeof(struct b43_dmadesc64))); 245 } 246 247 static const struct b43_dma_ops dma64_ops = { 248 .idx2desc = op64_idx2desc, 249 .fill_descriptor = op64_fill_descriptor, 250 .poke_tx = op64_poke_tx, 251 .tx_suspend = op64_tx_suspend, 252 .tx_resume = op64_tx_resume, 253 .get_current_rxslot = op64_get_current_rxslot, 254 .set_current_rxslot = op64_set_current_rxslot, 255 }; 256 257 static inline int free_slots(struct b43_dmaring *ring) 258 { 259 return (ring->nr_slots - ring->used_slots); 260 } 261 262 static inline int next_slot(struct b43_dmaring *ring, int slot) 263 { 264 B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1)); 265 if (slot == ring->nr_slots - 1) 266 return 0; 267 return slot + 1; 268 } 269 270 static inline int prev_slot(struct b43_dmaring *ring, int slot) 271 { 272 B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1)); 273 if (slot == 0) 274 return ring->nr_slots - 1; 275 return slot - 1; 276 } 277 278 #ifdef CONFIG_B43_DEBUG 279 static void update_max_used_slots(struct b43_dmaring *ring, 280 int current_used_slots) 281 { 282 if (current_used_slots <= ring->max_used_slots) 283 return; 284 ring->max_used_slots = current_used_slots; 285 if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) { 286 b43dbg(ring->dev->wl, 287 "max_used_slots increased to %d on %s ring %d\n", 288 ring->max_used_slots, 289 ring->tx ? "TX" : "RX", ring->index); 290 } 291 } 292 #else 293 static inline 294 void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots) 295 { 296 } 297 #endif /* DEBUG */ 298 299 /* Request a slot for usage. */ 300 static inline int request_slot(struct b43_dmaring *ring) 301 { 302 int slot; 303 304 B43_WARN_ON(!ring->tx); 305 B43_WARN_ON(ring->stopped); 306 B43_WARN_ON(free_slots(ring) == 0); 307 308 slot = next_slot(ring, ring->current_slot); 309 ring->current_slot = slot; 310 ring->used_slots++; 311 312 update_max_used_slots(ring, ring->used_slots); 313 314 return slot; 315 } 316 317 static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx) 318 { 319 static const u16 map64[] = { 320 B43_MMIO_DMA64_BASE0, 321 B43_MMIO_DMA64_BASE1, 322 B43_MMIO_DMA64_BASE2, 323 B43_MMIO_DMA64_BASE3, 324 B43_MMIO_DMA64_BASE4, 325 B43_MMIO_DMA64_BASE5, 326 }; 327 static const u16 map32[] = { 328 B43_MMIO_DMA32_BASE0, 329 B43_MMIO_DMA32_BASE1, 330 B43_MMIO_DMA32_BASE2, 331 B43_MMIO_DMA32_BASE3, 332 B43_MMIO_DMA32_BASE4, 333 B43_MMIO_DMA32_BASE5, 334 }; 335 336 if (type == B43_DMA_64BIT) { 337 B43_WARN_ON(!(controller_idx >= 0 && 338 controller_idx < ARRAY_SIZE(map64))); 339 return map64[controller_idx]; 340 } 341 B43_WARN_ON(!(controller_idx >= 0 && 342 controller_idx < ARRAY_SIZE(map32))); 343 return map32[controller_idx]; 344 } 345 346 static inline 347 dma_addr_t map_descbuffer(struct b43_dmaring *ring, 348 unsigned char *buf, size_t len, int tx) 349 { 350 dma_addr_t dmaaddr; 351 352 if (tx) { 353 dmaaddr = dma_map_single(ring->dev->dev->dma_dev, 354 buf, len, DMA_TO_DEVICE); 355 } else { 356 dmaaddr = dma_map_single(ring->dev->dev->dma_dev, 357 buf, len, DMA_FROM_DEVICE); 358 } 359 360 return dmaaddr; 361 } 362 363 static inline 364 void unmap_descbuffer(struct b43_dmaring *ring, 365 dma_addr_t addr, size_t len, int tx) 366 { 367 if (tx) { 368 dma_unmap_single(ring->dev->dev->dma_dev, 369 addr, len, DMA_TO_DEVICE); 370 } else { 371 dma_unmap_single(ring->dev->dev->dma_dev, 372 addr, len, DMA_FROM_DEVICE); 373 } 374 } 375 376 static inline 377 void sync_descbuffer_for_cpu(struct b43_dmaring *ring, 378 dma_addr_t addr, size_t len) 379 { 380 B43_WARN_ON(ring->tx); 381 dma_sync_single_for_cpu(ring->dev->dev->dma_dev, 382 addr, len, DMA_FROM_DEVICE); 383 } 384 385 static inline 386 void sync_descbuffer_for_device(struct b43_dmaring *ring, 387 dma_addr_t addr, size_t len) 388 { 389 B43_WARN_ON(ring->tx); 390 dma_sync_single_for_device(ring->dev->dev->dma_dev, 391 addr, len, DMA_FROM_DEVICE); 392 } 393 394 static inline 395 void free_descriptor_buffer(struct b43_dmaring *ring, 396 struct b43_dmadesc_meta *meta) 397 { 398 if (meta->skb) { 399 if (ring->tx) 400 ieee80211_free_txskb(ring->dev->wl->hw, meta->skb); 401 else 402 dev_kfree_skb_any(meta->skb); 403 meta->skb = NULL; 404 } 405 } 406 407 static int alloc_ringmemory(struct b43_dmaring *ring) 408 { 409 /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K 410 * alignment and 8K buffers for 64-bit DMA with 8K alignment. 411 * In practice we could use smaller buffers for the latter, but the 412 * alignment is really important because of the hardware bug. If bit 413 * 0x00001000 is used in DMA address, some hardware (like BCM4331) 414 * copies that bit into B43_DMA64_RXSTATUS and we get false values from 415 * B43_DMA64_RXSTATDPTR. Let's just use 8K buffers even if we don't use 416 * more than 256 slots for ring. 417 */ 418 u16 ring_mem_size = (ring->type == B43_DMA_64BIT) ? 419 B43_DMA64_RINGMEMSIZE : B43_DMA32_RINGMEMSIZE; 420 421 ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev, 422 ring_mem_size, &(ring->dmabase), 423 GFP_KERNEL); 424 if (!ring->descbase) 425 return -ENOMEM; 426 427 return 0; 428 } 429 430 static void free_ringmemory(struct b43_dmaring *ring) 431 { 432 u16 ring_mem_size = (ring->type == B43_DMA_64BIT) ? 433 B43_DMA64_RINGMEMSIZE : B43_DMA32_RINGMEMSIZE; 434 dma_free_coherent(ring->dev->dev->dma_dev, ring_mem_size, 435 ring->descbase, ring->dmabase); 436 } 437 438 /* Reset the RX DMA channel */ 439 static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base, 440 enum b43_dmatype type) 441 { 442 int i; 443 u32 value; 444 u16 offset; 445 446 might_sleep(); 447 448 offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL; 449 b43_write32(dev, mmio_base + offset, 0); 450 for (i = 0; i < 10; i++) { 451 offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS : 452 B43_DMA32_RXSTATUS; 453 value = b43_read32(dev, mmio_base + offset); 454 if (type == B43_DMA_64BIT) { 455 value &= B43_DMA64_RXSTAT; 456 if (value == B43_DMA64_RXSTAT_DISABLED) { 457 i = -1; 458 break; 459 } 460 } else { 461 value &= B43_DMA32_RXSTATE; 462 if (value == B43_DMA32_RXSTAT_DISABLED) { 463 i = -1; 464 break; 465 } 466 } 467 msleep(1); 468 } 469 if (i != -1) { 470 b43err(dev->wl, "DMA RX reset timed out\n"); 471 return -ENODEV; 472 } 473 474 return 0; 475 } 476 477 /* Reset the TX DMA channel */ 478 static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base, 479 enum b43_dmatype type) 480 { 481 int i; 482 u32 value; 483 u16 offset; 484 485 might_sleep(); 486 487 for (i = 0; i < 10; i++) { 488 offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS : 489 B43_DMA32_TXSTATUS; 490 value = b43_read32(dev, mmio_base + offset); 491 if (type == B43_DMA_64BIT) { 492 value &= B43_DMA64_TXSTAT; 493 if (value == B43_DMA64_TXSTAT_DISABLED || 494 value == B43_DMA64_TXSTAT_IDLEWAIT || 495 value == B43_DMA64_TXSTAT_STOPPED) 496 break; 497 } else { 498 value &= B43_DMA32_TXSTATE; 499 if (value == B43_DMA32_TXSTAT_DISABLED || 500 value == B43_DMA32_TXSTAT_IDLEWAIT || 501 value == B43_DMA32_TXSTAT_STOPPED) 502 break; 503 } 504 msleep(1); 505 } 506 offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL; 507 b43_write32(dev, mmio_base + offset, 0); 508 for (i = 0; i < 10; i++) { 509 offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS : 510 B43_DMA32_TXSTATUS; 511 value = b43_read32(dev, mmio_base + offset); 512 if (type == B43_DMA_64BIT) { 513 value &= B43_DMA64_TXSTAT; 514 if (value == B43_DMA64_TXSTAT_DISABLED) { 515 i = -1; 516 break; 517 } 518 } else { 519 value &= B43_DMA32_TXSTATE; 520 if (value == B43_DMA32_TXSTAT_DISABLED) { 521 i = -1; 522 break; 523 } 524 } 525 msleep(1); 526 } 527 if (i != -1) { 528 b43err(dev->wl, "DMA TX reset timed out\n"); 529 return -ENODEV; 530 } 531 /* ensure the reset is completed. */ 532 msleep(1); 533 534 return 0; 535 } 536 537 /* Check if a DMA mapping address is invalid. */ 538 static bool b43_dma_mapping_error(struct b43_dmaring *ring, 539 dma_addr_t addr, 540 size_t buffersize, bool dma_to_device) 541 { 542 if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr))) 543 return true; 544 545 switch (ring->type) { 546 case B43_DMA_30BIT: 547 if ((u64)addr + buffersize > (1ULL << 30)) 548 goto address_error; 549 break; 550 case B43_DMA_32BIT: 551 if ((u64)addr + buffersize > (1ULL << 32)) 552 goto address_error; 553 break; 554 case B43_DMA_64BIT: 555 /* Currently we can't have addresses beyond 556 * 64bit in the kernel. */ 557 break; 558 } 559 560 /* The address is OK. */ 561 return false; 562 563 address_error: 564 /* We can't support this address. Unmap it again. */ 565 unmap_descbuffer(ring, addr, buffersize, dma_to_device); 566 567 return true; 568 } 569 570 static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb) 571 { 572 unsigned char *f = skb->data + ring->frameoffset; 573 574 return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF); 575 } 576 577 static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb) 578 { 579 struct b43_rxhdr_fw4 *rxhdr; 580 unsigned char *frame; 581 582 /* This poisons the RX buffer to detect DMA failures. */ 583 584 rxhdr = (struct b43_rxhdr_fw4 *)(skb->data); 585 rxhdr->frame_len = 0; 586 587 B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2); 588 frame = skb->data + ring->frameoffset; 589 memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */); 590 } 591 592 static int setup_rx_descbuffer(struct b43_dmaring *ring, 593 struct b43_dmadesc_generic *desc, 594 struct b43_dmadesc_meta *meta, gfp_t gfp_flags) 595 { 596 dma_addr_t dmaaddr; 597 struct sk_buff *skb; 598 599 B43_WARN_ON(ring->tx); 600 601 skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags); 602 if (unlikely(!skb)) 603 return -ENOMEM; 604 b43_poison_rx_buffer(ring, skb); 605 dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0); 606 if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) { 607 /* ugh. try to realloc in zone_dma */ 608 gfp_flags |= GFP_DMA; 609 610 dev_kfree_skb_any(skb); 611 612 skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags); 613 if (unlikely(!skb)) 614 return -ENOMEM; 615 b43_poison_rx_buffer(ring, skb); 616 dmaaddr = map_descbuffer(ring, skb->data, 617 ring->rx_buffersize, 0); 618 if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) { 619 b43err(ring->dev->wl, "RX DMA buffer allocation failed\n"); 620 dev_kfree_skb_any(skb); 621 return -EIO; 622 } 623 } 624 625 meta->skb = skb; 626 meta->dmaaddr = dmaaddr; 627 ring->ops->fill_descriptor(ring, desc, dmaaddr, 628 ring->rx_buffersize, 0, 0, 0); 629 630 return 0; 631 } 632 633 /* Allocate the initial descbuffers. 634 * This is used for an RX ring only. 635 */ 636 static int alloc_initial_descbuffers(struct b43_dmaring *ring) 637 { 638 int i, err = -ENOMEM; 639 struct b43_dmadesc_generic *desc; 640 struct b43_dmadesc_meta *meta; 641 642 for (i = 0; i < ring->nr_slots; i++) { 643 desc = ring->ops->idx2desc(ring, i, &meta); 644 645 err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL); 646 if (err) { 647 b43err(ring->dev->wl, 648 "Failed to allocate initial descbuffers\n"); 649 goto err_unwind; 650 } 651 } 652 mb(); 653 ring->used_slots = ring->nr_slots; 654 err = 0; 655 out: 656 return err; 657 658 err_unwind: 659 for (i--; i >= 0; i--) { 660 desc = ring->ops->idx2desc(ring, i, &meta); 661 662 unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0); 663 dev_kfree_skb(meta->skb); 664 } 665 goto out; 666 } 667 668 /* Do initial setup of the DMA controller. 669 * Reset the controller, write the ring busaddress 670 * and switch the "enable" bit on. 671 */ 672 static int dmacontroller_setup(struct b43_dmaring *ring) 673 { 674 int err = 0; 675 u32 value; 676 u32 addrext; 677 bool parity = ring->dev->dma.parity; 678 u32 addrlo; 679 u32 addrhi; 680 681 if (ring->tx) { 682 if (ring->type == B43_DMA_64BIT) { 683 u64 ringbase = (u64) (ring->dmabase); 684 addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT); 685 addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW); 686 addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH); 687 688 value = B43_DMA64_TXENABLE; 689 value |= (addrext << B43_DMA64_TXADDREXT_SHIFT) 690 & B43_DMA64_TXADDREXT_MASK; 691 if (!parity) 692 value |= B43_DMA64_TXPARITYDISABLE; 693 b43_dma_write(ring, B43_DMA64_TXCTL, value); 694 b43_dma_write(ring, B43_DMA64_TXRINGLO, addrlo); 695 b43_dma_write(ring, B43_DMA64_TXRINGHI, addrhi); 696 } else { 697 u32 ringbase = (u32) (ring->dmabase); 698 addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT); 699 addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW); 700 701 value = B43_DMA32_TXENABLE; 702 value |= (addrext << B43_DMA32_TXADDREXT_SHIFT) 703 & B43_DMA32_TXADDREXT_MASK; 704 if (!parity) 705 value |= B43_DMA32_TXPARITYDISABLE; 706 b43_dma_write(ring, B43_DMA32_TXCTL, value); 707 b43_dma_write(ring, B43_DMA32_TXRING, addrlo); 708 } 709 } else { 710 err = alloc_initial_descbuffers(ring); 711 if (err) 712 goto out; 713 if (ring->type == B43_DMA_64BIT) { 714 u64 ringbase = (u64) (ring->dmabase); 715 addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT); 716 addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW); 717 addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH); 718 719 value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT); 720 value |= B43_DMA64_RXENABLE; 721 value |= (addrext << B43_DMA64_RXADDREXT_SHIFT) 722 & B43_DMA64_RXADDREXT_MASK; 723 if (!parity) 724 value |= B43_DMA64_RXPARITYDISABLE; 725 b43_dma_write(ring, B43_DMA64_RXCTL, value); 726 b43_dma_write(ring, B43_DMA64_RXRINGLO, addrlo); 727 b43_dma_write(ring, B43_DMA64_RXRINGHI, addrhi); 728 b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots * 729 sizeof(struct b43_dmadesc64)); 730 } else { 731 u32 ringbase = (u32) (ring->dmabase); 732 addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT); 733 addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW); 734 735 value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT); 736 value |= B43_DMA32_RXENABLE; 737 value |= (addrext << B43_DMA32_RXADDREXT_SHIFT) 738 & B43_DMA32_RXADDREXT_MASK; 739 if (!parity) 740 value |= B43_DMA32_RXPARITYDISABLE; 741 b43_dma_write(ring, B43_DMA32_RXCTL, value); 742 b43_dma_write(ring, B43_DMA32_RXRING, addrlo); 743 b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots * 744 sizeof(struct b43_dmadesc32)); 745 } 746 } 747 748 out: 749 return err; 750 } 751 752 /* Shutdown the DMA controller. */ 753 static void dmacontroller_cleanup(struct b43_dmaring *ring) 754 { 755 if (ring->tx) { 756 b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base, 757 ring->type); 758 if (ring->type == B43_DMA_64BIT) { 759 b43_dma_write(ring, B43_DMA64_TXRINGLO, 0); 760 b43_dma_write(ring, B43_DMA64_TXRINGHI, 0); 761 } else 762 b43_dma_write(ring, B43_DMA32_TXRING, 0); 763 } else { 764 b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base, 765 ring->type); 766 if (ring->type == B43_DMA_64BIT) { 767 b43_dma_write(ring, B43_DMA64_RXRINGLO, 0); 768 b43_dma_write(ring, B43_DMA64_RXRINGHI, 0); 769 } else 770 b43_dma_write(ring, B43_DMA32_RXRING, 0); 771 } 772 } 773 774 static void free_all_descbuffers(struct b43_dmaring *ring) 775 { 776 struct b43_dmadesc_meta *meta; 777 int i; 778 779 if (!ring->used_slots) 780 return; 781 for (i = 0; i < ring->nr_slots; i++) { 782 /* get meta - ignore returned value */ 783 ring->ops->idx2desc(ring, i, &meta); 784 785 if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) { 786 B43_WARN_ON(!ring->tx); 787 continue; 788 } 789 if (ring->tx) { 790 unmap_descbuffer(ring, meta->dmaaddr, 791 meta->skb->len, 1); 792 } else { 793 unmap_descbuffer(ring, meta->dmaaddr, 794 ring->rx_buffersize, 0); 795 } 796 free_descriptor_buffer(ring, meta); 797 } 798 } 799 800 static enum b43_dmatype b43_engine_type(struct b43_wldev *dev) 801 { 802 u32 tmp; 803 u16 mmio_base; 804 805 switch (dev->dev->bus_type) { 806 #ifdef CONFIG_B43_BCMA 807 case B43_BUS_BCMA: 808 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST); 809 if (tmp & BCMA_IOST_DMA64) 810 return B43_DMA_64BIT; 811 break; 812 #endif 813 #ifdef CONFIG_B43_SSB 814 case B43_BUS_SSB: 815 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH); 816 if (tmp & SSB_TMSHIGH_DMA64) 817 return B43_DMA_64BIT; 818 break; 819 #endif 820 } 821 822 mmio_base = b43_dmacontroller_base(0, 0); 823 b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK); 824 tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL); 825 if (tmp & B43_DMA32_TXADDREXT_MASK) 826 return B43_DMA_32BIT; 827 return B43_DMA_30BIT; 828 } 829 830 /* Main initialization function. */ 831 static 832 struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev, 833 int controller_index, 834 int for_tx, 835 enum b43_dmatype type) 836 { 837 struct b43_dmaring *ring; 838 int i, err; 839 dma_addr_t dma_test; 840 size_t nr_slots; 841 842 if (for_tx) 843 nr_slots = B43_TXRING_SLOTS; 844 else 845 nr_slots = B43_RXRING_SLOTS; 846 847 ring = kzalloc_flex(*ring, meta, nr_slots); 848 if (!ring) 849 goto out; 850 851 ring->nr_slots = nr_slots; 852 853 for (i = 0; i < ring->nr_slots; i++) 854 ring->meta->skb = B43_DMA_PTR_POISON; 855 856 ring->type = type; 857 ring->dev = dev; 858 ring->mmio_base = b43_dmacontroller_base(type, controller_index); 859 ring->index = controller_index; 860 if (type == B43_DMA_64BIT) 861 ring->ops = &dma64_ops; 862 else 863 ring->ops = &dma32_ops; 864 if (for_tx) { 865 ring->tx = true; 866 ring->current_slot = -1; 867 } else { 868 if (ring->index == 0) { 869 switch (dev->fw.hdr_format) { 870 case B43_FW_HDR_598: 871 ring->rx_buffersize = B43_DMA0_RX_FW598_BUFSIZE; 872 ring->frameoffset = B43_DMA0_RX_FW598_FO; 873 break; 874 case B43_FW_HDR_410: 875 case B43_FW_HDR_351: 876 ring->rx_buffersize = B43_DMA0_RX_FW351_BUFSIZE; 877 ring->frameoffset = B43_DMA0_RX_FW351_FO; 878 break; 879 } 880 } else 881 B43_WARN_ON(1); 882 } 883 #ifdef CONFIG_B43_DEBUG 884 ring->last_injected_overflow = jiffies; 885 #endif 886 887 if (for_tx) { 888 /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */ 889 BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0); 890 891 ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME, 892 b43_txhdr_size(dev), 893 GFP_KERNEL); 894 if (!ring->txhdr_cache) 895 goto err_kfree_meta; 896 897 /* test for ability to dma to txhdr_cache */ 898 dma_test = dma_map_single(dev->dev->dma_dev, 899 ring->txhdr_cache, 900 b43_txhdr_size(dev), 901 DMA_TO_DEVICE); 902 903 if (b43_dma_mapping_error(ring, dma_test, 904 b43_txhdr_size(dev), 1)) { 905 /* ugh realloc */ 906 kfree(ring->txhdr_cache); 907 ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME, 908 b43_txhdr_size(dev), 909 GFP_KERNEL | GFP_DMA); 910 if (!ring->txhdr_cache) 911 goto err_kfree_meta; 912 913 dma_test = dma_map_single(dev->dev->dma_dev, 914 ring->txhdr_cache, 915 b43_txhdr_size(dev), 916 DMA_TO_DEVICE); 917 918 if (b43_dma_mapping_error(ring, dma_test, 919 b43_txhdr_size(dev), 1)) { 920 921 b43err(dev->wl, 922 "TXHDR DMA allocation failed\n"); 923 goto err_kfree_txhdr_cache; 924 } 925 } 926 927 dma_unmap_single(dev->dev->dma_dev, 928 dma_test, b43_txhdr_size(dev), 929 DMA_TO_DEVICE); 930 } 931 932 err = alloc_ringmemory(ring); 933 if (err) 934 goto err_kfree_txhdr_cache; 935 err = dmacontroller_setup(ring); 936 if (err) 937 goto err_free_ringmemory; 938 939 out: 940 return ring; 941 942 err_free_ringmemory: 943 free_ringmemory(ring); 944 err_kfree_txhdr_cache: 945 kfree(ring->txhdr_cache); 946 err_kfree_meta: 947 kfree(ring); 948 ring = NULL; 949 goto out; 950 } 951 952 #define divide(a, b) ({ \ 953 typeof(a) __a = a; \ 954 do_div(__a, b); \ 955 __a; \ 956 }) 957 958 #define modulo(a, b) ({ \ 959 typeof(a) __a = a; \ 960 do_div(__a, b); \ 961 }) 962 963 /* Main cleanup function. */ 964 static void b43_destroy_dmaring(struct b43_dmaring *ring, 965 const char *ringname) 966 { 967 if (!ring) 968 return; 969 970 #ifdef CONFIG_B43_DEBUG 971 { 972 /* Print some statistics. */ 973 u64 failed_packets = ring->nr_failed_tx_packets; 974 u64 succeed_packets = ring->nr_succeed_tx_packets; 975 u64 nr_packets = failed_packets + succeed_packets; 976 u64 permille_failed = 0, average_tries = 0; 977 978 if (nr_packets) 979 permille_failed = divide(failed_packets * 1000, nr_packets); 980 if (nr_packets) 981 average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets); 982 983 b43dbg(ring->dev->wl, "DMA-%u %s: " 984 "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, " 985 "Average tries %llu.%02llu\n", 986 (unsigned int)(ring->type), ringname, 987 ring->max_used_slots, 988 ring->nr_slots, 989 (unsigned long long)failed_packets, 990 (unsigned long long)nr_packets, 991 (unsigned long long)divide(permille_failed, 10), 992 (unsigned long long)modulo(permille_failed, 10), 993 (unsigned long long)divide(average_tries, 100), 994 (unsigned long long)modulo(average_tries, 100)); 995 } 996 #endif /* DEBUG */ 997 998 /* Device IRQs are disabled prior entering this function, 999 * so no need to take care of concurrency with rx handler stuff. 1000 */ 1001 dmacontroller_cleanup(ring); 1002 free_all_descbuffers(ring); 1003 free_ringmemory(ring); 1004 1005 kfree(ring->txhdr_cache); 1006 kfree(ring); 1007 } 1008 1009 #define destroy_ring(dma, ring) do { \ 1010 b43_destroy_dmaring((dma)->ring, __stringify(ring)); \ 1011 (dma)->ring = NULL; \ 1012 } while (0) 1013 1014 void b43_dma_free(struct b43_wldev *dev) 1015 { 1016 struct b43_dma *dma; 1017 1018 if (b43_using_pio_transfers(dev)) 1019 return; 1020 dma = &dev->dma; 1021 1022 destroy_ring(dma, rx_ring); 1023 destroy_ring(dma, tx_ring_AC_BK); 1024 destroy_ring(dma, tx_ring_AC_BE); 1025 destroy_ring(dma, tx_ring_AC_VI); 1026 destroy_ring(dma, tx_ring_AC_VO); 1027 destroy_ring(dma, tx_ring_mcast); 1028 } 1029 1030 /* Some hardware with 64-bit DMA seems to be bugged and looks for translation 1031 * bit in low address word instead of high one. 1032 */ 1033 static bool b43_dma_translation_in_low_word(struct b43_wldev *dev, 1034 enum b43_dmatype type) 1035 { 1036 if (type != B43_DMA_64BIT) 1037 return true; 1038 1039 #ifdef CONFIG_B43_SSB 1040 if (dev->dev->bus_type == B43_BUS_SSB && 1041 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI && 1042 !(pci_is_pcie(dev->dev->sdev->bus->host_pci) && 1043 ssb_read32(dev->dev->sdev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64)) 1044 return true; 1045 #endif 1046 return false; 1047 } 1048 1049 int b43_dma_init(struct b43_wldev *dev) 1050 { 1051 struct b43_dma *dma = &dev->dma; 1052 enum b43_dmatype type = b43_engine_type(dev); 1053 int err; 1054 1055 err = dma_set_mask_and_coherent(dev->dev->dma_dev, DMA_BIT_MASK(type)); 1056 if (err) { 1057 b43err(dev->wl, "The machine/kernel does not support " 1058 "the required %u-bit DMA mask\n", type); 1059 return err; 1060 } 1061 1062 switch (dev->dev->bus_type) { 1063 #ifdef CONFIG_B43_BCMA 1064 case B43_BUS_BCMA: 1065 dma->translation = bcma_core_dma_translation(dev->dev->bdev); 1066 break; 1067 #endif 1068 #ifdef CONFIG_B43_SSB 1069 case B43_BUS_SSB: 1070 dma->translation = ssb_dma_translation(dev->dev->sdev); 1071 break; 1072 #endif 1073 } 1074 dma->translation_in_low = b43_dma_translation_in_low_word(dev, type); 1075 1076 dma->parity = true; 1077 #ifdef CONFIG_B43_BCMA 1078 /* TODO: find out which SSB devices need disabling parity */ 1079 if (dev->dev->bus_type == B43_BUS_BCMA) 1080 dma->parity = false; 1081 #endif 1082 1083 err = -ENOMEM; 1084 /* setup TX DMA channels. */ 1085 dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type); 1086 if (!dma->tx_ring_AC_BK) 1087 goto out; 1088 1089 dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type); 1090 if (!dma->tx_ring_AC_BE) 1091 goto err_destroy_bk; 1092 1093 dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type); 1094 if (!dma->tx_ring_AC_VI) 1095 goto err_destroy_be; 1096 1097 dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type); 1098 if (!dma->tx_ring_AC_VO) 1099 goto err_destroy_vi; 1100 1101 dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type); 1102 if (!dma->tx_ring_mcast) 1103 goto err_destroy_vo; 1104 1105 /* setup RX DMA channel. */ 1106 dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type); 1107 if (!dma->rx_ring) 1108 goto err_destroy_mcast; 1109 1110 /* No support for the TX status DMA ring. */ 1111 B43_WARN_ON(dev->dev->core_rev < 5); 1112 1113 b43dbg(dev->wl, "%u-bit DMA initialized\n", 1114 (unsigned int)type); 1115 err = 0; 1116 out: 1117 return err; 1118 1119 err_destroy_mcast: 1120 destroy_ring(dma, tx_ring_mcast); 1121 err_destroy_vo: 1122 destroy_ring(dma, tx_ring_AC_VO); 1123 err_destroy_vi: 1124 destroy_ring(dma, tx_ring_AC_VI); 1125 err_destroy_be: 1126 destroy_ring(dma, tx_ring_AC_BE); 1127 err_destroy_bk: 1128 destroy_ring(dma, tx_ring_AC_BK); 1129 return err; 1130 } 1131 1132 /* Generate a cookie for the TX header. */ 1133 static u16 generate_cookie(struct b43_dmaring *ring, int slot) 1134 { 1135 u16 cookie; 1136 1137 /* Use the upper 4 bits of the cookie as 1138 * DMA controller ID and store the slot number 1139 * in the lower 12 bits. 1140 * Note that the cookie must never be 0, as this 1141 * is a special value used in RX path. 1142 * It can also not be 0xFFFF because that is special 1143 * for multicast frames. 1144 */ 1145 cookie = (((u16)ring->index + 1) << 12); 1146 B43_WARN_ON(slot & ~0x0FFF); 1147 cookie |= (u16)slot; 1148 1149 return cookie; 1150 } 1151 1152 /* Inspect a cookie and find out to which controller/slot it belongs. */ 1153 static 1154 struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot) 1155 { 1156 struct b43_dma *dma = &dev->dma; 1157 struct b43_dmaring *ring = NULL; 1158 1159 switch (cookie & 0xF000) { 1160 case 0x1000: 1161 ring = dma->tx_ring_AC_BK; 1162 break; 1163 case 0x2000: 1164 ring = dma->tx_ring_AC_BE; 1165 break; 1166 case 0x3000: 1167 ring = dma->tx_ring_AC_VI; 1168 break; 1169 case 0x4000: 1170 ring = dma->tx_ring_AC_VO; 1171 break; 1172 case 0x5000: 1173 ring = dma->tx_ring_mcast; 1174 break; 1175 } 1176 *slot = (cookie & 0x0FFF); 1177 if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) { 1178 b43dbg(dev->wl, "TX-status contains " 1179 "invalid cookie: 0x%04X\n", cookie); 1180 return NULL; 1181 } 1182 1183 return ring; 1184 } 1185 1186 static int dma_tx_fragment(struct b43_dmaring *ring, 1187 struct sk_buff *skb) 1188 { 1189 const struct b43_dma_ops *ops = ring->ops; 1190 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb); 1191 struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info); 1192 u8 *header; 1193 int slot, old_top_slot, old_used_slots; 1194 int err; 1195 struct b43_dmadesc_generic *desc; 1196 struct b43_dmadesc_meta *meta; 1197 struct b43_dmadesc_meta *meta_hdr; 1198 u16 cookie; 1199 size_t hdrsize = b43_txhdr_size(ring->dev); 1200 1201 /* Important note: If the number of used DMA slots per TX frame 1202 * is changed here, the TX_SLOTS_PER_FRAME definition at the top of 1203 * the file has to be updated, too! 1204 */ 1205 1206 old_top_slot = ring->current_slot; 1207 old_used_slots = ring->used_slots; 1208 1209 /* Get a slot for the header. */ 1210 slot = request_slot(ring); 1211 desc = ops->idx2desc(ring, slot, &meta_hdr); 1212 memset(meta_hdr, 0, sizeof(*meta_hdr)); 1213 1214 header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]); 1215 cookie = generate_cookie(ring, slot); 1216 err = b43_generate_txhdr(ring->dev, header, 1217 skb, info, cookie); 1218 if (unlikely(err)) { 1219 ring->current_slot = old_top_slot; 1220 ring->used_slots = old_used_slots; 1221 return err; 1222 } 1223 1224 meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header, 1225 hdrsize, 1); 1226 if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) { 1227 ring->current_slot = old_top_slot; 1228 ring->used_slots = old_used_slots; 1229 return -EIO; 1230 } 1231 ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr, 1232 hdrsize, 1, 0, 0); 1233 1234 /* Get a slot for the payload. */ 1235 slot = request_slot(ring); 1236 desc = ops->idx2desc(ring, slot, &meta); 1237 memset(meta, 0, sizeof(*meta)); 1238 1239 meta->skb = skb; 1240 meta->is_last_fragment = true; 1241 priv_info->bouncebuffer = NULL; 1242 1243 meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1); 1244 /* create a bounce buffer in zone_dma on mapping failure. */ 1245 if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) { 1246 priv_info->bouncebuffer = kmemdup(skb->data, skb->len, 1247 GFP_ATOMIC | GFP_DMA); 1248 if (!priv_info->bouncebuffer) { 1249 ring->current_slot = old_top_slot; 1250 ring->used_slots = old_used_slots; 1251 err = -ENOMEM; 1252 goto out_unmap_hdr; 1253 } 1254 1255 meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1); 1256 if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) { 1257 kfree(priv_info->bouncebuffer); 1258 priv_info->bouncebuffer = NULL; 1259 ring->current_slot = old_top_slot; 1260 ring->used_slots = old_used_slots; 1261 err = -EIO; 1262 goto out_unmap_hdr; 1263 } 1264 } 1265 1266 ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1); 1267 1268 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) { 1269 /* Tell the firmware about the cookie of the last 1270 * mcast frame, so it can clear the more-data bit in it. */ 1271 b43_shm_write16(ring->dev, B43_SHM_SHARED, 1272 B43_SHM_SH_MCASTCOOKIE, cookie); 1273 } 1274 /* Now transfer the whole frame. */ 1275 wmb(); 1276 ops->poke_tx(ring, next_slot(ring, slot)); 1277 return 0; 1278 1279 out_unmap_hdr: 1280 unmap_descbuffer(ring, meta_hdr->dmaaddr, 1281 hdrsize, 1); 1282 return err; 1283 } 1284 1285 static inline int should_inject_overflow(struct b43_dmaring *ring) 1286 { 1287 #ifdef CONFIG_B43_DEBUG 1288 if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) { 1289 /* Check if we should inject another ringbuffer overflow 1290 * to test handling of this situation in the stack. */ 1291 unsigned long next_overflow; 1292 1293 next_overflow = ring->last_injected_overflow + HZ; 1294 if (time_after(jiffies, next_overflow)) { 1295 ring->last_injected_overflow = jiffies; 1296 b43dbg(ring->dev->wl, 1297 "Injecting TX ring overflow on " 1298 "DMA controller %d\n", ring->index); 1299 return 1; 1300 } 1301 } 1302 #endif /* CONFIG_B43_DEBUG */ 1303 return 0; 1304 } 1305 1306 /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */ 1307 static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev, 1308 u8 queue_prio) 1309 { 1310 struct b43_dmaring *ring; 1311 1312 if (dev->qos_enabled) { 1313 /* 0 = highest priority */ 1314 switch (queue_prio) { 1315 default: 1316 B43_WARN_ON(1); 1317 fallthrough; 1318 case 0: 1319 ring = dev->dma.tx_ring_AC_VO; 1320 break; 1321 case 1: 1322 ring = dev->dma.tx_ring_AC_VI; 1323 break; 1324 case 2: 1325 ring = dev->dma.tx_ring_AC_BE; 1326 break; 1327 case 3: 1328 ring = dev->dma.tx_ring_AC_BK; 1329 break; 1330 } 1331 } else 1332 ring = dev->dma.tx_ring_AC_BE; 1333 1334 return ring; 1335 } 1336 1337 int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb) 1338 { 1339 struct b43_dmaring *ring; 1340 struct ieee80211_hdr *hdr; 1341 int err = 0; 1342 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb); 1343 1344 hdr = (struct ieee80211_hdr *)skb->data; 1345 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) { 1346 /* The multicast ring will be sent after the DTIM */ 1347 ring = dev->dma.tx_ring_mcast; 1348 /* Set the more-data bit. Ucode will clear it on 1349 * the last frame for us. */ 1350 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA); 1351 } else { 1352 /* Decide by priority where to put this frame. */ 1353 ring = select_ring_by_priority( 1354 dev, skb_get_queue_mapping(skb)); 1355 } 1356 1357 B43_WARN_ON(!ring->tx); 1358 1359 if (unlikely(ring->stopped)) { 1360 /* We get here only because of a bug in mac80211. 1361 * Because of a race, one packet may be queued after 1362 * the queue is stopped, thus we got called when we shouldn't. 1363 * For now, just refuse the transmit. */ 1364 if (b43_debug(dev, B43_DBG_DMAVERBOSE)) 1365 b43err(dev->wl, "Packet after queue stopped\n"); 1366 err = -ENOSPC; 1367 goto out; 1368 } 1369 1370 if (WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME)) { 1371 /* If we get here, we have a real error with the queue 1372 * full, but queues not stopped. */ 1373 b43err(dev->wl, "DMA queue overflow\n"); 1374 err = -ENOSPC; 1375 goto out; 1376 } 1377 1378 /* Assign the queue number to the ring (if not already done before) 1379 * so TX status handling can use it. The queue to ring mapping is 1380 * static, so we don't need to store it per frame. */ 1381 ring->queue_prio = skb_get_queue_mapping(skb); 1382 1383 err = dma_tx_fragment(ring, skb); 1384 if (unlikely(err == -ENOKEY)) { 1385 /* Drop this packet, as we don't have the encryption key 1386 * anymore and must not transmit it unencrypted. */ 1387 ieee80211_free_txskb(dev->wl->hw, skb); 1388 err = 0; 1389 goto out; 1390 } 1391 if (unlikely(err)) { 1392 b43err(dev->wl, "DMA tx mapping failure\n"); 1393 goto out; 1394 } 1395 if ((free_slots(ring) < TX_SLOTS_PER_FRAME) || 1396 should_inject_overflow(ring)) { 1397 /* This TX ring is full. */ 1398 unsigned int skb_mapping = skb_get_queue_mapping(skb); 1399 b43_stop_queue(dev, skb_mapping); 1400 dev->wl->tx_queue_stopped[skb_mapping] = true; 1401 ring->stopped = true; 1402 if (b43_debug(dev, B43_DBG_DMAVERBOSE)) { 1403 b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index); 1404 } 1405 } 1406 out: 1407 1408 return err; 1409 } 1410 1411 void b43_dma_handle_txstatus(struct b43_wldev *dev, 1412 const struct b43_txstatus *status) 1413 { 1414 const struct b43_dma_ops *ops; 1415 struct b43_dmaring *ring; 1416 struct b43_dmadesc_meta *meta; 1417 static const struct b43_txstatus fake; /* filled with 0 */ 1418 const struct b43_txstatus *txstat; 1419 int slot, firstused; 1420 bool frame_succeed; 1421 int skip; 1422 static u8 err_out1; 1423 1424 ring = parse_cookie(dev, status->cookie, &slot); 1425 if (unlikely(!ring)) 1426 return; 1427 B43_WARN_ON(!ring->tx); 1428 1429 /* Sanity check: TX packets are processed in-order on one ring. 1430 * Check if the slot deduced from the cookie really is the first 1431 * used slot. */ 1432 firstused = ring->current_slot - ring->used_slots + 1; 1433 if (firstused < 0) 1434 firstused = ring->nr_slots + firstused; 1435 1436 skip = 0; 1437 if (unlikely(slot != firstused)) { 1438 /* This possibly is a firmware bug and will result in 1439 * malfunction, memory leaks and/or stall of DMA functionality. 1440 */ 1441 if (slot == next_slot(ring, next_slot(ring, firstused))) { 1442 /* If a single header/data pair was missed, skip over 1443 * the first two slots in an attempt to recover. 1444 */ 1445 slot = firstused; 1446 skip = 2; 1447 if (!err_out1) { 1448 /* Report the error once. */ 1449 b43dbg(dev->wl, 1450 "Skip on DMA ring %d slot %d.\n", 1451 ring->index, slot); 1452 err_out1 = 1; 1453 } 1454 } else { 1455 /* More than a single header/data pair were missed. 1456 * Report this error. If running with open-source 1457 * firmware, then reset the controller to 1458 * revive operation. 1459 */ 1460 b43dbg(dev->wl, 1461 "Out of order TX status report on DMA ring %d. Expected %d, but got %d\n", 1462 ring->index, firstused, slot); 1463 if (dev->fw.opensource) 1464 b43_controller_restart(dev, "Out of order TX"); 1465 return; 1466 } 1467 } 1468 1469 ops = ring->ops; 1470 while (1) { 1471 B43_WARN_ON(slot < 0 || slot >= ring->nr_slots); 1472 /* get meta - ignore returned value */ 1473 ops->idx2desc(ring, slot, &meta); 1474 1475 if (b43_dma_ptr_is_poisoned(meta->skb)) { 1476 b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) " 1477 "on ring %d\n", 1478 slot, firstused, ring->index); 1479 break; 1480 } 1481 1482 if (meta->skb) { 1483 struct b43_private_tx_info *priv_info = 1484 b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb)); 1485 1486 unmap_descbuffer(ring, meta->dmaaddr, 1487 meta->skb->len, 1); 1488 kfree(priv_info->bouncebuffer); 1489 priv_info->bouncebuffer = NULL; 1490 } else { 1491 unmap_descbuffer(ring, meta->dmaaddr, 1492 b43_txhdr_size(dev), 1); 1493 } 1494 1495 if (meta->is_last_fragment) { 1496 struct ieee80211_tx_info *info; 1497 1498 if (unlikely(!meta->skb)) { 1499 /* This is a scatter-gather fragment of a frame, 1500 * so the skb pointer must not be NULL. 1501 */ 1502 b43dbg(dev->wl, "TX status unexpected NULL skb " 1503 "at slot %d (first=%d) on ring %d\n", 1504 slot, firstused, ring->index); 1505 break; 1506 } 1507 1508 info = IEEE80211_SKB_CB(meta->skb); 1509 1510 /* 1511 * Call back to inform the ieee80211 subsystem about 1512 * the status of the transmission. When skipping over 1513 * a missed TX status report, use a status structure 1514 * filled with zeros to indicate that the frame was not 1515 * sent (frame_count 0) and not acknowledged 1516 */ 1517 if (unlikely(skip)) 1518 txstat = &fake; 1519 else 1520 txstat = status; 1521 1522 frame_succeed = b43_fill_txstatus_report(dev, info, 1523 txstat); 1524 #ifdef CONFIG_B43_DEBUG 1525 if (frame_succeed) 1526 ring->nr_succeed_tx_packets++; 1527 else 1528 ring->nr_failed_tx_packets++; 1529 ring->nr_total_packet_tries += status->frame_count; 1530 #endif /* DEBUG */ 1531 ieee80211_tx_status_skb(dev->wl->hw, meta->skb); 1532 1533 /* skb will be freed by ieee80211_tx_status_skb(). 1534 * Poison our pointer. */ 1535 meta->skb = B43_DMA_PTR_POISON; 1536 } else { 1537 /* No need to call free_descriptor_buffer here, as 1538 * this is only the txhdr, which is not allocated. 1539 */ 1540 if (unlikely(meta->skb)) { 1541 b43dbg(dev->wl, "TX status unexpected non-NULL skb " 1542 "at slot %d (first=%d) on ring %d\n", 1543 slot, firstused, ring->index); 1544 break; 1545 } 1546 } 1547 1548 /* Everything unmapped and free'd. So it's not used anymore. */ 1549 ring->used_slots--; 1550 1551 if (meta->is_last_fragment && !skip) { 1552 /* This is the last scatter-gather 1553 * fragment of the frame. We are done. */ 1554 break; 1555 } 1556 slot = next_slot(ring, slot); 1557 if (skip > 0) 1558 --skip; 1559 } 1560 if (ring->stopped) { 1561 B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME); 1562 ring->stopped = false; 1563 } 1564 1565 if (dev->wl->tx_queue_stopped[ring->queue_prio]) { 1566 dev->wl->tx_queue_stopped[ring->queue_prio] = false; 1567 } else { 1568 /* If the driver queue is running wake the corresponding 1569 * mac80211 queue. */ 1570 b43_wake_queue(dev, ring->queue_prio); 1571 if (b43_debug(dev, B43_DBG_DMAVERBOSE)) { 1572 b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index); 1573 } 1574 } 1575 /* Add work to the queue. */ 1576 ieee80211_queue_work(dev->wl->hw, &dev->wl->tx_work); 1577 } 1578 1579 static void dma_rx(struct b43_dmaring *ring, int *slot) 1580 { 1581 const struct b43_dma_ops *ops = ring->ops; 1582 struct b43_dmadesc_generic *desc; 1583 struct b43_dmadesc_meta *meta; 1584 struct b43_rxhdr_fw4 *rxhdr; 1585 struct sk_buff *skb; 1586 u16 len; 1587 int err; 1588 dma_addr_t dmaaddr; 1589 1590 desc = ops->idx2desc(ring, *slot, &meta); 1591 1592 sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize); 1593 skb = meta->skb; 1594 1595 rxhdr = (struct b43_rxhdr_fw4 *)skb->data; 1596 len = le16_to_cpu(rxhdr->frame_len); 1597 if (len == 0) { 1598 int i = 0; 1599 1600 do { 1601 udelay(2); 1602 barrier(); 1603 len = le16_to_cpu(rxhdr->frame_len); 1604 } while (len == 0 && i++ < 5); 1605 if (unlikely(len == 0)) { 1606 dmaaddr = meta->dmaaddr; 1607 goto drop_recycle_buffer; 1608 } 1609 } 1610 if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) { 1611 /* Something went wrong with the DMA. 1612 * The device did not touch the buffer and did not overwrite the poison. */ 1613 b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n"); 1614 dmaaddr = meta->dmaaddr; 1615 goto drop_recycle_buffer; 1616 } 1617 if (unlikely(len + ring->frameoffset > ring->rx_buffersize)) { 1618 /* The data did not fit into one descriptor buffer 1619 * and is split over multiple buffers. 1620 * This should never happen, as we try to allocate buffers 1621 * big enough. So simply ignore this packet. 1622 */ 1623 int cnt = 0; 1624 s32 tmp = len; 1625 1626 while (1) { 1627 desc = ops->idx2desc(ring, *slot, &meta); 1628 /* recycle the descriptor buffer. */ 1629 b43_poison_rx_buffer(ring, meta->skb); 1630 sync_descbuffer_for_device(ring, meta->dmaaddr, 1631 ring->rx_buffersize); 1632 *slot = next_slot(ring, *slot); 1633 cnt++; 1634 tmp -= ring->rx_buffersize; 1635 if (tmp <= 0) 1636 break; 1637 } 1638 b43err(ring->dev->wl, "DMA RX buffer too small " 1639 "(len: %u, buffer: %u, nr-dropped: %d)\n", 1640 len, ring->rx_buffersize, cnt); 1641 goto drop; 1642 } 1643 1644 dmaaddr = meta->dmaaddr; 1645 err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC); 1646 if (unlikely(err)) { 1647 b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n"); 1648 goto drop_recycle_buffer; 1649 } 1650 1651 unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0); 1652 skb_put(skb, len + ring->frameoffset); 1653 skb_pull(skb, ring->frameoffset); 1654 1655 b43_rx(ring->dev, skb, rxhdr); 1656 drop: 1657 return; 1658 1659 drop_recycle_buffer: 1660 /* Poison and recycle the RX buffer. */ 1661 b43_poison_rx_buffer(ring, skb); 1662 sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize); 1663 } 1664 1665 void b43_dma_handle_rx_overflow(struct b43_dmaring *ring) 1666 { 1667 int current_slot, previous_slot; 1668 1669 B43_WARN_ON(ring->tx); 1670 1671 /* Device has filled all buffers, drop all packets and let TCP 1672 * decrease speed. 1673 * Decrement RX index by one will let the device to see all slots 1674 * as free again 1675 */ 1676 /* 1677 *TODO: How to increase rx_drop in mac80211? 1678 */ 1679 current_slot = ring->ops->get_current_rxslot(ring); 1680 previous_slot = prev_slot(ring, current_slot); 1681 ring->ops->set_current_rxslot(ring, previous_slot); 1682 } 1683 1684 void b43_dma_rx(struct b43_dmaring *ring) 1685 { 1686 const struct b43_dma_ops *ops = ring->ops; 1687 int slot, current_slot; 1688 int used_slots = 0; 1689 1690 B43_WARN_ON(ring->tx); 1691 current_slot = ops->get_current_rxslot(ring); 1692 B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots)); 1693 1694 slot = ring->current_slot; 1695 for (; slot != current_slot; slot = next_slot(ring, slot)) { 1696 dma_rx(ring, &slot); 1697 update_max_used_slots(ring, ++used_slots); 1698 } 1699 wmb(); 1700 ops->set_current_rxslot(ring, slot); 1701 ring->current_slot = slot; 1702 } 1703 1704 static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring) 1705 { 1706 B43_WARN_ON(!ring->tx); 1707 ring->ops->tx_suspend(ring); 1708 } 1709 1710 static void b43_dma_tx_resume_ring(struct b43_dmaring *ring) 1711 { 1712 B43_WARN_ON(!ring->tx); 1713 ring->ops->tx_resume(ring); 1714 } 1715 1716 void b43_dma_tx_suspend(struct b43_wldev *dev) 1717 { 1718 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE); 1719 b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK); 1720 b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE); 1721 b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI); 1722 b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO); 1723 b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast); 1724 } 1725 1726 void b43_dma_tx_resume(struct b43_wldev *dev) 1727 { 1728 b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast); 1729 b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO); 1730 b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI); 1731 b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE); 1732 b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK); 1733 b43_power_saving_ctl_bits(dev, 0); 1734 } 1735 1736 static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type, 1737 u16 mmio_base, bool enable) 1738 { 1739 u32 ctl; 1740 1741 if (type == B43_DMA_64BIT) { 1742 ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL); 1743 ctl &= ~B43_DMA64_RXDIRECTFIFO; 1744 if (enable) 1745 ctl |= B43_DMA64_RXDIRECTFIFO; 1746 b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl); 1747 } else { 1748 ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL); 1749 ctl &= ~B43_DMA32_RXDIRECTFIFO; 1750 if (enable) 1751 ctl |= B43_DMA32_RXDIRECTFIFO; 1752 b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl); 1753 } 1754 } 1755 1756 /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine. 1757 * This is called from PIO code, so DMA structures are not available. */ 1758 void b43_dma_direct_fifo_rx(struct b43_wldev *dev, 1759 unsigned int engine_index, bool enable) 1760 { 1761 enum b43_dmatype type; 1762 u16 mmio_base; 1763 1764 type = b43_engine_type(dev); 1765 1766 mmio_base = b43_dmacontroller_base(type, engine_index); 1767 direct_fifo_rx(dev, type, mmio_base, enable); 1768 } 1769