1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
258619b14SKalle Valo #ifndef B43_H_
358619b14SKalle Valo #define B43_H_
458619b14SKalle Valo
558619b14SKalle Valo #include <linux/kernel.h>
658619b14SKalle Valo #include <linux/spinlock.h>
758619b14SKalle Valo #include <linux/interrupt.h>
858619b14SKalle Valo #include <linux/hw_random.h>
958619b14SKalle Valo #include <linux/bcma/bcma.h>
1058619b14SKalle Valo #include <linux/ssb/ssb.h>
1158619b14SKalle Valo #include <linux/completion.h>
1258619b14SKalle Valo #include <net/mac80211.h>
1358619b14SKalle Valo
1458619b14SKalle Valo #include "debugfs.h"
1558619b14SKalle Valo #include "leds.h"
1658619b14SKalle Valo #include "rfkill.h"
1758619b14SKalle Valo #include "bus.h"
1858619b14SKalle Valo #include "lo.h"
1958619b14SKalle Valo #include "phy_common.h"
2058619b14SKalle Valo
2158619b14SKalle Valo
2258619b14SKalle Valo #ifdef CONFIG_B43_DEBUG
2358619b14SKalle Valo # define B43_DEBUG 1
2458619b14SKalle Valo #else
2558619b14SKalle Valo # define B43_DEBUG 0
2658619b14SKalle Valo #endif
2758619b14SKalle Valo
2858619b14SKalle Valo /* MMIO offsets */
2958619b14SKalle Valo #define B43_MMIO_DMA0_REASON 0x20
3058619b14SKalle Valo #define B43_MMIO_DMA0_IRQ_MASK 0x24
3158619b14SKalle Valo #define B43_MMIO_DMA1_REASON 0x28
3258619b14SKalle Valo #define B43_MMIO_DMA1_IRQ_MASK 0x2C
3358619b14SKalle Valo #define B43_MMIO_DMA2_REASON 0x30
3458619b14SKalle Valo #define B43_MMIO_DMA2_IRQ_MASK 0x34
3558619b14SKalle Valo #define B43_MMIO_DMA3_REASON 0x38
3658619b14SKalle Valo #define B43_MMIO_DMA3_IRQ_MASK 0x3C
3758619b14SKalle Valo #define B43_MMIO_DMA4_REASON 0x40
3858619b14SKalle Valo #define B43_MMIO_DMA4_IRQ_MASK 0x44
3958619b14SKalle Valo #define B43_MMIO_DMA5_REASON 0x48
4058619b14SKalle Valo #define B43_MMIO_DMA5_IRQ_MASK 0x4C
4158619b14SKalle Valo #define B43_MMIO_MACCTL 0x120 /* MAC control */
4258619b14SKalle Valo #define B43_MMIO_MACCMD 0x124 /* MAC command */
4358619b14SKalle Valo #define B43_MMIO_GEN_IRQ_REASON 0x128
4458619b14SKalle Valo #define B43_MMIO_GEN_IRQ_MASK 0x12C
4558619b14SKalle Valo #define B43_MMIO_RAM_CONTROL 0x130
4658619b14SKalle Valo #define B43_MMIO_RAM_DATA 0x134
4758619b14SKalle Valo #define B43_MMIO_PS_STATUS 0x140
4858619b14SKalle Valo #define B43_MMIO_RADIO_HWENABLED_HI 0x158
4958619b14SKalle Valo #define B43_MMIO_MAC_HW_CAP 0x15C /* MAC capabilities (corerev >= 13) */
5058619b14SKalle Valo #define B43_MMIO_SHM_CONTROL 0x160
5158619b14SKalle Valo #define B43_MMIO_SHM_DATA 0x164
5258619b14SKalle Valo #define B43_MMIO_SHM_DATA_UNALIGNED 0x166
5358619b14SKalle Valo #define B43_MMIO_XMITSTAT_0 0x170
5458619b14SKalle Valo #define B43_MMIO_XMITSTAT_1 0x174
5558619b14SKalle Valo #define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
5658619b14SKalle Valo #define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
5758619b14SKalle Valo #define B43_MMIO_TSF_CFP_REP 0x188
5858619b14SKalle Valo #define B43_MMIO_TSF_CFP_START 0x18C
5958619b14SKalle Valo #define B43_MMIO_TSF_CFP_MAXDUR 0x190
6058619b14SKalle Valo
6158619b14SKalle Valo /* 32-bit DMA */
6258619b14SKalle Valo #define B43_MMIO_DMA32_BASE0 0x200
6358619b14SKalle Valo #define B43_MMIO_DMA32_BASE1 0x220
6458619b14SKalle Valo #define B43_MMIO_DMA32_BASE2 0x240
6558619b14SKalle Valo #define B43_MMIO_DMA32_BASE3 0x260
6658619b14SKalle Valo #define B43_MMIO_DMA32_BASE4 0x280
6758619b14SKalle Valo #define B43_MMIO_DMA32_BASE5 0x2A0
6858619b14SKalle Valo /* 64-bit DMA */
6958619b14SKalle Valo #define B43_MMIO_DMA64_BASE0 0x200
7058619b14SKalle Valo #define B43_MMIO_DMA64_BASE1 0x240
7158619b14SKalle Valo #define B43_MMIO_DMA64_BASE2 0x280
7258619b14SKalle Valo #define B43_MMIO_DMA64_BASE3 0x2C0
7358619b14SKalle Valo #define B43_MMIO_DMA64_BASE4 0x300
7458619b14SKalle Valo #define B43_MMIO_DMA64_BASE5 0x340
7558619b14SKalle Valo
7658619b14SKalle Valo /* PIO on core rev < 11 */
7758619b14SKalle Valo #define B43_MMIO_PIO_BASE0 0x300
7858619b14SKalle Valo #define B43_MMIO_PIO_BASE1 0x310
7958619b14SKalle Valo #define B43_MMIO_PIO_BASE2 0x320
8058619b14SKalle Valo #define B43_MMIO_PIO_BASE3 0x330
8158619b14SKalle Valo #define B43_MMIO_PIO_BASE4 0x340
8258619b14SKalle Valo #define B43_MMIO_PIO_BASE5 0x350
8358619b14SKalle Valo #define B43_MMIO_PIO_BASE6 0x360
8458619b14SKalle Valo #define B43_MMIO_PIO_BASE7 0x370
8558619b14SKalle Valo /* PIO on core rev >= 11 */
8658619b14SKalle Valo #define B43_MMIO_PIO11_BASE0 0x200
8758619b14SKalle Valo #define B43_MMIO_PIO11_BASE1 0x240
8858619b14SKalle Valo #define B43_MMIO_PIO11_BASE2 0x280
8958619b14SKalle Valo #define B43_MMIO_PIO11_BASE3 0x2C0
9058619b14SKalle Valo #define B43_MMIO_PIO11_BASE4 0x300
9158619b14SKalle Valo #define B43_MMIO_PIO11_BASE5 0x340
9258619b14SKalle Valo
9358619b14SKalle Valo #define B43_MMIO_RADIO24_CONTROL 0x3D8 /* core rev >= 24 only */
9458619b14SKalle Valo #define B43_MMIO_RADIO24_DATA 0x3DA /* core rev >= 24 only */
9558619b14SKalle Valo #define B43_MMIO_PHY_VER 0x3E0
9658619b14SKalle Valo #define B43_MMIO_PHY_RADIO 0x3E2
9758619b14SKalle Valo #define B43_MMIO_PHY0 0x3E6
9858619b14SKalle Valo #define B43_MMIO_ANTENNA 0x3E8
9958619b14SKalle Valo #define B43_MMIO_CHANNEL 0x3F0
10058619b14SKalle Valo #define B43_MMIO_CHANNEL_EXT 0x3F4
10158619b14SKalle Valo #define B43_MMIO_RADIO_CONTROL 0x3F6
10258619b14SKalle Valo #define B43_MMIO_RADIO_DATA_HIGH 0x3F8
10358619b14SKalle Valo #define B43_MMIO_RADIO_DATA_LOW 0x3FA
10458619b14SKalle Valo #define B43_MMIO_PHY_CONTROL 0x3FC
10558619b14SKalle Valo #define B43_MMIO_PHY_DATA 0x3FE
10658619b14SKalle Valo #define B43_MMIO_MACFILTER_CONTROL 0x420
10758619b14SKalle Valo #define B43_MMIO_MACFILTER_DATA 0x422
10858619b14SKalle Valo #define B43_MMIO_RCMTA_COUNT 0x43C
10958619b14SKalle Valo #define B43_MMIO_PSM_PHY_HDR 0x492
11058619b14SKalle Valo #define B43_MMIO_RADIO_HWENABLED_LO 0x49A
11158619b14SKalle Valo #define B43_MMIO_GPIO_CONTROL 0x49C
11258619b14SKalle Valo #define B43_MMIO_GPIO_MASK 0x49E
11358619b14SKalle Valo #define B43_MMIO_TXE0_CTL 0x500
11458619b14SKalle Valo #define B43_MMIO_TXE0_AUX 0x502
11558619b14SKalle Valo #define B43_MMIO_TXE0_TS_LOC 0x504
11658619b14SKalle Valo #define B43_MMIO_TXE0_TIME_OUT 0x506
11758619b14SKalle Valo #define B43_MMIO_TXE0_WM_0 0x508
11858619b14SKalle Valo #define B43_MMIO_TXE0_WM_1 0x50A
11958619b14SKalle Valo #define B43_MMIO_TXE0_PHYCTL 0x50C
12058619b14SKalle Valo #define B43_MMIO_TXE0_STATUS 0x50E
12158619b14SKalle Valo #define B43_MMIO_TXE0_MMPLCP0 0x510
12258619b14SKalle Valo #define B43_MMIO_TXE0_MMPLCP1 0x512
12358619b14SKalle Valo #define B43_MMIO_TXE0_PHYCTL1 0x514
12458619b14SKalle Valo #define B43_MMIO_XMTFIFODEF 0x520
12558619b14SKalle Valo #define B43_MMIO_XMTFIFO_FRAME_CNT 0x522 /* core rev>= 16 only */
12658619b14SKalle Valo #define B43_MMIO_XMTFIFO_BYTE_CNT 0x524 /* core rev>= 16 only */
12758619b14SKalle Valo #define B43_MMIO_XMTFIFO_HEAD 0x526 /* core rev>= 16 only */
12858619b14SKalle Valo #define B43_MMIO_XMTFIFO_RD_PTR 0x528 /* core rev>= 16 only */
12958619b14SKalle Valo #define B43_MMIO_XMTFIFO_WR_PTR 0x52A /* core rev>= 16 only */
13058619b14SKalle Valo #define B43_MMIO_XMTFIFODEF1 0x52C /* core rev>= 16 only */
13158619b14SKalle Valo #define B43_MMIO_XMTFIFOCMD 0x540
13258619b14SKalle Valo #define B43_MMIO_XMTFIFOFLUSH 0x542
13358619b14SKalle Valo #define B43_MMIO_XMTFIFOTHRESH 0x544
13458619b14SKalle Valo #define B43_MMIO_XMTFIFORDY 0x546
13558619b14SKalle Valo #define B43_MMIO_XMTFIFOPRIRDY 0x548
13658619b14SKalle Valo #define B43_MMIO_XMTFIFORQPRI 0x54A
13758619b14SKalle Valo #define B43_MMIO_XMTTPLATETXPTR 0x54C
13858619b14SKalle Valo #define B43_MMIO_XMTTPLATEPTR 0x550
13958619b14SKalle Valo #define B43_MMIO_SMPL_CLCT_STRPTR 0x552 /* core rev>= 22 only */
14058619b14SKalle Valo #define B43_MMIO_SMPL_CLCT_STPPTR 0x554 /* core rev>= 22 only */
14158619b14SKalle Valo #define B43_MMIO_SMPL_CLCT_CURPTR 0x556 /* core rev>= 22 only */
14258619b14SKalle Valo #define B43_MMIO_XMTTPLATEDATALO 0x560
14358619b14SKalle Valo #define B43_MMIO_XMTTPLATEDATAHI 0x562
14458619b14SKalle Valo #define B43_MMIO_XMTSEL 0x568
14558619b14SKalle Valo #define B43_MMIO_XMTTXCNT 0x56A
14658619b14SKalle Valo #define B43_MMIO_XMTTXSHMADDR 0x56C
14758619b14SKalle Valo #define B43_MMIO_TSF_CFP_START_LOW 0x604
14858619b14SKalle Valo #define B43_MMIO_TSF_CFP_START_HIGH 0x606
14958619b14SKalle Valo #define B43_MMIO_TSF_CFP_PRETBTT 0x612
15058619b14SKalle Valo #define B43_MMIO_TSF_CLK_FRAC_LOW 0x62E
15158619b14SKalle Valo #define B43_MMIO_TSF_CLK_FRAC_HIGH 0x630
15258619b14SKalle Valo #define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
15358619b14SKalle Valo #define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
15458619b14SKalle Valo #define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
15558619b14SKalle Valo #define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
15658619b14SKalle Valo #define B43_MMIO_RNG 0x65A
15758619b14SKalle Valo #define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */
15858619b14SKalle Valo #define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
15958619b14SKalle Valo #define B43_MMIO_IFSSTAT 0x690
16058619b14SKalle Valo #define B43_MMIO_IFSMEDBUSYCTL 0x692
16158619b14SKalle Valo #define B43_MMIO_IFTXDUR 0x694
16258619b14SKalle Valo #define B43_MMIO_IFSCTL_USE_EDCF 0x0004
16358619b14SKalle Valo #define B43_MMIO_POWERUP_DELAY 0x6A8
16458619b14SKalle Valo #define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
16558619b14SKalle Valo #define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
16658619b14SKalle Valo #define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
16758619b14SKalle Valo #define B43_MMIO_WEPCTL 0x7C0
16858619b14SKalle Valo
16958619b14SKalle Valo /* SPROM boardflags_lo values */
17058619b14SKalle Valo #define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
17158619b14SKalle Valo #define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
17258619b14SKalle Valo #define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
17358619b14SKalle Valo #define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
17458619b14SKalle Valo #define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
17558619b14SKalle Valo #define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
17658619b14SKalle Valo #define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
17758619b14SKalle Valo #define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
17858619b14SKalle Valo #define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
17958619b14SKalle Valo #define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
18058619b14SKalle Valo #define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
18158619b14SKalle Valo #define B43_BFL_FEM 0x0800 /* supports the Front End Module */
18258619b14SKalle Valo #define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
18358619b14SKalle Valo #define B43_BFL_HGPA 0x2000 /* had high gain PA */
18458619b14SKalle Valo #define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
18558619b14SKalle Valo #define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
18658619b14SKalle Valo
18758619b14SKalle Valo /* SPROM boardflags_hi values */
18858619b14SKalle Valo #define B43_BFH_NOPA 0x0001 /* has no PA */
18958619b14SKalle Valo #define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */
19058619b14SKalle Valo #define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */
19158619b14SKalle Valo #define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared
19258619b14SKalle Valo * with bluetooth */
19358619b14SKalle Valo #define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */
19458619b14SKalle Valo #define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */
19558619b14SKalle Valo #define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna
19658619b14SKalle Valo * with bluetooth */
19758619b14SKalle Valo #define B43_BFH_NOCBUCK 0x0080
19858619b14SKalle Valo #define B43_BFH_PALDO 0x0200
19958619b14SKalle Valo #define B43_BFH_EXTLNA_5GHZ 0x1000 /* has an external LNA (5GHz mode) */
20058619b14SKalle Valo
20158619b14SKalle Valo /* SPROM boardflags2_lo values */
20258619b14SKalle Valo #define B43_BFL2_RXBB_INT_REG_DIS 0x0001 /* external RX BB regulator present */
20358619b14SKalle Valo #define B43_BFL2_APLL_WAR 0x0002 /* alternative A-band PLL settings implemented */
20458619b14SKalle Valo #define B43_BFL2_TXPWRCTRL_EN 0x0004 /* permits enabling TX Power Control */
20558619b14SKalle Valo #define B43_BFL2_2X4_DIV 0x0008 /* 2x4 diversity switch */
20658619b14SKalle Valo #define B43_BFL2_5G_PWRGAIN 0x0010 /* supports 5G band power gain */
20758619b14SKalle Valo #define B43_BFL2_PCIEWAR_OVR 0x0020 /* overrides ASPM and Clkreq settings */
20858619b14SKalle Valo #define B43_BFL2_CAESERS_BRD 0x0040 /* is Caesers board (unused) */
20958619b14SKalle Valo #define B43_BFL2_BTC3WIRE 0x0080 /* used 3-wire bluetooth coexist */
21058619b14SKalle Valo #define B43_BFL2_SKWRKFEM_BRD 0x0100 /* 4321mcm93 uses Skyworks FEM */
21158619b14SKalle Valo #define B43_BFL2_SPUR_WAR 0x0200 /* has a workaround for clock-harmonic spurs */
21258619b14SKalle Valo #define B43_BFL2_GPLL_WAR 0x0400 /* altenative G-band PLL settings implemented */
21358619b14SKalle Valo #define B43_BFL2_SINGLEANT_CCK 0x1000
21458619b14SKalle Valo #define B43_BFL2_2G_SPUR_WAR 0x2000
21558619b14SKalle Valo
21658619b14SKalle Valo /* SPROM boardflags2_hi values */
21758619b14SKalle Valo #define B43_BFH2_GPLL_WAR2 0x0001
21858619b14SKalle Valo #define B43_BFH2_IPALVLSHIFT_3P3 0x0002
21958619b14SKalle Valo #define B43_BFH2_INTERNDET_TXIQCAL 0x0004
22058619b14SKalle Valo #define B43_BFH2_XTALBUFOUTEN 0x0008
22158619b14SKalle Valo
22258619b14SKalle Valo /* GPIO register offset, in both ChipCommon and PCI core. */
22358619b14SKalle Valo #define B43_GPIO_CONTROL 0x6c
22458619b14SKalle Valo
22558619b14SKalle Valo /* SHM Routing */
22658619b14SKalle Valo enum {
22758619b14SKalle Valo B43_SHM_UCODE, /* Microcode memory */
22858619b14SKalle Valo B43_SHM_SHARED, /* Shared memory */
22958619b14SKalle Valo B43_SHM_SCRATCH, /* Scratch memory */
23058619b14SKalle Valo B43_SHM_HW, /* Internal hardware register */
23158619b14SKalle Valo B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
23258619b14SKalle Valo };
23358619b14SKalle Valo /* SHM Routing modifiers */
23458619b14SKalle Valo #define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
23558619b14SKalle Valo #define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
23658619b14SKalle Valo #define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
23758619b14SKalle Valo B43_SHM_AUTOINC_W)
23858619b14SKalle Valo
23958619b14SKalle Valo /* Misc SHM_SHARED offsets */
24058619b14SKalle Valo #define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
24158619b14SKalle Valo #define B43_SHM_SH_PCTLWDPOS 0x0008
24258619b14SKalle Valo #define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
24358619b14SKalle Valo #define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
24458619b14SKalle Valo #define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
24558619b14SKalle Valo #define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
24658619b14SKalle Valo #define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
24758619b14SKalle Valo #define B43_SHM_SH_HOSTF1 0x005E /* Hostflags 1 for ucode options */
24858619b14SKalle Valo #define B43_SHM_SH_HOSTF2 0x0060 /* Hostflags 2 for ucode options */
24958619b14SKalle Valo #define B43_SHM_SH_HOSTF3 0x0062 /* Hostflags 3 for ucode options */
25058619b14SKalle Valo #define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
25158619b14SKalle Valo #define B43_SHM_SH_RADAR 0x0066 /* Radar register */
25258619b14SKalle Valo #define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
25358619b14SKalle Valo #define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
25458619b14SKalle Valo #define B43_SHM_SH_HOSTF4 0x0078 /* Hostflags 4 for ucode options */
25558619b14SKalle Valo #define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
25658619b14SKalle Valo #define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5 Ghz channel */
25758619b14SKalle Valo #define B43_SHM_SH_CHAN_40MHZ 0x0200 /* Bit set, if 40 Mhz channel width */
25858619b14SKalle Valo #define B43_SHM_SH_MACHW_L 0x00C0 /* Location where the ucode expects the MAC capabilities */
25958619b14SKalle Valo #define B43_SHM_SH_MACHW_H 0x00C2 /* Location where the ucode expects the MAC capabilities */
26058619b14SKalle Valo #define B43_SHM_SH_HOSTF5 0x00D4 /* Hostflags 5 for ucode options */
26158619b14SKalle Valo #define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
26258619b14SKalle Valo /* TSSI information */
26358619b14SKalle Valo #define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
26458619b14SKalle Valo #define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
26558619b14SKalle Valo #define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
26658619b14SKalle Valo #define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
26758619b14SKalle Valo /* SHM_SHARED TX FIFO variables */
26858619b14SKalle Valo #define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
26958619b14SKalle Valo #define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
27058619b14SKalle Valo #define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
27158619b14SKalle Valo #define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
27258619b14SKalle Valo /* SHM_SHARED background noise */
27358619b14SKalle Valo #define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
27458619b14SKalle Valo #define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
27558619b14SKalle Valo #define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
27658619b14SKalle Valo /* SHM_SHARED crypto engine */
27758619b14SKalle Valo #define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
27858619b14SKalle Valo #define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
27958619b14SKalle Valo #define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
28058619b14SKalle Valo #define B43_SHM_SH_TKIPTSCTTAK 0x0318
28158619b14SKalle Valo #define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
28258619b14SKalle Valo #define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
28358619b14SKalle Valo /* SHM_SHARED WME variables */
28458619b14SKalle Valo #define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
28558619b14SKalle Valo #define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
28658619b14SKalle Valo #define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
28758619b14SKalle Valo /* SHM_SHARED powersave mode related */
28858619b14SKalle Valo #define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
28958619b14SKalle Valo #define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
29058619b14SKalle Valo #define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
29158619b14SKalle Valo /* SHM_SHARED beacon/AP variables */
29258619b14SKalle Valo #define B43_SHM_SH_BT_BASE0 0x0068 /* Beacon template base 0 */
29358619b14SKalle Valo #define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
29458619b14SKalle Valo #define B43_SHM_SH_BT_BASE1 0x0468 /* Beacon template base 1 */
29558619b14SKalle Valo #define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
29658619b14SKalle Valo #define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
29758619b14SKalle Valo #define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
29858619b14SKalle Valo #define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
29958619b14SKalle Valo #define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
30058619b14SKalle Valo #define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
30158619b14SKalle Valo #define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
30258619b14SKalle Valo #define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
30358619b14SKalle Valo #define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
30458619b14SKalle Valo #define B43_SHM_SH_BCN_LI 0x00B6 /* beacon listen interval */
30558619b14SKalle Valo /* SHM_SHARED ACK/CTS control */
30658619b14SKalle Valo #define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
30758619b14SKalle Valo /* SHM_SHARED probe response variables */
30858619b14SKalle Valo #define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
30958619b14SKalle Valo #define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
31058619b14SKalle Valo #define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
31158619b14SKalle Valo #define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
31258619b14SKalle Valo #define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
31358619b14SKalle Valo /* SHM_SHARED rate tables */
31458619b14SKalle Valo #define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
31558619b14SKalle Valo #define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
31658619b14SKalle Valo #define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
31758619b14SKalle Valo #define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
31858619b14SKalle Valo /* SHM_SHARED microcode soft registers */
31958619b14SKalle Valo #define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
32058619b14SKalle Valo #define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
32158619b14SKalle Valo #define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
32258619b14SKalle Valo #define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
32358619b14SKalle Valo #define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
32458619b14SKalle Valo #define B43_SHM_SH_UCODESTAT_INVALID 0
32558619b14SKalle Valo #define B43_SHM_SH_UCODESTAT_INIT 1
32658619b14SKalle Valo #define B43_SHM_SH_UCODESTAT_ACTIVE 2
32758619b14SKalle Valo #define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
32858619b14SKalle Valo #define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
32958619b14SKalle Valo #define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
33058619b14SKalle Valo #define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
33158619b14SKalle Valo #define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
33258619b14SKalle Valo /* SHM_SHARED tx iq workarounds */
33358619b14SKalle Valo #define B43_SHM_SH_NPHY_TXIQW0 0x0700
33458619b14SKalle Valo #define B43_SHM_SH_NPHY_TXIQW1 0x0702
33558619b14SKalle Valo #define B43_SHM_SH_NPHY_TXIQW2 0x0704
33658619b14SKalle Valo #define B43_SHM_SH_NPHY_TXIQW3 0x0706
33758619b14SKalle Valo /* SHM_SHARED tx pwr ctrl */
33858619b14SKalle Valo #define B43_SHM_SH_NPHY_TXPWR_INDX0 0x0708
33958619b14SKalle Valo #define B43_SHM_SH_NPHY_TXPWR_INDX1 0x070E
34058619b14SKalle Valo
34158619b14SKalle Valo /* SHM_SCRATCH offsets */
34258619b14SKalle Valo #define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
34358619b14SKalle Valo #define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
34458619b14SKalle Valo #define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
34558619b14SKalle Valo #define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
34658619b14SKalle Valo #define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
34758619b14SKalle Valo #define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
34858619b14SKalle Valo #define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
34958619b14SKalle Valo #define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
35058619b14SKalle Valo #define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
35158619b14SKalle Valo #define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
35258619b14SKalle Valo
35358619b14SKalle Valo /* Hardware Radio Enable masks */
35458619b14SKalle Valo #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
35558619b14SKalle Valo #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
35658619b14SKalle Valo
35758619b14SKalle Valo /* HostFlags. See b43_hf_read/write() */
35858619b14SKalle Valo #define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
35958619b14SKalle Valo #define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
36058619b14SKalle Valo #define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
36158619b14SKalle Valo #define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
36258619b14SKalle Valo #define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
36358619b14SKalle Valo #define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
36458619b14SKalle Valo #define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
36558619b14SKalle Valo #define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
36658619b14SKalle Valo #define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
36758619b14SKalle Valo #define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
36858619b14SKalle Valo #define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
36958619b14SKalle Valo #define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
37058619b14SKalle Valo #define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
37158619b14SKalle Valo #define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
37258619b14SKalle Valo #define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
37358619b14SKalle Valo #define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
37458619b14SKalle Valo #define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
37558619b14SKalle Valo #define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
37658619b14SKalle Valo #define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
37758619b14SKalle Valo #define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
37858619b14SKalle Valo #define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
37958619b14SKalle Valo #define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
38058619b14SKalle Valo #define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
38158619b14SKalle Valo #define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
38258619b14SKalle Valo #define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
38358619b14SKalle Valo #define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
38458619b14SKalle Valo #define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
38558619b14SKalle Valo #define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
38658619b14SKalle Valo #define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
38758619b14SKalle Valo #define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
38858619b14SKalle Valo #define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
38958619b14SKalle Valo #define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
39058619b14SKalle Valo #define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
39158619b14SKalle Valo #define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
39258619b14SKalle Valo #define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
39358619b14SKalle Valo
39458619b14SKalle Valo /* Firmware capabilities field in SHM (Opensource firmware only) */
39558619b14SKalle Valo #define B43_FWCAPA_HWCRYPTO 0x0001
39658619b14SKalle Valo #define B43_FWCAPA_QOS 0x0002
39758619b14SKalle Valo
39858619b14SKalle Valo /* MacFilter offsets. */
39958619b14SKalle Valo #define B43_MACFILTER_SELF 0x0000
40058619b14SKalle Valo #define B43_MACFILTER_BSSID 0x0003
40158619b14SKalle Valo
40258619b14SKalle Valo /* PowerControl */
40358619b14SKalle Valo #define B43_PCTL_IN 0xB0
40458619b14SKalle Valo #define B43_PCTL_OUT 0xB4
40558619b14SKalle Valo #define B43_PCTL_OUTENABLE 0xB8
40658619b14SKalle Valo #define B43_PCTL_XTAL_POWERUP 0x40
40758619b14SKalle Valo #define B43_PCTL_PLL_POWERDOWN 0x80
40858619b14SKalle Valo
40958619b14SKalle Valo /* PowerControl Clock Modes */
41058619b14SKalle Valo #define B43_PCTL_CLK_FAST 0x00
41158619b14SKalle Valo #define B43_PCTL_CLK_SLOW 0x01
41258619b14SKalle Valo #define B43_PCTL_CLK_DYNAMIC 0x02
41358619b14SKalle Valo
41458619b14SKalle Valo #define B43_PCTL_FORCE_SLOW 0x0800
41558619b14SKalle Valo #define B43_PCTL_FORCE_PLL 0x1000
41658619b14SKalle Valo #define B43_PCTL_DYN_XTAL 0x2000
41758619b14SKalle Valo
41858619b14SKalle Valo /* PHYVersioning */
41958619b14SKalle Valo #define B43_PHYTYPE_A 0x00
42058619b14SKalle Valo #define B43_PHYTYPE_B 0x01
42158619b14SKalle Valo #define B43_PHYTYPE_G 0x02
42258619b14SKalle Valo #define B43_PHYTYPE_N 0x04
42358619b14SKalle Valo #define B43_PHYTYPE_LP 0x05
42458619b14SKalle Valo #define B43_PHYTYPE_SSLPN 0x06
42558619b14SKalle Valo #define B43_PHYTYPE_HT 0x07
42658619b14SKalle Valo #define B43_PHYTYPE_LCN 0x08
42758619b14SKalle Valo #define B43_PHYTYPE_LCNXN 0x09
42858619b14SKalle Valo #define B43_PHYTYPE_LCN40 0x0a
42958619b14SKalle Valo #define B43_PHYTYPE_AC 0x0b
43058619b14SKalle Valo
43158619b14SKalle Valo /* PHYRegisters */
43258619b14SKalle Valo #define B43_PHY_ILT_A_CTRL 0x0072
43358619b14SKalle Valo #define B43_PHY_ILT_A_DATA1 0x0073
43458619b14SKalle Valo #define B43_PHY_ILT_A_DATA2 0x0074
43558619b14SKalle Valo #define B43_PHY_G_LO_CONTROL 0x0810
43658619b14SKalle Valo #define B43_PHY_ILT_G_CTRL 0x0472
43758619b14SKalle Valo #define B43_PHY_ILT_G_DATA1 0x0473
43858619b14SKalle Valo #define B43_PHY_ILT_G_DATA2 0x0474
43958619b14SKalle Valo #define B43_PHY_A_PCTL 0x007B
44058619b14SKalle Valo #define B43_PHY_G_PCTL 0x0029
44158619b14SKalle Valo #define B43_PHY_A_CRS 0x0029
44258619b14SKalle Valo #define B43_PHY_RADIO_BITFIELD 0x0401
44358619b14SKalle Valo #define B43_PHY_G_CRS 0x0429
44458619b14SKalle Valo #define B43_PHY_NRSSILT_CTRL 0x0803
44558619b14SKalle Valo #define B43_PHY_NRSSILT_DATA 0x0804
44658619b14SKalle Valo
44758619b14SKalle Valo /* RadioRegisters */
44858619b14SKalle Valo #define B43_RADIOCTL_ID 0x01
44958619b14SKalle Valo
45058619b14SKalle Valo /* MAC Control bitfield */
45158619b14SKalle Valo #define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
45258619b14SKalle Valo #define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
45358619b14SKalle Valo #define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
45458619b14SKalle Valo #define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
45558619b14SKalle Valo #define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
45658619b14SKalle Valo #define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
45758619b14SKalle Valo #define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
45858619b14SKalle Valo #define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
45958619b14SKalle Valo #define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
46058619b14SKalle Valo #define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
46158619b14SKalle Valo #define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
46258619b14SKalle Valo #define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
46358619b14SKalle Valo #define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
46458619b14SKalle Valo #define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
46558619b14SKalle Valo #define B43_MACCTL_PHY_LOCK 0x00200000
46658619b14SKalle Valo #define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
46758619b14SKalle Valo #define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
46858619b14SKalle Valo #define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
46958619b14SKalle Valo #define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
47058619b14SKalle Valo #define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
47158619b14SKalle Valo #define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
47258619b14SKalle Valo #define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
47358619b14SKalle Valo #define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
47458619b14SKalle Valo #define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
47558619b14SKalle Valo #define B43_MACCTL_GMODE 0x80000000 /* G Mode */
47658619b14SKalle Valo
47758619b14SKalle Valo /* MAC Command bitfield */
47858619b14SKalle Valo #define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
47958619b14SKalle Valo #define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
48058619b14SKalle Valo #define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
48158619b14SKalle Valo #define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
48258619b14SKalle Valo #define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
48358619b14SKalle Valo
48458619b14SKalle Valo /* B43_MMIO_PSM_PHY_HDR bits */
48558619b14SKalle Valo #define B43_PSM_HDR_MAC_PHY_RESET 0x00000001
48658619b14SKalle Valo #define B43_PSM_HDR_MAC_PHY_CLOCK_EN 0x00000002
48758619b14SKalle Valo #define B43_PSM_HDR_MAC_PHY_FORCE_CLK 0x00000004
48858619b14SKalle Valo
48958619b14SKalle Valo /* See BCMA_CLKCTLST_EXTRESREQ and BCMA_CLKCTLST_EXTRESST */
49058619b14SKalle Valo #define B43_BCMA_CLKCTLST_80211_PLL_REQ 0x00000100
49158619b14SKalle Valo #define B43_BCMA_CLKCTLST_PHY_PLL_REQ 0x00000200
49258619b14SKalle Valo #define B43_BCMA_CLKCTLST_80211_PLL_ST 0x01000000
49358619b14SKalle Valo #define B43_BCMA_CLKCTLST_PHY_PLL_ST 0x02000000
49458619b14SKalle Valo
49558619b14SKalle Valo /* BCMA 802.11 core specific IO Control (BCMA_IOCTL) flags */
49658619b14SKalle Valo #define B43_BCMA_IOCTL_PHY_CLKEN 0x00000004 /* PHY Clock Enable */
49758619b14SKalle Valo #define B43_BCMA_IOCTL_PHY_RESET 0x00000008 /* PHY Reset */
49858619b14SKalle Valo #define B43_BCMA_IOCTL_MACPHYCLKEN 0x00000010 /* MAC PHY Clock Control Enable */
49958619b14SKalle Valo #define B43_BCMA_IOCTL_PLLREFSEL 0x00000020 /* PLL Frequency Reference Select */
50058619b14SKalle Valo #define B43_BCMA_IOCTL_PHY_BW 0x000000C0 /* PHY band width and clock speed mask (N-PHY+ only?) */
50158619b14SKalle Valo #define B43_BCMA_IOCTL_PHY_BW_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
50258619b14SKalle Valo #define B43_BCMA_IOCTL_PHY_BW_20MHZ 0x00000040 /* 20 MHz bandwidth, 80 MHz PHY */
50358619b14SKalle Valo #define B43_BCMA_IOCTL_PHY_BW_40MHZ 0x00000080 /* 40 MHz bandwidth, 160 MHz PHY */
50458619b14SKalle Valo #define B43_BCMA_IOCTL_PHY_BW_80MHZ 0x000000C0 /* 80 MHz bandwidth */
50558619b14SKalle Valo #define B43_BCMA_IOCTL_DAC 0x00000300 /* Highspeed DAC mode control field */
50658619b14SKalle Valo #define B43_BCMA_IOCTL_GMODE 0x00002000 /* G Mode Enable */
50758619b14SKalle Valo
50858619b14SKalle Valo /* BCMA 802.11 core specific IO status (BCMA_IOST) flags */
50958619b14SKalle Valo #define B43_BCMA_IOST_2G_PHY 0x00000001 /* 2.4G capable phy */
51058619b14SKalle Valo #define B43_BCMA_IOST_5G_PHY 0x00000002 /* 5G capable phy */
51158619b14SKalle Valo #define B43_BCMA_IOST_FASTCLKA 0x00000004 /* Fast Clock Available */
51258619b14SKalle Valo #define B43_BCMA_IOST_DUALB_PHY 0x00000008 /* Dualband phy */
51358619b14SKalle Valo
51458619b14SKalle Valo /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
51558619b14SKalle Valo #define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
51658619b14SKalle Valo #define B43_TMSLOW_PHY_BANDWIDTH 0x00C00000 /* PHY band width and clock speed mask (N-PHY only) */
51758619b14SKalle Valo #define B43_TMSLOW_PHY_BANDWIDTH_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
51858619b14SKalle Valo #define B43_TMSLOW_PHY_BANDWIDTH_20MHZ 0x00400000 /* 20 MHz bandwidth, 80 MHz PHY */
51958619b14SKalle Valo #define B43_TMSLOW_PHY_BANDWIDTH_40MHZ 0x00800000 /* 40 MHz bandwidth, 160 MHz PHY */
52058619b14SKalle Valo #define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
52158619b14SKalle Valo #define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
52258619b14SKalle Valo #define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
52358619b14SKalle Valo #define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
52458619b14SKalle Valo
52558619b14SKalle Valo /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
52658619b14SKalle Valo #define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
52758619b14SKalle Valo #define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
52858619b14SKalle Valo #define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
52958619b14SKalle Valo #define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
53058619b14SKalle Valo
53158619b14SKalle Valo /* Generic-Interrupt reasons. */
53258619b14SKalle Valo #define B43_IRQ_MAC_SUSPENDED 0x00000001
53358619b14SKalle Valo #define B43_IRQ_BEACON 0x00000002
53458619b14SKalle Valo #define B43_IRQ_TBTT_INDI 0x00000004
53558619b14SKalle Valo #define B43_IRQ_BEACON_TX_OK 0x00000008
53658619b14SKalle Valo #define B43_IRQ_BEACON_CANCEL 0x00000010
53758619b14SKalle Valo #define B43_IRQ_ATIM_END 0x00000020
53858619b14SKalle Valo #define B43_IRQ_PMQ 0x00000040
53958619b14SKalle Valo #define B43_IRQ_PIO_WORKAROUND 0x00000100
54058619b14SKalle Valo #define B43_IRQ_MAC_TXERR 0x00000200
54158619b14SKalle Valo #define B43_IRQ_PHY_TXERR 0x00000800
54258619b14SKalle Valo #define B43_IRQ_PMEVENT 0x00001000
54358619b14SKalle Valo #define B43_IRQ_TIMER0 0x00002000
54458619b14SKalle Valo #define B43_IRQ_TIMER1 0x00004000
54558619b14SKalle Valo #define B43_IRQ_DMA 0x00008000
54658619b14SKalle Valo #define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
54758619b14SKalle Valo #define B43_IRQ_CCA_MEASURE_OK 0x00020000
54858619b14SKalle Valo #define B43_IRQ_NOISESAMPLE_OK 0x00040000
54958619b14SKalle Valo #define B43_IRQ_UCODE_DEBUG 0x08000000
55058619b14SKalle Valo #define B43_IRQ_RFKILL 0x10000000
55158619b14SKalle Valo #define B43_IRQ_TX_OK 0x20000000
55258619b14SKalle Valo #define B43_IRQ_PHY_G_CHANGED 0x40000000
55358619b14SKalle Valo #define B43_IRQ_TIMEOUT 0x80000000
55458619b14SKalle Valo
55558619b14SKalle Valo #define B43_IRQ_ALL 0xFFFFFFFF
55658619b14SKalle Valo #define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
55758619b14SKalle Valo B43_IRQ_ATIM_END | \
55858619b14SKalle Valo B43_IRQ_PMQ | \
55958619b14SKalle Valo B43_IRQ_MAC_TXERR | \
56058619b14SKalle Valo B43_IRQ_PHY_TXERR | \
56158619b14SKalle Valo B43_IRQ_DMA | \
56258619b14SKalle Valo B43_IRQ_TXFIFO_FLUSH_OK | \
56358619b14SKalle Valo B43_IRQ_NOISESAMPLE_OK | \
56458619b14SKalle Valo B43_IRQ_UCODE_DEBUG | \
56558619b14SKalle Valo B43_IRQ_RFKILL | \
56658619b14SKalle Valo B43_IRQ_TX_OK)
56758619b14SKalle Valo
56858619b14SKalle Valo /* The firmware register to fetch the debug-IRQ reason from. */
56958619b14SKalle Valo #define B43_DEBUGIRQ_REASON_REG 63
57058619b14SKalle Valo /* Debug-IRQ reasons. */
57158619b14SKalle Valo #define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
57258619b14SKalle Valo #define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
57358619b14SKalle Valo #define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
57458619b14SKalle Valo #define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
57558619b14SKalle Valo #define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
57658619b14SKalle Valo
57758619b14SKalle Valo /* The firmware register that contains the "marker" line. */
57858619b14SKalle Valo #define B43_MARKER_ID_REG 2
57958619b14SKalle Valo #define B43_MARKER_LINE_REG 3
58058619b14SKalle Valo
58158619b14SKalle Valo /* The firmware register to fetch the panic reason from. */
58258619b14SKalle Valo #define B43_FWPANIC_REASON_REG 3
58358619b14SKalle Valo /* Firmware panic reason codes */
58458619b14SKalle Valo #define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
58558619b14SKalle Valo #define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
58658619b14SKalle Valo
58758619b14SKalle Valo /* The firmware register that contains the watchdog counter. */
58858619b14SKalle Valo #define B43_WATCHDOG_REG 1
58958619b14SKalle Valo
59058619b14SKalle Valo /* Device specific rate values.
59158619b14SKalle Valo * The actual values defined here are (rate_in_mbps * 2).
59258619b14SKalle Valo * Some code depends on this. Don't change it. */
59358619b14SKalle Valo #define B43_CCK_RATE_1MB 0x02
59458619b14SKalle Valo #define B43_CCK_RATE_2MB 0x04
59558619b14SKalle Valo #define B43_CCK_RATE_5MB 0x0B
59658619b14SKalle Valo #define B43_CCK_RATE_11MB 0x16
59758619b14SKalle Valo #define B43_OFDM_RATE_6MB 0x0C
59858619b14SKalle Valo #define B43_OFDM_RATE_9MB 0x12
59958619b14SKalle Valo #define B43_OFDM_RATE_12MB 0x18
60058619b14SKalle Valo #define B43_OFDM_RATE_18MB 0x24
60158619b14SKalle Valo #define B43_OFDM_RATE_24MB 0x30
60258619b14SKalle Valo #define B43_OFDM_RATE_36MB 0x48
60358619b14SKalle Valo #define B43_OFDM_RATE_48MB 0x60
60458619b14SKalle Valo #define B43_OFDM_RATE_54MB 0x6C
60558619b14SKalle Valo /* Convert a b43 rate value to a rate in 100kbps */
60658619b14SKalle Valo #define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
60758619b14SKalle Valo
60858619b14SKalle Valo #define B43_DEFAULT_SHORT_RETRY_LIMIT 7
60958619b14SKalle Valo #define B43_DEFAULT_LONG_RETRY_LIMIT 4
61058619b14SKalle Valo
61158619b14SKalle Valo #define B43_PHY_TX_BADNESS_LIMIT 1000
61258619b14SKalle Valo
61358619b14SKalle Valo /* Max size of a security key */
61458619b14SKalle Valo #define B43_SEC_KEYSIZE 16
61558619b14SKalle Valo /* Max number of group keys */
61658619b14SKalle Valo #define B43_NR_GROUP_KEYS 4
61758619b14SKalle Valo /* Max number of pairwise keys */
61858619b14SKalle Valo #define B43_NR_PAIRWISE_KEYS 50
61958619b14SKalle Valo /* Security algorithms. */
62058619b14SKalle Valo enum {
62158619b14SKalle Valo B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
62258619b14SKalle Valo B43_SEC_ALGO_WEP40,
62358619b14SKalle Valo B43_SEC_ALGO_TKIP,
62458619b14SKalle Valo B43_SEC_ALGO_AES,
62558619b14SKalle Valo B43_SEC_ALGO_WEP104,
62658619b14SKalle Valo B43_SEC_ALGO_AES_LEGACY,
62758619b14SKalle Valo };
62858619b14SKalle Valo
62958619b14SKalle Valo struct b43_dmaring;
63058619b14SKalle Valo
63158619b14SKalle Valo /* The firmware file header */
63258619b14SKalle Valo #define B43_FW_TYPE_UCODE 'u'
63358619b14SKalle Valo #define B43_FW_TYPE_PCM 'p'
63458619b14SKalle Valo #define B43_FW_TYPE_IV 'i'
63558619b14SKalle Valo struct b43_fw_header {
63658619b14SKalle Valo /* File type */
63758619b14SKalle Valo u8 type;
63858619b14SKalle Valo /* File format version */
63958619b14SKalle Valo u8 ver;
64058619b14SKalle Valo u8 __padding[2];
64158619b14SKalle Valo /* Size of the data. For ucode and PCM this is in bytes.
64258619b14SKalle Valo * For IV this is number-of-ivs. */
64358619b14SKalle Valo __be32 size;
64458619b14SKalle Valo } __packed;
64558619b14SKalle Valo
64658619b14SKalle Valo /* Initial Value file format */
64758619b14SKalle Valo #define B43_IV_OFFSET_MASK 0x7FFF
64858619b14SKalle Valo #define B43_IV_32BIT 0x8000
64958619b14SKalle Valo struct b43_iv {
65058619b14SKalle Valo __be16 offset_size;
65158619b14SKalle Valo union {
65258619b14SKalle Valo __be16 d16;
65358619b14SKalle Valo __be32 d32;
654212457ccSArnd Bergmann } __packed data;
65558619b14SKalle Valo } __packed;
65658619b14SKalle Valo
65758619b14SKalle Valo
65858619b14SKalle Valo /* Data structures for DMA transmission, per 80211 core. */
65958619b14SKalle Valo struct b43_dma {
66058619b14SKalle Valo struct b43_dmaring *tx_ring_AC_BK; /* Background */
66158619b14SKalle Valo struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
66258619b14SKalle Valo struct b43_dmaring *tx_ring_AC_VI; /* Video */
66358619b14SKalle Valo struct b43_dmaring *tx_ring_AC_VO; /* Voice */
66458619b14SKalle Valo struct b43_dmaring *tx_ring_mcast; /* Multicast */
66558619b14SKalle Valo
66658619b14SKalle Valo struct b43_dmaring *rx_ring;
66758619b14SKalle Valo
66858619b14SKalle Valo u32 translation; /* Routing bits */
66958619b14SKalle Valo bool translation_in_low; /* Should translation bit go into low addr? */
67058619b14SKalle Valo bool parity; /* Check for parity */
67158619b14SKalle Valo };
67258619b14SKalle Valo
67358619b14SKalle Valo struct b43_pio_txqueue;
67458619b14SKalle Valo struct b43_pio_rxqueue;
67558619b14SKalle Valo
67658619b14SKalle Valo /* Data structures for PIO transmission, per 80211 core. */
67758619b14SKalle Valo struct b43_pio {
67858619b14SKalle Valo struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
67958619b14SKalle Valo struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
68058619b14SKalle Valo struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
68158619b14SKalle Valo struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
68258619b14SKalle Valo struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
68358619b14SKalle Valo
68458619b14SKalle Valo struct b43_pio_rxqueue *rx_queue;
68558619b14SKalle Valo };
68658619b14SKalle Valo
68758619b14SKalle Valo /* Context information for a noise calculation (Link Quality). */
68858619b14SKalle Valo struct b43_noise_calculation {
68958619b14SKalle Valo bool calculation_running;
69058619b14SKalle Valo u8 nr_samples;
69158619b14SKalle Valo s8 samples[8][4];
69258619b14SKalle Valo };
69358619b14SKalle Valo
69458619b14SKalle Valo struct b43_stats {
69558619b14SKalle Valo u8 link_noise;
69658619b14SKalle Valo };
69758619b14SKalle Valo
69858619b14SKalle Valo struct b43_key {
69958619b14SKalle Valo /* If keyconf is NULL, this key is disabled.
70058619b14SKalle Valo * keyconf is a cookie. Don't derefenrence it outside of the set_key
70158619b14SKalle Valo * path, because b43 doesn't own it. */
70258619b14SKalle Valo struct ieee80211_key_conf *keyconf;
70358619b14SKalle Valo u8 algorithm;
70458619b14SKalle Valo };
70558619b14SKalle Valo
70658619b14SKalle Valo /* SHM offsets to the QOS data structures for the 4 different queues. */
70758619b14SKalle Valo #define B43_QOS_QUEUE_NUM 4
70858619b14SKalle Valo #define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
70958619b14SKalle Valo (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
71058619b14SKalle Valo #define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
71158619b14SKalle Valo #define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
71258619b14SKalle Valo #define B43_QOS_VIDEO B43_QOS_PARAMS(2)
71358619b14SKalle Valo #define B43_QOS_VOICE B43_QOS_PARAMS(3)
71458619b14SKalle Valo
71558619b14SKalle Valo /* QOS parameter hardware data structure offsets. */
71658619b14SKalle Valo #define B43_NR_QOSPARAMS 16
71758619b14SKalle Valo enum {
71858619b14SKalle Valo B43_QOSPARAM_TXOP = 0,
71958619b14SKalle Valo B43_QOSPARAM_CWMIN,
72058619b14SKalle Valo B43_QOSPARAM_CWMAX,
72158619b14SKalle Valo B43_QOSPARAM_CWCUR,
72258619b14SKalle Valo B43_QOSPARAM_AIFS,
72358619b14SKalle Valo B43_QOSPARAM_BSLOTS,
72458619b14SKalle Valo B43_QOSPARAM_REGGAP,
72558619b14SKalle Valo B43_QOSPARAM_STATUS,
72658619b14SKalle Valo };
72758619b14SKalle Valo
72858619b14SKalle Valo /* QOS parameters for a queue. */
72958619b14SKalle Valo struct b43_qos_params {
73058619b14SKalle Valo /* The QOS parameters */
73158619b14SKalle Valo struct ieee80211_tx_queue_params p;
73258619b14SKalle Valo };
73358619b14SKalle Valo
73458619b14SKalle Valo struct b43_wl;
73558619b14SKalle Valo
73658619b14SKalle Valo /* The type of the firmware file. */
73758619b14SKalle Valo enum b43_firmware_file_type {
73858619b14SKalle Valo B43_FWTYPE_PROPRIETARY,
73958619b14SKalle Valo B43_FWTYPE_OPENSOURCE,
74058619b14SKalle Valo B43_NR_FWTYPES,
74158619b14SKalle Valo };
74258619b14SKalle Valo
74358619b14SKalle Valo /* Context data for fetching firmware. */
74458619b14SKalle Valo struct b43_request_fw_context {
74558619b14SKalle Valo /* The device we are requesting the fw for. */
74658619b14SKalle Valo struct b43_wldev *dev;
74758619b14SKalle Valo /* a pointer to the firmware object */
74858619b14SKalle Valo const struct firmware *blob;
74958619b14SKalle Valo /* The type of firmware to request. */
75058619b14SKalle Valo enum b43_firmware_file_type req_type;
75158619b14SKalle Valo /* Error messages for each firmware type. */
75258619b14SKalle Valo char errors[B43_NR_FWTYPES][128];
75358619b14SKalle Valo /* Temporary buffer for storing the firmware name. */
75458619b14SKalle Valo char fwname[64];
75558619b14SKalle Valo /* A fatal error occurred while requesting. Firmware request
75658619b14SKalle Valo * can not continue, as any other request will also fail. */
75758619b14SKalle Valo int fatal_failure;
75858619b14SKalle Valo };
75958619b14SKalle Valo
76058619b14SKalle Valo /* In-memory representation of a cached microcode file. */
76158619b14SKalle Valo struct b43_firmware_file {
76258619b14SKalle Valo const char *filename;
76358619b14SKalle Valo const struct firmware *data;
76458619b14SKalle Valo /* Type of the firmware file name. Note that this does only indicate
76558619b14SKalle Valo * the type by the firmware name. NOT the file contents.
76658619b14SKalle Valo * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
76758619b14SKalle Valo * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
76858619b14SKalle Valo * binary code, not just the filename.
76958619b14SKalle Valo */
77058619b14SKalle Valo enum b43_firmware_file_type type;
77158619b14SKalle Valo };
77258619b14SKalle Valo
77358619b14SKalle Valo enum b43_firmware_hdr_format {
77458619b14SKalle Valo B43_FW_HDR_598,
77558619b14SKalle Valo B43_FW_HDR_410,
77658619b14SKalle Valo B43_FW_HDR_351,
77758619b14SKalle Valo };
77858619b14SKalle Valo
77958619b14SKalle Valo /* Pointers to the firmware data and meta information about it. */
78058619b14SKalle Valo struct b43_firmware {
78158619b14SKalle Valo /* Microcode */
78258619b14SKalle Valo struct b43_firmware_file ucode;
78358619b14SKalle Valo /* PCM code */
78458619b14SKalle Valo struct b43_firmware_file pcm;
78558619b14SKalle Valo /* Initial MMIO values for the firmware */
78658619b14SKalle Valo struct b43_firmware_file initvals;
78758619b14SKalle Valo /* Initial MMIO values for the firmware, band-specific */
78858619b14SKalle Valo struct b43_firmware_file initvals_band;
78958619b14SKalle Valo
79058619b14SKalle Valo /* Firmware revision */
79158619b14SKalle Valo u16 rev;
79258619b14SKalle Valo /* Firmware patchlevel */
79358619b14SKalle Valo u16 patch;
79458619b14SKalle Valo
79558619b14SKalle Valo /* Format of header used by firmware */
79658619b14SKalle Valo enum b43_firmware_hdr_format hdr_format;
79758619b14SKalle Valo
79858619b14SKalle Valo /* Set to true, if we are using an opensource firmware.
79958619b14SKalle Valo * Use this to check for proprietary vs opensource. */
80058619b14SKalle Valo bool opensource;
80158619b14SKalle Valo /* Set to true, if the core needs a PCM firmware, but
80258619b14SKalle Valo * we failed to load one. This is always false for
80358619b14SKalle Valo * core rev > 10, as these don't need PCM firmware. */
80458619b14SKalle Valo bool pcm_request_failed;
80558619b14SKalle Valo };
80658619b14SKalle Valo
80758619b14SKalle Valo enum b43_band {
80858619b14SKalle Valo B43_BAND_2G = 0,
80958619b14SKalle Valo B43_BAND_5G_LO = 1,
81058619b14SKalle Valo B43_BAND_5G_MI = 2,
81158619b14SKalle Valo B43_BAND_5G_HI = 3,
81258619b14SKalle Valo };
81358619b14SKalle Valo
81458619b14SKalle Valo /* Device (802.11 core) initialization status. */
81558619b14SKalle Valo enum {
81658619b14SKalle Valo B43_STAT_UNINIT = 0, /* Uninitialized. */
81758619b14SKalle Valo B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
81858619b14SKalle Valo B43_STAT_STARTED = 2, /* Up and running. */
81958619b14SKalle Valo };
82058619b14SKalle Valo #define b43_status(wldev) atomic_read(&(wldev)->__init_status)
82158619b14SKalle Valo #define b43_set_status(wldev, stat) do { \
82258619b14SKalle Valo atomic_set(&(wldev)->__init_status, (stat)); \
82358619b14SKalle Valo smp_wmb(); \
82458619b14SKalle Valo } while (0)
82558619b14SKalle Valo
82658619b14SKalle Valo /* Data structure for one wireless device (802.11 core) */
82758619b14SKalle Valo struct b43_wldev {
82858619b14SKalle Valo struct b43_bus_dev *dev;
82958619b14SKalle Valo struct b43_wl *wl;
83058619b14SKalle Valo /* a completion event structure needed if this call is asynchronous */
83158619b14SKalle Valo struct completion fw_load_complete;
83258619b14SKalle Valo
83358619b14SKalle Valo /* The device initialization status.
83458619b14SKalle Valo * Use b43_status() to query. */
83558619b14SKalle Valo atomic_t __init_status;
83658619b14SKalle Valo
83758619b14SKalle Valo bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
83858619b14SKalle Valo bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
83958619b14SKalle Valo bool radio_hw_enable; /* saved state of radio hardware enabled state */
84058619b14SKalle Valo bool qos_enabled; /* TRUE, if QoS is used. */
84158619b14SKalle Valo bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */
84258619b14SKalle Valo bool use_pio; /* TRUE if next init should use PIO */
84358619b14SKalle Valo
84458619b14SKalle Valo /* PHY/Radio device. */
84558619b14SKalle Valo struct b43_phy phy;
84658619b14SKalle Valo
84758619b14SKalle Valo union {
84858619b14SKalle Valo /* DMA engines. */
84958619b14SKalle Valo struct b43_dma dma;
85058619b14SKalle Valo /* PIO engines. */
85158619b14SKalle Valo struct b43_pio pio;
85258619b14SKalle Valo };
85358619b14SKalle Valo /* Use b43_using_pio_transfers() to check whether we are using
85458619b14SKalle Valo * DMA or PIO data transfers. */
85558619b14SKalle Valo bool __using_pio_transfers;
85658619b14SKalle Valo
85758619b14SKalle Valo /* Various statistics about the physical device. */
85858619b14SKalle Valo struct b43_stats stats;
85958619b14SKalle Valo
86058619b14SKalle Valo /* Reason code of the last interrupt. */
86158619b14SKalle Valo u32 irq_reason;
86258619b14SKalle Valo u32 dma_reason[6];
86358619b14SKalle Valo /* The currently active generic-interrupt mask. */
86458619b14SKalle Valo u32 irq_mask;
86558619b14SKalle Valo
86658619b14SKalle Valo /* Link Quality calculation context. */
86758619b14SKalle Valo struct b43_noise_calculation noisecalc;
86858619b14SKalle Valo /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
86958619b14SKalle Valo int mac_suspended;
87058619b14SKalle Valo
87158619b14SKalle Valo /* Periodic tasks */
87258619b14SKalle Valo struct delayed_work periodic_work;
87358619b14SKalle Valo unsigned int periodic_state;
87458619b14SKalle Valo
87558619b14SKalle Valo struct work_struct restart_work;
87658619b14SKalle Valo
87758619b14SKalle Valo /* encryption/decryption */
87858619b14SKalle Valo u16 ktp; /* Key table pointer */
87958619b14SKalle Valo struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
88058619b14SKalle Valo
88158619b14SKalle Valo /* Firmware data */
88258619b14SKalle Valo struct b43_firmware fw;
88358619b14SKalle Valo
88458619b14SKalle Valo /* Devicelist in struct b43_wl (all 802.11 cores) */
88558619b14SKalle Valo struct list_head list;
88658619b14SKalle Valo
88758619b14SKalle Valo /* Debugging stuff follows. */
88858619b14SKalle Valo #ifdef CONFIG_B43_DEBUG
88958619b14SKalle Valo struct b43_dfsentry *dfsentry;
89058619b14SKalle Valo unsigned int irq_count;
89158619b14SKalle Valo unsigned int irq_bit_count[32];
89258619b14SKalle Valo unsigned int tx_count;
89358619b14SKalle Valo unsigned int rx_count;
89458619b14SKalle Valo #endif
89558619b14SKalle Valo };
89658619b14SKalle Valo
89758619b14SKalle Valo /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
89858619b14SKalle Valo struct b43_wl {
89958619b14SKalle Valo /* Pointer to the active wireless device on this chip */
90058619b14SKalle Valo struct b43_wldev *current_dev;
90158619b14SKalle Valo /* Pointer to the ieee80211 hardware data structure */
90258619b14SKalle Valo struct ieee80211_hw *hw;
90358619b14SKalle Valo
90458619b14SKalle Valo /* Global driver mutex. Every operation must run with this mutex locked. */
90558619b14SKalle Valo struct mutex mutex;
90658619b14SKalle Valo /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
90758619b14SKalle Valo * handler, only. This basically is just the IRQ mask register. */
90858619b14SKalle Valo spinlock_t hardirq_lock;
90958619b14SKalle Valo
91058619b14SKalle Valo /* Set this if we call ieee80211_register_hw() and check if we call
91158619b14SKalle Valo * ieee80211_unregister_hw(). */
912297fab13SColin Ian King bool hw_registered;
91358619b14SKalle Valo
91458619b14SKalle Valo /* We can only have one operating interface (802.11 core)
91558619b14SKalle Valo * at a time. General information about this interface follows.
91658619b14SKalle Valo */
91758619b14SKalle Valo
91858619b14SKalle Valo struct ieee80211_vif *vif;
91958619b14SKalle Valo /* The MAC address of the operating interface. */
92058619b14SKalle Valo u8 mac_addr[ETH_ALEN];
92158619b14SKalle Valo /* Current BSSID */
92258619b14SKalle Valo u8 bssid[ETH_ALEN];
92358619b14SKalle Valo /* Interface type. (NL80211_IFTYPE_XXX) */
92458619b14SKalle Valo int if_type;
92558619b14SKalle Valo /* Is the card operating in AP, STA or IBSS mode? */
92658619b14SKalle Valo bool operating;
92758619b14SKalle Valo /* filter flags */
92858619b14SKalle Valo unsigned int filter_flags;
92958619b14SKalle Valo /* Stats about the wireless interface */
93058619b14SKalle Valo struct ieee80211_low_level_stats ieee_stats;
93158619b14SKalle Valo
93258619b14SKalle Valo #ifdef CONFIG_B43_HWRNG
93358619b14SKalle Valo struct hwrng rng;
93458619b14SKalle Valo bool rng_initialized;
93558619b14SKalle Valo char rng_name[30 + 1];
93658619b14SKalle Valo #endif /* CONFIG_B43_HWRNG */
93758619b14SKalle Valo
93858619b14SKalle Valo bool radiotap_enabled;
93958619b14SKalle Valo bool radio_enabled;
94058619b14SKalle Valo
94158619b14SKalle Valo /* The beacon we are currently using (AP or IBSS mode). */
94258619b14SKalle Valo struct sk_buff *current_beacon;
94358619b14SKalle Valo bool beacon0_uploaded;
94458619b14SKalle Valo bool beacon1_uploaded;
94558619b14SKalle Valo bool beacon_templates_virgin; /* Never wrote the templates? */
94658619b14SKalle Valo struct work_struct beacon_update_trigger;
94758619b14SKalle Valo spinlock_t beacon_lock;
94858619b14SKalle Valo
94958619b14SKalle Valo /* The current QOS parameters for the 4 queues. */
95058619b14SKalle Valo struct b43_qos_params qos_params[B43_QOS_QUEUE_NUM];
95158619b14SKalle Valo
95258619b14SKalle Valo /* Work for adjustment of the transmission power.
95358619b14SKalle Valo * This is scheduled when we determine that the actual TX output
95458619b14SKalle Valo * power doesn't match what we want. */
95558619b14SKalle Valo struct work_struct txpower_adjust_work;
95658619b14SKalle Valo
95758619b14SKalle Valo /* Packet transmit work */
95858619b14SKalle Valo struct work_struct tx_work;
95958619b14SKalle Valo
96058619b14SKalle Valo /* Queue of packets to be transmitted. */
96158619b14SKalle Valo struct sk_buff_head tx_queue[B43_QOS_QUEUE_NUM];
96258619b14SKalle Valo
96358619b14SKalle Valo /* Flag that implement the queues stopping. */
96458619b14SKalle Valo bool tx_queue_stopped[B43_QOS_QUEUE_NUM];
96558619b14SKalle Valo
96658619b14SKalle Valo /* firmware loading work */
96758619b14SKalle Valo struct work_struct firmware_load;
96858619b14SKalle Valo
96958619b14SKalle Valo /* The device LEDs. */
97058619b14SKalle Valo struct b43_leds leds;
97158619b14SKalle Valo
97258619b14SKalle Valo /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
97358619b14SKalle Valo u8 pio_scratchspace[118] __attribute__((__aligned__(8)));
97458619b14SKalle Valo u8 pio_tailspace[4] __attribute__((__aligned__(8)));
97558619b14SKalle Valo };
97658619b14SKalle Valo
hw_to_b43_wl(struct ieee80211_hw * hw)97758619b14SKalle Valo static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
97858619b14SKalle Valo {
97958619b14SKalle Valo return hw->priv;
98058619b14SKalle Valo }
98158619b14SKalle Valo
dev_to_b43_wldev(struct device * dev)98258619b14SKalle Valo static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
98358619b14SKalle Valo {
98458619b14SKalle Valo struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
98558619b14SKalle Valo return ssb_get_drvdata(ssb_dev);
98658619b14SKalle Valo }
98758619b14SKalle Valo
98858619b14SKalle Valo /* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
b43_is_mode(struct b43_wl * wl,int type)98958619b14SKalle Valo static inline int b43_is_mode(struct b43_wl *wl, int type)
99058619b14SKalle Valo {
99158619b14SKalle Valo return (wl->operating && wl->if_type == type);
99258619b14SKalle Valo }
99358619b14SKalle Valo
99458619b14SKalle Valo /**
99558619b14SKalle Valo * b43_current_band - Returns the currently used band.
99657fbcce3SJohannes Berg * Returns one of NL80211_BAND_2GHZ and NL80211_BAND_5GHZ.
99758619b14SKalle Valo */
b43_current_band(struct b43_wl * wl)99857fbcce3SJohannes Berg static inline enum nl80211_band b43_current_band(struct b43_wl *wl)
99958619b14SKalle Valo {
100058619b14SKalle Valo return wl->hw->conf.chandef.chan->band;
100158619b14SKalle Valo }
100258619b14SKalle Valo
b43_bus_may_powerdown(struct b43_wldev * wldev)100358619b14SKalle Valo static inline int b43_bus_may_powerdown(struct b43_wldev *wldev)
100458619b14SKalle Valo {
100558619b14SKalle Valo return wldev->dev->bus_may_powerdown(wldev->dev);
100658619b14SKalle Valo }
b43_bus_powerup(struct b43_wldev * wldev,bool dynamic_pctl)100758619b14SKalle Valo static inline int b43_bus_powerup(struct b43_wldev *wldev, bool dynamic_pctl)
100858619b14SKalle Valo {
100958619b14SKalle Valo return wldev->dev->bus_powerup(wldev->dev, dynamic_pctl);
101058619b14SKalle Valo }
b43_device_is_enabled(struct b43_wldev * wldev)101158619b14SKalle Valo static inline int b43_device_is_enabled(struct b43_wldev *wldev)
101258619b14SKalle Valo {
101358619b14SKalle Valo return wldev->dev->device_is_enabled(wldev->dev);
101458619b14SKalle Valo }
b43_device_enable(struct b43_wldev * wldev,u32 core_specific_flags)101558619b14SKalle Valo static inline void b43_device_enable(struct b43_wldev *wldev,
101658619b14SKalle Valo u32 core_specific_flags)
101758619b14SKalle Valo {
101858619b14SKalle Valo wldev->dev->device_enable(wldev->dev, core_specific_flags);
101958619b14SKalle Valo }
b43_device_disable(struct b43_wldev * wldev,u32 core_specific_flags)102058619b14SKalle Valo static inline void b43_device_disable(struct b43_wldev *wldev,
102158619b14SKalle Valo u32 core_specific_flags)
102258619b14SKalle Valo {
102358619b14SKalle Valo wldev->dev->device_disable(wldev->dev, core_specific_flags);
102458619b14SKalle Valo }
102558619b14SKalle Valo
b43_read16(struct b43_wldev * dev,u16 offset)102658619b14SKalle Valo static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
102758619b14SKalle Valo {
102858619b14SKalle Valo return dev->dev->read16(dev->dev, offset);
102958619b14SKalle Valo }
103058619b14SKalle Valo
b43_write16(struct b43_wldev * dev,u16 offset,u16 value)103158619b14SKalle Valo static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
103258619b14SKalle Valo {
103358619b14SKalle Valo dev->dev->write16(dev->dev, offset, value);
103458619b14SKalle Valo }
103558619b14SKalle Valo
103658619b14SKalle Valo /* To optimize this check for flush_writes on BCM47XX_BCMA only. */
b43_write16f(struct b43_wldev * dev,u16 offset,u16 value)103758619b14SKalle Valo static inline void b43_write16f(struct b43_wldev *dev, u16 offset, u16 value)
103858619b14SKalle Valo {
103958619b14SKalle Valo b43_write16(dev, offset, value);
104058619b14SKalle Valo #if defined(CONFIG_BCM47XX_BCMA)
104158619b14SKalle Valo if (dev->dev->flush_writes)
104258619b14SKalle Valo b43_read16(dev, offset);
104358619b14SKalle Valo #endif
104458619b14SKalle Valo }
104558619b14SKalle Valo
b43_maskset16(struct b43_wldev * dev,u16 offset,u16 mask,u16 set)104658619b14SKalle Valo static inline void b43_maskset16(struct b43_wldev *dev, u16 offset, u16 mask,
104758619b14SKalle Valo u16 set)
104858619b14SKalle Valo {
104958619b14SKalle Valo b43_write16(dev, offset, (b43_read16(dev, offset) & mask) | set);
105058619b14SKalle Valo }
105158619b14SKalle Valo
b43_read32(struct b43_wldev * dev,u16 offset)105258619b14SKalle Valo static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
105358619b14SKalle Valo {
105458619b14SKalle Valo return dev->dev->read32(dev->dev, offset);
105558619b14SKalle Valo }
105658619b14SKalle Valo
b43_write32(struct b43_wldev * dev,u16 offset,u32 value)105758619b14SKalle Valo static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
105858619b14SKalle Valo {
105958619b14SKalle Valo dev->dev->write32(dev->dev, offset, value);
106058619b14SKalle Valo }
106158619b14SKalle Valo
b43_maskset32(struct b43_wldev * dev,u16 offset,u32 mask,u32 set)106258619b14SKalle Valo static inline void b43_maskset32(struct b43_wldev *dev, u16 offset, u32 mask,
106358619b14SKalle Valo u32 set)
106458619b14SKalle Valo {
106558619b14SKalle Valo b43_write32(dev, offset, (b43_read32(dev, offset) & mask) | set);
106658619b14SKalle Valo }
106758619b14SKalle Valo
b43_block_read(struct b43_wldev * dev,void * buffer,size_t count,u16 offset,u8 reg_width)106858619b14SKalle Valo static inline void b43_block_read(struct b43_wldev *dev, void *buffer,
106958619b14SKalle Valo size_t count, u16 offset, u8 reg_width)
107058619b14SKalle Valo {
107158619b14SKalle Valo dev->dev->block_read(dev->dev, buffer, count, offset, reg_width);
107258619b14SKalle Valo }
107358619b14SKalle Valo
b43_block_write(struct b43_wldev * dev,const void * buffer,size_t count,u16 offset,u8 reg_width)107458619b14SKalle Valo static inline void b43_block_write(struct b43_wldev *dev, const void *buffer,
107558619b14SKalle Valo size_t count, u16 offset, u8 reg_width)
107658619b14SKalle Valo {
107758619b14SKalle Valo dev->dev->block_write(dev->dev, buffer, count, offset, reg_width);
107858619b14SKalle Valo }
107958619b14SKalle Valo
b43_using_pio_transfers(struct b43_wldev * dev)108058619b14SKalle Valo static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
108158619b14SKalle Valo {
108258619b14SKalle Valo return dev->__using_pio_transfers;
108358619b14SKalle Valo }
108458619b14SKalle Valo
b43_wake_queue(struct b43_wldev * dev,int queue_prio)1085*9636951eSRahul Rameshbabu static inline void b43_wake_queue(struct b43_wldev *dev, int queue_prio)
1086*9636951eSRahul Rameshbabu {
1087*9636951eSRahul Rameshbabu if (dev->qos_enabled)
1088*9636951eSRahul Rameshbabu ieee80211_wake_queue(dev->wl->hw, queue_prio);
1089*9636951eSRahul Rameshbabu else
1090*9636951eSRahul Rameshbabu ieee80211_wake_queue(dev->wl->hw, 0);
1091*9636951eSRahul Rameshbabu }
1092*9636951eSRahul Rameshbabu
b43_stop_queue(struct b43_wldev * dev,int queue_prio)1093*9636951eSRahul Rameshbabu static inline void b43_stop_queue(struct b43_wldev *dev, int queue_prio)
1094*9636951eSRahul Rameshbabu {
1095*9636951eSRahul Rameshbabu if (dev->qos_enabled)
1096*9636951eSRahul Rameshbabu ieee80211_stop_queue(dev->wl->hw, queue_prio);
1097*9636951eSRahul Rameshbabu else
1098*9636951eSRahul Rameshbabu ieee80211_stop_queue(dev->wl->hw, 0);
1099*9636951eSRahul Rameshbabu }
1100*9636951eSRahul Rameshbabu
110158619b14SKalle Valo /* Message printing */
110258619b14SKalle Valo __printf(2, 3) void b43info(struct b43_wl *wl, const char *fmt, ...);
110358619b14SKalle Valo __printf(2, 3) void b43err(struct b43_wl *wl, const char *fmt, ...);
110458619b14SKalle Valo __printf(2, 3) void b43warn(struct b43_wl *wl, const char *fmt, ...);
110558619b14SKalle Valo __printf(2, 3) void b43dbg(struct b43_wl *wl, const char *fmt, ...);
110658619b14SKalle Valo
110758619b14SKalle Valo
110858619b14SKalle Valo /* A WARN_ON variant that vanishes when b43 debugging is disabled.
110958619b14SKalle Valo * This _also_ evaluates the arg with debugging disabled. */
111058619b14SKalle Valo #if B43_DEBUG
111158619b14SKalle Valo # define B43_WARN_ON(x) WARN_ON(x)
111258619b14SKalle Valo #else
__b43_warn_on_dummy(bool x)111358619b14SKalle Valo static inline bool __b43_warn_on_dummy(bool x) { return x; }
111458619b14SKalle Valo # define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
111558619b14SKalle Valo #endif
111658619b14SKalle Valo
111758619b14SKalle Valo /* Convert an integer to a Q5.2 value */
111858619b14SKalle Valo #define INT_TO_Q52(i) ((i) << 2)
111958619b14SKalle Valo /* Convert a Q5.2 value to an integer (precision loss!) */
112058619b14SKalle Valo #define Q52_TO_INT(q52) ((q52) >> 2)
112158619b14SKalle Valo /* Macros for printing a value in Q5.2 format */
112258619b14SKalle Valo #define Q52_FMT "%u.%u"
112358619b14SKalle Valo #define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
112458619b14SKalle Valo
112558619b14SKalle Valo #endif /* B43_H_ */
1126