1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h> 18203c4805SLuis R. Rodriguez #include "ath9k.h" 19b622a720SLuis R. Rodriguez #include "ar9003_mac.h" 20203c4805SLuis R. Rodriguez 211a04d59dSFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_rxbuf **)__skb->cb)) 22b5c80475SFelix Fietkau 23ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc) 24ededf1f8SVasanthakumar Thiagarajan { 25ededf1f8SVasanthakumar Thiagarajan return sc->ps_enabled && 26ededf1f8SVasanthakumar Thiagarajan (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP); 27ededf1f8SVasanthakumar Thiagarajan } 28ededf1f8SVasanthakumar Thiagarajan 29203c4805SLuis R. Rodriguez /* 30203c4805SLuis R. Rodriguez * Setup and link descriptors. 31203c4805SLuis R. Rodriguez * 32203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 33203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 34203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 35203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 36203c4805SLuis R. Rodriguez */ 377dd74f5fSFelix Fietkau static void ath_rx_buf_link(struct ath_softc *sc, struct ath_rxbuf *bf, 387dd74f5fSFelix Fietkau bool flush) 39203c4805SLuis R. Rodriguez { 40203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 41cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 42203c4805SLuis R. Rodriguez struct ath_desc *ds; 43203c4805SLuis R. Rodriguez struct sk_buff *skb; 44203c4805SLuis R. Rodriguez 45203c4805SLuis R. Rodriguez ds = bf->bf_desc; 46203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 47203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 48203c4805SLuis R. Rodriguez 49203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 50203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 519680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 52203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 53203c4805SLuis R. Rodriguez 54cc861f74SLuis R. Rodriguez /* 55cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 56203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 57cc861f74SLuis R. Rodriguez * to process 58cc861f74SLuis R. Rodriguez */ 59203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 60cc861f74SLuis R. Rodriguez common->rx_bufsize, 61203c4805SLuis R. Rodriguez 0); 62203c4805SLuis R. Rodriguez 637dd74f5fSFelix Fietkau if (sc->rx.rxlink) 64203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 657dd74f5fSFelix Fietkau else if (!flush) 667dd74f5fSFelix Fietkau ath9k_hw_putrxbuf(ah, bf->bf_daddr); 67203c4805SLuis R. Rodriguez 68203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 69203c4805SLuis R. Rodriguez } 70203c4805SLuis R. Rodriguez 717dd74f5fSFelix Fietkau static void ath_rx_buf_relink(struct ath_softc *sc, struct ath_rxbuf *bf, 727dd74f5fSFelix Fietkau bool flush) 73e96542e5SFelix Fietkau { 74e96542e5SFelix Fietkau if (sc->rx.buf_hold) 757dd74f5fSFelix Fietkau ath_rx_buf_link(sc, sc->rx.buf_hold, flush); 76e96542e5SFelix Fietkau 77e96542e5SFelix Fietkau sc->rx.buf_hold = bf; 78e96542e5SFelix Fietkau } 79e96542e5SFelix Fietkau 80203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 81203c4805SLuis R. Rodriguez { 82203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 83203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 84203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 85203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 86203c4805SLuis R. Rodriguez } 87203c4805SLuis R. Rodriguez 88203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 89203c4805SLuis R. Rodriguez { 90203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 911510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 921510718dSLuis R. Rodriguez 93203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 94203c4805SLuis R. Rodriguez 95203c4805SLuis R. Rodriguez /* configure rx filter */ 96203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 97203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 98203c4805SLuis R. Rodriguez 99203c4805SLuis R. Rodriguez /* configure bssid mask */ 10013b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 101203c4805SLuis R. Rodriguez 102203c4805SLuis R. Rodriguez /* configure operational mode */ 103203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 104203c4805SLuis R. Rodriguez 105203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 106203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 107203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 108203c4805SLuis R. Rodriguez } 109203c4805SLuis R. Rodriguez 110b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 111b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 112b5c80475SFelix Fietkau { 113b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 114b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 115b5c80475SFelix Fietkau struct sk_buff *skb; 1161a04d59dSFelix Fietkau struct ath_rxbuf *bf; 117b5c80475SFelix Fietkau 118b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 119b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 120b5c80475SFelix Fietkau return false; 121b5c80475SFelix Fietkau 1221a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 123b5c80475SFelix Fietkau list_del_init(&bf->list); 124b5c80475SFelix Fietkau 125b5c80475SFelix Fietkau skb = bf->bf_mpdu; 126b5c80475SFelix Fietkau 127b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 128b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 129b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 130b5c80475SFelix Fietkau 131b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 132b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 13307236bf3SSujith Manoharan __skb_queue_tail(&rx_edma->rx_fifo, skb); 134b5c80475SFelix Fietkau 135b5c80475SFelix Fietkau return true; 136b5c80475SFelix Fietkau } 137b5c80475SFelix Fietkau 138b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 1397a897203SSujith Manoharan enum ath9k_rx_qtype qtype) 140b5c80475SFelix Fietkau { 141b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1421a04d59dSFelix Fietkau struct ath_rxbuf *bf, *tbf; 143b5c80475SFelix Fietkau 144b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 145d2182b69SJoe Perches ath_dbg(common, QUEUE, "No free rx buf available\n"); 146b5c80475SFelix Fietkau return; 147b5c80475SFelix Fietkau } 148b5c80475SFelix Fietkau 1496a01f0c0SMohammed Shafi Shajakhan list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) 150b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 151b5c80475SFelix Fietkau break; 152b5c80475SFelix Fietkau 153b5c80475SFelix Fietkau } 154b5c80475SFelix Fietkau 155b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 156b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 157b5c80475SFelix Fietkau { 1581a04d59dSFelix Fietkau struct ath_rxbuf *bf; 159b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 160b5c80475SFelix Fietkau struct sk_buff *skb; 161b5c80475SFelix Fietkau 162b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 163b5c80475SFelix Fietkau 16407236bf3SSujith Manoharan while ((skb = __skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 165b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 166b5c80475SFelix Fietkau BUG_ON(!bf); 167b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 168b5c80475SFelix Fietkau } 169b5c80475SFelix Fietkau } 170b5c80475SFelix Fietkau 171b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 172b5c80475SFelix Fietkau { 173ba542385SMohammed Shafi Shajakhan struct ath_hw *ah = sc->sc_ah; 174ba542385SMohammed Shafi Shajakhan struct ath_common *common = ath9k_hw_common(ah); 1751a04d59dSFelix Fietkau struct ath_rxbuf *bf; 176b5c80475SFelix Fietkau 177b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 178b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 179b5c80475SFelix Fietkau 180b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 181ba542385SMohammed Shafi Shajakhan if (bf->bf_mpdu) { 182ba542385SMohammed Shafi Shajakhan dma_unmap_single(sc->dev, bf->bf_buf_addr, 183ba542385SMohammed Shafi Shajakhan common->rx_bufsize, 184ba542385SMohammed Shafi Shajakhan DMA_BIDIRECTIONAL); 185b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 186ba542385SMohammed Shafi Shajakhan bf->bf_buf_addr = 0; 187ba542385SMohammed Shafi Shajakhan bf->bf_mpdu = NULL; 188ba542385SMohammed Shafi Shajakhan } 189b5c80475SFelix Fietkau } 190b5c80475SFelix Fietkau } 191b5c80475SFelix Fietkau 192b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 193b5c80475SFelix Fietkau { 1945d07cca2SSujith Manoharan __skb_queue_head_init(&rx_edma->rx_fifo); 195b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 196b5c80475SFelix Fietkau } 197b5c80475SFelix Fietkau 198b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 199b5c80475SFelix Fietkau { 200b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 201b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 202b5c80475SFelix Fietkau struct sk_buff *skb; 2031a04d59dSFelix Fietkau struct ath_rxbuf *bf; 204b5c80475SFelix Fietkau int error = 0, i; 205b5c80475SFelix Fietkau u32 size; 206b5c80475SFelix Fietkau 207b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 208b5c80475SFelix Fietkau ah->caps.rx_status_len); 209b5c80475SFelix Fietkau 210b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 211b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 212b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 213b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 214b5c80475SFelix Fietkau 2151a04d59dSFelix Fietkau size = sizeof(struct ath_rxbuf) * nbufs; 216b81950b1SFelix Fietkau bf = devm_kzalloc(sc->dev, size, GFP_KERNEL); 217b5c80475SFelix Fietkau if (!bf) 218b5c80475SFelix Fietkau return -ENOMEM; 219b5c80475SFelix Fietkau 220b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 221b5c80475SFelix Fietkau 222b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 223b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 224b5c80475SFelix Fietkau if (!skb) { 225b5c80475SFelix Fietkau error = -ENOMEM; 226b5c80475SFelix Fietkau goto rx_init_fail; 227b5c80475SFelix Fietkau } 228b5c80475SFelix Fietkau 229b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 230b5c80475SFelix Fietkau bf->bf_mpdu = skb; 231b5c80475SFelix Fietkau 232b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 233b5c80475SFelix Fietkau common->rx_bufsize, 234b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 235b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 236b5c80475SFelix Fietkau bf->bf_buf_addr))) { 237b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 238b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 2396cf9e995SBen Greear bf->bf_buf_addr = 0; 2403800276aSJoe Perches ath_err(common, 241b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 242b5c80475SFelix Fietkau error = -ENOMEM; 243b5c80475SFelix Fietkau goto rx_init_fail; 244b5c80475SFelix Fietkau } 245b5c80475SFelix Fietkau 246b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 247b5c80475SFelix Fietkau } 248b5c80475SFelix Fietkau 249b5c80475SFelix Fietkau return 0; 250b5c80475SFelix Fietkau 251b5c80475SFelix Fietkau rx_init_fail: 252b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 253b5c80475SFelix Fietkau return error; 254b5c80475SFelix Fietkau } 255b5c80475SFelix Fietkau 256b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 257b5c80475SFelix Fietkau { 258b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 2597a897203SSujith Manoharan ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP); 2607a897203SSujith Manoharan ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP); 261b5c80475SFelix Fietkau ath_opmode_init(sc); 262fbbcd146SFelix Fietkau ath9k_hw_startpcureceive(sc->sc_ah, sc->cur_chan->offchannel); 263b5c80475SFelix Fietkau } 264b5c80475SFelix Fietkau 265b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 266b5c80475SFelix Fietkau { 267b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 268b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 269b5c80475SFelix Fietkau } 270b5c80475SFelix Fietkau 271203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 272203c4805SLuis R. Rodriguez { 27327c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 274203c4805SLuis R. Rodriguez struct sk_buff *skb; 2751a04d59dSFelix Fietkau struct ath_rxbuf *bf; 276203c4805SLuis R. Rodriguez int error = 0; 277203c4805SLuis R. Rodriguez 2784bdd1e97SLuis R. Rodriguez spin_lock_init(&sc->sc_pcu_lock); 279203c4805SLuis R. Rodriguez 2800d95521eSFelix Fietkau common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 + 2810d95521eSFelix Fietkau sc->sc_ah->caps.rx_status_len; 2820d95521eSFelix Fietkau 283e87f3d53SSujith Manoharan if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 284b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 285e87f3d53SSujith Manoharan 286d2182b69SJoe Perches ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n", 287cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 288203c4805SLuis R. Rodriguez 289203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 290203c4805SLuis R. Rodriguez 291203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 2924adfcdedSVasanthakumar Thiagarajan "rx", nbufs, 1, 0); 293203c4805SLuis R. Rodriguez if (error != 0) { 2943800276aSJoe Perches ath_err(common, 295b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 296b5c80475SFelix Fietkau error); 297203c4805SLuis R. Rodriguez goto err; 298203c4805SLuis R. Rodriguez } 299203c4805SLuis R. Rodriguez 300203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 301b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 302b5c80475SFelix Fietkau GFP_KERNEL); 303203c4805SLuis R. Rodriguez if (skb == NULL) { 304203c4805SLuis R. Rodriguez error = -ENOMEM; 305203c4805SLuis R. Rodriguez goto err; 306203c4805SLuis R. Rodriguez } 307203c4805SLuis R. Rodriguez 308203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 309203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 310cc861f74SLuis R. Rodriguez common->rx_bufsize, 311203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 312203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 313203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 314203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 315203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 3166cf9e995SBen Greear bf->bf_buf_addr = 0; 3173800276aSJoe Perches ath_err(common, 318203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 319203c4805SLuis R. Rodriguez error = -ENOMEM; 320203c4805SLuis R. Rodriguez goto err; 321203c4805SLuis R. Rodriguez } 322203c4805SLuis R. Rodriguez } 323203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 324203c4805SLuis R. Rodriguez err: 325203c4805SLuis R. Rodriguez if (error) 326203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 327203c4805SLuis R. Rodriguez 328203c4805SLuis R. Rodriguez return error; 329203c4805SLuis R. Rodriguez } 330203c4805SLuis R. Rodriguez 331203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 332203c4805SLuis R. Rodriguez { 333cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 334cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 335203c4805SLuis R. Rodriguez struct sk_buff *skb; 3361a04d59dSFelix Fietkau struct ath_rxbuf *bf; 337203c4805SLuis R. Rodriguez 338b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 339b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 340b5c80475SFelix Fietkau return; 341e87f3d53SSujith Manoharan } 342e87f3d53SSujith Manoharan 343203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 344203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 345203c4805SLuis R. Rodriguez if (skb) { 346203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 347b5c80475SFelix Fietkau common->rx_bufsize, 348b5c80475SFelix Fietkau DMA_FROM_DEVICE); 349203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 3506cf9e995SBen Greear bf->bf_buf_addr = 0; 3516cf9e995SBen Greear bf->bf_mpdu = NULL; 352203c4805SLuis R. Rodriguez } 353203c4805SLuis R. Rodriguez } 354203c4805SLuis R. Rodriguez } 355203c4805SLuis R. Rodriguez 356203c4805SLuis R. Rodriguez /* 357203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 358203c4805SLuis R. Rodriguez * operating mode and state: 359203c4805SLuis R. Rodriguez * 360203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 361203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 362203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 363203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 364203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 365203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 366203c4805SLuis R. Rodriguez * o accept beacons: 367203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 368203c4805SLuis R. Rodriguez * node table entries for peers, 369203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 370203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 371203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 372203c4805SLuis R. Rodriguez * - when scanning 373203c4805SLuis R. Rodriguez */ 374203c4805SLuis R. Rodriguez 375203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 376203c4805SLuis R. Rodriguez { 37778b21949SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 378203c4805SLuis R. Rodriguez u32 rfilt; 379203c4805SLuis R. Rodriguez 38089f927afSLuis R. Rodriguez if (config_enabled(CONFIG_ATH9K_TX99)) 38189f927afSLuis R. Rodriguez return 0; 38289f927afSLuis R. Rodriguez 383ac06697cSFelix Fietkau rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 384203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 385203c4805SLuis R. Rodriguez 38673e4937dSZefir Kurtisi /* if operating on a DFS channel, enable radar pulse detection */ 38773e4937dSZefir Kurtisi if (sc->hw->conf.radar_enabled) 38873e4937dSZefir Kurtisi rfilt |= ATH9K_RX_FILTER_PHYRADAR | ATH9K_RX_FILTER_PHYERR; 38973e4937dSZefir Kurtisi 390*fce34430SSujith Manoharan spin_lock_bh(&sc->chan_lock); 391*fce34430SSujith Manoharan 392*fce34430SSujith Manoharan if (sc->cur_chan->rxfilter & FIF_PROBE_REQ) 393203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 394203c4805SLuis R. Rodriguez 395203c4805SLuis R. Rodriguez /* 396203c4805SLuis R. Rodriguez * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station 397203c4805SLuis R. Rodriguez * mode interface or when in monitor mode. AP mode does not need this 398203c4805SLuis R. Rodriguez * since it receives all in-BSS frames anyway. 399203c4805SLuis R. Rodriguez */ 4002e286947SFelix Fietkau if (sc->sc_ah->is_monitoring) 401203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 402203c4805SLuis R. Rodriguez 403*fce34430SSujith Manoharan if (sc->cur_chan->rxfilter & FIF_CONTROL) 404203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 405203c4805SLuis R. Rodriguez 406203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 407cfda6695SBen Greear (sc->nvifs <= 1) && 408*fce34430SSujith Manoharan !(sc->cur_chan->rxfilter & FIF_BCN_PRBRESP_PROMISC)) 409203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 410203c4805SLuis R. Rodriguez else 411203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 412203c4805SLuis R. Rodriguez 413264bbec8SFelix Fietkau if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) || 414*fce34430SSujith Manoharan (sc->cur_chan->rxfilter & FIF_PSPOLL)) 415203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 416203c4805SLuis R. Rodriguez 4173d1132d0SSujith Manoharan if (sc->cur_chandef.width != NL80211_CHAN_WIDTH_20_NOHT) 4187ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4197ea310beSSujith 420*fce34430SSujith Manoharan if (sc->nvifs > 1 || (sc->cur_chan->rxfilter & FIF_OTHER_BSS)) { 421a549459cSThomas Wagner /* This is needed for older chips */ 422a549459cSThomas Wagner if (sc->sc_ah->hw_version.macVersion <= AR_SREV_VERSION_9160) 4235eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 424203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 425203c4805SLuis R. Rodriguez } 426203c4805SLuis R. Rodriguez 4272c323058SSujith Manoharan if (AR_SREV_9550(sc->sc_ah) || AR_SREV_9531(sc->sc_ah)) 428b3d7aa43SGabor Juhos rfilt |= ATH9K_RX_FILTER_4ADDRESS; 429b3d7aa43SGabor Juhos 430499afaccSSujith Manoharan if (ath9k_is_chanctx_enabled() && 43178b21949SFelix Fietkau test_bit(ATH_OP_SCANNING, &common->op_flags)) 43278b21949SFelix Fietkau rfilt |= ATH9K_RX_FILTER_BEACON; 43378b21949SFelix Fietkau 434*fce34430SSujith Manoharan spin_unlock_bh(&sc->chan_lock); 435*fce34430SSujith Manoharan 436203c4805SLuis R. Rodriguez return rfilt; 437203c4805SLuis R. Rodriguez 438203c4805SLuis R. Rodriguez } 439203c4805SLuis R. Rodriguez 44019ec477fSSujith Manoharan void ath_startrecv(struct ath_softc *sc) 441203c4805SLuis R. Rodriguez { 442203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 4431a04d59dSFelix Fietkau struct ath_rxbuf *bf, *tbf; 444203c4805SLuis R. Rodriguez 445b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 446b5c80475SFelix Fietkau ath_edma_start_recv(sc); 44719ec477fSSujith Manoharan return; 448b5c80475SFelix Fietkau } 449b5c80475SFelix Fietkau 450203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 451203c4805SLuis R. Rodriguez goto start_recv; 452203c4805SLuis R. Rodriguez 453e96542e5SFelix Fietkau sc->rx.buf_hold = NULL; 454203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 455203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 4567dd74f5fSFelix Fietkau ath_rx_buf_link(sc, bf, false); 457203c4805SLuis R. Rodriguez } 458203c4805SLuis R. Rodriguez 459203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 460203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 461203c4805SLuis R. Rodriguez goto start_recv; 462203c4805SLuis R. Rodriguez 4631a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 464203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 465203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 466203c4805SLuis R. Rodriguez 467203c4805SLuis R. Rodriguez start_recv: 468203c4805SLuis R. Rodriguez ath_opmode_init(sc); 469fbbcd146SFelix Fietkau ath9k_hw_startpcureceive(ah, sc->cur_chan->offchannel); 470203c4805SLuis R. Rodriguez } 471203c4805SLuis R. Rodriguez 4724b883f02SFelix Fietkau static void ath_flushrecv(struct ath_softc *sc) 4734b883f02SFelix Fietkau { 4744b883f02SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 4754b883f02SFelix Fietkau ath_rx_tasklet(sc, 1, true); 4764b883f02SFelix Fietkau ath_rx_tasklet(sc, 1, false); 4774b883f02SFelix Fietkau } 4784b883f02SFelix Fietkau 479203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 480203c4805SLuis R. Rodriguez { 481203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 4825882da02SFelix Fietkau bool stopped, reset = false; 483203c4805SLuis R. Rodriguez 484d47844a0SFelix Fietkau ath9k_hw_abortpcurecv(ah); 485203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 4865882da02SFelix Fietkau stopped = ath9k_hw_stopdmarecv(ah, &reset); 487b5c80475SFelix Fietkau 4884b883f02SFelix Fietkau ath_flushrecv(sc); 4894b883f02SFelix Fietkau 490b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 491b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 492b5c80475SFelix Fietkau else 493203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 494203c4805SLuis R. Rodriguez 495d584747bSRajkumar Manoharan if (!(ah->ah_flags & AH_UNPLUGGED) && 496d584747bSRajkumar Manoharan unlikely(!stopped)) { 497d7fd1b50SBen Greear ath_err(ath9k_hw_common(sc->sc_ah), 498d7fd1b50SBen Greear "Could not stop RX, we could be " 49978a7685eSLuis R. Rodriguez "confusing the DMA engine when we start RX up\n"); 500d7fd1b50SBen Greear ATH_DBG_WARN_ON_ONCE(!stopped); 501d7fd1b50SBen Greear } 5022232d31bSFelix Fietkau return stopped && !reset; 503203c4805SLuis R. Rodriguez } 504203c4805SLuis R. Rodriguez 505cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 506cc65965cSJouni Malinen { 507cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 508cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 509cc65965cSJouni Malinen u8 *pos, *end, id, elen; 510cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 511cc65965cSJouni Malinen 512cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 513cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 514cc65965cSJouni Malinen end = skb->data + skb->len; 515cc65965cSJouni Malinen 516cc65965cSJouni Malinen while (pos + 2 < end) { 517cc65965cSJouni Malinen id = *pos++; 518cc65965cSJouni Malinen elen = *pos++; 519cc65965cSJouni Malinen if (pos + elen > end) 520cc65965cSJouni Malinen break; 521cc65965cSJouni Malinen 522cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 523cc65965cSJouni Malinen if (elen < sizeof(*tim)) 524cc65965cSJouni Malinen break; 525cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 526cc65965cSJouni Malinen if (tim->dtim_count != 0) 527cc65965cSJouni Malinen break; 528cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 529cc65965cSJouni Malinen } 530cc65965cSJouni Malinen 531cc65965cSJouni Malinen pos += elen; 532cc65965cSJouni Malinen } 533cc65965cSJouni Malinen 534cc65965cSJouni Malinen return false; 535cc65965cSJouni Malinen } 536cc65965cSJouni Malinen 537cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 538cc65965cSJouni Malinen { 5391510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 540cc65965cSJouni Malinen 541cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 542cc65965cSJouni Malinen return; 543cc65965cSJouni Malinen 5441b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 545293dc5dfSGabor Juhos 5461b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 5471b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 548d2182b69SJoe Perches ath_dbg(common, PS, 5491a6404a1SSujith Manoharan "Reconfigure beacon timers based on synchronized timestamp\n"); 550ca900ac9SRajkumar Manoharan if (!(WARN_ON_ONCE(sc->cur_chan->beacon.beacon_interval == 0))) 551ef4ad633SSujith Manoharan ath9k_set_beacon(sc); 552c7dd40c9SSujith Manoharan 553c7dd40c9SSujith Manoharan ath9k_p2p_beacon_sync(sc); 554ccdfeab6SJouni Malinen } 555ccdfeab6SJouni Malinen 556cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 557cc65965cSJouni Malinen /* 558cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 55958f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 56058f5fffdSGabor Juhos * received properly, the next beacon frame will work as 56158f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 56258f5fffdSGabor Juhos * so we are waiting for it as well. 563cc65965cSJouni Malinen */ 564d2182b69SJoe Perches ath_dbg(common, PS, 565226afe68SJoe Perches "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n"); 5661b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 567cc65965cSJouni Malinen return; 568cc65965cSJouni Malinen } 569cc65965cSJouni Malinen 5701b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 571cc65965cSJouni Malinen /* 572cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 573cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 574cc65965cSJouni Malinen * been delivered. 575cc65965cSJouni Malinen */ 5761b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 577d2182b69SJoe Perches ath_dbg(common, PS, "PS wait for CAB frames timed out\n"); 578cc65965cSJouni Malinen } 579cc65965cSJouni Malinen } 580cc65965cSJouni Malinen 581f73c604cSRajkumar Manoharan static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon) 582cc65965cSJouni Malinen { 583cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 584c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 585cc65965cSJouni Malinen 586cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 587cc65965cSJouni Malinen 588cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 589ededf1f8SVasanthakumar Thiagarajan if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc)) 59007c15a3fSSujith Manoharan && mybeacon) { 591cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 59207c15a3fSSujith Manoharan } else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 593cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 594cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 595cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 596cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 597cc65965cSJouni Malinen /* 598cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 599cc65965cSJouni Malinen * point. 600cc65965cSJouni Malinen */ 6013fac6dfdSSenthil Balasubramanian sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON); 602d2182b69SJoe Perches ath_dbg(common, PS, 603c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 6041b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 6059a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 6069a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 6071b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 608d2182b69SJoe Perches ath_dbg(common, PS, 609226afe68SJoe Perches "Going back to sleep after having received PS-Poll data (0x%lx)\n", 6101b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 6111b04b930SSujith PS_WAIT_FOR_CAB | 6121b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6131b04b930SSujith PS_WAIT_FOR_TX_ACK)); 614cc65965cSJouni Malinen } 615cc65965cSJouni Malinen } 616cc65965cSJouni Malinen 617b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 6183a2923e8SFelix Fietkau enum ath9k_rx_qtype qtype, 6193a2923e8SFelix Fietkau struct ath_rx_status *rs, 6201a04d59dSFelix Fietkau struct ath_rxbuf **dest) 621203c4805SLuis R. Rodriguez { 622b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 623203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 62427c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 625b5c80475SFelix Fietkau struct sk_buff *skb; 6261a04d59dSFelix Fietkau struct ath_rxbuf *bf; 627b5c80475SFelix Fietkau int ret; 628203c4805SLuis R. Rodriguez 629b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 630b5c80475SFelix Fietkau if (!skb) 631b5c80475SFelix Fietkau return false; 632203c4805SLuis R. Rodriguez 633b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 634b5c80475SFelix Fietkau BUG_ON(!bf); 635b5c80475SFelix Fietkau 636ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 637b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 638b5c80475SFelix Fietkau 6393a2923e8SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, rs, skb->data); 640ce9426d1SMing Lei if (ret == -EINPROGRESS) { 641ce9426d1SMing Lei /*let device gain the buffer again*/ 642ce9426d1SMing Lei dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 643ce9426d1SMing Lei common->rx_bufsize, DMA_FROM_DEVICE); 644b5c80475SFelix Fietkau return false; 645ce9426d1SMing Lei } 646b5c80475SFelix Fietkau 647b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 648b5c80475SFelix Fietkau if (ret == -EINVAL) { 649b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 650b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 651b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 652b5c80475SFelix Fietkau 6533a2923e8SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 6543a2923e8SFelix Fietkau if (skb) { 655b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 656b5c80475SFelix Fietkau BUG_ON(!bf); 657b5c80475SFelix Fietkau 658b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 659b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 660b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 661b5c80475SFelix Fietkau } 6626bb51c70STom Hughes 6636bb51c70STom Hughes bf = NULL; 6643a2923e8SFelix Fietkau } 665b5c80475SFelix Fietkau 6663a2923e8SFelix Fietkau *dest = bf; 667b5c80475SFelix Fietkau return true; 668b5c80475SFelix Fietkau } 669b5c80475SFelix Fietkau 6701a04d59dSFelix Fietkau static struct ath_rxbuf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 671b5c80475SFelix Fietkau struct ath_rx_status *rs, 672b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 673b5c80475SFelix Fietkau { 6741a04d59dSFelix Fietkau struct ath_rxbuf *bf = NULL; 675b5c80475SFelix Fietkau 6763a2923e8SFelix Fietkau while (ath_edma_get_buffers(sc, qtype, rs, &bf)) { 6773a2923e8SFelix Fietkau if (!bf) 6783a2923e8SFelix Fietkau continue; 679b5c80475SFelix Fietkau 680b5c80475SFelix Fietkau return bf; 681b5c80475SFelix Fietkau } 6823a2923e8SFelix Fietkau return NULL; 6833a2923e8SFelix Fietkau } 684b5c80475SFelix Fietkau 6851a04d59dSFelix Fietkau static struct ath_rxbuf *ath_get_next_rx_buf(struct ath_softc *sc, 686b5c80475SFelix Fietkau struct ath_rx_status *rs) 687b5c80475SFelix Fietkau { 688b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 689b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 690b5c80475SFelix Fietkau struct ath_desc *ds; 6911a04d59dSFelix Fietkau struct ath_rxbuf *bf; 692b5c80475SFelix Fietkau int ret; 693203c4805SLuis R. Rodriguez 694203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 695203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 696b5c80475SFelix Fietkau return NULL; 697203c4805SLuis R. Rodriguez } 698203c4805SLuis R. Rodriguez 6991a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 700e96542e5SFelix Fietkau if (bf == sc->rx.buf_hold) 701e96542e5SFelix Fietkau return NULL; 702e96542e5SFelix Fietkau 703203c4805SLuis R. Rodriguez ds = bf->bf_desc; 704203c4805SLuis R. Rodriguez 705203c4805SLuis R. Rodriguez /* 706203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 707203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 708203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 709203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 710203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 711203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 712203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 713203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 714203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 715203c4805SLuis R. Rodriguez */ 7163de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, ds, rs); 717b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 71829bffa96SFelix Fietkau struct ath_rx_status trs; 7191a04d59dSFelix Fietkau struct ath_rxbuf *tbf; 720203c4805SLuis R. Rodriguez struct ath_desc *tds; 721203c4805SLuis R. Rodriguez 72229bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 723203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 724203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 725b5c80475SFelix Fietkau return NULL; 726203c4805SLuis R. Rodriguez } 727203c4805SLuis R. Rodriguez 7281a04d59dSFelix Fietkau tbf = list_entry(bf->list.next, struct ath_rxbuf, list); 729203c4805SLuis R. Rodriguez 730203c4805SLuis R. Rodriguez /* 731203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 732203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 733203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 734203c4805SLuis R. Rodriguez * set or not. 735203c4805SLuis R. Rodriguez * 736203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 737203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 738203c4805SLuis R. Rodriguez * this descriptor and continue... 739203c4805SLuis R. Rodriguez */ 740203c4805SLuis R. Rodriguez 741203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 7423de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, tds, &trs); 743b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 744b5c80475SFelix Fietkau return NULL; 745723e7113SFelix Fietkau 746723e7113SFelix Fietkau /* 747b7b146c9SFelix Fietkau * Re-check previous descriptor, in case it has been filled 748b7b146c9SFelix Fietkau * in the mean time. 749b7b146c9SFelix Fietkau */ 750b7b146c9SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, ds, rs); 751b7b146c9SFelix Fietkau if (ret == -EINPROGRESS) { 752b7b146c9SFelix Fietkau /* 753723e7113SFelix Fietkau * mark descriptor as zero-length and set the 'more' 754723e7113SFelix Fietkau * flag to ensure that both buffers get discarded 755723e7113SFelix Fietkau */ 756723e7113SFelix Fietkau rs->rs_datalen = 0; 757723e7113SFelix Fietkau rs->rs_more = true; 758203c4805SLuis R. Rodriguez } 759b7b146c9SFelix Fietkau } 760203c4805SLuis R. Rodriguez 761a3dc48e8SFelix Fietkau list_del(&bf->list); 762b5c80475SFelix Fietkau if (!bf->bf_mpdu) 763b5c80475SFelix Fietkau return bf; 764203c4805SLuis R. Rodriguez 765203c4805SLuis R. Rodriguez /* 766203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 767203c4805SLuis R. Rodriguez * 1. accessing the frame 768203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 769203c4805SLuis R. Rodriguez */ 770ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 771cc861f74SLuis R. Rodriguez common->rx_bufsize, 772203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 773203c4805SLuis R. Rodriguez 774b5c80475SFelix Fietkau return bf; 775b5c80475SFelix Fietkau } 776b5c80475SFelix Fietkau 777e0dd1a96SSujith Manoharan static void ath9k_process_tsf(struct ath_rx_status *rs, 778e0dd1a96SSujith Manoharan struct ieee80211_rx_status *rxs, 779e0dd1a96SSujith Manoharan u64 tsf) 780e0dd1a96SSujith Manoharan { 781e0dd1a96SSujith Manoharan u32 tsf_lower = tsf & 0xffffffff; 782e0dd1a96SSujith Manoharan 783e0dd1a96SSujith Manoharan rxs->mactime = (tsf & ~0xffffffffULL) | rs->rs_tstamp; 784e0dd1a96SSujith Manoharan if (rs->rs_tstamp > tsf_lower && 785e0dd1a96SSujith Manoharan unlikely(rs->rs_tstamp - tsf_lower > 0x10000000)) 786e0dd1a96SSujith Manoharan rxs->mactime -= 0x100000000ULL; 787e0dd1a96SSujith Manoharan 788e0dd1a96SSujith Manoharan if (rs->rs_tstamp < tsf_lower && 789e0dd1a96SSujith Manoharan unlikely(tsf_lower - rs->rs_tstamp > 0x10000000)) 790e0dd1a96SSujith Manoharan rxs->mactime += 0x100000000ULL; 791e0dd1a96SSujith Manoharan } 792e0dd1a96SSujith Manoharan 793d435700fSSujith /* 794d435700fSSujith * For Decrypt or Demic errors, we only mark packet status here and always push 795d435700fSSujith * up the frame up to let mac80211 handle the actual error case, be it no 796d435700fSSujith * decryption key or real decryption error. This let us keep statistics there. 797d435700fSSujith */ 798723e7113SFelix Fietkau static int ath9k_rx_skb_preprocess(struct ath_softc *sc, 7996f38482eSSujith Manoharan struct sk_buff *skb, 800d435700fSSujith struct ath_rx_status *rx_stats, 801d435700fSSujith struct ieee80211_rx_status *rx_status, 802e0dd1a96SSujith Manoharan bool *decrypt_error, u64 tsf) 803d435700fSSujith { 804723e7113SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 805723e7113SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 806723e7113SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 8076f38482eSSujith Manoharan struct ieee80211_hdr *hdr; 808723e7113SFelix Fietkau bool discard_current = sc->rx.discard_next; 809723e7113SFelix Fietkau 8105871d2d7SSujith Manoharan /* 8115871d2d7SSujith Manoharan * Discard corrupt descriptors which are marked in 8125871d2d7SSujith Manoharan * ath_get_next_rx_buf(). 8135871d2d7SSujith Manoharan */ 814723e7113SFelix Fietkau if (discard_current) 815b7b146c9SFelix Fietkau goto corrupt; 816b7b146c9SFelix Fietkau 817b7b146c9SFelix Fietkau sc->rx.discard_next = false; 818f749b946SFelix Fietkau 819d435700fSSujith /* 8205871d2d7SSujith Manoharan * Discard zero-length packets. 8215871d2d7SSujith Manoharan */ 8225871d2d7SSujith Manoharan if (!rx_stats->rs_datalen) { 8235871d2d7SSujith Manoharan RX_STAT_INC(rx_len_err); 824b7b146c9SFelix Fietkau goto corrupt; 8255871d2d7SSujith Manoharan } 8265871d2d7SSujith Manoharan 8275871d2d7SSujith Manoharan /* 8285871d2d7SSujith Manoharan * rs_status follows rs_datalen so if rs_datalen is too large 8295871d2d7SSujith Manoharan * we can take a hint that hardware corrupted it, so ignore 8305871d2d7SSujith Manoharan * those frames. 8315871d2d7SSujith Manoharan */ 8325871d2d7SSujith Manoharan if (rx_stats->rs_datalen > (common->rx_bufsize - ah->caps.rx_status_len)) { 8335871d2d7SSujith Manoharan RX_STAT_INC(rx_len_err); 834b7b146c9SFelix Fietkau goto corrupt; 8355871d2d7SSujith Manoharan } 8365871d2d7SSujith Manoharan 8374a470647SSujith Manoharan /* Only use status info from the last fragment */ 8384a470647SSujith Manoharan if (rx_stats->rs_more) 8394a470647SSujith Manoharan return 0; 8404a470647SSujith Manoharan 841b0925595SSujith Manoharan /* 842b0925595SSujith Manoharan * Return immediately if the RX descriptor has been marked 843b0925595SSujith Manoharan * as corrupt based on the various error bits. 844b0925595SSujith Manoharan * 845b0925595SSujith Manoharan * This is different from the other corrupt descriptor 846b0925595SSujith Manoharan * condition handled above. 847b0925595SSujith Manoharan */ 848b7b146c9SFelix Fietkau if (rx_stats->rs_status & ATH9K_RXERR_CORRUPT_DESC) 849b7b146c9SFelix Fietkau goto corrupt; 850b0925595SSujith Manoharan 8516f38482eSSujith Manoharan hdr = (struct ieee80211_hdr *) (skb->data + ah->caps.rx_status_len); 8526f38482eSSujith Manoharan 853e0dd1a96SSujith Manoharan ath9k_process_tsf(rx_stats, rx_status, tsf); 8545e85a32aSSujith Manoharan ath_debug_stat_rx(sc, rx_stats); 855e0dd1a96SSujith Manoharan 8565871d2d7SSujith Manoharan /* 8576b87d71cSSujith Manoharan * Process PHY errors and return so that the packet 8586b87d71cSSujith Manoharan * can be dropped. 8596b87d71cSSujith Manoharan */ 8606b87d71cSSujith Manoharan if (rx_stats->rs_status & ATH9K_RXERR_PHY) { 8616b87d71cSSujith Manoharan ath9k_dfs_process_phyerr(sc, hdr, rx_stats, rx_status->mactime); 8626b87d71cSSujith Manoharan if (ath_process_fft(sc, hdr, rx_stats, rx_status->mactime)) 8636b87d71cSSujith Manoharan RX_STAT_INC(rx_spectral); 8646b87d71cSSujith Manoharan 865b7b146c9SFelix Fietkau return -EINVAL; 8666b87d71cSSujith Manoharan } 8676b87d71cSSujith Manoharan 8686b87d71cSSujith Manoharan /* 869d435700fSSujith * everything but the rate is checked here, the rate check is done 870d435700fSSujith * separately to avoid doing two lookups for a rate for each frame. 871d435700fSSujith */ 872*fce34430SSujith Manoharan spin_lock_bh(&sc->chan_lock); 873*fce34430SSujith Manoharan if (!ath9k_cmn_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error, 874*fce34430SSujith Manoharan sc->cur_chan->rxfilter)) { 875*fce34430SSujith Manoharan spin_unlock_bh(&sc->chan_lock); 876b7b146c9SFelix Fietkau return -EINVAL; 877*fce34430SSujith Manoharan } 878*fce34430SSujith Manoharan spin_unlock_bh(&sc->chan_lock); 879d435700fSSujith 8801cc47a5bSOleksij Rempel if (ath_is_mybeacon(common, hdr)) { 8811cc47a5bSOleksij Rempel RX_STAT_INC(rx_beacons); 8821cc47a5bSOleksij Rempel rx_stats->is_mybeacon = true; 8831cc47a5bSOleksij Rempel } 8846f38482eSSujith Manoharan 885ff9a93f2SSujith Manoharan /* 886ff9a93f2SSujith Manoharan * This shouldn't happen, but have a safety check anyway. 887ff9a93f2SSujith Manoharan */ 888b7b146c9SFelix Fietkau if (WARN_ON(!ah->curchan)) 889b7b146c9SFelix Fietkau return -EINVAL; 890ff9a93f2SSujith Manoharan 89112746036SOleksij Rempel if (ath9k_cmn_process_rate(common, hw, rx_stats, rx_status)) { 89212746036SOleksij Rempel /* 89312746036SOleksij Rempel * No valid hardware bitrate found -- we should not get here 89412746036SOleksij Rempel * because hardware has already validated this frame as OK. 89512746036SOleksij Rempel */ 89612746036SOleksij Rempel ath_dbg(common, ANY, "unsupported hw bitrate detected 0x%02x using 1 Mbit\n", 89712746036SOleksij Rempel rx_stats->rs_rate); 89812746036SOleksij Rempel RX_STAT_INC(rx_rate_err); 899b7b146c9SFelix Fietkau return -EINVAL; 9007c5c73cdSSujith Manoharan } 901d435700fSSujith 90227babf9fSSujith Manoharan if (ath9k_is_chanctx_enabled()) { 90370b06dacSSujith Manoharan if (rx_stats->is_mybeacon) 90470b06dacSSujith Manoharan ath_chanctx_beacon_recv_ev(sc, rx_stats->rs_tstamp, 90527babf9fSSujith Manoharan ATH_CHANCTX_EVENT_BEACON_RECEIVED); 90627babf9fSSujith Manoharan } 90758b57375SFelix Fietkau 90832efb0ccSOleksij Rempel ath9k_cmn_process_rssi(common, hw, rx_stats, rx_status); 90974a97755SSujith Manoharan 910ff9a93f2SSujith Manoharan rx_status->band = ah->curchan->chan->band; 911ff9a93f2SSujith Manoharan rx_status->freq = ah->curchan->chan->center_freq; 912d435700fSSujith rx_status->antenna = rx_stats->rs_antenna; 91396d21371SThomas Pedersen rx_status->flag |= RX_FLAG_MACTIME_END; 914d435700fSSujith 915a5525d9cSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 916a5525d9cSSujith Manoharan if (ieee80211_is_data_present(hdr->frame_control) && 917a5525d9cSSujith Manoharan !ieee80211_is_qos_nullfunc(hdr->frame_control)) 918a5525d9cSSujith Manoharan sc->rx.num_pkts++; 919a5525d9cSSujith Manoharan #endif 920a5525d9cSSujith Manoharan 921b7b146c9SFelix Fietkau return 0; 922b7b146c9SFelix Fietkau 923b7b146c9SFelix Fietkau corrupt: 924b7b146c9SFelix Fietkau sc->rx.discard_next = rx_stats->rs_more; 925b7b146c9SFelix Fietkau return -EINVAL; 926d435700fSSujith } 927d435700fSSujith 928c3124df7SSujith Manoharan /* 929c3124df7SSujith Manoharan * Run the LNA combining algorithm only in these cases: 930c3124df7SSujith Manoharan * 931c3124df7SSujith Manoharan * Standalone WLAN cards with both LNA/Antenna diversity 932c3124df7SSujith Manoharan * enabled in the EEPROM. 933c3124df7SSujith Manoharan * 934c3124df7SSujith Manoharan * WLAN+BT cards which are in the supported card list 935c3124df7SSujith Manoharan * in ath_pci_id_table and the user has loaded the 936c3124df7SSujith Manoharan * driver with "bt_ant_diversity" set to true. 937c3124df7SSujith Manoharan */ 938c3124df7SSujith Manoharan static void ath9k_antenna_check(struct ath_softc *sc, 939c3124df7SSujith Manoharan struct ath_rx_status *rs) 940c3124df7SSujith Manoharan { 941c3124df7SSujith Manoharan struct ath_hw *ah = sc->sc_ah; 942c3124df7SSujith Manoharan struct ath9k_hw_capabilities *pCap = &ah->caps; 943c3124df7SSujith Manoharan struct ath_common *common = ath9k_hw_common(ah); 944c3124df7SSujith Manoharan 945c3124df7SSujith Manoharan if (!(ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)) 946c3124df7SSujith Manoharan return; 947c3124df7SSujith Manoharan 948c3124df7SSujith Manoharan /* 949c3124df7SSujith Manoharan * Change the default rx antenna if rx diversity 950c3124df7SSujith Manoharan * chooses the other antenna 3 times in a row. 951c3124df7SSujith Manoharan */ 952c3124df7SSujith Manoharan if (sc->rx.defant != rs->rs_antenna) { 953c3124df7SSujith Manoharan if (++sc->rx.rxotherant >= 3) 954c3124df7SSujith Manoharan ath_setdefantenna(sc, rs->rs_antenna); 955c3124df7SSujith Manoharan } else { 956c3124df7SSujith Manoharan sc->rx.rxotherant = 0; 957c3124df7SSujith Manoharan } 958c3124df7SSujith Manoharan 959c3124df7SSujith Manoharan if (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV) { 960c3124df7SSujith Manoharan if (common->bt_ant_diversity) 961c3124df7SSujith Manoharan ath_ant_comb_scan(sc, rs); 962c3124df7SSujith Manoharan } else { 963c3124df7SSujith Manoharan ath_ant_comb_scan(sc, rs); 964c3124df7SSujith Manoharan } 965c3124df7SSujith Manoharan } 966c3124df7SSujith Manoharan 96721fbbca3SChristian Lamparter static void ath9k_apply_ampdu_details(struct ath_softc *sc, 96821fbbca3SChristian Lamparter struct ath_rx_status *rs, struct ieee80211_rx_status *rxs) 96921fbbca3SChristian Lamparter { 97021fbbca3SChristian Lamparter if (rs->rs_isaggr) { 97121fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_DETAILS | RX_FLAG_AMPDU_LAST_KNOWN; 97221fbbca3SChristian Lamparter 97321fbbca3SChristian Lamparter rxs->ampdu_reference = sc->rx.ampdu_ref; 97421fbbca3SChristian Lamparter 97521fbbca3SChristian Lamparter if (!rs->rs_moreaggr) { 97621fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_IS_LAST; 97721fbbca3SChristian Lamparter sc->rx.ampdu_ref++; 97821fbbca3SChristian Lamparter } 97921fbbca3SChristian Lamparter 98021fbbca3SChristian Lamparter if (rs->rs_flags & ATH9K_RX_DELIM_CRC_PRE) 98121fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_DELIM_CRC_ERROR; 98221fbbca3SChristian Lamparter } 98321fbbca3SChristian Lamparter } 98421fbbca3SChristian Lamparter 985b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 986b5c80475SFelix Fietkau { 9871a04d59dSFelix Fietkau struct ath_rxbuf *bf; 9880d95521eSFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb; 989b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 990b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 991b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 9927545daf4SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 993b5c80475SFelix Fietkau int retval; 994b5c80475SFelix Fietkau struct ath_rx_status rs; 995b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 996b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 997b5c80475SFelix Fietkau int dma_type; 998a6d2055bSFelix Fietkau u64 tsf = 0; 9998ab2cd09SLuis R. Rodriguez unsigned long flags; 10002e1cd495SFelix Fietkau dma_addr_t new_buf_addr; 1001c82552c5STim Harvey unsigned int budget = 512; 1002b5c80475SFelix Fietkau 1003b5c80475SFelix Fietkau if (edma) 1004b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 100556824223SMing Lei else 100656824223SMing Lei dma_type = DMA_FROM_DEVICE; 1007b5c80475SFelix Fietkau 1008b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 1009b5c80475SFelix Fietkau 1010a6d2055bSFelix Fietkau tsf = ath9k_hw_gettsf64(ah); 1011a6d2055bSFelix Fietkau 1012b5c80475SFelix Fietkau do { 1013e1352fdeSLorenzo Bianconi bool decrypt_error = false; 1014b5c80475SFelix Fietkau 1015b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 1016b5c80475SFelix Fietkau if (edma) 1017b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 1018b5c80475SFelix Fietkau else 1019b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 1020b5c80475SFelix Fietkau 1021b5c80475SFelix Fietkau if (!bf) 1022b5c80475SFelix Fietkau break; 1023b5c80475SFelix Fietkau 1024b5c80475SFelix Fietkau skb = bf->bf_mpdu; 1025b5c80475SFelix Fietkau if (!skb) 1026b5c80475SFelix Fietkau continue; 1027b5c80475SFelix Fietkau 10280d95521eSFelix Fietkau /* 10290d95521eSFelix Fietkau * Take frame header from the first fragment and RX status from 10300d95521eSFelix Fietkau * the last one. 10310d95521eSFelix Fietkau */ 10320d95521eSFelix Fietkau if (sc->rx.frag) 10330d95521eSFelix Fietkau hdr_skb = sc->rx.frag; 10340d95521eSFelix Fietkau else 10350d95521eSFelix Fietkau hdr_skb = skb; 10360d95521eSFelix Fietkau 1037f6307ddaSSujith Manoharan rxs = IEEE80211_SKB_RXCB(hdr_skb); 1038ffb1c56aSAshok Nagarajan memset(rxs, 0, sizeof(struct ieee80211_rx_status)); 1039ffb1c56aSAshok Nagarajan 10406f38482eSSujith Manoharan retval = ath9k_rx_skb_preprocess(sc, hdr_skb, &rs, rxs, 1041e0dd1a96SSujith Manoharan &decrypt_error, tsf); 104283c76570SZefir Kurtisi if (retval) 104383c76570SZefir Kurtisi goto requeue_drop_frag; 104483c76570SZefir Kurtisi 1045203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 1046203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 1047cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 1048203c4805SLuis R. Rodriguez 1049203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 1050203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 1051203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 1052203c4805SLuis R. Rodriguez * processing. */ 105315072189SBen Greear if (!requeue_skb) { 105415072189SBen Greear RX_STAT_INC(rx_oom_err); 10550d95521eSFelix Fietkau goto requeue_drop_frag; 105615072189SBen Greear } 1057203c4805SLuis R. Rodriguez 10582e1cd495SFelix Fietkau /* We will now give hardware our shiny new allocated skb */ 10592e1cd495SFelix Fietkau new_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 10602e1cd495SFelix Fietkau common->rx_bufsize, dma_type); 10612e1cd495SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, new_buf_addr))) { 10622e1cd495SFelix Fietkau dev_kfree_skb_any(requeue_skb); 10632e1cd495SFelix Fietkau goto requeue_drop_frag; 10642e1cd495SFelix Fietkau } 10652e1cd495SFelix Fietkau 1066203c4805SLuis R. Rodriguez /* Unmap the frame */ 1067203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 10682e1cd495SFelix Fietkau common->rx_bufsize, dma_type); 1069203c4805SLuis R. Rodriguez 1070176f0e84SSujith Manoharan bf->bf_mpdu = requeue_skb; 1071176f0e84SSujith Manoharan bf->bf_buf_addr = new_buf_addr; 1072176f0e84SSujith Manoharan 1073b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 1074b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 1075b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 1076203c4805SLuis R. Rodriguez 10770d95521eSFelix Fietkau if (!rs.rs_more) 10785a078fcbSOleksij Rempel ath9k_cmn_rx_skb_postprocess(common, hdr_skb, &rs, 1079c9b14170SLuis R. Rodriguez rxs, decrypt_error); 1080203c4805SLuis R. Rodriguez 10810d95521eSFelix Fietkau if (rs.rs_more) { 108215072189SBen Greear RX_STAT_INC(rx_frags); 10830d95521eSFelix Fietkau /* 10840d95521eSFelix Fietkau * rs_more indicates chained descriptors which can be 10850d95521eSFelix Fietkau * used to link buffers together for a sort of 10860d95521eSFelix Fietkau * scatter-gather operation. 10870d95521eSFelix Fietkau */ 10880d95521eSFelix Fietkau if (sc->rx.frag) { 10890d95521eSFelix Fietkau /* too many fragments - cannot handle frame */ 10900d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 10910d95521eSFelix Fietkau dev_kfree_skb_any(skb); 109215072189SBen Greear RX_STAT_INC(rx_too_many_frags_err); 10930d95521eSFelix Fietkau skb = NULL; 10940d95521eSFelix Fietkau } 10950d95521eSFelix Fietkau sc->rx.frag = skb; 10960d95521eSFelix Fietkau goto requeue; 10970d95521eSFelix Fietkau } 10980d95521eSFelix Fietkau 10990d95521eSFelix Fietkau if (sc->rx.frag) { 11000d95521eSFelix Fietkau int space = skb->len - skb_tailroom(hdr_skb); 11010d95521eSFelix Fietkau 11020d95521eSFelix Fietkau if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) { 11030d95521eSFelix Fietkau dev_kfree_skb(skb); 110415072189SBen Greear RX_STAT_INC(rx_oom_err); 11050d95521eSFelix Fietkau goto requeue_drop_frag; 11060d95521eSFelix Fietkau } 11070d95521eSFelix Fietkau 1108b5447ff9SEric Dumazet sc->rx.frag = NULL; 1109b5447ff9SEric Dumazet 11100d95521eSFelix Fietkau skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len), 11110d95521eSFelix Fietkau skb->len); 11120d95521eSFelix Fietkau dev_kfree_skb_any(skb); 11130d95521eSFelix Fietkau skb = hdr_skb; 11140d95521eSFelix Fietkau } 11150d95521eSFelix Fietkau 111666760eacSFelix Fietkau if (rxs->flag & RX_FLAG_MMIC_STRIPPED) 111766760eacSFelix Fietkau skb_trim(skb, skb->len - 8); 111866760eacSFelix Fietkau 11198ab2cd09SLuis R. Rodriguez spin_lock_irqsave(&sc->sc_pm_lock, flags); 1120aaef24b4SMohammed Shafi Shajakhan if ((sc->ps_flags & (PS_WAIT_FOR_BEACON | 11211b04b930SSujith PS_WAIT_FOR_CAB | 1122aaef24b4SMohammed Shafi Shajakhan PS_WAIT_FOR_PSPOLL_DATA)) || 1123cedc7e3dSMohammed Shafi Shajakhan ath9k_check_auto_sleep(sc)) 1124f73c604cSRajkumar Manoharan ath_rx_ps(sc, skb, rs.is_mybeacon); 11258ab2cd09SLuis R. Rodriguez spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1126cc65965cSJouni Malinen 1127c3124df7SSujith Manoharan ath9k_antenna_check(sc, &rs); 112821fbbca3SChristian Lamparter ath9k_apply_ampdu_details(sc, &rs, rxs); 1129350e2dcbSSujith Manoharan ath_debug_rate_stats(sc, &rs, skb); 113021fbbca3SChristian Lamparter 11317545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1132cc65965cSJouni Malinen 11330d95521eSFelix Fietkau requeue_drop_frag: 11340d95521eSFelix Fietkau if (sc->rx.frag) { 11350d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 11360d95521eSFelix Fietkau sc->rx.frag = NULL; 11370d95521eSFelix Fietkau } 1138203c4805SLuis R. Rodriguez requeue: 1139b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 1140a3dc48e8SFelix Fietkau 11417dd74f5fSFelix Fietkau if (!edma) { 11427dd74f5fSFelix Fietkau ath_rx_buf_relink(sc, bf, flush); 11433a758134STim Harvey if (!flush) 114495294973SFelix Fietkau ath9k_hw_rxena(ah); 11457dd74f5fSFelix Fietkau } else if (!flush) { 11467dd74f5fSFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 1147b5c80475SFelix Fietkau } 1148c82552c5STim Harvey 1149c82552c5STim Harvey if (!budget--) 1150c82552c5STim Harvey break; 1151203c4805SLuis R. Rodriguez } while (1); 1152203c4805SLuis R. Rodriguez 115329ab0b36SRajkumar Manoharan if (!(ah->imask & ATH9K_INT_RXEOL)) { 115429ab0b36SRajkumar Manoharan ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN); 115572d874c6SFelix Fietkau ath9k_hw_set_interrupts(ah); 115629ab0b36SRajkumar Manoharan } 115729ab0b36SRajkumar Manoharan 1158203c4805SLuis R. Rodriguez return 0; 1159203c4805SLuis R. Rodriguez } 1160