1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h> 18203c4805SLuis R. Rodriguez #include "ath9k.h" 19b622a720SLuis R. Rodriguez #include "ar9003_mac.h" 20203c4805SLuis R. Rodriguez 21b5c80475SFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb)) 22b5c80475SFelix Fietkau 23102885a5SVasanthakumar Thiagarajan static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta, 24102885a5SVasanthakumar Thiagarajan int mindelta, int main_rssi_avg, 25102885a5SVasanthakumar Thiagarajan int alt_rssi_avg, int pkt_count) 26102885a5SVasanthakumar Thiagarajan { 27102885a5SVasanthakumar Thiagarajan return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 28102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + maxdelta)) || 29102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50); 30102885a5SVasanthakumar Thiagarajan } 31102885a5SVasanthakumar Thiagarajan 32b85c5734SMohammed Shafi Shajakhan static inline bool ath_ant_div_comb_alt_check(u8 div_group, int alt_ratio, 33b85c5734SMohammed Shafi Shajakhan int curr_main_set, int curr_alt_set, 34b85c5734SMohammed Shafi Shajakhan int alt_rssi_avg, int main_rssi_avg) 35b85c5734SMohammed Shafi Shajakhan { 36b85c5734SMohammed Shafi Shajakhan bool result = false; 37b85c5734SMohammed Shafi Shajakhan switch (div_group) { 38b85c5734SMohammed Shafi Shajakhan case 0: 39b85c5734SMohammed Shafi Shajakhan if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) 40b85c5734SMohammed Shafi Shajakhan result = true; 41b85c5734SMohammed Shafi Shajakhan break; 42b85c5734SMohammed Shafi Shajakhan case 1: 4366ce235aSGabor Juhos case 2: 44b85c5734SMohammed Shafi Shajakhan if ((((curr_main_set == ATH_ANT_DIV_COMB_LNA2) && 45b85c5734SMohammed Shafi Shajakhan (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) && 46b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= (main_rssi_avg - 5))) || 47b85c5734SMohammed Shafi Shajakhan ((curr_main_set == ATH_ANT_DIV_COMB_LNA1) && 48b85c5734SMohammed Shafi Shajakhan (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) && 49b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= (main_rssi_avg - 2)))) && 50b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= 4)) 51b85c5734SMohammed Shafi Shajakhan result = true; 52b85c5734SMohammed Shafi Shajakhan else 53b85c5734SMohammed Shafi Shajakhan result = false; 54b85c5734SMohammed Shafi Shajakhan break; 55b85c5734SMohammed Shafi Shajakhan } 56b85c5734SMohammed Shafi Shajakhan 57b85c5734SMohammed Shafi Shajakhan return result; 58b85c5734SMohammed Shafi Shajakhan } 59b85c5734SMohammed Shafi Shajakhan 60ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc) 61ededf1f8SVasanthakumar Thiagarajan { 62ededf1f8SVasanthakumar Thiagarajan return sc->ps_enabled && 63ededf1f8SVasanthakumar Thiagarajan (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP); 64ededf1f8SVasanthakumar Thiagarajan } 65ededf1f8SVasanthakumar Thiagarajan 66203c4805SLuis R. Rodriguez /* 67203c4805SLuis R. Rodriguez * Setup and link descriptors. 68203c4805SLuis R. Rodriguez * 69203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 70203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 71203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 72203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 73203c4805SLuis R. Rodriguez */ 74203c4805SLuis R. Rodriguez static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf) 75203c4805SLuis R. Rodriguez { 76203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 77cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 78203c4805SLuis R. Rodriguez struct ath_desc *ds; 79203c4805SLuis R. Rodriguez struct sk_buff *skb; 80203c4805SLuis R. Rodriguez 81203c4805SLuis R. Rodriguez ATH_RXBUF_RESET(bf); 82203c4805SLuis R. Rodriguez 83203c4805SLuis R. Rodriguez ds = bf->bf_desc; 84203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 85203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 86203c4805SLuis R. Rodriguez 87203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 88203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 899680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 90203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 91203c4805SLuis R. Rodriguez 92cc861f74SLuis R. Rodriguez /* 93cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 94203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 95cc861f74SLuis R. Rodriguez * to process 96cc861f74SLuis R. Rodriguez */ 97203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 98cc861f74SLuis R. Rodriguez common->rx_bufsize, 99203c4805SLuis R. Rodriguez 0); 100203c4805SLuis R. Rodriguez 101203c4805SLuis R. Rodriguez if (sc->rx.rxlink == NULL) 102203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 103203c4805SLuis R. Rodriguez else 104203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 105203c4805SLuis R. Rodriguez 106203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 107203c4805SLuis R. Rodriguez } 108203c4805SLuis R. Rodriguez 109203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 110203c4805SLuis R. Rodriguez { 111203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 112203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 113203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 114203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 115203c4805SLuis R. Rodriguez } 116203c4805SLuis R. Rodriguez 117203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 118203c4805SLuis R. Rodriguez { 119203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 1201510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 1211510718dSLuis R. Rodriguez 122203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 123203c4805SLuis R. Rodriguez 124203c4805SLuis R. Rodriguez /* configure rx filter */ 125203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 126203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 127203c4805SLuis R. Rodriguez 128203c4805SLuis R. Rodriguez /* configure bssid mask */ 12913b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 130203c4805SLuis R. Rodriguez 131203c4805SLuis R. Rodriguez /* configure operational mode */ 132203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 133203c4805SLuis R. Rodriguez 134203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 135203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 136203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 137203c4805SLuis R. Rodriguez } 138203c4805SLuis R. Rodriguez 139b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 140b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 141b5c80475SFelix Fietkau { 142b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 143b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 144b5c80475SFelix Fietkau struct sk_buff *skb; 145b5c80475SFelix Fietkau struct ath_buf *bf; 146b5c80475SFelix Fietkau 147b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 148b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 149b5c80475SFelix Fietkau return false; 150b5c80475SFelix Fietkau 151b5c80475SFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 152b5c80475SFelix Fietkau list_del_init(&bf->list); 153b5c80475SFelix Fietkau 154b5c80475SFelix Fietkau skb = bf->bf_mpdu; 155b5c80475SFelix Fietkau 156b5c80475SFelix Fietkau ATH_RXBUF_RESET(bf); 157b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 158b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 159b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 160b5c80475SFelix Fietkau 161b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 162b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 163b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_fifo, skb); 164b5c80475SFelix Fietkau 165b5c80475SFelix Fietkau return true; 166b5c80475SFelix Fietkau } 167b5c80475SFelix Fietkau 168b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 169b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype, int size) 170b5c80475SFelix Fietkau { 171b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 172b5c80475SFelix Fietkau u32 nbuf = 0; 173b5c80475SFelix Fietkau 174b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 175226afe68SJoe Perches ath_dbg(common, ATH_DBG_QUEUE, "No free rx buf available\n"); 176b5c80475SFelix Fietkau return; 177b5c80475SFelix Fietkau } 178b5c80475SFelix Fietkau 179b5c80475SFelix Fietkau while (!list_empty(&sc->rx.rxbuf)) { 180b5c80475SFelix Fietkau nbuf++; 181b5c80475SFelix Fietkau 182b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 183b5c80475SFelix Fietkau break; 184b5c80475SFelix Fietkau 185b5c80475SFelix Fietkau if (nbuf >= size) 186b5c80475SFelix Fietkau break; 187b5c80475SFelix Fietkau } 188b5c80475SFelix Fietkau } 189b5c80475SFelix Fietkau 190b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 191b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 192b5c80475SFelix Fietkau { 193b5c80475SFelix Fietkau struct ath_buf *bf; 194b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 195b5c80475SFelix Fietkau struct sk_buff *skb; 196b5c80475SFelix Fietkau 197b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 198b5c80475SFelix Fietkau 199b5c80475SFelix Fietkau while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 200b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 201b5c80475SFelix Fietkau BUG_ON(!bf); 202b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 203b5c80475SFelix Fietkau } 204b5c80475SFelix Fietkau } 205b5c80475SFelix Fietkau 206b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 207b5c80475SFelix Fietkau { 208ba542385SMohammed Shafi Shajakhan struct ath_hw *ah = sc->sc_ah; 209ba542385SMohammed Shafi Shajakhan struct ath_common *common = ath9k_hw_common(ah); 210b5c80475SFelix Fietkau struct ath_buf *bf; 211b5c80475SFelix Fietkau 212b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 213b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 214b5c80475SFelix Fietkau 215b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 216ba542385SMohammed Shafi Shajakhan if (bf->bf_mpdu) { 217ba542385SMohammed Shafi Shajakhan dma_unmap_single(sc->dev, bf->bf_buf_addr, 218ba542385SMohammed Shafi Shajakhan common->rx_bufsize, 219ba542385SMohammed Shafi Shajakhan DMA_BIDIRECTIONAL); 220b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 221ba542385SMohammed Shafi Shajakhan bf->bf_buf_addr = 0; 222ba542385SMohammed Shafi Shajakhan bf->bf_mpdu = NULL; 223ba542385SMohammed Shafi Shajakhan } 224b5c80475SFelix Fietkau } 225b5c80475SFelix Fietkau 226b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 227b5c80475SFelix Fietkau 228b5c80475SFelix Fietkau kfree(sc->rx.rx_bufptr); 229b5c80475SFelix Fietkau sc->rx.rx_bufptr = NULL; 230b5c80475SFelix Fietkau } 231b5c80475SFelix Fietkau 232b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 233b5c80475SFelix Fietkau { 234b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_fifo); 235b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_buffers); 236b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 237b5c80475SFelix Fietkau } 238b5c80475SFelix Fietkau 239b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 240b5c80475SFelix Fietkau { 241b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 242b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 243b5c80475SFelix Fietkau struct sk_buff *skb; 244b5c80475SFelix Fietkau struct ath_buf *bf; 245b5c80475SFelix Fietkau int error = 0, i; 246b5c80475SFelix Fietkau u32 size; 247b5c80475SFelix Fietkau 248b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 249b5c80475SFelix Fietkau ah->caps.rx_status_len); 250b5c80475SFelix Fietkau 251b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 252b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 253b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 254b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 255b5c80475SFelix Fietkau 256b5c80475SFelix Fietkau size = sizeof(struct ath_buf) * nbufs; 257b5c80475SFelix Fietkau bf = kzalloc(size, GFP_KERNEL); 258b5c80475SFelix Fietkau if (!bf) 259b5c80475SFelix Fietkau return -ENOMEM; 260b5c80475SFelix Fietkau 261b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 262b5c80475SFelix Fietkau sc->rx.rx_bufptr = bf; 263b5c80475SFelix Fietkau 264b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 265b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 266b5c80475SFelix Fietkau if (!skb) { 267b5c80475SFelix Fietkau error = -ENOMEM; 268b5c80475SFelix Fietkau goto rx_init_fail; 269b5c80475SFelix Fietkau } 270b5c80475SFelix Fietkau 271b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 272b5c80475SFelix Fietkau bf->bf_mpdu = skb; 273b5c80475SFelix Fietkau 274b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 275b5c80475SFelix Fietkau common->rx_bufsize, 276b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 277b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 278b5c80475SFelix Fietkau bf->bf_buf_addr))) { 279b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 280b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 2816cf9e995SBen Greear bf->bf_buf_addr = 0; 2823800276aSJoe Perches ath_err(common, 283b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 284b5c80475SFelix Fietkau error = -ENOMEM; 285b5c80475SFelix Fietkau goto rx_init_fail; 286b5c80475SFelix Fietkau } 287b5c80475SFelix Fietkau 288b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 289b5c80475SFelix Fietkau } 290b5c80475SFelix Fietkau 291b5c80475SFelix Fietkau return 0; 292b5c80475SFelix Fietkau 293b5c80475SFelix Fietkau rx_init_fail: 294b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 295b5c80475SFelix Fietkau return error; 296b5c80475SFelix Fietkau } 297b5c80475SFelix Fietkau 298b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 299b5c80475SFelix Fietkau { 300b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 301b5c80475SFelix Fietkau 302b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 303b5c80475SFelix Fietkau 304b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP, 305b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize); 306b5c80475SFelix Fietkau 307b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP, 308b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize); 309b5c80475SFelix Fietkau 310b5c80475SFelix Fietkau ath_opmode_init(sc); 311b5c80475SFelix Fietkau 31248a6a468SLuis R. Rodriguez ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL)); 3137583c550SLuis R. Rodriguez 3147583c550SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 315b5c80475SFelix Fietkau } 316b5c80475SFelix Fietkau 317b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 318b5c80475SFelix Fietkau { 319b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 320b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 321b5c80475SFelix Fietkau } 322b5c80475SFelix Fietkau 323203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 324203c4805SLuis R. Rodriguez { 32527c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 326203c4805SLuis R. Rodriguez struct sk_buff *skb; 327203c4805SLuis R. Rodriguez struct ath_buf *bf; 328203c4805SLuis R. Rodriguez int error = 0; 329203c4805SLuis R. Rodriguez 3304bdd1e97SLuis R. Rodriguez spin_lock_init(&sc->sc_pcu_lock); 331203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 332203c4805SLuis R. Rodriguez spin_lock_init(&sc->rx.rxbuflock); 333203c4805SLuis R. Rodriguez 3340d95521eSFelix Fietkau common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 + 3350d95521eSFelix Fietkau sc->sc_ah->caps.rx_status_len; 3360d95521eSFelix Fietkau 337b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 338b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 339b5c80475SFelix Fietkau } else { 340226afe68SJoe Perches ath_dbg(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n", 341cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 342203c4805SLuis R. Rodriguez 343203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 344203c4805SLuis R. Rodriguez 345203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 3464adfcdedSVasanthakumar Thiagarajan "rx", nbufs, 1, 0); 347203c4805SLuis R. Rodriguez if (error != 0) { 3483800276aSJoe Perches ath_err(common, 349b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 350b5c80475SFelix Fietkau error); 351203c4805SLuis R. Rodriguez goto err; 352203c4805SLuis R. Rodriguez } 353203c4805SLuis R. Rodriguez 354203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 355b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 356b5c80475SFelix Fietkau GFP_KERNEL); 357203c4805SLuis R. Rodriguez if (skb == NULL) { 358203c4805SLuis R. Rodriguez error = -ENOMEM; 359203c4805SLuis R. Rodriguez goto err; 360203c4805SLuis R. Rodriguez } 361203c4805SLuis R. Rodriguez 362203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 363203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 364cc861f74SLuis R. Rodriguez common->rx_bufsize, 365203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 366203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 367203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 368203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 369203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 3706cf9e995SBen Greear bf->bf_buf_addr = 0; 3713800276aSJoe Perches ath_err(common, 372203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 373203c4805SLuis R. Rodriguez error = -ENOMEM; 374203c4805SLuis R. Rodriguez goto err; 375203c4805SLuis R. Rodriguez } 376203c4805SLuis R. Rodriguez } 377203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 378b5c80475SFelix Fietkau } 379203c4805SLuis R. Rodriguez 380203c4805SLuis R. Rodriguez err: 381203c4805SLuis R. Rodriguez if (error) 382203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 383203c4805SLuis R. Rodriguez 384203c4805SLuis R. Rodriguez return error; 385203c4805SLuis R. Rodriguez } 386203c4805SLuis R. Rodriguez 387203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 388203c4805SLuis R. Rodriguez { 389cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 390cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 391203c4805SLuis R. Rodriguez struct sk_buff *skb; 392203c4805SLuis R. Rodriguez struct ath_buf *bf; 393203c4805SLuis R. Rodriguez 394b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 395b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 396b5c80475SFelix Fietkau return; 397b5c80475SFelix Fietkau } else { 398203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 399203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 400203c4805SLuis R. Rodriguez if (skb) { 401203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 402b5c80475SFelix Fietkau common->rx_bufsize, 403b5c80475SFelix Fietkau DMA_FROM_DEVICE); 404203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 4056cf9e995SBen Greear bf->bf_buf_addr = 0; 4066cf9e995SBen Greear bf->bf_mpdu = NULL; 407203c4805SLuis R. Rodriguez } 408203c4805SLuis R. Rodriguez } 409203c4805SLuis R. Rodriguez 410203c4805SLuis R. Rodriguez if (sc->rx.rxdma.dd_desc_len != 0) 411203c4805SLuis R. Rodriguez ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf); 412203c4805SLuis R. Rodriguez } 413b5c80475SFelix Fietkau } 414203c4805SLuis R. Rodriguez 415203c4805SLuis R. Rodriguez /* 416203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 417203c4805SLuis R. Rodriguez * operating mode and state: 418203c4805SLuis R. Rodriguez * 419203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 420203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 421203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 422203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 423203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 424203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 425203c4805SLuis R. Rodriguez * o accept beacons: 426203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 427203c4805SLuis R. Rodriguez * node table entries for peers, 428203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 429203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 430203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 431203c4805SLuis R. Rodriguez * - when scanning 432203c4805SLuis R. Rodriguez */ 433203c4805SLuis R. Rodriguez 434203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 435203c4805SLuis R. Rodriguez { 436203c4805SLuis R. Rodriguez u32 rfilt; 437203c4805SLuis R. Rodriguez 438ac06697cSFelix Fietkau rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 439203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 440203c4805SLuis R. Rodriguez 4419c1d8e4aSJouni Malinen if (sc->rx.rxfilter & FIF_PROBE_REQ) 442203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 443203c4805SLuis R. Rodriguez 444203c4805SLuis R. Rodriguez /* 445203c4805SLuis R. Rodriguez * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station 446203c4805SLuis R. Rodriguez * mode interface or when in monitor mode. AP mode does not need this 447203c4805SLuis R. Rodriguez * since it receives all in-BSS frames anyway. 448203c4805SLuis R. Rodriguez */ 4492e286947SFelix Fietkau if (sc->sc_ah->is_monitoring) 450203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 451203c4805SLuis R. Rodriguez 452203c4805SLuis R. Rodriguez if (sc->rx.rxfilter & FIF_CONTROL) 453203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 454203c4805SLuis R. Rodriguez 455203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 456cfda6695SBen Greear (sc->nvifs <= 1) && 457203c4805SLuis R. Rodriguez !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)) 458203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 459203c4805SLuis R. Rodriguez else 460203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 461203c4805SLuis R. Rodriguez 462264bbec8SFelix Fietkau if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) || 46366afad01SSenthil Balasubramanian (sc->rx.rxfilter & FIF_PSPOLL)) 464203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 465203c4805SLuis R. Rodriguez 4667ea310beSSujith if (conf_is_ht(&sc->hw->conf)) 4677ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4687ea310beSSujith 4697545daf4SFelix Fietkau if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) { 4705eb6ba83SJavier Cardona /* The following may also be needed for other older chips */ 4715eb6ba83SJavier Cardona if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160) 4725eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 473203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 474203c4805SLuis R. Rodriguez } 475203c4805SLuis R. Rodriguez 476203c4805SLuis R. Rodriguez return rfilt; 477203c4805SLuis R. Rodriguez 478203c4805SLuis R. Rodriguez #undef RX_FILTER_PRESERVE 479203c4805SLuis R. Rodriguez } 480203c4805SLuis R. Rodriguez 481203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc) 482203c4805SLuis R. Rodriguez { 483203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 484203c4805SLuis R. Rodriguez struct ath_buf *bf, *tbf; 485203c4805SLuis R. Rodriguez 486b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 487b5c80475SFelix Fietkau ath_edma_start_recv(sc); 488b5c80475SFelix Fietkau return 0; 489b5c80475SFelix Fietkau } 490b5c80475SFelix Fietkau 491203c4805SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxbuflock); 492203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 493203c4805SLuis R. Rodriguez goto start_recv; 494203c4805SLuis R. Rodriguez 495203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 496203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 497203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 498203c4805SLuis R. Rodriguez } 499203c4805SLuis R. Rodriguez 500203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 501203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 502203c4805SLuis R. Rodriguez goto start_recv; 503203c4805SLuis R. Rodriguez 504203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 505203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 506203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 507203c4805SLuis R. Rodriguez 508203c4805SLuis R. Rodriguez start_recv: 509203c4805SLuis R. Rodriguez ath_opmode_init(sc); 51048a6a468SLuis R. Rodriguez ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL)); 511203c4805SLuis R. Rodriguez 5127583c550SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 5137583c550SLuis R. Rodriguez 514203c4805SLuis R. Rodriguez return 0; 515203c4805SLuis R. Rodriguez } 516203c4805SLuis R. Rodriguez 517203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 518203c4805SLuis R. Rodriguez { 519203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 5205882da02SFelix Fietkau bool stopped, reset = false; 521203c4805SLuis R. Rodriguez 5221e450285SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxbuflock); 523d47844a0SFelix Fietkau ath9k_hw_abortpcurecv(ah); 524203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 5255882da02SFelix Fietkau stopped = ath9k_hw_stopdmarecv(ah, &reset); 526b5c80475SFelix Fietkau 527b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 528b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 529b5c80475SFelix Fietkau else 530203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 5311e450285SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 532203c4805SLuis R. Rodriguez 533d584747bSRajkumar Manoharan if (!(ah->ah_flags & AH_UNPLUGGED) && 534d584747bSRajkumar Manoharan unlikely(!stopped)) { 535d7fd1b50SBen Greear ath_err(ath9k_hw_common(sc->sc_ah), 536d7fd1b50SBen Greear "Could not stop RX, we could be " 53778a7685eSLuis R. Rodriguez "confusing the DMA engine when we start RX up\n"); 538d7fd1b50SBen Greear ATH_DBG_WARN_ON_ONCE(!stopped); 539d7fd1b50SBen Greear } 5402232d31bSFelix Fietkau return stopped && !reset; 541203c4805SLuis R. Rodriguez } 542203c4805SLuis R. Rodriguez 543203c4805SLuis R. Rodriguez void ath_flushrecv(struct ath_softc *sc) 544203c4805SLuis R. Rodriguez { 545203c4805SLuis R. Rodriguez sc->sc_flags |= SC_OP_RXFLUSH; 546b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 547b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, true); 548b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, false); 549203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 550203c4805SLuis R. Rodriguez } 551203c4805SLuis R. Rodriguez 552cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 553cc65965cSJouni Malinen { 554cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 555cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 556cc65965cSJouni Malinen u8 *pos, *end, id, elen; 557cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 558cc65965cSJouni Malinen 559cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 560cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 561cc65965cSJouni Malinen end = skb->data + skb->len; 562cc65965cSJouni Malinen 563cc65965cSJouni Malinen while (pos + 2 < end) { 564cc65965cSJouni Malinen id = *pos++; 565cc65965cSJouni Malinen elen = *pos++; 566cc65965cSJouni Malinen if (pos + elen > end) 567cc65965cSJouni Malinen break; 568cc65965cSJouni Malinen 569cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 570cc65965cSJouni Malinen if (elen < sizeof(*tim)) 571cc65965cSJouni Malinen break; 572cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 573cc65965cSJouni Malinen if (tim->dtim_count != 0) 574cc65965cSJouni Malinen break; 575cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 576cc65965cSJouni Malinen } 577cc65965cSJouni Malinen 578cc65965cSJouni Malinen pos += elen; 579cc65965cSJouni Malinen } 580cc65965cSJouni Malinen 581cc65965cSJouni Malinen return false; 582cc65965cSJouni Malinen } 583cc65965cSJouni Malinen 584cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 585cc65965cSJouni Malinen { 5861510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 587cc65965cSJouni Malinen 588cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 589cc65965cSJouni Malinen return; 590cc65965cSJouni Malinen 5911b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 592293dc5dfSGabor Juhos 5931b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 5941b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 595226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 596226afe68SJoe Perches "Reconfigure Beacon timers based on timestamp from the AP\n"); 59799e4d43aSRajkumar Manoharan ath_set_beacon(sc); 598ccdfeab6SJouni Malinen } 599ccdfeab6SJouni Malinen 600cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 601cc65965cSJouni Malinen /* 602cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 60358f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 60458f5fffdSGabor Juhos * received properly, the next beacon frame will work as 60558f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 60658f5fffdSGabor Juhos * so we are waiting for it as well. 607cc65965cSJouni Malinen */ 608226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 609226afe68SJoe Perches "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n"); 6101b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 611cc65965cSJouni Malinen return; 612cc65965cSJouni Malinen } 613cc65965cSJouni Malinen 6141b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 615cc65965cSJouni Malinen /* 616cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 617cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 618cc65965cSJouni Malinen * been delivered. 619cc65965cSJouni Malinen */ 6201b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 621226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 622c46917bbSLuis R. Rodriguez "PS wait for CAB frames timed out\n"); 623cc65965cSJouni Malinen } 624cc65965cSJouni Malinen } 625cc65965cSJouni Malinen 626f73c604cSRajkumar Manoharan static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon) 627cc65965cSJouni Malinen { 628cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 629c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 630cc65965cSJouni Malinen 631cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 632cc65965cSJouni Malinen 633cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 634ededf1f8SVasanthakumar Thiagarajan if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc)) 635f73c604cSRajkumar Manoharan && mybeacon) 636cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 6371b04b930SSujith else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 638cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 639cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 640cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 641cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 642cc65965cSJouni Malinen /* 643cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 644cc65965cSJouni Malinen * point. 645cc65965cSJouni Malinen */ 6463fac6dfdSSenthil Balasubramanian sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON); 647226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 648c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 6491b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 6509a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 6519a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 6521b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 653226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 654226afe68SJoe Perches "Going back to sleep after having received PS-Poll data (0x%lx)\n", 6551b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 6561b04b930SSujith PS_WAIT_FOR_CAB | 6571b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6581b04b930SSujith PS_WAIT_FOR_TX_ACK)); 659cc65965cSJouni Malinen } 660cc65965cSJouni Malinen } 661cc65965cSJouni Malinen 662b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 663b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 664203c4805SLuis R. Rodriguez { 665b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 666203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 66727c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 668b5c80475SFelix Fietkau struct sk_buff *skb; 669b5c80475SFelix Fietkau struct ath_buf *bf; 670b5c80475SFelix Fietkau int ret; 671203c4805SLuis R. Rodriguez 672b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 673b5c80475SFelix Fietkau if (!skb) 674b5c80475SFelix Fietkau return false; 675203c4805SLuis R. Rodriguez 676b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 677b5c80475SFelix Fietkau BUG_ON(!bf); 678b5c80475SFelix Fietkau 679ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 680b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 681b5c80475SFelix Fietkau 682b5c80475SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data); 683ce9426d1SMing Lei if (ret == -EINPROGRESS) { 684ce9426d1SMing Lei /*let device gain the buffer again*/ 685ce9426d1SMing Lei dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 686ce9426d1SMing Lei common->rx_bufsize, DMA_FROM_DEVICE); 687b5c80475SFelix Fietkau return false; 688ce9426d1SMing Lei } 689b5c80475SFelix Fietkau 690b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 691b5c80475SFelix Fietkau if (ret == -EINVAL) { 692b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 693b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 694b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 695b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 696b5c80475SFelix Fietkau if (!skb) 697b5c80475SFelix Fietkau return true; 698b5c80475SFelix Fietkau 699b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 700b5c80475SFelix Fietkau BUG_ON(!bf); 701b5c80475SFelix Fietkau 702b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 703b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 704b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 705083e3e8dSVasanthakumar Thiagarajan return true; 706b5c80475SFelix Fietkau } 707b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_buffers, skb); 708b5c80475SFelix Fietkau 709b5c80475SFelix Fietkau return true; 710b5c80475SFelix Fietkau } 711b5c80475SFelix Fietkau 712b5c80475SFelix Fietkau static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 713b5c80475SFelix Fietkau struct ath_rx_status *rs, 714b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 715b5c80475SFelix Fietkau { 716b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 717b5c80475SFelix Fietkau struct sk_buff *skb; 718b5c80475SFelix Fietkau struct ath_buf *bf; 719b5c80475SFelix Fietkau 720b5c80475SFelix Fietkau while (ath_edma_get_buffers(sc, qtype)); 721b5c80475SFelix Fietkau skb = __skb_dequeue(&rx_edma->rx_buffers); 722b5c80475SFelix Fietkau if (!skb) 723b5c80475SFelix Fietkau return NULL; 724b5c80475SFelix Fietkau 725b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 726b5c80475SFelix Fietkau ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data); 727b5c80475SFelix Fietkau return bf; 728b5c80475SFelix Fietkau } 729b5c80475SFelix Fietkau 730b5c80475SFelix Fietkau static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc, 731b5c80475SFelix Fietkau struct ath_rx_status *rs) 732b5c80475SFelix Fietkau { 733b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 734b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 735b5c80475SFelix Fietkau struct ath_desc *ds; 736b5c80475SFelix Fietkau struct ath_buf *bf; 737b5c80475SFelix Fietkau int ret; 738203c4805SLuis R. Rodriguez 739203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 740203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 741b5c80475SFelix Fietkau return NULL; 742203c4805SLuis R. Rodriguez } 743203c4805SLuis R. Rodriguez 744203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 745203c4805SLuis R. Rodriguez ds = bf->bf_desc; 746203c4805SLuis R. Rodriguez 747203c4805SLuis R. Rodriguez /* 748203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 749203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 750203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 751203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 752203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 753203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 754203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 755203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 756203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 757203c4805SLuis R. Rodriguez */ 7583de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, ds, rs); 759b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 76029bffa96SFelix Fietkau struct ath_rx_status trs; 761203c4805SLuis R. Rodriguez struct ath_buf *tbf; 762203c4805SLuis R. Rodriguez struct ath_desc *tds; 763203c4805SLuis R. Rodriguez 76429bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 765203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 766203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 767b5c80475SFelix Fietkau return NULL; 768203c4805SLuis R. Rodriguez } 769203c4805SLuis R. Rodriguez 770203c4805SLuis R. Rodriguez tbf = list_entry(bf->list.next, struct ath_buf, list); 771203c4805SLuis R. Rodriguez 772203c4805SLuis R. Rodriguez /* 773203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 774203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 775203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 776203c4805SLuis R. Rodriguez * set or not. 777203c4805SLuis R. Rodriguez * 778203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 779203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 780203c4805SLuis R. Rodriguez * this descriptor and continue... 781203c4805SLuis R. Rodriguez */ 782203c4805SLuis R. Rodriguez 783203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 7843de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, tds, &trs); 785b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 786b5c80475SFelix Fietkau return NULL; 787203c4805SLuis R. Rodriguez } 788203c4805SLuis R. Rodriguez 789b5c80475SFelix Fietkau if (!bf->bf_mpdu) 790b5c80475SFelix Fietkau return bf; 791203c4805SLuis R. Rodriguez 792203c4805SLuis R. Rodriguez /* 793203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 794203c4805SLuis R. Rodriguez * 1. accessing the frame 795203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 796203c4805SLuis R. Rodriguez */ 797ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 798cc861f74SLuis R. Rodriguez common->rx_bufsize, 799203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 800203c4805SLuis R. Rodriguez 801b5c80475SFelix Fietkau return bf; 802b5c80475SFelix Fietkau } 803b5c80475SFelix Fietkau 804d435700fSSujith /* Assumes you've already done the endian to CPU conversion */ 805d435700fSSujith static bool ath9k_rx_accept(struct ath_common *common, 8069f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 807d435700fSSujith struct ieee80211_rx_status *rxs, 808d435700fSSujith struct ath_rx_status *rx_stats, 809d435700fSSujith bool *decrypt_error) 810d435700fSSujith { 811ec205999SFelix Fietkau struct ath_softc *sc = (struct ath_softc *) common->priv; 81266760eacSFelix Fietkau bool is_mc, is_valid_tkip, strip_mic, mic_error; 813d435700fSSujith struct ath_hw *ah = common->ah; 814d435700fSSujith __le16 fc; 815b7b1b512SVasanthakumar Thiagarajan u8 rx_status_len = ah->caps.rx_status_len; 816d435700fSSujith 817d435700fSSujith fc = hdr->frame_control; 818d435700fSSujith 81966760eacSFelix Fietkau is_mc = !!is_multicast_ether_addr(hdr->addr1); 82066760eacSFelix Fietkau is_valid_tkip = rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID && 82166760eacSFelix Fietkau test_bit(rx_stats->rs_keyix, common->tkip_keymap); 822152e585dSBill Jordan strip_mic = is_valid_tkip && ieee80211_is_data(fc) && 823152e585dSBill Jordan !(rx_stats->rs_status & 824846d9363SFelix Fietkau (ATH9K_RXERR_DECRYPT | ATH9K_RXERR_CRC | ATH9K_RXERR_MIC | 825846d9363SFelix Fietkau ATH9K_RXERR_KEYMISS)); 82666760eacSFelix Fietkau 827d435700fSSujith if (!rx_stats->rs_datalen) 828d435700fSSujith return false; 829d435700fSSujith /* 830d435700fSSujith * rs_status follows rs_datalen so if rs_datalen is too large 831d435700fSSujith * we can take a hint that hardware corrupted it, so ignore 832d435700fSSujith * those frames. 833d435700fSSujith */ 834b7b1b512SVasanthakumar Thiagarajan if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len)) 835d435700fSSujith return false; 836d435700fSSujith 8370d95521eSFelix Fietkau /* Only use error bits from the last fragment */ 838d435700fSSujith if (rx_stats->rs_more) 8390d95521eSFelix Fietkau return true; 840d435700fSSujith 84166760eacSFelix Fietkau mic_error = is_valid_tkip && !ieee80211_is_ctl(fc) && 84266760eacSFelix Fietkau !ieee80211_has_morefrags(fc) && 84366760eacSFelix Fietkau !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) && 84466760eacSFelix Fietkau (rx_stats->rs_status & ATH9K_RXERR_MIC); 84566760eacSFelix Fietkau 846d435700fSSujith /* 847d435700fSSujith * The rx_stats->rs_status will not be set until the end of the 848d435700fSSujith * chained descriptors so it can be ignored if rs_more is set. The 849d435700fSSujith * rs_more will be false at the last element of the chained 850d435700fSSujith * descriptors. 851d435700fSSujith */ 852d435700fSSujith if (rx_stats->rs_status != 0) { 853846d9363SFelix Fietkau u8 status_mask; 854846d9363SFelix Fietkau 85566760eacSFelix Fietkau if (rx_stats->rs_status & ATH9K_RXERR_CRC) { 856d435700fSSujith rxs->flag |= RX_FLAG_FAILED_FCS_CRC; 85766760eacSFelix Fietkau mic_error = false; 85866760eacSFelix Fietkau } 859d435700fSSujith if (rx_stats->rs_status & ATH9K_RXERR_PHY) 860d435700fSSujith return false; 861d435700fSSujith 862846d9363SFelix Fietkau if ((rx_stats->rs_status & ATH9K_RXERR_DECRYPT) || 863846d9363SFelix Fietkau (!is_mc && (rx_stats->rs_status & ATH9K_RXERR_KEYMISS))) { 864d435700fSSujith *decrypt_error = true; 86566760eacSFelix Fietkau mic_error = false; 866d435700fSSujith } 86766760eacSFelix Fietkau 868d435700fSSujith /* 869d435700fSSujith * Reject error frames with the exception of 870d435700fSSujith * decryption and MIC failures. For monitor mode, 871d435700fSSujith * we also ignore the CRC error. 872d435700fSSujith */ 873846d9363SFelix Fietkau status_mask = ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC | 874846d9363SFelix Fietkau ATH9K_RXERR_KEYMISS; 875846d9363SFelix Fietkau 876ec205999SFelix Fietkau if (ah->is_monitoring && (sc->rx.rxfilter & FIF_FCSFAIL)) 877846d9363SFelix Fietkau status_mask |= ATH9K_RXERR_CRC; 878846d9363SFelix Fietkau 879846d9363SFelix Fietkau if (rx_stats->rs_status & ~status_mask) 880d435700fSSujith return false; 881d435700fSSujith } 88266760eacSFelix Fietkau 88366760eacSFelix Fietkau /* 88466760eacSFelix Fietkau * For unicast frames the MIC error bit can have false positives, 88566760eacSFelix Fietkau * so all MIC error reports need to be validated in software. 88666760eacSFelix Fietkau * False negatives are not common, so skip software verification 88766760eacSFelix Fietkau * if the hardware considers the MIC valid. 88866760eacSFelix Fietkau */ 88966760eacSFelix Fietkau if (strip_mic) 89066760eacSFelix Fietkau rxs->flag |= RX_FLAG_MMIC_STRIPPED; 89166760eacSFelix Fietkau else if (is_mc && mic_error) 89266760eacSFelix Fietkau rxs->flag |= RX_FLAG_MMIC_ERROR; 89366760eacSFelix Fietkau 894d435700fSSujith return true; 895d435700fSSujith } 896d435700fSSujith 897d435700fSSujith static int ath9k_process_rate(struct ath_common *common, 898d435700fSSujith struct ieee80211_hw *hw, 899d435700fSSujith struct ath_rx_status *rx_stats, 9009f167f64SVasanthakumar Thiagarajan struct ieee80211_rx_status *rxs) 901d435700fSSujith { 902d435700fSSujith struct ieee80211_supported_band *sband; 903d435700fSSujith enum ieee80211_band band; 904d435700fSSujith unsigned int i = 0; 905d435700fSSujith 906d435700fSSujith band = hw->conf.channel->band; 907d435700fSSujith sband = hw->wiphy->bands[band]; 908d435700fSSujith 909d435700fSSujith if (rx_stats->rs_rate & 0x80) { 910d435700fSSujith /* HT rate */ 911d435700fSSujith rxs->flag |= RX_FLAG_HT; 912d435700fSSujith if (rx_stats->rs_flags & ATH9K_RX_2040) 913d435700fSSujith rxs->flag |= RX_FLAG_40MHZ; 914d435700fSSujith if (rx_stats->rs_flags & ATH9K_RX_GI) 915d435700fSSujith rxs->flag |= RX_FLAG_SHORT_GI; 916d435700fSSujith rxs->rate_idx = rx_stats->rs_rate & 0x7f; 917d435700fSSujith return 0; 918d435700fSSujith } 919d435700fSSujith 920d435700fSSujith for (i = 0; i < sband->n_bitrates; i++) { 921d435700fSSujith if (sband->bitrates[i].hw_value == rx_stats->rs_rate) { 922d435700fSSujith rxs->rate_idx = i; 923d435700fSSujith return 0; 924d435700fSSujith } 925d435700fSSujith if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) { 926d435700fSSujith rxs->flag |= RX_FLAG_SHORTPRE; 927d435700fSSujith rxs->rate_idx = i; 928d435700fSSujith return 0; 929d435700fSSujith } 930d435700fSSujith } 931d435700fSSujith 932d435700fSSujith /* 933d435700fSSujith * No valid hardware bitrate found -- we should not get here 934d435700fSSujith * because hardware has already validated this frame as OK. 935d435700fSSujith */ 9369976f62eSMohammed Shafi Shajakhan ath_dbg(common, ATH_DBG_ANY, 937226afe68SJoe Perches "unsupported hw bitrate detected 0x%02x using 1 Mbit\n", 938226afe68SJoe Perches rx_stats->rs_rate); 939d435700fSSujith 940d435700fSSujith return -EINVAL; 941d435700fSSujith } 942d435700fSSujith 943d435700fSSujith static void ath9k_process_rssi(struct ath_common *common, 944d435700fSSujith struct ieee80211_hw *hw, 9459f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 946d435700fSSujith struct ath_rx_status *rx_stats) 947d435700fSSujith { 9489ac58615SFelix Fietkau struct ath_softc *sc = hw->priv; 949d435700fSSujith struct ath_hw *ah = common->ah; 9509fa23e17SFelix Fietkau int last_rssi; 951d435700fSSujith 952cf3af748SRajkumar Manoharan if (!rx_stats->is_mybeacon || 953cf3af748SRajkumar Manoharan ((ah->opmode != NL80211_IFTYPE_STATION) && 954cf3af748SRajkumar Manoharan (ah->opmode != NL80211_IFTYPE_ADHOC))) 9559fa23e17SFelix Fietkau return; 9569fa23e17SFelix Fietkau 9579fa23e17SFelix Fietkau if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr) 9589ac58615SFelix Fietkau ATH_RSSI_LPF(sc->last_rssi, rx_stats->rs_rssi); 959686b9cb9SBen Greear 9609ac58615SFelix Fietkau last_rssi = sc->last_rssi; 961d435700fSSujith if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER)) 962d435700fSSujith rx_stats->rs_rssi = ATH_EP_RND(last_rssi, 963d435700fSSujith ATH_RSSI_EP_MULTIPLIER); 964d435700fSSujith if (rx_stats->rs_rssi < 0) 965d435700fSSujith rx_stats->rs_rssi = 0; 966d435700fSSujith 967d435700fSSujith /* Update Beacon RSSI, this is used by ANI. */ 968d435700fSSujith ah->stats.avgbrssi = rx_stats->rs_rssi; 969d435700fSSujith } 970d435700fSSujith 971d435700fSSujith /* 972d435700fSSujith * For Decrypt or Demic errors, we only mark packet status here and always push 973d435700fSSujith * up the frame up to let mac80211 handle the actual error case, be it no 974d435700fSSujith * decryption key or real decryption error. This let us keep statistics there. 975d435700fSSujith */ 976d435700fSSujith static int ath9k_rx_skb_preprocess(struct ath_common *common, 977d435700fSSujith struct ieee80211_hw *hw, 9789f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 979d435700fSSujith struct ath_rx_status *rx_stats, 980d435700fSSujith struct ieee80211_rx_status *rx_status, 981d435700fSSujith bool *decrypt_error) 982d435700fSSujith { 983f749b946SFelix Fietkau struct ath_hw *ah = common->ah; 984f749b946SFelix Fietkau 985d435700fSSujith memset(rx_status, 0, sizeof(struct ieee80211_rx_status)); 986d435700fSSujith 987d435700fSSujith /* 988d435700fSSujith * everything but the rate is checked here, the rate check is done 989d435700fSSujith * separately to avoid doing two lookups for a rate for each frame. 990d435700fSSujith */ 9919f167f64SVasanthakumar Thiagarajan if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error)) 992d435700fSSujith return -EINVAL; 993d435700fSSujith 9940d95521eSFelix Fietkau /* Only use status info from the last fragment */ 9950d95521eSFelix Fietkau if (rx_stats->rs_more) 9960d95521eSFelix Fietkau return 0; 9970d95521eSFelix Fietkau 9989f167f64SVasanthakumar Thiagarajan ath9k_process_rssi(common, hw, hdr, rx_stats); 999d435700fSSujith 10009f167f64SVasanthakumar Thiagarajan if (ath9k_process_rate(common, hw, rx_stats, rx_status)) 1001d435700fSSujith return -EINVAL; 1002d435700fSSujith 1003d435700fSSujith rx_status->band = hw->conf.channel->band; 1004d435700fSSujith rx_status->freq = hw->conf.channel->center_freq; 1005f749b946SFelix Fietkau rx_status->signal = ah->noise + rx_stats->rs_rssi; 1006d435700fSSujith rx_status->antenna = rx_stats->rs_antenna; 10076ebacbb7SJohannes Berg rx_status->flag |= RX_FLAG_MACTIME_MPDU; 1008d435700fSSujith 1009d435700fSSujith return 0; 1010d435700fSSujith } 1011d435700fSSujith 1012d435700fSSujith static void ath9k_rx_skb_postprocess(struct ath_common *common, 1013d435700fSSujith struct sk_buff *skb, 1014d435700fSSujith struct ath_rx_status *rx_stats, 1015d435700fSSujith struct ieee80211_rx_status *rxs, 1016d435700fSSujith bool decrypt_error) 1017d435700fSSujith { 1018d435700fSSujith struct ath_hw *ah = common->ah; 1019d435700fSSujith struct ieee80211_hdr *hdr; 1020d435700fSSujith int hdrlen, padpos, padsize; 1021d435700fSSujith u8 keyix; 1022d435700fSSujith __le16 fc; 1023d435700fSSujith 1024d435700fSSujith /* see if any padding is done by the hw and remove it */ 1025d435700fSSujith hdr = (struct ieee80211_hdr *) skb->data; 1026d435700fSSujith hdrlen = ieee80211_get_hdrlen_from_skb(skb); 1027d435700fSSujith fc = hdr->frame_control; 1028d435700fSSujith padpos = ath9k_cmn_padpos(hdr->frame_control); 1029d435700fSSujith 1030d435700fSSujith /* The MAC header is padded to have 32-bit boundary if the 1031d435700fSSujith * packet payload is non-zero. The general calculation for 1032d435700fSSujith * padsize would take into account odd header lengths: 1033d435700fSSujith * padsize = (4 - padpos % 4) % 4; However, since only 1034d435700fSSujith * even-length headers are used, padding can only be 0 or 2 1035d435700fSSujith * bytes and we can optimize this a bit. In addition, we must 1036d435700fSSujith * not try to remove padding from short control frames that do 1037d435700fSSujith * not have payload. */ 1038d435700fSSujith padsize = padpos & 3; 1039d435700fSSujith if (padsize && skb->len>=padpos+padsize+FCS_LEN) { 1040d435700fSSujith memmove(skb->data + padsize, skb->data, padpos); 1041d435700fSSujith skb_pull(skb, padsize); 1042d435700fSSujith } 1043d435700fSSujith 1044d435700fSSujith keyix = rx_stats->rs_keyix; 1045d435700fSSujith 1046d435700fSSujith if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error && 1047d435700fSSujith ieee80211_has_protected(fc)) { 1048d435700fSSujith rxs->flag |= RX_FLAG_DECRYPTED; 1049d435700fSSujith } else if (ieee80211_has_protected(fc) 1050d435700fSSujith && !decrypt_error && skb->len >= hdrlen + 4) { 1051d435700fSSujith keyix = skb->data[hdrlen + 3] >> 6; 1052d435700fSSujith 1053d435700fSSujith if (test_bit(keyix, common->keymap)) 1054d435700fSSujith rxs->flag |= RX_FLAG_DECRYPTED; 1055d435700fSSujith } 1056d435700fSSujith if (ah->sw_mgmt_crypto && 1057d435700fSSujith (rxs->flag & RX_FLAG_DECRYPTED) && 1058d435700fSSujith ieee80211_is_mgmt(fc)) 1059d435700fSSujith /* Use software decrypt for management frames. */ 1060d435700fSSujith rxs->flag &= ~RX_FLAG_DECRYPTED; 1061d435700fSSujith } 1062b5c80475SFelix Fietkau 1063102885a5SVasanthakumar Thiagarajan static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb, 1064102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf ant_conf, 1065102885a5SVasanthakumar Thiagarajan int main_rssi_avg) 1066102885a5SVasanthakumar Thiagarajan { 1067102885a5SVasanthakumar Thiagarajan antcomb->quick_scan_cnt = 0; 1068102885a5SVasanthakumar Thiagarajan 1069102885a5SVasanthakumar Thiagarajan if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2) 1070102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1071102885a5SVasanthakumar Thiagarajan else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1) 1072102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1073102885a5SVasanthakumar Thiagarajan 1074102885a5SVasanthakumar Thiagarajan switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) { 1075223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 1076102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1077102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1078102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1079102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1; 1080102885a5SVasanthakumar Thiagarajan break; 1081223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 1082102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1083102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1084102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1085102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2; 1086102885a5SVasanthakumar Thiagarajan break; 1087223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 1088102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2; 1089102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1090102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1091102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = 1092102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1093102885a5SVasanthakumar Thiagarajan break; 1094223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 1095102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1; 1096102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1097102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1098102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = 1099102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1100102885a5SVasanthakumar Thiagarajan break; 1101223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 1102102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1103102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1104102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1105102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1; 1106102885a5SVasanthakumar Thiagarajan break; 1107223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 1108102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1109102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1110102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1111102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2; 1112102885a5SVasanthakumar Thiagarajan break; 1113102885a5SVasanthakumar Thiagarajan default: 1114102885a5SVasanthakumar Thiagarajan break; 1115102885a5SVasanthakumar Thiagarajan } 1116102885a5SVasanthakumar Thiagarajan } 1117102885a5SVasanthakumar Thiagarajan 1118102885a5SVasanthakumar Thiagarajan static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb, 1119102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf *div_ant_conf, 1120102885a5SVasanthakumar Thiagarajan int main_rssi_avg, int alt_rssi_avg, 1121102885a5SVasanthakumar Thiagarajan int alt_ratio) 1122102885a5SVasanthakumar Thiagarajan { 1123102885a5SVasanthakumar Thiagarajan /* alt_good */ 1124102885a5SVasanthakumar Thiagarajan switch (antcomb->quick_scan_cnt) { 1125102885a5SVasanthakumar Thiagarajan case 0: 1126102885a5SVasanthakumar Thiagarajan /* set alt to main, and alt to first conf */ 1127102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = antcomb->main_conf; 1128102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf; 1129102885a5SVasanthakumar Thiagarajan break; 1130102885a5SVasanthakumar Thiagarajan case 1: 1131102885a5SVasanthakumar Thiagarajan /* set alt to main, and alt to first conf */ 1132102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = antcomb->main_conf; 1133102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf; 1134102885a5SVasanthakumar Thiagarajan antcomb->rssi_first = main_rssi_avg; 1135102885a5SVasanthakumar Thiagarajan antcomb->rssi_second = alt_rssi_avg; 1136102885a5SVasanthakumar Thiagarajan 1137102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) { 1138102885a5SVasanthakumar Thiagarajan /* main is LNA1 */ 1139102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1140102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI, 1141102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1142102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1143102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1144102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1145102885a5SVasanthakumar Thiagarajan else 1146102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1147102885a5SVasanthakumar Thiagarajan } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) { 1148102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1149102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_MID, 1150102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1151102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1152102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1153102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1154102885a5SVasanthakumar Thiagarajan else 1155102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1156102885a5SVasanthakumar Thiagarajan } else { 1157102885a5SVasanthakumar Thiagarajan if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 1158102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + 1159102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) || 1160102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg)) && 1161102885a5SVasanthakumar Thiagarajan (antcomb->total_pkt_count > 50)) 1162102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1163102885a5SVasanthakumar Thiagarajan else 1164102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1165102885a5SVasanthakumar Thiagarajan } 1166102885a5SVasanthakumar Thiagarajan break; 1167102885a5SVasanthakumar Thiagarajan case 2: 1168102885a5SVasanthakumar Thiagarajan antcomb->alt_good = false; 1169102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = false; 1170102885a5SVasanthakumar Thiagarajan antcomb->scan = false; 1171102885a5SVasanthakumar Thiagarajan antcomb->rssi_first = main_rssi_avg; 1172102885a5SVasanthakumar Thiagarajan antcomb->rssi_third = alt_rssi_avg; 1173102885a5SVasanthakumar Thiagarajan 1174102885a5SVasanthakumar Thiagarajan if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1) 1175102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = alt_rssi_avg; 1176102885a5SVasanthakumar Thiagarajan else if (antcomb->second_quick_scan_conf == 1177102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1178102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = alt_rssi_avg; 1179102885a5SVasanthakumar Thiagarajan else if (antcomb->second_quick_scan_conf == 1180102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) { 1181102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) 1182102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1183102885a5SVasanthakumar Thiagarajan else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) 1184102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1185102885a5SVasanthakumar Thiagarajan } 1186102885a5SVasanthakumar Thiagarajan 1187102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_lna2 > antcomb->rssi_lna1 + 1188102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA) 1189102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2; 1190102885a5SVasanthakumar Thiagarajan else 1191102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1; 1192102885a5SVasanthakumar Thiagarajan 1193102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) { 1194102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1195102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI, 1196102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1197102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1198102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1199102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1200102885a5SVasanthakumar Thiagarajan else 1201102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1202102885a5SVasanthakumar Thiagarajan } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) { 1203102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1204102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_MID, 1205102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1206102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1207102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1208102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1209102885a5SVasanthakumar Thiagarajan else 1210102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1211102885a5SVasanthakumar Thiagarajan } else { 1212102885a5SVasanthakumar Thiagarajan if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 1213102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + 1214102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) || 1215102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg)) && 1216102885a5SVasanthakumar Thiagarajan (antcomb->total_pkt_count > 50)) 1217102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1218102885a5SVasanthakumar Thiagarajan else 1219102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1220102885a5SVasanthakumar Thiagarajan } 1221102885a5SVasanthakumar Thiagarajan 1222102885a5SVasanthakumar Thiagarajan /* set alt to the conf with maximun ratio */ 1223102885a5SVasanthakumar Thiagarajan if (antcomb->first_ratio && antcomb->second_ratio) { 1224102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_second > antcomb->rssi_third) { 1225102885a5SVasanthakumar Thiagarajan /* first alt*/ 1226102885a5SVasanthakumar Thiagarajan if ((antcomb->first_quick_scan_conf == 1227102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1228102885a5SVasanthakumar Thiagarajan (antcomb->first_quick_scan_conf == 1229102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1230102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2*/ 1231102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1232102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1233102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1234102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1235102885a5SVasanthakumar Thiagarajan else 1236102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1237102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1238102885a5SVasanthakumar Thiagarajan else 1239102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1240102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1241102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf; 1242102885a5SVasanthakumar Thiagarajan } else if ((antcomb->second_quick_scan_conf == 1243102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1244102885a5SVasanthakumar Thiagarajan (antcomb->second_quick_scan_conf == 1245102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) { 1246102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1247102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1248102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1249102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1250102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1251102885a5SVasanthakumar Thiagarajan else 1252102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1253102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1254102885a5SVasanthakumar Thiagarajan } else { 1255102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1256102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1257102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf; 1258102885a5SVasanthakumar Thiagarajan } 1259102885a5SVasanthakumar Thiagarajan } else if (antcomb->first_ratio) { 1260102885a5SVasanthakumar Thiagarajan /* first alt */ 1261102885a5SVasanthakumar Thiagarajan if ((antcomb->first_quick_scan_conf == 1262102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1263102885a5SVasanthakumar Thiagarajan (antcomb->first_quick_scan_conf == 1264102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1265102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1266102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1267102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1268102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1269102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1270102885a5SVasanthakumar Thiagarajan else 1271102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1272102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1273102885a5SVasanthakumar Thiagarajan else 1274102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1275102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1276102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf; 1277102885a5SVasanthakumar Thiagarajan } else if (antcomb->second_ratio) { 1278102885a5SVasanthakumar Thiagarajan /* second alt */ 1279102885a5SVasanthakumar Thiagarajan if ((antcomb->second_quick_scan_conf == 1280102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1281102885a5SVasanthakumar Thiagarajan (antcomb->second_quick_scan_conf == 1282102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1283102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1284102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1285102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1286102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1287102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1288102885a5SVasanthakumar Thiagarajan else 1289102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1290102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1291102885a5SVasanthakumar Thiagarajan else 1292102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1293102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1294102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf; 1295102885a5SVasanthakumar Thiagarajan } else { 1296102885a5SVasanthakumar Thiagarajan /* main is largest */ 1297102885a5SVasanthakumar Thiagarajan if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) || 1298102885a5SVasanthakumar Thiagarajan (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)) 1299102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1300102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1301102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1302102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1303102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1304102885a5SVasanthakumar Thiagarajan else 1305102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1306102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1307102885a5SVasanthakumar Thiagarajan else 1308102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1309102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->main_conf; 1310102885a5SVasanthakumar Thiagarajan } 1311102885a5SVasanthakumar Thiagarajan break; 1312102885a5SVasanthakumar Thiagarajan default: 1313102885a5SVasanthakumar Thiagarajan break; 1314102885a5SVasanthakumar Thiagarajan } 1315102885a5SVasanthakumar Thiagarajan } 1316102885a5SVasanthakumar Thiagarajan 13173e9a212aSMohammed Shafi Shajakhan static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf, 13183e9a212aSMohammed Shafi Shajakhan struct ath_ant_comb *antcomb, int alt_ratio) 1319102885a5SVasanthakumar Thiagarajan { 13203e9a212aSMohammed Shafi Shajakhan if (ant_conf->div_group == 0) { 1321102885a5SVasanthakumar Thiagarajan /* Adjust the fast_div_bias based on main and alt lna conf */ 13223e9a212aSMohammed Shafi Shajakhan switch ((ant_conf->main_lna_conf << 4) | 13233e9a212aSMohammed Shafi Shajakhan ant_conf->alt_lna_conf) { 1324223c5a87SGabor Juhos case 0x01: /* A-B LNA2 */ 1325102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3b; 1326102885a5SVasanthakumar Thiagarajan break; 1327223c5a87SGabor Juhos case 0x02: /* A-B LNA1 */ 1328102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3d; 1329102885a5SVasanthakumar Thiagarajan break; 1330223c5a87SGabor Juhos case 0x03: /* A-B A+B */ 1331102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x1; 1332102885a5SVasanthakumar Thiagarajan break; 1333223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 1334102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x7; 1335102885a5SVasanthakumar Thiagarajan break; 1336223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 1337102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x2; 1338102885a5SVasanthakumar Thiagarajan break; 1339223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 1340102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x7; 1341102885a5SVasanthakumar Thiagarajan break; 1342223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 1343102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x6; 1344102885a5SVasanthakumar Thiagarajan break; 1345223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 1346102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x0; 1347102885a5SVasanthakumar Thiagarajan break; 1348223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 1349102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x6; 1350102885a5SVasanthakumar Thiagarajan break; 1351223c5a87SGabor Juhos case 0x30: /* A+B A-B */ 1352102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x1; 1353102885a5SVasanthakumar Thiagarajan break; 1354223c5a87SGabor Juhos case 0x31: /* A+B LNA2 */ 1355102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3b; 1356102885a5SVasanthakumar Thiagarajan break; 1357223c5a87SGabor Juhos case 0x32: /* A+B LNA1 */ 1358102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3d; 1359102885a5SVasanthakumar Thiagarajan break; 1360102885a5SVasanthakumar Thiagarajan default: 1361102885a5SVasanthakumar Thiagarajan break; 1362102885a5SVasanthakumar Thiagarajan } 1363e7ef5bc0SGabor Juhos } else if (ant_conf->div_group == 1) { 1364e7ef5bc0SGabor Juhos /* Adjust the fast_div_bias based on main and alt_lna_conf */ 1365e7ef5bc0SGabor Juhos switch ((ant_conf->main_lna_conf << 4) | 1366e7ef5bc0SGabor Juhos ant_conf->alt_lna_conf) { 1367e7ef5bc0SGabor Juhos case 0x01: /* A-B LNA2 */ 1368e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1369e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1370e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1371e7ef5bc0SGabor Juhos break; 1372e7ef5bc0SGabor Juhos case 0x02: /* A-B LNA1 */ 1373e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1374e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1375e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1376e7ef5bc0SGabor Juhos break; 1377e7ef5bc0SGabor Juhos case 0x03: /* A-B A+B */ 1378e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1379e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1380e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1381e7ef5bc0SGabor Juhos break; 1382e7ef5bc0SGabor Juhos case 0x10: /* LNA2 A-B */ 1383e7ef5bc0SGabor Juhos if (!(antcomb->scan) && 1384e7ef5bc0SGabor Juhos (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 1385e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x3f; 1386e7ef5bc0SGabor Juhos else 1387e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1388e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1389e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1390e7ef5bc0SGabor Juhos break; 1391e7ef5bc0SGabor Juhos case 0x12: /* LNA2 LNA1 */ 1392e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1393e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1394e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1395e7ef5bc0SGabor Juhos break; 1396e7ef5bc0SGabor Juhos case 0x13: /* LNA2 A+B */ 1397e7ef5bc0SGabor Juhos if (!(antcomb->scan) && 1398e7ef5bc0SGabor Juhos (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 1399e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x3f; 1400e7ef5bc0SGabor Juhos else 1401e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1402e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1403e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1404e7ef5bc0SGabor Juhos break; 1405e7ef5bc0SGabor Juhos case 0x20: /* LNA1 A-B */ 1406e7ef5bc0SGabor Juhos if (!(antcomb->scan) && 1407e7ef5bc0SGabor Juhos (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 1408e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x3f; 1409e7ef5bc0SGabor Juhos else 1410e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1411e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1412e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1413e7ef5bc0SGabor Juhos break; 1414e7ef5bc0SGabor Juhos case 0x21: /* LNA1 LNA2 */ 1415e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1416e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1417e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1418e7ef5bc0SGabor Juhos break; 1419e7ef5bc0SGabor Juhos case 0x23: /* LNA1 A+B */ 1420e7ef5bc0SGabor Juhos if (!(antcomb->scan) && 1421e7ef5bc0SGabor Juhos (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 1422e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x3f; 1423e7ef5bc0SGabor Juhos else 1424e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1425e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1426e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1427e7ef5bc0SGabor Juhos break; 1428e7ef5bc0SGabor Juhos case 0x30: /* A+B A-B */ 1429e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1430e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1431e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1432e7ef5bc0SGabor Juhos break; 1433e7ef5bc0SGabor Juhos case 0x31: /* A+B LNA2 */ 1434e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1435e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1436e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1437e7ef5bc0SGabor Juhos break; 1438e7ef5bc0SGabor Juhos case 0x32: /* A+B LNA1 */ 1439e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1440e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1441e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1442e7ef5bc0SGabor Juhos break; 1443e7ef5bc0SGabor Juhos default: 1444e7ef5bc0SGabor Juhos break; 1445e7ef5bc0SGabor Juhos } 14463e9a212aSMohammed Shafi Shajakhan } else if (ant_conf->div_group == 2) { 14473e9a212aSMohammed Shafi Shajakhan /* Adjust the fast_div_bias based on main and alt_lna_conf */ 14483e9a212aSMohammed Shafi Shajakhan switch ((ant_conf->main_lna_conf << 4) | 14493e9a212aSMohammed Shafi Shajakhan ant_conf->alt_lna_conf) { 1450223c5a87SGabor Juhos case 0x01: /* A-B LNA2 */ 14513e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14523e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14533e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14543e9a212aSMohammed Shafi Shajakhan break; 1455223c5a87SGabor Juhos case 0x02: /* A-B LNA1 */ 14563e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14573e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14583e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14593e9a212aSMohammed Shafi Shajakhan break; 1460223c5a87SGabor Juhos case 0x03: /* A-B A+B */ 14613e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14623e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14633e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14643e9a212aSMohammed Shafi Shajakhan break; 1465223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 14663e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 14673e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 14683e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14693e9a212aSMohammed Shafi Shajakhan else 14703e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 14713e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14723e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14733e9a212aSMohammed Shafi Shajakhan break; 1474223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 14753e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14763e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14773e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14783e9a212aSMohammed Shafi Shajakhan break; 1479223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 14803e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 14813e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 14823e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14833e9a212aSMohammed Shafi Shajakhan else 14843e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 14853e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14863e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14873e9a212aSMohammed Shafi Shajakhan break; 1488223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 14893e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 14903e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 14913e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14923e9a212aSMohammed Shafi Shajakhan else 14933e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 14943e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14953e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14963e9a212aSMohammed Shafi Shajakhan break; 1497223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 14983e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14993e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15003e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15013e9a212aSMohammed Shafi Shajakhan break; 1502223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 15033e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 15043e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 15053e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15063e9a212aSMohammed Shafi Shajakhan else 15073e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 15083e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15093e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15103e9a212aSMohammed Shafi Shajakhan break; 1511223c5a87SGabor Juhos case 0x30: /* A+B A-B */ 15123e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15133e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15143e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15153e9a212aSMohammed Shafi Shajakhan break; 1516223c5a87SGabor Juhos case 0x31: /* A+B LNA2 */ 15173e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15183e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15193e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15203e9a212aSMohammed Shafi Shajakhan break; 1521223c5a87SGabor Juhos case 0x32: /* A+B LNA1 */ 15223e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15233e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15243e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15253e9a212aSMohammed Shafi Shajakhan break; 15263e9a212aSMohammed Shafi Shajakhan default: 15273e9a212aSMohammed Shafi Shajakhan break; 15283e9a212aSMohammed Shafi Shajakhan } 15293e9a212aSMohammed Shafi Shajakhan } 1530102885a5SVasanthakumar Thiagarajan } 1531102885a5SVasanthakumar Thiagarajan 1532102885a5SVasanthakumar Thiagarajan /* Antenna diversity and combining */ 1533102885a5SVasanthakumar Thiagarajan static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs) 1534102885a5SVasanthakumar Thiagarajan { 1535102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf div_ant_conf; 1536102885a5SVasanthakumar Thiagarajan struct ath_ant_comb *antcomb = &sc->ant_comb; 1537102885a5SVasanthakumar Thiagarajan int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set; 15380ff2b5c0SSujith Manoharan int curr_main_set; 1539102885a5SVasanthakumar Thiagarajan int main_rssi = rs->rs_rssi_ctl0; 1540102885a5SVasanthakumar Thiagarajan int alt_rssi = rs->rs_rssi_ctl1; 1541102885a5SVasanthakumar Thiagarajan int rx_ant_conf, main_ant_conf; 1542102885a5SVasanthakumar Thiagarajan bool short_scan = false; 1543102885a5SVasanthakumar Thiagarajan 1544102885a5SVasanthakumar Thiagarajan rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) & 1545102885a5SVasanthakumar Thiagarajan ATH_ANT_RX_MASK; 1546102885a5SVasanthakumar Thiagarajan main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) & 1547102885a5SVasanthakumar Thiagarajan ATH_ANT_RX_MASK; 1548102885a5SVasanthakumar Thiagarajan 154921e8ee6dSMohammed Shafi Shajakhan /* Record packet only when both main_rssi and alt_rssi is positive */ 155021e8ee6dSMohammed Shafi Shajakhan if (main_rssi > 0 && alt_rssi > 0) { 1551102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count++; 1552102885a5SVasanthakumar Thiagarajan antcomb->main_total_rssi += main_rssi; 1553102885a5SVasanthakumar Thiagarajan antcomb->alt_total_rssi += alt_rssi; 1554102885a5SVasanthakumar Thiagarajan if (main_ant_conf == rx_ant_conf) 1555102885a5SVasanthakumar Thiagarajan antcomb->main_recv_cnt++; 1556102885a5SVasanthakumar Thiagarajan else 1557102885a5SVasanthakumar Thiagarajan antcomb->alt_recv_cnt++; 1558102885a5SVasanthakumar Thiagarajan } 1559102885a5SVasanthakumar Thiagarajan 1560102885a5SVasanthakumar Thiagarajan /* Short scan check */ 1561102885a5SVasanthakumar Thiagarajan if (antcomb->scan && antcomb->alt_good) { 1562102885a5SVasanthakumar Thiagarajan if (time_after(jiffies, antcomb->scan_start_time + 1563102885a5SVasanthakumar Thiagarajan msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR))) 1564102885a5SVasanthakumar Thiagarajan short_scan = true; 1565102885a5SVasanthakumar Thiagarajan else 1566102885a5SVasanthakumar Thiagarajan if (antcomb->total_pkt_count == 1567102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) { 1568102885a5SVasanthakumar Thiagarajan alt_ratio = ((antcomb->alt_recv_cnt * 100) / 1569102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1570102885a5SVasanthakumar Thiagarajan if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO) 1571102885a5SVasanthakumar Thiagarajan short_scan = true; 1572102885a5SVasanthakumar Thiagarajan } 1573102885a5SVasanthakumar Thiagarajan } 1574102885a5SVasanthakumar Thiagarajan 1575102885a5SVasanthakumar Thiagarajan if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) || 1576102885a5SVasanthakumar Thiagarajan rs->rs_moreaggr) && !short_scan) 1577102885a5SVasanthakumar Thiagarajan return; 1578102885a5SVasanthakumar Thiagarajan 1579102885a5SVasanthakumar Thiagarajan if (antcomb->total_pkt_count) { 1580102885a5SVasanthakumar Thiagarajan alt_ratio = ((antcomb->alt_recv_cnt * 100) / 1581102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1582102885a5SVasanthakumar Thiagarajan main_rssi_avg = (antcomb->main_total_rssi / 1583102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1584102885a5SVasanthakumar Thiagarajan alt_rssi_avg = (antcomb->alt_total_rssi / 1585102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1586102885a5SVasanthakumar Thiagarajan } 1587102885a5SVasanthakumar Thiagarajan 1588102885a5SVasanthakumar Thiagarajan 1589102885a5SVasanthakumar Thiagarajan ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf); 1590102885a5SVasanthakumar Thiagarajan curr_alt_set = div_ant_conf.alt_lna_conf; 1591102885a5SVasanthakumar Thiagarajan curr_main_set = div_ant_conf.main_lna_conf; 1592102885a5SVasanthakumar Thiagarajan 1593102885a5SVasanthakumar Thiagarajan antcomb->count++; 1594102885a5SVasanthakumar Thiagarajan 1595102885a5SVasanthakumar Thiagarajan if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) { 1596102885a5SVasanthakumar Thiagarajan if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) { 1597102885a5SVasanthakumar Thiagarajan ath_lnaconf_alt_good_scan(antcomb, div_ant_conf, 1598102885a5SVasanthakumar Thiagarajan main_rssi_avg); 1599102885a5SVasanthakumar Thiagarajan antcomb->alt_good = true; 1600102885a5SVasanthakumar Thiagarajan } else { 1601102885a5SVasanthakumar Thiagarajan antcomb->alt_good = false; 1602102885a5SVasanthakumar Thiagarajan } 1603102885a5SVasanthakumar Thiagarajan 1604102885a5SVasanthakumar Thiagarajan antcomb->count = 0; 1605102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1606102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = true; 1607102885a5SVasanthakumar Thiagarajan } 1608102885a5SVasanthakumar Thiagarajan 1609102885a5SVasanthakumar Thiagarajan if (!antcomb->scan) { 1610b85c5734SMohammed Shafi Shajakhan if (ath_ant_div_comb_alt_check(div_ant_conf.div_group, 1611b85c5734SMohammed Shafi Shajakhan alt_ratio, curr_main_set, curr_alt_set, 1612b85c5734SMohammed Shafi Shajakhan alt_rssi_avg, main_rssi_avg)) { 1613102885a5SVasanthakumar Thiagarajan if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) { 1614102885a5SVasanthakumar Thiagarajan /* Switch main and alt LNA */ 1615102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1616102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1617102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1618102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1619102885a5SVasanthakumar Thiagarajan } else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) { 1620102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1621102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1622102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1623102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1624102885a5SVasanthakumar Thiagarajan } 1625102885a5SVasanthakumar Thiagarajan 1626102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1627102885a5SVasanthakumar Thiagarajan } else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) && 1628102885a5SVasanthakumar Thiagarajan (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) { 1629102885a5SVasanthakumar Thiagarajan /* Set alt to another LNA */ 1630102885a5SVasanthakumar Thiagarajan if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) 1631102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1632102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1633102885a5SVasanthakumar Thiagarajan else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) 1634102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1635102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1636102885a5SVasanthakumar Thiagarajan 1637102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1638102885a5SVasanthakumar Thiagarajan } 1639102885a5SVasanthakumar Thiagarajan 1640102885a5SVasanthakumar Thiagarajan if ((alt_rssi_avg < (main_rssi_avg + 16418afbcc8bSMohammed Shafi Shajakhan div_ant_conf.lna1_lna2_delta))) 1642102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1643102885a5SVasanthakumar Thiagarajan } 1644102885a5SVasanthakumar Thiagarajan 1645102885a5SVasanthakumar Thiagarajan if (!antcomb->scan_not_start) { 1646102885a5SVasanthakumar Thiagarajan switch (curr_alt_set) { 1647102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA2: 1648102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = alt_rssi_avg; 1649102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1650102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1651102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1652102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1653102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1654102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1655102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1656102885a5SVasanthakumar Thiagarajan break; 1657102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1: 1658102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = alt_rssi_avg; 1659102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1660102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1661102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1662102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2; 1663102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1664102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1665102885a5SVasanthakumar Thiagarajan break; 1666102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2: 1667102885a5SVasanthakumar Thiagarajan antcomb->rssi_add = alt_rssi_avg; 1668102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1669102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1670102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1671102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1672102885a5SVasanthakumar Thiagarajan break; 1673102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2: 1674102885a5SVasanthakumar Thiagarajan antcomb->rssi_sub = alt_rssi_avg; 1675102885a5SVasanthakumar Thiagarajan antcomb->scan = false; 1676102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_lna2 > 1677102885a5SVasanthakumar Thiagarajan (antcomb->rssi_lna1 + 1678102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) { 1679102885a5SVasanthakumar Thiagarajan /* use LNA2 as main LNA */ 1680102885a5SVasanthakumar Thiagarajan if ((antcomb->rssi_add > antcomb->rssi_lna1) && 1681102885a5SVasanthakumar Thiagarajan (antcomb->rssi_add > antcomb->rssi_sub)) { 1682102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1683102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1684102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1685102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1686102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1687102885a5SVasanthakumar Thiagarajan } else if (antcomb->rssi_sub > 1688102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1) { 1689102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1690102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1691102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1692102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1693102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1694102885a5SVasanthakumar Thiagarajan } else { 1695102885a5SVasanthakumar Thiagarajan /* set to LNA1 */ 1696102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1697102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1698102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1699102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1700102885a5SVasanthakumar Thiagarajan } 1701102885a5SVasanthakumar Thiagarajan } else { 1702102885a5SVasanthakumar Thiagarajan /* use LNA1 as main LNA */ 1703102885a5SVasanthakumar Thiagarajan if ((antcomb->rssi_add > antcomb->rssi_lna2) && 1704102885a5SVasanthakumar Thiagarajan (antcomb->rssi_add > antcomb->rssi_sub)) { 1705102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1706102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1707102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1708102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1709102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1710102885a5SVasanthakumar Thiagarajan } else if (antcomb->rssi_sub > 1711102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1) { 1712102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1713102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1714102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1715102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1716102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1717102885a5SVasanthakumar Thiagarajan } else { 1718102885a5SVasanthakumar Thiagarajan /* set to LNA2 */ 1719102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1720102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1721102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1722102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1723102885a5SVasanthakumar Thiagarajan } 1724102885a5SVasanthakumar Thiagarajan } 1725102885a5SVasanthakumar Thiagarajan break; 1726102885a5SVasanthakumar Thiagarajan default: 1727102885a5SVasanthakumar Thiagarajan break; 1728102885a5SVasanthakumar Thiagarajan } 1729102885a5SVasanthakumar Thiagarajan } else { 1730102885a5SVasanthakumar Thiagarajan if (!antcomb->alt_good) { 1731102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = false; 1732102885a5SVasanthakumar Thiagarajan /* Set alt to another LNA */ 1733102885a5SVasanthakumar Thiagarajan if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) { 1734102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1735102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1736102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1737102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1738102885a5SVasanthakumar Thiagarajan } else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) { 1739102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1740102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1741102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1742102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1743102885a5SVasanthakumar Thiagarajan } 1744102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1745102885a5SVasanthakumar Thiagarajan } 1746102885a5SVasanthakumar Thiagarajan } 1747102885a5SVasanthakumar Thiagarajan 1748102885a5SVasanthakumar Thiagarajan ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf, 1749102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1750102885a5SVasanthakumar Thiagarajan alt_ratio); 1751102885a5SVasanthakumar Thiagarajan 1752102885a5SVasanthakumar Thiagarajan antcomb->quick_scan_cnt++; 1753102885a5SVasanthakumar Thiagarajan 1754102885a5SVasanthakumar Thiagarajan div_comb_done: 17553e9a212aSMohammed Shafi Shajakhan ath_ant_div_conf_fast_divbias(&div_ant_conf, antcomb, alt_ratio); 1756102885a5SVasanthakumar Thiagarajan ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf); 1757102885a5SVasanthakumar Thiagarajan 1758102885a5SVasanthakumar Thiagarajan antcomb->scan_start_time = jiffies; 1759102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count = 0; 1760102885a5SVasanthakumar Thiagarajan antcomb->main_total_rssi = 0; 1761102885a5SVasanthakumar Thiagarajan antcomb->alt_total_rssi = 0; 1762102885a5SVasanthakumar Thiagarajan antcomb->main_recv_cnt = 0; 1763102885a5SVasanthakumar Thiagarajan antcomb->alt_recv_cnt = 0; 1764102885a5SVasanthakumar Thiagarajan } 1765102885a5SVasanthakumar Thiagarajan 1766b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 1767b5c80475SFelix Fietkau { 1768b5c80475SFelix Fietkau struct ath_buf *bf; 17690d95521eSFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb; 1770b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 1771b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 1772b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 17737545daf4SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 1774b5c80475SFelix Fietkau struct ieee80211_hdr *hdr; 1775b5c80475SFelix Fietkau int retval; 1776b5c80475SFelix Fietkau bool decrypt_error = false; 1777b5c80475SFelix Fietkau struct ath_rx_status rs; 1778b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 1779b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 1780b5c80475SFelix Fietkau int dma_type; 17815c6dd921SVasanthakumar Thiagarajan u8 rx_status_len = ah->caps.rx_status_len; 1782a6d2055bSFelix Fietkau u64 tsf = 0; 1783a6d2055bSFelix Fietkau u32 tsf_lower = 0; 17848ab2cd09SLuis R. Rodriguez unsigned long flags; 1785b5c80475SFelix Fietkau 1786b5c80475SFelix Fietkau if (edma) 1787b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 178856824223SMing Lei else 178956824223SMing Lei dma_type = DMA_FROM_DEVICE; 1790b5c80475SFelix Fietkau 1791b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 1792b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 1793b5c80475SFelix Fietkau 1794a6d2055bSFelix Fietkau tsf = ath9k_hw_gettsf64(ah); 1795a6d2055bSFelix Fietkau tsf_lower = tsf & 0xffffffff; 1796a6d2055bSFelix Fietkau 1797b5c80475SFelix Fietkau do { 1798b5c80475SFelix Fietkau /* If handling rx interrupt and flush is in progress => exit */ 1799b5c80475SFelix Fietkau if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0)) 1800b5c80475SFelix Fietkau break; 1801b5c80475SFelix Fietkau 1802b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 1803b5c80475SFelix Fietkau if (edma) 1804b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 1805b5c80475SFelix Fietkau else 1806b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 1807b5c80475SFelix Fietkau 1808b5c80475SFelix Fietkau if (!bf) 1809b5c80475SFelix Fietkau break; 1810b5c80475SFelix Fietkau 1811b5c80475SFelix Fietkau skb = bf->bf_mpdu; 1812b5c80475SFelix Fietkau if (!skb) 1813b5c80475SFelix Fietkau continue; 1814b5c80475SFelix Fietkau 18150d95521eSFelix Fietkau /* 18160d95521eSFelix Fietkau * Take frame header from the first fragment and RX status from 18170d95521eSFelix Fietkau * the last one. 18180d95521eSFelix Fietkau */ 18190d95521eSFelix Fietkau if (sc->rx.frag) 18200d95521eSFelix Fietkau hdr_skb = sc->rx.frag; 18210d95521eSFelix Fietkau else 18220d95521eSFelix Fietkau hdr_skb = skb; 18230d95521eSFelix Fietkau 18240d95521eSFelix Fietkau hdr = (struct ieee80211_hdr *) (hdr_skb->data + rx_status_len); 18250d95521eSFelix Fietkau rxs = IEEE80211_SKB_RXCB(hdr_skb); 1826cf3af748SRajkumar Manoharan if (ieee80211_is_beacon(hdr->frame_control) && 1827cf3af748SRajkumar Manoharan !compare_ether_addr(hdr->addr3, common->curbssid)) 1828cf3af748SRajkumar Manoharan rs.is_mybeacon = true; 1829cf3af748SRajkumar Manoharan else 1830cf3af748SRajkumar Manoharan rs.is_mybeacon = false; 18315ca42627SLuis R. Rodriguez 183229bffa96SFelix Fietkau ath_debug_stat_rx(sc, &rs); 18331395d3f0SSujith 1834203c4805SLuis R. Rodriguez /* 1835203c4805SLuis R. Rodriguez * If we're asked to flush receive queue, directly 1836203c4805SLuis R. Rodriguez * chain it back at the queue without processing it. 1837203c4805SLuis R. Rodriguez */ 18383483288cSFelix Fietkau if (sc->sc_flags & SC_OP_RXFLUSH) 18390d95521eSFelix Fietkau goto requeue_drop_frag; 1840203c4805SLuis R. Rodriguez 1841a6d2055bSFelix Fietkau rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp; 1842a6d2055bSFelix Fietkau if (rs.rs_tstamp > tsf_lower && 1843a6d2055bSFelix Fietkau unlikely(rs.rs_tstamp - tsf_lower > 0x10000000)) 1844a6d2055bSFelix Fietkau rxs->mactime -= 0x100000000ULL; 1845a6d2055bSFelix Fietkau 1846a6d2055bSFelix Fietkau if (rs.rs_tstamp < tsf_lower && 1847a6d2055bSFelix Fietkau unlikely(tsf_lower - rs.rs_tstamp > 0x10000000)) 1848a6d2055bSFelix Fietkau rxs->mactime += 0x100000000ULL; 1849a6d2055bSFelix Fietkau 185083c76570SZefir Kurtisi retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs, 185183c76570SZefir Kurtisi rxs, &decrypt_error); 185283c76570SZefir Kurtisi if (retval) 185383c76570SZefir Kurtisi goto requeue_drop_frag; 185483c76570SZefir Kurtisi 1855203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 1856203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 1857cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 1858203c4805SLuis R. Rodriguez 1859203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 1860203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 1861203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 1862203c4805SLuis R. Rodriguez * processing. */ 1863203c4805SLuis R. Rodriguez if (!requeue_skb) 18640d95521eSFelix Fietkau goto requeue_drop_frag; 1865203c4805SLuis R. Rodriguez 1866203c4805SLuis R. Rodriguez /* Unmap the frame */ 1867203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 1868cc861f74SLuis R. Rodriguez common->rx_bufsize, 1869b5c80475SFelix Fietkau dma_type); 1870203c4805SLuis R. Rodriguez 1871b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 1872b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 1873b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 1874203c4805SLuis R. Rodriguez 18750d95521eSFelix Fietkau if (!rs.rs_more) 18760d95521eSFelix Fietkau ath9k_rx_skb_postprocess(common, hdr_skb, &rs, 1877c9b14170SLuis R. Rodriguez rxs, decrypt_error); 1878203c4805SLuis R. Rodriguez 1879203c4805SLuis R. Rodriguez /* We will now give hardware our shiny new allocated skb */ 1880203c4805SLuis R. Rodriguez bf->bf_mpdu = requeue_skb; 1881203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 1882cc861f74SLuis R. Rodriguez common->rx_bufsize, 1883b5c80475SFelix Fietkau dma_type); 1884203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 1885203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 1886203c4805SLuis R. Rodriguez dev_kfree_skb_any(requeue_skb); 1887203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 18886cf9e995SBen Greear bf->bf_buf_addr = 0; 18893800276aSJoe Perches ath_err(common, "dma_mapping_error() on RX\n"); 18907545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1891203c4805SLuis R. Rodriguez break; 1892203c4805SLuis R. Rodriguez } 1893203c4805SLuis R. Rodriguez 18940d95521eSFelix Fietkau if (rs.rs_more) { 18950d95521eSFelix Fietkau /* 18960d95521eSFelix Fietkau * rs_more indicates chained descriptors which can be 18970d95521eSFelix Fietkau * used to link buffers together for a sort of 18980d95521eSFelix Fietkau * scatter-gather operation. 18990d95521eSFelix Fietkau */ 19000d95521eSFelix Fietkau if (sc->rx.frag) { 19010d95521eSFelix Fietkau /* too many fragments - cannot handle frame */ 19020d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 19030d95521eSFelix Fietkau dev_kfree_skb_any(skb); 19040d95521eSFelix Fietkau skb = NULL; 19050d95521eSFelix Fietkau } 19060d95521eSFelix Fietkau sc->rx.frag = skb; 19070d95521eSFelix Fietkau goto requeue; 19080d95521eSFelix Fietkau } 19090d95521eSFelix Fietkau 19100d95521eSFelix Fietkau if (sc->rx.frag) { 19110d95521eSFelix Fietkau int space = skb->len - skb_tailroom(hdr_skb); 19120d95521eSFelix Fietkau 19130d95521eSFelix Fietkau sc->rx.frag = NULL; 19140d95521eSFelix Fietkau 19150d95521eSFelix Fietkau if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) { 19160d95521eSFelix Fietkau dev_kfree_skb(skb); 19170d95521eSFelix Fietkau goto requeue_drop_frag; 19180d95521eSFelix Fietkau } 19190d95521eSFelix Fietkau 19200d95521eSFelix Fietkau skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len), 19210d95521eSFelix Fietkau skb->len); 19220d95521eSFelix Fietkau dev_kfree_skb_any(skb); 19230d95521eSFelix Fietkau skb = hdr_skb; 19240d95521eSFelix Fietkau } 19250d95521eSFelix Fietkau 1926*eb840a80SMohammed Shafi Shajakhan 1927*eb840a80SMohammed Shafi Shajakhan if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) { 1928*eb840a80SMohammed Shafi Shajakhan 1929203c4805SLuis R. Rodriguez /* 1930*eb840a80SMohammed Shafi Shajakhan * change the default rx antenna if rx diversity 1931*eb840a80SMohammed Shafi Shajakhan * chooses the other antenna 3 times in a row. 1932203c4805SLuis R. Rodriguez */ 193329bffa96SFelix Fietkau if (sc->rx.defant != rs.rs_antenna) { 1934203c4805SLuis R. Rodriguez if (++sc->rx.rxotherant >= 3) 193529bffa96SFelix Fietkau ath_setdefantenna(sc, rs.rs_antenna); 1936203c4805SLuis R. Rodriguez } else { 1937203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 1938203c4805SLuis R. Rodriguez } 1939203c4805SLuis R. Rodriguez 1940*eb840a80SMohammed Shafi Shajakhan } 1941*eb840a80SMohammed Shafi Shajakhan 194266760eacSFelix Fietkau if (rxs->flag & RX_FLAG_MMIC_STRIPPED) 194366760eacSFelix Fietkau skb_trim(skb, skb->len - 8); 194466760eacSFelix Fietkau 19458ab2cd09SLuis R. Rodriguez spin_lock_irqsave(&sc->sc_pm_lock, flags); 1946aaef24b4SMohammed Shafi Shajakhan 1947aaef24b4SMohammed Shafi Shajakhan if ((sc->ps_flags & (PS_WAIT_FOR_BEACON | 19481b04b930SSujith PS_WAIT_FOR_CAB | 1949aaef24b4SMohammed Shafi Shajakhan PS_WAIT_FOR_PSPOLL_DATA)) || 1950cedc7e3dSMohammed Shafi Shajakhan ath9k_check_auto_sleep(sc)) 1951f73c604cSRajkumar Manoharan ath_rx_ps(sc, skb, rs.is_mybeacon); 19528ab2cd09SLuis R. Rodriguez spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1953cc65965cSJouni Malinen 195443c35284SFelix Fietkau if ((ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) && sc->ant_rx == 3) 1955102885a5SVasanthakumar Thiagarajan ath_ant_comb_scan(sc, &rs); 1956102885a5SVasanthakumar Thiagarajan 19577545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1958cc65965cSJouni Malinen 19590d95521eSFelix Fietkau requeue_drop_frag: 19600d95521eSFelix Fietkau if (sc->rx.frag) { 19610d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 19620d95521eSFelix Fietkau sc->rx.frag = NULL; 19630d95521eSFelix Fietkau } 1964203c4805SLuis R. Rodriguez requeue: 1965b5c80475SFelix Fietkau if (edma) { 1966b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 1967b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 1968b5c80475SFelix Fietkau } else { 1969203c4805SLuis R. Rodriguez list_move_tail(&bf->list, &sc->rx.rxbuf); 1970203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 19713483288cSFelix Fietkau if (!flush) 197295294973SFelix Fietkau ath9k_hw_rxena(ah); 1973b5c80475SFelix Fietkau } 1974203c4805SLuis R. Rodriguez } while (1); 1975203c4805SLuis R. Rodriguez 1976203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 1977203c4805SLuis R. Rodriguez 197829ab0b36SRajkumar Manoharan if (!(ah->imask & ATH9K_INT_RXEOL)) { 197929ab0b36SRajkumar Manoharan ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN); 198072d874c6SFelix Fietkau ath9k_hw_set_interrupts(ah); 198129ab0b36SRajkumar Manoharan } 198229ab0b36SRajkumar Manoharan 1983203c4805SLuis R. Rodriguez return 0; 1984203c4805SLuis R. Rodriguez } 1985