xref: /linux/drivers/net/wireless/ath/ath9k/recv.c (revision 990e08a0f6115ce93b480325a575b535c92513ee)
1203c4805SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h>
18203c4805SLuis R. Rodriguez #include "ath9k.h"
19b622a720SLuis R. Rodriguez #include "ar9003_mac.h"
20203c4805SLuis R. Rodriguez 
21b5c80475SFelix Fietkau #define SKB_CB_ATHBUF(__skb)	(*((struct ath_buf **)__skb->cb))
22b5c80475SFelix Fietkau 
23102885a5SVasanthakumar Thiagarajan static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta,
24102885a5SVasanthakumar Thiagarajan 					       int mindelta, int main_rssi_avg,
25102885a5SVasanthakumar Thiagarajan 					       int alt_rssi_avg, int pkt_count)
26102885a5SVasanthakumar Thiagarajan {
27102885a5SVasanthakumar Thiagarajan 	return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
28102885a5SVasanthakumar Thiagarajan 		(alt_rssi_avg > main_rssi_avg + maxdelta)) ||
29102885a5SVasanthakumar Thiagarajan 		(alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50);
30102885a5SVasanthakumar Thiagarajan }
31102885a5SVasanthakumar Thiagarajan 
32b85c5734SMohammed Shafi Shajakhan static inline bool ath_ant_div_comb_alt_check(u8 div_group, int alt_ratio,
33b85c5734SMohammed Shafi Shajakhan 					int curr_main_set, int curr_alt_set,
34b85c5734SMohammed Shafi Shajakhan 					int alt_rssi_avg, int main_rssi_avg)
35b85c5734SMohammed Shafi Shajakhan {
36b85c5734SMohammed Shafi Shajakhan 	bool result = false;
37b85c5734SMohammed Shafi Shajakhan 	switch (div_group) {
38b85c5734SMohammed Shafi Shajakhan 	case 0:
39b85c5734SMohammed Shafi Shajakhan 		if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
40b85c5734SMohammed Shafi Shajakhan 			result = true;
41b85c5734SMohammed Shafi Shajakhan 		break;
42b85c5734SMohammed Shafi Shajakhan 	case 1:
4366ce235aSGabor Juhos 	case 2:
44b85c5734SMohammed Shafi Shajakhan 		if ((((curr_main_set == ATH_ANT_DIV_COMB_LNA2) &&
45b85c5734SMohammed Shafi Shajakhan 			(curr_alt_set == ATH_ANT_DIV_COMB_LNA1) &&
46b85c5734SMohammed Shafi Shajakhan 				(alt_rssi_avg >= (main_rssi_avg - 5))) ||
47b85c5734SMohammed Shafi Shajakhan 			((curr_main_set == ATH_ANT_DIV_COMB_LNA1) &&
48b85c5734SMohammed Shafi Shajakhan 			(curr_alt_set == ATH_ANT_DIV_COMB_LNA2) &&
49b85c5734SMohammed Shafi Shajakhan 				(alt_rssi_avg >= (main_rssi_avg - 2)))) &&
50b85c5734SMohammed Shafi Shajakhan 							(alt_rssi_avg >= 4))
51b85c5734SMohammed Shafi Shajakhan 			result = true;
52b85c5734SMohammed Shafi Shajakhan 		else
53b85c5734SMohammed Shafi Shajakhan 			result = false;
54b85c5734SMohammed Shafi Shajakhan 		break;
55b85c5734SMohammed Shafi Shajakhan 	}
56b85c5734SMohammed Shafi Shajakhan 
57b85c5734SMohammed Shafi Shajakhan 	return result;
58b85c5734SMohammed Shafi Shajakhan }
59b85c5734SMohammed Shafi Shajakhan 
60ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
61ededf1f8SVasanthakumar Thiagarajan {
62ededf1f8SVasanthakumar Thiagarajan 	return sc->ps_enabled &&
63ededf1f8SVasanthakumar Thiagarajan 	       (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
64ededf1f8SVasanthakumar Thiagarajan }
65ededf1f8SVasanthakumar Thiagarajan 
66203c4805SLuis R. Rodriguez /*
67203c4805SLuis R. Rodriguez  * Setup and link descriptors.
68203c4805SLuis R. Rodriguez  *
69203c4805SLuis R. Rodriguez  * 11N: we can no longer afford to self link the last descriptor.
70203c4805SLuis R. Rodriguez  * MAC acknowledges BA status as long as it copies frames to host
71203c4805SLuis R. Rodriguez  * buffer (or rx fifo). This can incorrectly acknowledge packets
72203c4805SLuis R. Rodriguez  * to a sender if last desc is self-linked.
73203c4805SLuis R. Rodriguez  */
74203c4805SLuis R. Rodriguez static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
75203c4805SLuis R. Rodriguez {
76203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
77cc861f74SLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
78203c4805SLuis R. Rodriguez 	struct ath_desc *ds;
79203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
80203c4805SLuis R. Rodriguez 
81203c4805SLuis R. Rodriguez 	ATH_RXBUF_RESET(bf);
82203c4805SLuis R. Rodriguez 
83203c4805SLuis R. Rodriguez 	ds = bf->bf_desc;
84203c4805SLuis R. Rodriguez 	ds->ds_link = 0; /* link to null */
85203c4805SLuis R. Rodriguez 	ds->ds_data = bf->bf_buf_addr;
86203c4805SLuis R. Rodriguez 
87203c4805SLuis R. Rodriguez 	/* virtual addr of the beginning of the buffer. */
88203c4805SLuis R. Rodriguez 	skb = bf->bf_mpdu;
899680e8a3SLuis R. Rodriguez 	BUG_ON(skb == NULL);
90203c4805SLuis R. Rodriguez 	ds->ds_vdata = skb->data;
91203c4805SLuis R. Rodriguez 
92cc861f74SLuis R. Rodriguez 	/*
93cc861f74SLuis R. Rodriguez 	 * setup rx descriptors. The rx_bufsize here tells the hardware
94203c4805SLuis R. Rodriguez 	 * how much data it can DMA to us and that we are prepared
95cc861f74SLuis R. Rodriguez 	 * to process
96cc861f74SLuis R. Rodriguez 	 */
97203c4805SLuis R. Rodriguez 	ath9k_hw_setuprxdesc(ah, ds,
98cc861f74SLuis R. Rodriguez 			     common->rx_bufsize,
99203c4805SLuis R. Rodriguez 			     0);
100203c4805SLuis R. Rodriguez 
101203c4805SLuis R. Rodriguez 	if (sc->rx.rxlink == NULL)
102203c4805SLuis R. Rodriguez 		ath9k_hw_putrxbuf(ah, bf->bf_daddr);
103203c4805SLuis R. Rodriguez 	else
104203c4805SLuis R. Rodriguez 		*sc->rx.rxlink = bf->bf_daddr;
105203c4805SLuis R. Rodriguez 
106203c4805SLuis R. Rodriguez 	sc->rx.rxlink = &ds->ds_link;
107203c4805SLuis R. Rodriguez }
108203c4805SLuis R. Rodriguez 
109203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
110203c4805SLuis R. Rodriguez {
111203c4805SLuis R. Rodriguez 	/* XXX block beacon interrupts */
112203c4805SLuis R. Rodriguez 	ath9k_hw_setantenna(sc->sc_ah, antenna);
113203c4805SLuis R. Rodriguez 	sc->rx.defant = antenna;
114203c4805SLuis R. Rodriguez 	sc->rx.rxotherant = 0;
115203c4805SLuis R. Rodriguez }
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc)
118203c4805SLuis R. Rodriguez {
119203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
1201510718dSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
1211510718dSLuis R. Rodriguez 
122203c4805SLuis R. Rodriguez 	u32 rfilt, mfilt[2];
123203c4805SLuis R. Rodriguez 
124203c4805SLuis R. Rodriguez 	/* configure rx filter */
125203c4805SLuis R. Rodriguez 	rfilt = ath_calcrxfilter(sc);
126203c4805SLuis R. Rodriguez 	ath9k_hw_setrxfilter(ah, rfilt);
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez 	/* configure bssid mask */
12913b81559SLuis R. Rodriguez 	ath_hw_setbssidmask(common);
130203c4805SLuis R. Rodriguez 
131203c4805SLuis R. Rodriguez 	/* configure operational mode */
132203c4805SLuis R. Rodriguez 	ath9k_hw_setopmode(ah);
133203c4805SLuis R. Rodriguez 
134203c4805SLuis R. Rodriguez 	/* calculate and install multicast filter */
135203c4805SLuis R. Rodriguez 	mfilt[0] = mfilt[1] = ~0;
136203c4805SLuis R. Rodriguez 	ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
137203c4805SLuis R. Rodriguez }
138203c4805SLuis R. Rodriguez 
139b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc,
140b5c80475SFelix Fietkau 				 enum ath9k_rx_qtype qtype)
141b5c80475SFelix Fietkau {
142b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
143b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma;
144b5c80475SFelix Fietkau 	struct sk_buff *skb;
145b5c80475SFelix Fietkau 	struct ath_buf *bf;
146b5c80475SFelix Fietkau 
147b5c80475SFelix Fietkau 	rx_edma = &sc->rx.rx_edma[qtype];
148b5c80475SFelix Fietkau 	if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
149b5c80475SFelix Fietkau 		return false;
150b5c80475SFelix Fietkau 
151b5c80475SFelix Fietkau 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
152b5c80475SFelix Fietkau 	list_del_init(&bf->list);
153b5c80475SFelix Fietkau 
154b5c80475SFelix Fietkau 	skb = bf->bf_mpdu;
155b5c80475SFelix Fietkau 
156b5c80475SFelix Fietkau 	ATH_RXBUF_RESET(bf);
157b5c80475SFelix Fietkau 	memset(skb->data, 0, ah->caps.rx_status_len);
158b5c80475SFelix Fietkau 	dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
159b5c80475SFelix Fietkau 				ah->caps.rx_status_len, DMA_TO_DEVICE);
160b5c80475SFelix Fietkau 
161b5c80475SFelix Fietkau 	SKB_CB_ATHBUF(skb) = bf;
162b5c80475SFelix Fietkau 	ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
163b5c80475SFelix Fietkau 	skb_queue_tail(&rx_edma->rx_fifo, skb);
164b5c80475SFelix Fietkau 
165b5c80475SFelix Fietkau 	return true;
166b5c80475SFelix Fietkau }
167b5c80475SFelix Fietkau 
168b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc,
169b5c80475SFelix Fietkau 				  enum ath9k_rx_qtype qtype, int size)
170b5c80475SFelix Fietkau {
171b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1726a01f0c0SMohammed Shafi Shajakhan 	struct ath_buf *bf, *tbf;
173b5c80475SFelix Fietkau 
174b5c80475SFelix Fietkau 	if (list_empty(&sc->rx.rxbuf)) {
175d2182b69SJoe Perches 		ath_dbg(common, QUEUE, "No free rx buf available\n");
176b5c80475SFelix Fietkau 		return;
177b5c80475SFelix Fietkau 	}
178b5c80475SFelix Fietkau 
1796a01f0c0SMohammed Shafi Shajakhan 	list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list)
180b5c80475SFelix Fietkau 		if (!ath_rx_edma_buf_link(sc, qtype))
181b5c80475SFelix Fietkau 			break;
182b5c80475SFelix Fietkau 
183b5c80475SFelix Fietkau }
184b5c80475SFelix Fietkau 
185b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc,
186b5c80475SFelix Fietkau 				 enum ath9k_rx_qtype qtype)
187b5c80475SFelix Fietkau {
188b5c80475SFelix Fietkau 	struct ath_buf *bf;
189b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma;
190b5c80475SFelix Fietkau 	struct sk_buff *skb;
191b5c80475SFelix Fietkau 
192b5c80475SFelix Fietkau 	rx_edma = &sc->rx.rx_edma[qtype];
193b5c80475SFelix Fietkau 
194b5c80475SFelix Fietkau 	while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
195b5c80475SFelix Fietkau 		bf = SKB_CB_ATHBUF(skb);
196b5c80475SFelix Fietkau 		BUG_ON(!bf);
197b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
198b5c80475SFelix Fietkau 	}
199b5c80475SFelix Fietkau }
200b5c80475SFelix Fietkau 
201b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc)
202b5c80475SFelix Fietkau {
203ba542385SMohammed Shafi Shajakhan 	struct ath_hw *ah = sc->sc_ah;
204ba542385SMohammed Shafi Shajakhan 	struct ath_common *common = ath9k_hw_common(ah);
205b5c80475SFelix Fietkau 	struct ath_buf *bf;
206b5c80475SFelix Fietkau 
207b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
208b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
209b5c80475SFelix Fietkau 
210b5c80475SFelix Fietkau 	list_for_each_entry(bf, &sc->rx.rxbuf, list) {
211ba542385SMohammed Shafi Shajakhan 		if (bf->bf_mpdu) {
212ba542385SMohammed Shafi Shajakhan 			dma_unmap_single(sc->dev, bf->bf_buf_addr,
213ba542385SMohammed Shafi Shajakhan 					common->rx_bufsize,
214ba542385SMohammed Shafi Shajakhan 					DMA_BIDIRECTIONAL);
215b5c80475SFelix Fietkau 			dev_kfree_skb_any(bf->bf_mpdu);
216ba542385SMohammed Shafi Shajakhan 			bf->bf_buf_addr = 0;
217ba542385SMohammed Shafi Shajakhan 			bf->bf_mpdu = NULL;
218ba542385SMohammed Shafi Shajakhan 		}
219b5c80475SFelix Fietkau 	}
220b5c80475SFelix Fietkau 
221b5c80475SFelix Fietkau 	INIT_LIST_HEAD(&sc->rx.rxbuf);
222b5c80475SFelix Fietkau 
223b5c80475SFelix Fietkau 	kfree(sc->rx.rx_bufptr);
224b5c80475SFelix Fietkau 	sc->rx.rx_bufptr = NULL;
225b5c80475SFelix Fietkau }
226b5c80475SFelix Fietkau 
227b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
228b5c80475SFelix Fietkau {
229b5c80475SFelix Fietkau 	skb_queue_head_init(&rx_edma->rx_fifo);
230b5c80475SFelix Fietkau 	rx_edma->rx_fifo_hwsize = size;
231b5c80475SFelix Fietkau }
232b5c80475SFelix Fietkau 
233b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
234b5c80475SFelix Fietkau {
235b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
236b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
237b5c80475SFelix Fietkau 	struct sk_buff *skb;
238b5c80475SFelix Fietkau 	struct ath_buf *bf;
239b5c80475SFelix Fietkau 	int error = 0, i;
240b5c80475SFelix Fietkau 	u32 size;
241b5c80475SFelix Fietkau 
242b5c80475SFelix Fietkau 	ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
243b5c80475SFelix Fietkau 				    ah->caps.rx_status_len);
244b5c80475SFelix Fietkau 
245b5c80475SFelix Fietkau 	ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
246b5c80475SFelix Fietkau 			       ah->caps.rx_lp_qdepth);
247b5c80475SFelix Fietkau 	ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
248b5c80475SFelix Fietkau 			       ah->caps.rx_hp_qdepth);
249b5c80475SFelix Fietkau 
250b5c80475SFelix Fietkau 	size = sizeof(struct ath_buf) * nbufs;
251b5c80475SFelix Fietkau 	bf = kzalloc(size, GFP_KERNEL);
252b5c80475SFelix Fietkau 	if (!bf)
253b5c80475SFelix Fietkau 		return -ENOMEM;
254b5c80475SFelix Fietkau 
255b5c80475SFelix Fietkau 	INIT_LIST_HEAD(&sc->rx.rxbuf);
256b5c80475SFelix Fietkau 	sc->rx.rx_bufptr = bf;
257b5c80475SFelix Fietkau 
258b5c80475SFelix Fietkau 	for (i = 0; i < nbufs; i++, bf++) {
259b5c80475SFelix Fietkau 		skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
260b5c80475SFelix Fietkau 		if (!skb) {
261b5c80475SFelix Fietkau 			error = -ENOMEM;
262b5c80475SFelix Fietkau 			goto rx_init_fail;
263b5c80475SFelix Fietkau 		}
264b5c80475SFelix Fietkau 
265b5c80475SFelix Fietkau 		memset(skb->data, 0, common->rx_bufsize);
266b5c80475SFelix Fietkau 		bf->bf_mpdu = skb;
267b5c80475SFelix Fietkau 
268b5c80475SFelix Fietkau 		bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
269b5c80475SFelix Fietkau 						 common->rx_bufsize,
270b5c80475SFelix Fietkau 						 DMA_BIDIRECTIONAL);
271b5c80475SFelix Fietkau 		if (unlikely(dma_mapping_error(sc->dev,
272b5c80475SFelix Fietkau 						bf->bf_buf_addr))) {
273b5c80475SFelix Fietkau 				dev_kfree_skb_any(skb);
274b5c80475SFelix Fietkau 				bf->bf_mpdu = NULL;
2756cf9e995SBen Greear 				bf->bf_buf_addr = 0;
2763800276aSJoe Perches 				ath_err(common,
277b5c80475SFelix Fietkau 					"dma_mapping_error() on RX init\n");
278b5c80475SFelix Fietkau 				error = -ENOMEM;
279b5c80475SFelix Fietkau 				goto rx_init_fail;
280b5c80475SFelix Fietkau 		}
281b5c80475SFelix Fietkau 
282b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
283b5c80475SFelix Fietkau 	}
284b5c80475SFelix Fietkau 
285b5c80475SFelix Fietkau 	return 0;
286b5c80475SFelix Fietkau 
287b5c80475SFelix Fietkau rx_init_fail:
288b5c80475SFelix Fietkau 	ath_rx_edma_cleanup(sc);
289b5c80475SFelix Fietkau 	return error;
290b5c80475SFelix Fietkau }
291b5c80475SFelix Fietkau 
292b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc)
293b5c80475SFelix Fietkau {
294b5c80475SFelix Fietkau 	spin_lock_bh(&sc->rx.rxbuflock);
295b5c80475SFelix Fietkau 
296b5c80475SFelix Fietkau 	ath9k_hw_rxena(sc->sc_ah);
297b5c80475SFelix Fietkau 
298b5c80475SFelix Fietkau 	ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP,
299b5c80475SFelix Fietkau 			      sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize);
300b5c80475SFelix Fietkau 
301b5c80475SFelix Fietkau 	ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP,
302b5c80475SFelix Fietkau 			      sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize);
303b5c80475SFelix Fietkau 
304b5c80475SFelix Fietkau 	ath_opmode_init(sc);
305b5c80475SFelix Fietkau 
30648a6a468SLuis R. Rodriguez 	ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
3077583c550SLuis R. Rodriguez 
3087583c550SLuis R. Rodriguez 	spin_unlock_bh(&sc->rx.rxbuflock);
309b5c80475SFelix Fietkau }
310b5c80475SFelix Fietkau 
311b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc)
312b5c80475SFelix Fietkau {
313b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
314b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
315b5c80475SFelix Fietkau }
316b5c80475SFelix Fietkau 
317203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs)
318203c4805SLuis R. Rodriguez {
31927c51f1aSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
320203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
321203c4805SLuis R. Rodriguez 	struct ath_buf *bf;
322203c4805SLuis R. Rodriguez 	int error = 0;
323203c4805SLuis R. Rodriguez 
3244bdd1e97SLuis R. Rodriguez 	spin_lock_init(&sc->sc_pcu_lock);
325203c4805SLuis R. Rodriguez 	sc->sc_flags &= ~SC_OP_RXFLUSH;
326203c4805SLuis R. Rodriguez 	spin_lock_init(&sc->rx.rxbuflock);
327203c4805SLuis R. Rodriguez 
3280d95521eSFelix Fietkau 	common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 +
3290d95521eSFelix Fietkau 			     sc->sc_ah->caps.rx_status_len;
3300d95521eSFelix Fietkau 
331b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
332b5c80475SFelix Fietkau 		return ath_rx_edma_init(sc, nbufs);
333b5c80475SFelix Fietkau 	} else {
334d2182b69SJoe Perches 		ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n",
335cc861f74SLuis R. Rodriguez 			common->cachelsz, common->rx_bufsize);
336203c4805SLuis R. Rodriguez 
337203c4805SLuis R. Rodriguez 		/* Initialize rx descriptors */
338203c4805SLuis R. Rodriguez 
339203c4805SLuis R. Rodriguez 		error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
3404adfcdedSVasanthakumar Thiagarajan 				"rx", nbufs, 1, 0);
341203c4805SLuis R. Rodriguez 		if (error != 0) {
3423800276aSJoe Perches 			ath_err(common,
343b5c80475SFelix Fietkau 				"failed to allocate rx descriptors: %d\n",
344b5c80475SFelix Fietkau 				error);
345203c4805SLuis R. Rodriguez 			goto err;
346203c4805SLuis R. Rodriguez 		}
347203c4805SLuis R. Rodriguez 
348203c4805SLuis R. Rodriguez 		list_for_each_entry(bf, &sc->rx.rxbuf, list) {
349b5c80475SFelix Fietkau 			skb = ath_rxbuf_alloc(common, common->rx_bufsize,
350b5c80475SFelix Fietkau 					      GFP_KERNEL);
351203c4805SLuis R. Rodriguez 			if (skb == NULL) {
352203c4805SLuis R. Rodriguez 				error = -ENOMEM;
353203c4805SLuis R. Rodriguez 				goto err;
354203c4805SLuis R. Rodriguez 			}
355203c4805SLuis R. Rodriguez 
356203c4805SLuis R. Rodriguez 			bf->bf_mpdu = skb;
357203c4805SLuis R. Rodriguez 			bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
358cc861f74SLuis R. Rodriguez 					common->rx_bufsize,
359203c4805SLuis R. Rodriguez 					DMA_FROM_DEVICE);
360203c4805SLuis R. Rodriguez 			if (unlikely(dma_mapping_error(sc->dev,
361203c4805SLuis R. Rodriguez 							bf->bf_buf_addr))) {
362203c4805SLuis R. Rodriguez 				dev_kfree_skb_any(skb);
363203c4805SLuis R. Rodriguez 				bf->bf_mpdu = NULL;
3646cf9e995SBen Greear 				bf->bf_buf_addr = 0;
3653800276aSJoe Perches 				ath_err(common,
366203c4805SLuis R. Rodriguez 					"dma_mapping_error() on RX init\n");
367203c4805SLuis R. Rodriguez 				error = -ENOMEM;
368203c4805SLuis R. Rodriguez 				goto err;
369203c4805SLuis R. Rodriguez 			}
370203c4805SLuis R. Rodriguez 		}
371203c4805SLuis R. Rodriguez 		sc->rx.rxlink = NULL;
372b5c80475SFelix Fietkau 	}
373203c4805SLuis R. Rodriguez 
374203c4805SLuis R. Rodriguez err:
375203c4805SLuis R. Rodriguez 	if (error)
376203c4805SLuis R. Rodriguez 		ath_rx_cleanup(sc);
377203c4805SLuis R. Rodriguez 
378203c4805SLuis R. Rodriguez 	return error;
379203c4805SLuis R. Rodriguez }
380203c4805SLuis R. Rodriguez 
381203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc)
382203c4805SLuis R. Rodriguez {
383cc861f74SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
384cc861f74SLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
385203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
386203c4805SLuis R. Rodriguez 	struct ath_buf *bf;
387203c4805SLuis R. Rodriguez 
388b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
389b5c80475SFelix Fietkau 		ath_rx_edma_cleanup(sc);
390b5c80475SFelix Fietkau 		return;
391b5c80475SFelix Fietkau 	} else {
392203c4805SLuis R. Rodriguez 		list_for_each_entry(bf, &sc->rx.rxbuf, list) {
393203c4805SLuis R. Rodriguez 			skb = bf->bf_mpdu;
394203c4805SLuis R. Rodriguez 			if (skb) {
395203c4805SLuis R. Rodriguez 				dma_unmap_single(sc->dev, bf->bf_buf_addr,
396b5c80475SFelix Fietkau 						common->rx_bufsize,
397b5c80475SFelix Fietkau 						DMA_FROM_DEVICE);
398203c4805SLuis R. Rodriguez 				dev_kfree_skb(skb);
3996cf9e995SBen Greear 				bf->bf_buf_addr = 0;
4006cf9e995SBen Greear 				bf->bf_mpdu = NULL;
401203c4805SLuis R. Rodriguez 			}
402203c4805SLuis R. Rodriguez 		}
403203c4805SLuis R. Rodriguez 
404203c4805SLuis R. Rodriguez 		if (sc->rx.rxdma.dd_desc_len != 0)
405203c4805SLuis R. Rodriguez 			ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
406203c4805SLuis R. Rodriguez 	}
407b5c80475SFelix Fietkau }
408203c4805SLuis R. Rodriguez 
409203c4805SLuis R. Rodriguez /*
410203c4805SLuis R. Rodriguez  * Calculate the receive filter according to the
411203c4805SLuis R. Rodriguez  * operating mode and state:
412203c4805SLuis R. Rodriguez  *
413203c4805SLuis R. Rodriguez  * o always accept unicast, broadcast, and multicast traffic
414203c4805SLuis R. Rodriguez  * o maintain current state of phy error reception (the hal
415203c4805SLuis R. Rodriguez  *   may enable phy error frames for noise immunity work)
416203c4805SLuis R. Rodriguez  * o probe request frames are accepted only when operating in
417203c4805SLuis R. Rodriguez  *   hostap, adhoc, or monitor modes
418203c4805SLuis R. Rodriguez  * o enable promiscuous mode according to the interface state
419203c4805SLuis R. Rodriguez  * o accept beacons:
420203c4805SLuis R. Rodriguez  *   - when operating in adhoc mode so the 802.11 layer creates
421203c4805SLuis R. Rodriguez  *     node table entries for peers,
422203c4805SLuis R. Rodriguez  *   - when operating in station mode for collecting rssi data when
423203c4805SLuis R. Rodriguez  *     the station is otherwise quiet, or
424203c4805SLuis R. Rodriguez  *   - when operating as a repeater so we see repeater-sta beacons
425203c4805SLuis R. Rodriguez  *   - when scanning
426203c4805SLuis R. Rodriguez  */
427203c4805SLuis R. Rodriguez 
428203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc)
429203c4805SLuis R. Rodriguez {
430203c4805SLuis R. Rodriguez 	u32 rfilt;
431203c4805SLuis R. Rodriguez 
432ac06697cSFelix Fietkau 	rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
433203c4805SLuis R. Rodriguez 		| ATH9K_RX_FILTER_MCAST;
434203c4805SLuis R. Rodriguez 
4359c1d8e4aSJouni Malinen 	if (sc->rx.rxfilter & FIF_PROBE_REQ)
436203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PROBEREQ;
437203c4805SLuis R. Rodriguez 
438203c4805SLuis R. Rodriguez 	/*
439203c4805SLuis R. Rodriguez 	 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
440203c4805SLuis R. Rodriguez 	 * mode interface or when in monitor mode. AP mode does not need this
441203c4805SLuis R. Rodriguez 	 * since it receives all in-BSS frames anyway.
442203c4805SLuis R. Rodriguez 	 */
4432e286947SFelix Fietkau 	if (sc->sc_ah->is_monitoring)
444203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PROM;
445203c4805SLuis R. Rodriguez 
446203c4805SLuis R. Rodriguez 	if (sc->rx.rxfilter & FIF_CONTROL)
447203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_CONTROL;
448203c4805SLuis R. Rodriguez 
449203c4805SLuis R. Rodriguez 	if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
450cfda6695SBen Greear 	    (sc->nvifs <= 1) &&
451203c4805SLuis R. Rodriguez 	    !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
452203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_MYBEACON;
453203c4805SLuis R. Rodriguez 	else
454203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_BEACON;
455203c4805SLuis R. Rodriguez 
456264bbec8SFelix Fietkau 	if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
45766afad01SSenthil Balasubramanian 	    (sc->rx.rxfilter & FIF_PSPOLL))
458203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PSPOLL;
459203c4805SLuis R. Rodriguez 
4607ea310beSSujith 	if (conf_is_ht(&sc->hw->conf))
4617ea310beSSujith 		rfilt |= ATH9K_RX_FILTER_COMP_BAR;
4627ea310beSSujith 
4637545daf4SFelix Fietkau 	if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) {
4645eb6ba83SJavier Cardona 		/* The following may also be needed for other older chips */
4655eb6ba83SJavier Cardona 		if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160)
4665eb6ba83SJavier Cardona 			rfilt |= ATH9K_RX_FILTER_PROM;
467203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
468203c4805SLuis R. Rodriguez 	}
469203c4805SLuis R. Rodriguez 
470203c4805SLuis R. Rodriguez 	return rfilt;
471203c4805SLuis R. Rodriguez 
472203c4805SLuis R. Rodriguez }
473203c4805SLuis R. Rodriguez 
474203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc)
475203c4805SLuis R. Rodriguez {
476203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
477203c4805SLuis R. Rodriguez 	struct ath_buf *bf, *tbf;
478203c4805SLuis R. Rodriguez 
479b5c80475SFelix Fietkau 	if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
480b5c80475SFelix Fietkau 		ath_edma_start_recv(sc);
481b5c80475SFelix Fietkau 		return 0;
482b5c80475SFelix Fietkau 	}
483b5c80475SFelix Fietkau 
484203c4805SLuis R. Rodriguez 	spin_lock_bh(&sc->rx.rxbuflock);
485203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf))
486203c4805SLuis R. Rodriguez 		goto start_recv;
487203c4805SLuis R. Rodriguez 
488203c4805SLuis R. Rodriguez 	sc->rx.rxlink = NULL;
489203c4805SLuis R. Rodriguez 	list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
490203c4805SLuis R. Rodriguez 		ath_rx_buf_link(sc, bf);
491203c4805SLuis R. Rodriguez 	}
492203c4805SLuis R. Rodriguez 
493203c4805SLuis R. Rodriguez 	/* We could have deleted elements so the list may be empty now */
494203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf))
495203c4805SLuis R. Rodriguez 		goto start_recv;
496203c4805SLuis R. Rodriguez 
497203c4805SLuis R. Rodriguez 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
498203c4805SLuis R. Rodriguez 	ath9k_hw_putrxbuf(ah, bf->bf_daddr);
499203c4805SLuis R. Rodriguez 	ath9k_hw_rxena(ah);
500203c4805SLuis R. Rodriguez 
501203c4805SLuis R. Rodriguez start_recv:
502203c4805SLuis R. Rodriguez 	ath_opmode_init(sc);
50348a6a468SLuis R. Rodriguez 	ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
504203c4805SLuis R. Rodriguez 
5057583c550SLuis R. Rodriguez 	spin_unlock_bh(&sc->rx.rxbuflock);
5067583c550SLuis R. Rodriguez 
507203c4805SLuis R. Rodriguez 	return 0;
508203c4805SLuis R. Rodriguez }
509203c4805SLuis R. Rodriguez 
510203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc)
511203c4805SLuis R. Rodriguez {
512203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
5135882da02SFelix Fietkau 	bool stopped, reset = false;
514203c4805SLuis R. Rodriguez 
5151e450285SLuis R. Rodriguez 	spin_lock_bh(&sc->rx.rxbuflock);
516d47844a0SFelix Fietkau 	ath9k_hw_abortpcurecv(ah);
517203c4805SLuis R. Rodriguez 	ath9k_hw_setrxfilter(ah, 0);
5185882da02SFelix Fietkau 	stopped = ath9k_hw_stopdmarecv(ah, &reset);
519b5c80475SFelix Fietkau 
520b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
521b5c80475SFelix Fietkau 		ath_edma_stop_recv(sc);
522b5c80475SFelix Fietkau 	else
523203c4805SLuis R. Rodriguez 		sc->rx.rxlink = NULL;
5241e450285SLuis R. Rodriguez 	spin_unlock_bh(&sc->rx.rxbuflock);
525203c4805SLuis R. Rodriguez 
526d584747bSRajkumar Manoharan 	if (!(ah->ah_flags & AH_UNPLUGGED) &&
527d584747bSRajkumar Manoharan 	    unlikely(!stopped)) {
528d7fd1b50SBen Greear 		ath_err(ath9k_hw_common(sc->sc_ah),
529d7fd1b50SBen Greear 			"Could not stop RX, we could be "
53078a7685eSLuis R. Rodriguez 			"confusing the DMA engine when we start RX up\n");
531d7fd1b50SBen Greear 		ATH_DBG_WARN_ON_ONCE(!stopped);
532d7fd1b50SBen Greear 	}
5332232d31bSFelix Fietkau 	return stopped && !reset;
534203c4805SLuis R. Rodriguez }
535203c4805SLuis R. Rodriguez 
536203c4805SLuis R. Rodriguez void ath_flushrecv(struct ath_softc *sc)
537203c4805SLuis R. Rodriguez {
538203c4805SLuis R. Rodriguez 	sc->sc_flags |= SC_OP_RXFLUSH;
539b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
540b5c80475SFelix Fietkau 		ath_rx_tasklet(sc, 1, true);
541b5c80475SFelix Fietkau 	ath_rx_tasklet(sc, 1, false);
542203c4805SLuis R. Rodriguez 	sc->sc_flags &= ~SC_OP_RXFLUSH;
543203c4805SLuis R. Rodriguez }
544203c4805SLuis R. Rodriguez 
545cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
546cc65965cSJouni Malinen {
547cc65965cSJouni Malinen 	/* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
548cc65965cSJouni Malinen 	struct ieee80211_mgmt *mgmt;
549cc65965cSJouni Malinen 	u8 *pos, *end, id, elen;
550cc65965cSJouni Malinen 	struct ieee80211_tim_ie *tim;
551cc65965cSJouni Malinen 
552cc65965cSJouni Malinen 	mgmt = (struct ieee80211_mgmt *)skb->data;
553cc65965cSJouni Malinen 	pos = mgmt->u.beacon.variable;
554cc65965cSJouni Malinen 	end = skb->data + skb->len;
555cc65965cSJouni Malinen 
556cc65965cSJouni Malinen 	while (pos + 2 < end) {
557cc65965cSJouni Malinen 		id = *pos++;
558cc65965cSJouni Malinen 		elen = *pos++;
559cc65965cSJouni Malinen 		if (pos + elen > end)
560cc65965cSJouni Malinen 			break;
561cc65965cSJouni Malinen 
562cc65965cSJouni Malinen 		if (id == WLAN_EID_TIM) {
563cc65965cSJouni Malinen 			if (elen < sizeof(*tim))
564cc65965cSJouni Malinen 				break;
565cc65965cSJouni Malinen 			tim = (struct ieee80211_tim_ie *) pos;
566cc65965cSJouni Malinen 			if (tim->dtim_count != 0)
567cc65965cSJouni Malinen 				break;
568cc65965cSJouni Malinen 			return tim->bitmap_ctrl & 0x01;
569cc65965cSJouni Malinen 		}
570cc65965cSJouni Malinen 
571cc65965cSJouni Malinen 		pos += elen;
572cc65965cSJouni Malinen 	}
573cc65965cSJouni Malinen 
574cc65965cSJouni Malinen 	return false;
575cc65965cSJouni Malinen }
576cc65965cSJouni Malinen 
577cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
578cc65965cSJouni Malinen {
5791510718dSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
580cc65965cSJouni Malinen 
581cc65965cSJouni Malinen 	if (skb->len < 24 + 8 + 2 + 2)
582cc65965cSJouni Malinen 		return;
583cc65965cSJouni Malinen 
5841b04b930SSujith 	sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
585293dc5dfSGabor Juhos 
5861b04b930SSujith 	if (sc->ps_flags & PS_BEACON_SYNC) {
5871b04b930SSujith 		sc->ps_flags &= ~PS_BEACON_SYNC;
588d2182b69SJoe Perches 		ath_dbg(common, PS,
589226afe68SJoe Perches 			"Reconfigure Beacon timers based on timestamp from the AP\n");
59099e4d43aSRajkumar Manoharan 		ath_set_beacon(sc);
591ccdfeab6SJouni Malinen 	}
592ccdfeab6SJouni Malinen 
593cc65965cSJouni Malinen 	if (ath_beacon_dtim_pending_cab(skb)) {
594cc65965cSJouni Malinen 		/*
595cc65965cSJouni Malinen 		 * Remain awake waiting for buffered broadcast/multicast
59658f5fffdSGabor Juhos 		 * frames. If the last broadcast/multicast frame is not
59758f5fffdSGabor Juhos 		 * received properly, the next beacon frame will work as
59858f5fffdSGabor Juhos 		 * a backup trigger for returning into NETWORK SLEEP state,
59958f5fffdSGabor Juhos 		 * so we are waiting for it as well.
600cc65965cSJouni Malinen 		 */
601d2182b69SJoe Perches 		ath_dbg(common, PS,
602226afe68SJoe Perches 			"Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
6031b04b930SSujith 		sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
604cc65965cSJouni Malinen 		return;
605cc65965cSJouni Malinen 	}
606cc65965cSJouni Malinen 
6071b04b930SSujith 	if (sc->ps_flags & PS_WAIT_FOR_CAB) {
608cc65965cSJouni Malinen 		/*
609cc65965cSJouni Malinen 		 * This can happen if a broadcast frame is dropped or the AP
610cc65965cSJouni Malinen 		 * fails to send a frame indicating that all CAB frames have
611cc65965cSJouni Malinen 		 * been delivered.
612cc65965cSJouni Malinen 		 */
6131b04b930SSujith 		sc->ps_flags &= ~PS_WAIT_FOR_CAB;
614d2182b69SJoe Perches 		ath_dbg(common, PS, "PS wait for CAB frames timed out\n");
615cc65965cSJouni Malinen 	}
616cc65965cSJouni Malinen }
617cc65965cSJouni Malinen 
618f73c604cSRajkumar Manoharan static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon)
619cc65965cSJouni Malinen {
620cc65965cSJouni Malinen 	struct ieee80211_hdr *hdr;
621c46917bbSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
622cc65965cSJouni Malinen 
623cc65965cSJouni Malinen 	hdr = (struct ieee80211_hdr *)skb->data;
624cc65965cSJouni Malinen 
625cc65965cSJouni Malinen 	/* Process Beacon and CAB receive in PS state */
626ededf1f8SVasanthakumar Thiagarajan 	if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
627f73c604cSRajkumar Manoharan 	    && mybeacon)
628cc65965cSJouni Malinen 		ath_rx_ps_beacon(sc, skb);
6291b04b930SSujith 	else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
630cc65965cSJouni Malinen 		 (ieee80211_is_data(hdr->frame_control) ||
631cc65965cSJouni Malinen 		  ieee80211_is_action(hdr->frame_control)) &&
632cc65965cSJouni Malinen 		 is_multicast_ether_addr(hdr->addr1) &&
633cc65965cSJouni Malinen 		 !ieee80211_has_moredata(hdr->frame_control)) {
634cc65965cSJouni Malinen 		/*
635cc65965cSJouni Malinen 		 * No more broadcast/multicast frames to be received at this
636cc65965cSJouni Malinen 		 * point.
637cc65965cSJouni Malinen 		 */
6383fac6dfdSSenthil Balasubramanian 		sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
639d2182b69SJoe Perches 		ath_dbg(common, PS,
640c46917bbSLuis R. Rodriguez 			"All PS CAB frames received, back to sleep\n");
6411b04b930SSujith 	} else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
6429a23f9caSJouni Malinen 		   !is_multicast_ether_addr(hdr->addr1) &&
6439a23f9caSJouni Malinen 		   !ieee80211_has_morefrags(hdr->frame_control)) {
6441b04b930SSujith 		sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
645d2182b69SJoe Perches 		ath_dbg(common, PS,
646226afe68SJoe Perches 			"Going back to sleep after having received PS-Poll data (0x%lx)\n",
6471b04b930SSujith 			sc->ps_flags & (PS_WAIT_FOR_BEACON |
6481b04b930SSujith 					PS_WAIT_FOR_CAB |
6491b04b930SSujith 					PS_WAIT_FOR_PSPOLL_DATA |
6501b04b930SSujith 					PS_WAIT_FOR_TX_ACK));
651cc65965cSJouni Malinen 	}
652cc65965cSJouni Malinen }
653cc65965cSJouni Malinen 
654b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc,
6553a2923e8SFelix Fietkau 				 enum ath9k_rx_qtype qtype,
6563a2923e8SFelix Fietkau 				 struct ath_rx_status *rs,
6573a2923e8SFelix Fietkau 				 struct ath_buf **dest)
658203c4805SLuis R. Rodriguez {
659b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
660203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
66127c51f1aSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
662b5c80475SFelix Fietkau 	struct sk_buff *skb;
663b5c80475SFelix Fietkau 	struct ath_buf *bf;
664b5c80475SFelix Fietkau 	int ret;
665203c4805SLuis R. Rodriguez 
666b5c80475SFelix Fietkau 	skb = skb_peek(&rx_edma->rx_fifo);
667b5c80475SFelix Fietkau 	if (!skb)
668b5c80475SFelix Fietkau 		return false;
669203c4805SLuis R. Rodriguez 
670b5c80475SFelix Fietkau 	bf = SKB_CB_ATHBUF(skb);
671b5c80475SFelix Fietkau 	BUG_ON(!bf);
672b5c80475SFelix Fietkau 
673ce9426d1SMing Lei 	dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
674b5c80475SFelix Fietkau 				common->rx_bufsize, DMA_FROM_DEVICE);
675b5c80475SFelix Fietkau 
6763a2923e8SFelix Fietkau 	ret = ath9k_hw_process_rxdesc_edma(ah, rs, skb->data);
677ce9426d1SMing Lei 	if (ret == -EINPROGRESS) {
678ce9426d1SMing Lei 		/*let device gain the buffer again*/
679ce9426d1SMing Lei 		dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
680ce9426d1SMing Lei 				common->rx_bufsize, DMA_FROM_DEVICE);
681b5c80475SFelix Fietkau 		return false;
682ce9426d1SMing Lei 	}
683b5c80475SFelix Fietkau 
684b5c80475SFelix Fietkau 	__skb_unlink(skb, &rx_edma->rx_fifo);
685b5c80475SFelix Fietkau 	if (ret == -EINVAL) {
686b5c80475SFelix Fietkau 		/* corrupt descriptor, skip this one and the following one */
687b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
688b5c80475SFelix Fietkau 		ath_rx_edma_buf_link(sc, qtype);
689b5c80475SFelix Fietkau 
6903a2923e8SFelix Fietkau 		skb = skb_peek(&rx_edma->rx_fifo);
6913a2923e8SFelix Fietkau 		if (skb) {
692b5c80475SFelix Fietkau 			bf = SKB_CB_ATHBUF(skb);
693b5c80475SFelix Fietkau 			BUG_ON(!bf);
694b5c80475SFelix Fietkau 
695b5c80475SFelix Fietkau 			__skb_unlink(skb, &rx_edma->rx_fifo);
696b5c80475SFelix Fietkau 			list_add_tail(&bf->list, &sc->rx.rxbuf);
697b5c80475SFelix Fietkau 			ath_rx_edma_buf_link(sc, qtype);
6983a2923e8SFelix Fietkau 		} else {
6993a2923e8SFelix Fietkau 			bf = NULL;
700b5c80475SFelix Fietkau 		}
7013a2923e8SFelix Fietkau 	}
702b5c80475SFelix Fietkau 
7033a2923e8SFelix Fietkau 	*dest = bf;
704b5c80475SFelix Fietkau 	return true;
705b5c80475SFelix Fietkau }
706b5c80475SFelix Fietkau 
707b5c80475SFelix Fietkau static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
708b5c80475SFelix Fietkau 						struct ath_rx_status *rs,
709b5c80475SFelix Fietkau 						enum ath9k_rx_qtype qtype)
710b5c80475SFelix Fietkau {
7113a2923e8SFelix Fietkau 	struct ath_buf *bf = NULL;
712b5c80475SFelix Fietkau 
7133a2923e8SFelix Fietkau 	while (ath_edma_get_buffers(sc, qtype, rs, &bf)) {
7143a2923e8SFelix Fietkau 		if (!bf)
7153a2923e8SFelix Fietkau 			continue;
716b5c80475SFelix Fietkau 
717b5c80475SFelix Fietkau 		return bf;
718b5c80475SFelix Fietkau 	}
7193a2923e8SFelix Fietkau 	return NULL;
7203a2923e8SFelix Fietkau }
721b5c80475SFelix Fietkau 
722b5c80475SFelix Fietkau static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc,
723b5c80475SFelix Fietkau 					   struct ath_rx_status *rs)
724b5c80475SFelix Fietkau {
725b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
726b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(ah);
727b5c80475SFelix Fietkau 	struct ath_desc *ds;
728b5c80475SFelix Fietkau 	struct ath_buf *bf;
729b5c80475SFelix Fietkau 	int ret;
730203c4805SLuis R. Rodriguez 
731203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf)) {
732203c4805SLuis R. Rodriguez 		sc->rx.rxlink = NULL;
733b5c80475SFelix Fietkau 		return NULL;
734203c4805SLuis R. Rodriguez 	}
735203c4805SLuis R. Rodriguez 
736203c4805SLuis R. Rodriguez 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
737203c4805SLuis R. Rodriguez 	ds = bf->bf_desc;
738203c4805SLuis R. Rodriguez 
739203c4805SLuis R. Rodriguez 	/*
740203c4805SLuis R. Rodriguez 	 * Must provide the virtual address of the current
741203c4805SLuis R. Rodriguez 	 * descriptor, the physical address, and the virtual
742203c4805SLuis R. Rodriguez 	 * address of the next descriptor in the h/w chain.
743203c4805SLuis R. Rodriguez 	 * This allows the HAL to look ahead to see if the
744203c4805SLuis R. Rodriguez 	 * hardware is done with a descriptor by checking the
745203c4805SLuis R. Rodriguez 	 * done bit in the following descriptor and the address
746203c4805SLuis R. Rodriguez 	 * of the current descriptor the DMA engine is working
747203c4805SLuis R. Rodriguez 	 * on.  All this is necessary because of our use of
748203c4805SLuis R. Rodriguez 	 * a self-linked list to avoid rx overruns.
749203c4805SLuis R. Rodriguez 	 */
7503de21116SRajkumar Manoharan 	ret = ath9k_hw_rxprocdesc(ah, ds, rs);
751b5c80475SFelix Fietkau 	if (ret == -EINPROGRESS) {
75229bffa96SFelix Fietkau 		struct ath_rx_status trs;
753203c4805SLuis R. Rodriguez 		struct ath_buf *tbf;
754203c4805SLuis R. Rodriguez 		struct ath_desc *tds;
755203c4805SLuis R. Rodriguez 
75629bffa96SFelix Fietkau 		memset(&trs, 0, sizeof(trs));
757203c4805SLuis R. Rodriguez 		if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
758203c4805SLuis R. Rodriguez 			sc->rx.rxlink = NULL;
759b5c80475SFelix Fietkau 			return NULL;
760203c4805SLuis R. Rodriguez 		}
761203c4805SLuis R. Rodriguez 
762203c4805SLuis R. Rodriguez 		tbf = list_entry(bf->list.next, struct ath_buf, list);
763203c4805SLuis R. Rodriguez 
764203c4805SLuis R. Rodriguez 		/*
765203c4805SLuis R. Rodriguez 		 * On some hardware the descriptor status words could
766203c4805SLuis R. Rodriguez 		 * get corrupted, including the done bit. Because of
767203c4805SLuis R. Rodriguez 		 * this, check if the next descriptor's done bit is
768203c4805SLuis R. Rodriguez 		 * set or not.
769203c4805SLuis R. Rodriguez 		 *
770203c4805SLuis R. Rodriguez 		 * If the next descriptor's done bit is set, the current
771203c4805SLuis R. Rodriguez 		 * descriptor has been corrupted. Force s/w to discard
772203c4805SLuis R. Rodriguez 		 * this descriptor and continue...
773203c4805SLuis R. Rodriguez 		 */
774203c4805SLuis R. Rodriguez 
775203c4805SLuis R. Rodriguez 		tds = tbf->bf_desc;
7763de21116SRajkumar Manoharan 		ret = ath9k_hw_rxprocdesc(ah, tds, &trs);
777b5c80475SFelix Fietkau 		if (ret == -EINPROGRESS)
778b5c80475SFelix Fietkau 			return NULL;
779203c4805SLuis R. Rodriguez 	}
780203c4805SLuis R. Rodriguez 
781b5c80475SFelix Fietkau 	if (!bf->bf_mpdu)
782b5c80475SFelix Fietkau 		return bf;
783203c4805SLuis R. Rodriguez 
784203c4805SLuis R. Rodriguez 	/*
785203c4805SLuis R. Rodriguez 	 * Synchronize the DMA transfer with CPU before
786203c4805SLuis R. Rodriguez 	 * 1. accessing the frame
787203c4805SLuis R. Rodriguez 	 * 2. requeueing the same buffer to h/w
788203c4805SLuis R. Rodriguez 	 */
789ce9426d1SMing Lei 	dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
790cc861f74SLuis R. Rodriguez 			common->rx_bufsize,
791203c4805SLuis R. Rodriguez 			DMA_FROM_DEVICE);
792203c4805SLuis R. Rodriguez 
793b5c80475SFelix Fietkau 	return bf;
794b5c80475SFelix Fietkau }
795b5c80475SFelix Fietkau 
796d435700fSSujith /* Assumes you've already done the endian to CPU conversion */
797d435700fSSujith static bool ath9k_rx_accept(struct ath_common *common,
7989f167f64SVasanthakumar Thiagarajan 			    struct ieee80211_hdr *hdr,
799d435700fSSujith 			    struct ieee80211_rx_status *rxs,
800d435700fSSujith 			    struct ath_rx_status *rx_stats,
801d435700fSSujith 			    bool *decrypt_error)
802d435700fSSujith {
803ec205999SFelix Fietkau 	struct ath_softc *sc = (struct ath_softc *) common->priv;
80466760eacSFelix Fietkau 	bool is_mc, is_valid_tkip, strip_mic, mic_error;
805d435700fSSujith 	struct ath_hw *ah = common->ah;
806d435700fSSujith 	__le16 fc;
807b7b1b512SVasanthakumar Thiagarajan 	u8 rx_status_len = ah->caps.rx_status_len;
808d435700fSSujith 
809d435700fSSujith 	fc = hdr->frame_control;
810d435700fSSujith 
81166760eacSFelix Fietkau 	is_mc = !!is_multicast_ether_addr(hdr->addr1);
81266760eacSFelix Fietkau 	is_valid_tkip = rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID &&
81366760eacSFelix Fietkau 		test_bit(rx_stats->rs_keyix, common->tkip_keymap);
814152e585dSBill Jordan 	strip_mic = is_valid_tkip && ieee80211_is_data(fc) &&
815152e585dSBill Jordan 		!(rx_stats->rs_status &
816846d9363SFelix Fietkau 		(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_CRC | ATH9K_RXERR_MIC |
817846d9363SFelix Fietkau 		 ATH9K_RXERR_KEYMISS));
81866760eacSFelix Fietkau 
819f88373faSFelix Fietkau 	/*
820f88373faSFelix Fietkau 	 * Key miss events are only relevant for pairwise keys where the
821f88373faSFelix Fietkau 	 * descriptor does contain a valid key index. This has been observed
822f88373faSFelix Fietkau 	 * mostly with CCMP encryption.
823f88373faSFelix Fietkau 	 */
824f88373faSFelix Fietkau 	if (rx_stats->rs_keyix == ATH9K_RXKEYIX_INVALID)
825f88373faSFelix Fietkau 		rx_stats->rs_status &= ~ATH9K_RXERR_KEYMISS;
826f88373faSFelix Fietkau 
82715072189SBen Greear 	if (!rx_stats->rs_datalen) {
82815072189SBen Greear 		RX_STAT_INC(rx_len_err);
829d435700fSSujith 		return false;
83015072189SBen Greear 	}
83115072189SBen Greear 
832d435700fSSujith         /*
833d435700fSSujith          * rs_status follows rs_datalen so if rs_datalen is too large
834d435700fSSujith          * we can take a hint that hardware corrupted it, so ignore
835d435700fSSujith          * those frames.
836d435700fSSujith          */
83715072189SBen Greear 	if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len)) {
83815072189SBen Greear 		RX_STAT_INC(rx_len_err);
839d435700fSSujith 		return false;
84015072189SBen Greear 	}
841d435700fSSujith 
8420d95521eSFelix Fietkau 	/* Only use error bits from the last fragment */
843d435700fSSujith 	if (rx_stats->rs_more)
8440d95521eSFelix Fietkau 		return true;
845d435700fSSujith 
84666760eacSFelix Fietkau 	mic_error = is_valid_tkip && !ieee80211_is_ctl(fc) &&
84766760eacSFelix Fietkau 		!ieee80211_has_morefrags(fc) &&
84866760eacSFelix Fietkau 		!(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) &&
84966760eacSFelix Fietkau 		(rx_stats->rs_status & ATH9K_RXERR_MIC);
85066760eacSFelix Fietkau 
851d435700fSSujith 	/*
852d435700fSSujith 	 * The rx_stats->rs_status will not be set until the end of the
853d435700fSSujith 	 * chained descriptors so it can be ignored if rs_more is set. The
854d435700fSSujith 	 * rs_more will be false at the last element of the chained
855d435700fSSujith 	 * descriptors.
856d435700fSSujith 	 */
857d435700fSSujith 	if (rx_stats->rs_status != 0) {
858846d9363SFelix Fietkau 		u8 status_mask;
859846d9363SFelix Fietkau 
86066760eacSFelix Fietkau 		if (rx_stats->rs_status & ATH9K_RXERR_CRC) {
861d435700fSSujith 			rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
86266760eacSFelix Fietkau 			mic_error = false;
86366760eacSFelix Fietkau 		}
864d435700fSSujith 		if (rx_stats->rs_status & ATH9K_RXERR_PHY)
865d435700fSSujith 			return false;
866d435700fSSujith 
867846d9363SFelix Fietkau 		if ((rx_stats->rs_status & ATH9K_RXERR_DECRYPT) ||
868846d9363SFelix Fietkau 		    (!is_mc && (rx_stats->rs_status & ATH9K_RXERR_KEYMISS))) {
869d435700fSSujith 			*decrypt_error = true;
87066760eacSFelix Fietkau 			mic_error = false;
871d435700fSSujith 		}
87266760eacSFelix Fietkau 
873d435700fSSujith 		/*
874d435700fSSujith 		 * Reject error frames with the exception of
875d435700fSSujith 		 * decryption and MIC failures. For monitor mode,
876d435700fSSujith 		 * we also ignore the CRC error.
877d435700fSSujith 		 */
878846d9363SFelix Fietkau 		status_mask = ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
879846d9363SFelix Fietkau 			      ATH9K_RXERR_KEYMISS;
880846d9363SFelix Fietkau 
881ec205999SFelix Fietkau 		if (ah->is_monitoring && (sc->rx.rxfilter & FIF_FCSFAIL))
882846d9363SFelix Fietkau 			status_mask |= ATH9K_RXERR_CRC;
883846d9363SFelix Fietkau 
884846d9363SFelix Fietkau 		if (rx_stats->rs_status & ~status_mask)
885d435700fSSujith 			return false;
886d435700fSSujith 	}
88766760eacSFelix Fietkau 
88866760eacSFelix Fietkau 	/*
88966760eacSFelix Fietkau 	 * For unicast frames the MIC error bit can have false positives,
89066760eacSFelix Fietkau 	 * so all MIC error reports need to be validated in software.
89166760eacSFelix Fietkau 	 * False negatives are not common, so skip software verification
89266760eacSFelix Fietkau 	 * if the hardware considers the MIC valid.
89366760eacSFelix Fietkau 	 */
89466760eacSFelix Fietkau 	if (strip_mic)
89566760eacSFelix Fietkau 		rxs->flag |= RX_FLAG_MMIC_STRIPPED;
89666760eacSFelix Fietkau 	else if (is_mc && mic_error)
89766760eacSFelix Fietkau 		rxs->flag |= RX_FLAG_MMIC_ERROR;
89866760eacSFelix Fietkau 
899d435700fSSujith 	return true;
900d435700fSSujith }
901d435700fSSujith 
902d435700fSSujith static int ath9k_process_rate(struct ath_common *common,
903d435700fSSujith 			      struct ieee80211_hw *hw,
904d435700fSSujith 			      struct ath_rx_status *rx_stats,
9059f167f64SVasanthakumar Thiagarajan 			      struct ieee80211_rx_status *rxs)
906d435700fSSujith {
907d435700fSSujith 	struct ieee80211_supported_band *sband;
908d435700fSSujith 	enum ieee80211_band band;
909d435700fSSujith 	unsigned int i = 0;
910*990e08a0SBen Greear 	struct ath_softc __maybe_unused *sc = common->priv;
911d435700fSSujith 
912d435700fSSujith 	band = hw->conf.channel->band;
913d435700fSSujith 	sband = hw->wiphy->bands[band];
914d435700fSSujith 
915d435700fSSujith 	if (rx_stats->rs_rate & 0x80) {
916d435700fSSujith 		/* HT rate */
917d435700fSSujith 		rxs->flag |= RX_FLAG_HT;
918d435700fSSujith 		if (rx_stats->rs_flags & ATH9K_RX_2040)
919d435700fSSujith 			rxs->flag |= RX_FLAG_40MHZ;
920d435700fSSujith 		if (rx_stats->rs_flags & ATH9K_RX_GI)
921d435700fSSujith 			rxs->flag |= RX_FLAG_SHORT_GI;
922d435700fSSujith 		rxs->rate_idx = rx_stats->rs_rate & 0x7f;
923d435700fSSujith 		return 0;
924d435700fSSujith 	}
925d435700fSSujith 
926d435700fSSujith 	for (i = 0; i < sband->n_bitrates; i++) {
927d435700fSSujith 		if (sband->bitrates[i].hw_value == rx_stats->rs_rate) {
928d435700fSSujith 			rxs->rate_idx = i;
929d435700fSSujith 			return 0;
930d435700fSSujith 		}
931d435700fSSujith 		if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) {
932d435700fSSujith 			rxs->flag |= RX_FLAG_SHORTPRE;
933d435700fSSujith 			rxs->rate_idx = i;
934d435700fSSujith 			return 0;
935d435700fSSujith 		}
936d435700fSSujith 	}
937d435700fSSujith 
938d435700fSSujith 	/*
939d435700fSSujith 	 * No valid hardware bitrate found -- we should not get here
940d435700fSSujith 	 * because hardware has already validated this frame as OK.
941d435700fSSujith 	 */
942d2182b69SJoe Perches 	ath_dbg(common, ANY,
943226afe68SJoe Perches 		"unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
944226afe68SJoe Perches 		rx_stats->rs_rate);
94515072189SBen Greear 	RX_STAT_INC(rx_rate_err);
946d435700fSSujith 	return -EINVAL;
947d435700fSSujith }
948d435700fSSujith 
949d435700fSSujith static void ath9k_process_rssi(struct ath_common *common,
950d435700fSSujith 			       struct ieee80211_hw *hw,
9519f167f64SVasanthakumar Thiagarajan 			       struct ieee80211_hdr *hdr,
952d435700fSSujith 			       struct ath_rx_status *rx_stats)
953d435700fSSujith {
9549ac58615SFelix Fietkau 	struct ath_softc *sc = hw->priv;
955d435700fSSujith 	struct ath_hw *ah = common->ah;
9569fa23e17SFelix Fietkau 	int last_rssi;
9572ef16755SFelix Fietkau 	int rssi = rx_stats->rs_rssi;
958d435700fSSujith 
959cf3af748SRajkumar Manoharan 	if (!rx_stats->is_mybeacon ||
960cf3af748SRajkumar Manoharan 	    ((ah->opmode != NL80211_IFTYPE_STATION) &&
961cf3af748SRajkumar Manoharan 	     (ah->opmode != NL80211_IFTYPE_ADHOC)))
9629fa23e17SFelix Fietkau 		return;
9639fa23e17SFelix Fietkau 
9649fa23e17SFelix Fietkau 	if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr)
9659ac58615SFelix Fietkau 		ATH_RSSI_LPF(sc->last_rssi, rx_stats->rs_rssi);
966686b9cb9SBen Greear 
9679ac58615SFelix Fietkau 	last_rssi = sc->last_rssi;
968d435700fSSujith 	if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
9692ef16755SFelix Fietkau 		rssi = ATH_EP_RND(last_rssi, ATH_RSSI_EP_MULTIPLIER);
9702ef16755SFelix Fietkau 	if (rssi < 0)
9712ef16755SFelix Fietkau 		rssi = 0;
972d435700fSSujith 
973d435700fSSujith 	/* Update Beacon RSSI, this is used by ANI. */
9742ef16755SFelix Fietkau 	ah->stats.avgbrssi = rssi;
975d435700fSSujith }
976d435700fSSujith 
977d435700fSSujith /*
978d435700fSSujith  * For Decrypt or Demic errors, we only mark packet status here and always push
979d435700fSSujith  * up the frame up to let mac80211 handle the actual error case, be it no
980d435700fSSujith  * decryption key or real decryption error. This let us keep statistics there.
981d435700fSSujith  */
982d435700fSSujith static int ath9k_rx_skb_preprocess(struct ath_common *common,
983d435700fSSujith 				   struct ieee80211_hw *hw,
9849f167f64SVasanthakumar Thiagarajan 				   struct ieee80211_hdr *hdr,
985d435700fSSujith 				   struct ath_rx_status *rx_stats,
986d435700fSSujith 				   struct ieee80211_rx_status *rx_status,
987d435700fSSujith 				   bool *decrypt_error)
988d435700fSSujith {
989f749b946SFelix Fietkau 	struct ath_hw *ah = common->ah;
990f749b946SFelix Fietkau 
991d435700fSSujith 	/*
992d435700fSSujith 	 * everything but the rate is checked here, the rate check is done
993d435700fSSujith 	 * separately to avoid doing two lookups for a rate for each frame.
994d435700fSSujith 	 */
9959f167f64SVasanthakumar Thiagarajan 	if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error))
996d435700fSSujith 		return -EINVAL;
997d435700fSSujith 
9980d95521eSFelix Fietkau 	/* Only use status info from the last fragment */
9990d95521eSFelix Fietkau 	if (rx_stats->rs_more)
10000d95521eSFelix Fietkau 		return 0;
10010d95521eSFelix Fietkau 
10029f167f64SVasanthakumar Thiagarajan 	ath9k_process_rssi(common, hw, hdr, rx_stats);
1003d435700fSSujith 
10049f167f64SVasanthakumar Thiagarajan 	if (ath9k_process_rate(common, hw, rx_stats, rx_status))
1005d435700fSSujith 		return -EINVAL;
1006d435700fSSujith 
1007d435700fSSujith 	rx_status->band = hw->conf.channel->band;
1008d435700fSSujith 	rx_status->freq = hw->conf.channel->center_freq;
1009f749b946SFelix Fietkau 	rx_status->signal = ah->noise + rx_stats->rs_rssi;
1010d435700fSSujith 	rx_status->antenna = rx_stats->rs_antenna;
10116ebacbb7SJohannes Berg 	rx_status->flag |= RX_FLAG_MACTIME_MPDU;
10122ef16755SFelix Fietkau 	if (rx_stats->rs_moreaggr)
10132ef16755SFelix Fietkau 		rx_status->flag |= RX_FLAG_NO_SIGNAL_VAL;
1014d435700fSSujith 
1015d435700fSSujith 	return 0;
1016d435700fSSujith }
1017d435700fSSujith 
1018d435700fSSujith static void ath9k_rx_skb_postprocess(struct ath_common *common,
1019d435700fSSujith 				     struct sk_buff *skb,
1020d435700fSSujith 				     struct ath_rx_status *rx_stats,
1021d435700fSSujith 				     struct ieee80211_rx_status *rxs,
1022d435700fSSujith 				     bool decrypt_error)
1023d435700fSSujith {
1024d435700fSSujith 	struct ath_hw *ah = common->ah;
1025d435700fSSujith 	struct ieee80211_hdr *hdr;
1026d435700fSSujith 	int hdrlen, padpos, padsize;
1027d435700fSSujith 	u8 keyix;
1028d435700fSSujith 	__le16 fc;
1029d435700fSSujith 
1030d435700fSSujith 	/* see if any padding is done by the hw and remove it */
1031d435700fSSujith 	hdr = (struct ieee80211_hdr *) skb->data;
1032d435700fSSujith 	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1033d435700fSSujith 	fc = hdr->frame_control;
1034d435700fSSujith 	padpos = ath9k_cmn_padpos(hdr->frame_control);
1035d435700fSSujith 
1036d435700fSSujith 	/* The MAC header is padded to have 32-bit boundary if the
1037d435700fSSujith 	 * packet payload is non-zero. The general calculation for
1038d435700fSSujith 	 * padsize would take into account odd header lengths:
1039d435700fSSujith 	 * padsize = (4 - padpos % 4) % 4; However, since only
1040d435700fSSujith 	 * even-length headers are used, padding can only be 0 or 2
1041d435700fSSujith 	 * bytes and we can optimize this a bit. In addition, we must
1042d435700fSSujith 	 * not try to remove padding from short control frames that do
1043d435700fSSujith 	 * not have payload. */
1044d435700fSSujith 	padsize = padpos & 3;
1045d435700fSSujith 	if (padsize && skb->len>=padpos+padsize+FCS_LEN) {
1046d435700fSSujith 		memmove(skb->data + padsize, skb->data, padpos);
1047d435700fSSujith 		skb_pull(skb, padsize);
1048d435700fSSujith 	}
1049d435700fSSujith 
1050d435700fSSujith 	keyix = rx_stats->rs_keyix;
1051d435700fSSujith 
1052d435700fSSujith 	if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error &&
1053d435700fSSujith 	    ieee80211_has_protected(fc)) {
1054d435700fSSujith 		rxs->flag |= RX_FLAG_DECRYPTED;
1055d435700fSSujith 	} else if (ieee80211_has_protected(fc)
1056d435700fSSujith 		   && !decrypt_error && skb->len >= hdrlen + 4) {
1057d435700fSSujith 		keyix = skb->data[hdrlen + 3] >> 6;
1058d435700fSSujith 
1059d435700fSSujith 		if (test_bit(keyix, common->keymap))
1060d435700fSSujith 			rxs->flag |= RX_FLAG_DECRYPTED;
1061d435700fSSujith 	}
1062d435700fSSujith 	if (ah->sw_mgmt_crypto &&
1063d435700fSSujith 	    (rxs->flag & RX_FLAG_DECRYPTED) &&
1064d435700fSSujith 	    ieee80211_is_mgmt(fc))
1065d435700fSSujith 		/* Use software decrypt for management frames. */
1066d435700fSSujith 		rxs->flag &= ~RX_FLAG_DECRYPTED;
1067d435700fSSujith }
1068b5c80475SFelix Fietkau 
1069102885a5SVasanthakumar Thiagarajan static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb,
1070102885a5SVasanthakumar Thiagarajan 				      struct ath_hw_antcomb_conf ant_conf,
1071102885a5SVasanthakumar Thiagarajan 				      int main_rssi_avg)
1072102885a5SVasanthakumar Thiagarajan {
1073102885a5SVasanthakumar Thiagarajan 	antcomb->quick_scan_cnt = 0;
1074102885a5SVasanthakumar Thiagarajan 
1075102885a5SVasanthakumar Thiagarajan 	if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2)
1076102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_lna2 = main_rssi_avg;
1077102885a5SVasanthakumar Thiagarajan 	else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1)
1078102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_lna1 = main_rssi_avg;
1079102885a5SVasanthakumar Thiagarajan 
1080102885a5SVasanthakumar Thiagarajan 	switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) {
1081223c5a87SGabor Juhos 	case 0x10: /* LNA2 A-B */
1082102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1083102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1084102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1085102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1086102885a5SVasanthakumar Thiagarajan 		break;
1087223c5a87SGabor Juhos 	case 0x20: /* LNA1 A-B */
1088102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1089102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1090102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1091102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1092102885a5SVasanthakumar Thiagarajan 		break;
1093223c5a87SGabor Juhos 	case 0x21: /* LNA1 LNA2 */
1094102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2;
1095102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1096102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1097102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf =
1098102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1099102885a5SVasanthakumar Thiagarajan 		break;
1100223c5a87SGabor Juhos 	case 0x12: /* LNA2 LNA1 */
1101102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1;
1102102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1103102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1104102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf =
1105102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1106102885a5SVasanthakumar Thiagarajan 		break;
1107223c5a87SGabor Juhos 	case 0x13: /* LNA2 A+B */
1108102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1109102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1110102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1111102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1112102885a5SVasanthakumar Thiagarajan 		break;
1113223c5a87SGabor Juhos 	case 0x23: /* LNA1 A+B */
1114102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1115102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1116102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1117102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1118102885a5SVasanthakumar Thiagarajan 		break;
1119102885a5SVasanthakumar Thiagarajan 	default:
1120102885a5SVasanthakumar Thiagarajan 		break;
1121102885a5SVasanthakumar Thiagarajan 	}
1122102885a5SVasanthakumar Thiagarajan }
1123102885a5SVasanthakumar Thiagarajan 
1124102885a5SVasanthakumar Thiagarajan static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb,
1125102885a5SVasanthakumar Thiagarajan 				struct ath_hw_antcomb_conf *div_ant_conf,
1126102885a5SVasanthakumar Thiagarajan 				int main_rssi_avg, int alt_rssi_avg,
1127102885a5SVasanthakumar Thiagarajan 				int alt_ratio)
1128102885a5SVasanthakumar Thiagarajan {
1129102885a5SVasanthakumar Thiagarajan 	/* alt_good */
1130102885a5SVasanthakumar Thiagarajan 	switch (antcomb->quick_scan_cnt) {
1131102885a5SVasanthakumar Thiagarajan 	case 0:
1132102885a5SVasanthakumar Thiagarajan 		/* set alt to main, and alt to first conf */
1133102885a5SVasanthakumar Thiagarajan 		div_ant_conf->main_lna_conf = antcomb->main_conf;
1134102885a5SVasanthakumar Thiagarajan 		div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf;
1135102885a5SVasanthakumar Thiagarajan 		break;
1136102885a5SVasanthakumar Thiagarajan 	case 1:
1137102885a5SVasanthakumar Thiagarajan 		/* set alt to main, and alt to first conf */
1138102885a5SVasanthakumar Thiagarajan 		div_ant_conf->main_lna_conf = antcomb->main_conf;
1139102885a5SVasanthakumar Thiagarajan 		div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf;
1140102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_first = main_rssi_avg;
1141102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_second = alt_rssi_avg;
1142102885a5SVasanthakumar Thiagarajan 
1143102885a5SVasanthakumar Thiagarajan 		if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1144102885a5SVasanthakumar Thiagarajan 			/* main is LNA1 */
1145102885a5SVasanthakumar Thiagarajan 			if (ath_is_alt_ant_ratio_better(alt_ratio,
1146102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1147102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1148102885a5SVasanthakumar Thiagarajan 						main_rssi_avg, alt_rssi_avg,
1149102885a5SVasanthakumar Thiagarajan 						antcomb->total_pkt_count))
1150102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = true;
1151102885a5SVasanthakumar Thiagarajan 			else
1152102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = false;
1153102885a5SVasanthakumar Thiagarajan 		} else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1154102885a5SVasanthakumar Thiagarajan 			if (ath_is_alt_ant_ratio_better(alt_ratio,
1155102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1156102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1157102885a5SVasanthakumar Thiagarajan 						main_rssi_avg, alt_rssi_avg,
1158102885a5SVasanthakumar Thiagarajan 						antcomb->total_pkt_count))
1159102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = true;
1160102885a5SVasanthakumar Thiagarajan 			else
1161102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = false;
1162102885a5SVasanthakumar Thiagarajan 		} else {
1163102885a5SVasanthakumar Thiagarajan 			if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1164102885a5SVasanthakumar Thiagarajan 			    (alt_rssi_avg > main_rssi_avg +
1165102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1166102885a5SVasanthakumar Thiagarajan 			    (alt_rssi_avg > main_rssi_avg)) &&
1167102885a5SVasanthakumar Thiagarajan 			    (antcomb->total_pkt_count > 50))
1168102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = true;
1169102885a5SVasanthakumar Thiagarajan 			else
1170102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = false;
1171102885a5SVasanthakumar Thiagarajan 		}
1172102885a5SVasanthakumar Thiagarajan 		break;
1173102885a5SVasanthakumar Thiagarajan 	case 2:
1174102885a5SVasanthakumar Thiagarajan 		antcomb->alt_good = false;
1175102885a5SVasanthakumar Thiagarajan 		antcomb->scan_not_start = false;
1176102885a5SVasanthakumar Thiagarajan 		antcomb->scan = false;
1177102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_first = main_rssi_avg;
1178102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_third = alt_rssi_avg;
1179102885a5SVasanthakumar Thiagarajan 
1180102885a5SVasanthakumar Thiagarajan 		if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1)
1181102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna1 = alt_rssi_avg;
1182102885a5SVasanthakumar Thiagarajan 		else if (antcomb->second_quick_scan_conf ==
1183102885a5SVasanthakumar Thiagarajan 			 ATH_ANT_DIV_COMB_LNA2)
1184102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna2 = alt_rssi_avg;
1185102885a5SVasanthakumar Thiagarajan 		else if (antcomb->second_quick_scan_conf ==
1186102885a5SVasanthakumar Thiagarajan 			 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) {
1187102885a5SVasanthakumar Thiagarajan 			if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)
1188102885a5SVasanthakumar Thiagarajan 				antcomb->rssi_lna2 = main_rssi_avg;
1189102885a5SVasanthakumar Thiagarajan 			else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1)
1190102885a5SVasanthakumar Thiagarajan 				antcomb->rssi_lna1 = main_rssi_avg;
1191102885a5SVasanthakumar Thiagarajan 		}
1192102885a5SVasanthakumar Thiagarajan 
1193102885a5SVasanthakumar Thiagarajan 		if (antcomb->rssi_lna2 > antcomb->rssi_lna1 +
1194102885a5SVasanthakumar Thiagarajan 		    ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)
1195102885a5SVasanthakumar Thiagarajan 			div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1196102885a5SVasanthakumar Thiagarajan 		else
1197102885a5SVasanthakumar Thiagarajan 			div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1;
1198102885a5SVasanthakumar Thiagarajan 
1199102885a5SVasanthakumar Thiagarajan 		if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1200102885a5SVasanthakumar Thiagarajan 			if (ath_is_alt_ant_ratio_better(alt_ratio,
1201102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1202102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1203102885a5SVasanthakumar Thiagarajan 						main_rssi_avg, alt_rssi_avg,
1204102885a5SVasanthakumar Thiagarajan 						antcomb->total_pkt_count))
1205102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = true;
1206102885a5SVasanthakumar Thiagarajan 			else
1207102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = false;
1208102885a5SVasanthakumar Thiagarajan 		} else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1209102885a5SVasanthakumar Thiagarajan 			if (ath_is_alt_ant_ratio_better(alt_ratio,
1210102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1211102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1212102885a5SVasanthakumar Thiagarajan 						main_rssi_avg, alt_rssi_avg,
1213102885a5SVasanthakumar Thiagarajan 						antcomb->total_pkt_count))
1214102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = true;
1215102885a5SVasanthakumar Thiagarajan 			else
1216102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = false;
1217102885a5SVasanthakumar Thiagarajan 		} else {
1218102885a5SVasanthakumar Thiagarajan 			if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1219102885a5SVasanthakumar Thiagarajan 			    (alt_rssi_avg > main_rssi_avg +
1220102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1221102885a5SVasanthakumar Thiagarajan 			    (alt_rssi_avg > main_rssi_avg)) &&
1222102885a5SVasanthakumar Thiagarajan 			    (antcomb->total_pkt_count > 50))
1223102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = true;
1224102885a5SVasanthakumar Thiagarajan 			else
1225102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = false;
1226102885a5SVasanthakumar Thiagarajan 		}
1227102885a5SVasanthakumar Thiagarajan 
1228102885a5SVasanthakumar Thiagarajan 		/* set alt to the conf with maximun ratio */
1229102885a5SVasanthakumar Thiagarajan 		if (antcomb->first_ratio && antcomb->second_ratio) {
1230102885a5SVasanthakumar Thiagarajan 			if (antcomb->rssi_second > antcomb->rssi_third) {
1231102885a5SVasanthakumar Thiagarajan 				/* first alt*/
1232102885a5SVasanthakumar Thiagarajan 				if ((antcomb->first_quick_scan_conf ==
1233102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA1) ||
1234102885a5SVasanthakumar Thiagarajan 				    (antcomb->first_quick_scan_conf ==
1235102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2))
1236102885a5SVasanthakumar Thiagarajan 					/* Set alt LNA1 or LNA2*/
1237102885a5SVasanthakumar Thiagarajan 					if (div_ant_conf->main_lna_conf ==
1238102885a5SVasanthakumar Thiagarajan 					    ATH_ANT_DIV_COMB_LNA2)
1239102885a5SVasanthakumar Thiagarajan 						div_ant_conf->alt_lna_conf =
1240102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA1;
1241102885a5SVasanthakumar Thiagarajan 					else
1242102885a5SVasanthakumar Thiagarajan 						div_ant_conf->alt_lna_conf =
1243102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA2;
1244102885a5SVasanthakumar Thiagarajan 				else
1245102885a5SVasanthakumar Thiagarajan 					/* Set alt to A+B or A-B */
1246102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1247102885a5SVasanthakumar Thiagarajan 						antcomb->first_quick_scan_conf;
1248102885a5SVasanthakumar Thiagarajan 			} else if ((antcomb->second_quick_scan_conf ==
1249102885a5SVasanthakumar Thiagarajan 				   ATH_ANT_DIV_COMB_LNA1) ||
1250102885a5SVasanthakumar Thiagarajan 				   (antcomb->second_quick_scan_conf ==
1251102885a5SVasanthakumar Thiagarajan 				   ATH_ANT_DIV_COMB_LNA2)) {
1252102885a5SVasanthakumar Thiagarajan 				/* Set alt LNA1 or LNA2 */
1253102885a5SVasanthakumar Thiagarajan 				if (div_ant_conf->main_lna_conf ==
1254102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2)
1255102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1256102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1257102885a5SVasanthakumar Thiagarajan 				else
1258102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1259102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1260102885a5SVasanthakumar Thiagarajan 			} else {
1261102885a5SVasanthakumar Thiagarajan 				/* Set alt to A+B or A-B */
1262102885a5SVasanthakumar Thiagarajan 				div_ant_conf->alt_lna_conf =
1263102885a5SVasanthakumar Thiagarajan 					antcomb->second_quick_scan_conf;
1264102885a5SVasanthakumar Thiagarajan 			}
1265102885a5SVasanthakumar Thiagarajan 		} else if (antcomb->first_ratio) {
1266102885a5SVasanthakumar Thiagarajan 			/* first alt */
1267102885a5SVasanthakumar Thiagarajan 			if ((antcomb->first_quick_scan_conf ==
1268102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1) ||
1269102885a5SVasanthakumar Thiagarajan 			    (antcomb->first_quick_scan_conf ==
1270102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA2))
1271102885a5SVasanthakumar Thiagarajan 					/* Set alt LNA1 or LNA2 */
1272102885a5SVasanthakumar Thiagarajan 				if (div_ant_conf->main_lna_conf ==
1273102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2)
1274102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1275102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA1;
1276102885a5SVasanthakumar Thiagarajan 				else
1277102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1278102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA2;
1279102885a5SVasanthakumar Thiagarajan 			else
1280102885a5SVasanthakumar Thiagarajan 				/* Set alt to A+B or A-B */
1281102885a5SVasanthakumar Thiagarajan 				div_ant_conf->alt_lna_conf =
1282102885a5SVasanthakumar Thiagarajan 						antcomb->first_quick_scan_conf;
1283102885a5SVasanthakumar Thiagarajan 		} else if (antcomb->second_ratio) {
1284102885a5SVasanthakumar Thiagarajan 				/* second alt */
1285102885a5SVasanthakumar Thiagarajan 			if ((antcomb->second_quick_scan_conf ==
1286102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1) ||
1287102885a5SVasanthakumar Thiagarajan 			    (antcomb->second_quick_scan_conf ==
1288102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA2))
1289102885a5SVasanthakumar Thiagarajan 				/* Set alt LNA1 or LNA2 */
1290102885a5SVasanthakumar Thiagarajan 				if (div_ant_conf->main_lna_conf ==
1291102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2)
1292102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1293102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1294102885a5SVasanthakumar Thiagarajan 				else
1295102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1296102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1297102885a5SVasanthakumar Thiagarajan 			else
1298102885a5SVasanthakumar Thiagarajan 				/* Set alt to A+B or A-B */
1299102885a5SVasanthakumar Thiagarajan 				div_ant_conf->alt_lna_conf =
1300102885a5SVasanthakumar Thiagarajan 						antcomb->second_quick_scan_conf;
1301102885a5SVasanthakumar Thiagarajan 		} else {
1302102885a5SVasanthakumar Thiagarajan 			/* main is largest */
1303102885a5SVasanthakumar Thiagarajan 			if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) ||
1304102885a5SVasanthakumar Thiagarajan 			    (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2))
1305102885a5SVasanthakumar Thiagarajan 				/* Set alt LNA1 or LNA2 */
1306102885a5SVasanthakumar Thiagarajan 				if (div_ant_conf->main_lna_conf ==
1307102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2)
1308102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1309102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA1;
1310102885a5SVasanthakumar Thiagarajan 				else
1311102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1312102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA2;
1313102885a5SVasanthakumar Thiagarajan 			else
1314102885a5SVasanthakumar Thiagarajan 				/* Set alt to A+B or A-B */
1315102885a5SVasanthakumar Thiagarajan 				div_ant_conf->alt_lna_conf = antcomb->main_conf;
1316102885a5SVasanthakumar Thiagarajan 		}
1317102885a5SVasanthakumar Thiagarajan 		break;
1318102885a5SVasanthakumar Thiagarajan 	default:
1319102885a5SVasanthakumar Thiagarajan 		break;
1320102885a5SVasanthakumar Thiagarajan 	}
1321102885a5SVasanthakumar Thiagarajan }
1322102885a5SVasanthakumar Thiagarajan 
13233e9a212aSMohammed Shafi Shajakhan static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf,
13243e9a212aSMohammed Shafi Shajakhan 		struct ath_ant_comb *antcomb, int alt_ratio)
1325102885a5SVasanthakumar Thiagarajan {
13263e9a212aSMohammed Shafi Shajakhan 	if (ant_conf->div_group == 0) {
1327102885a5SVasanthakumar Thiagarajan 		/* Adjust the fast_div_bias based on main and alt lna conf */
13283e9a212aSMohammed Shafi Shajakhan 		switch ((ant_conf->main_lna_conf << 4) |
13293e9a212aSMohammed Shafi Shajakhan 				ant_conf->alt_lna_conf) {
1330223c5a87SGabor Juhos 		case 0x01: /* A-B LNA2 */
1331102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x3b;
1332102885a5SVasanthakumar Thiagarajan 			break;
1333223c5a87SGabor Juhos 		case 0x02: /* A-B LNA1 */
1334102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x3d;
1335102885a5SVasanthakumar Thiagarajan 			break;
1336223c5a87SGabor Juhos 		case 0x03: /* A-B A+B */
1337102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x1;
1338102885a5SVasanthakumar Thiagarajan 			break;
1339223c5a87SGabor Juhos 		case 0x10: /* LNA2 A-B */
1340102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x7;
1341102885a5SVasanthakumar Thiagarajan 			break;
1342223c5a87SGabor Juhos 		case 0x12: /* LNA2 LNA1 */
1343102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x2;
1344102885a5SVasanthakumar Thiagarajan 			break;
1345223c5a87SGabor Juhos 		case 0x13: /* LNA2 A+B */
1346102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x7;
1347102885a5SVasanthakumar Thiagarajan 			break;
1348223c5a87SGabor Juhos 		case 0x20: /* LNA1 A-B */
1349102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x6;
1350102885a5SVasanthakumar Thiagarajan 			break;
1351223c5a87SGabor Juhos 		case 0x21: /* LNA1 LNA2 */
1352102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x0;
1353102885a5SVasanthakumar Thiagarajan 			break;
1354223c5a87SGabor Juhos 		case 0x23: /* LNA1 A+B */
1355102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x6;
1356102885a5SVasanthakumar Thiagarajan 			break;
1357223c5a87SGabor Juhos 		case 0x30: /* A+B A-B */
1358102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x1;
1359102885a5SVasanthakumar Thiagarajan 			break;
1360223c5a87SGabor Juhos 		case 0x31: /* A+B LNA2 */
1361102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x3b;
1362102885a5SVasanthakumar Thiagarajan 			break;
1363223c5a87SGabor Juhos 		case 0x32: /* A+B LNA1 */
1364102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x3d;
1365102885a5SVasanthakumar Thiagarajan 			break;
1366102885a5SVasanthakumar Thiagarajan 		default:
1367102885a5SVasanthakumar Thiagarajan 			break;
1368102885a5SVasanthakumar Thiagarajan 		}
1369e7ef5bc0SGabor Juhos 	} else if (ant_conf->div_group == 1) {
1370e7ef5bc0SGabor Juhos 		/* Adjust the fast_div_bias based on main and alt_lna_conf */
1371e7ef5bc0SGabor Juhos 		switch ((ant_conf->main_lna_conf << 4) |
1372e7ef5bc0SGabor Juhos 			ant_conf->alt_lna_conf) {
1373e7ef5bc0SGabor Juhos 		case 0x01: /* A-B LNA2 */
1374e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1375e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1376e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1377e7ef5bc0SGabor Juhos 			break;
1378e7ef5bc0SGabor Juhos 		case 0x02: /* A-B LNA1 */
1379e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1380e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1381e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1382e7ef5bc0SGabor Juhos 			break;
1383e7ef5bc0SGabor Juhos 		case 0x03: /* A-B A+B */
1384e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1385e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1386e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1387e7ef5bc0SGabor Juhos 			break;
1388e7ef5bc0SGabor Juhos 		case 0x10: /* LNA2 A-B */
1389e7ef5bc0SGabor Juhos 			if (!(antcomb->scan) &&
1390e7ef5bc0SGabor Juhos 			    (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1391e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x3f;
1392e7ef5bc0SGabor Juhos 			else
1393e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x1;
1394e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1395e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1396e7ef5bc0SGabor Juhos 			break;
1397e7ef5bc0SGabor Juhos 		case 0x12: /* LNA2 LNA1 */
1398e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1399e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1400e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1401e7ef5bc0SGabor Juhos 			break;
1402e7ef5bc0SGabor Juhos 		case 0x13: /* LNA2 A+B */
1403e7ef5bc0SGabor Juhos 			if (!(antcomb->scan) &&
1404e7ef5bc0SGabor Juhos 			    (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1405e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x3f;
1406e7ef5bc0SGabor Juhos 			else
1407e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x1;
1408e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1409e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1410e7ef5bc0SGabor Juhos 			break;
1411e7ef5bc0SGabor Juhos 		case 0x20: /* LNA1 A-B */
1412e7ef5bc0SGabor Juhos 			if (!(antcomb->scan) &&
1413e7ef5bc0SGabor Juhos 			    (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1414e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x3f;
1415e7ef5bc0SGabor Juhos 			else
1416e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x1;
1417e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1418e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1419e7ef5bc0SGabor Juhos 			break;
1420e7ef5bc0SGabor Juhos 		case 0x21: /* LNA1 LNA2 */
1421e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1422e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1423e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1424e7ef5bc0SGabor Juhos 			break;
1425e7ef5bc0SGabor Juhos 		case 0x23: /* LNA1 A+B */
1426e7ef5bc0SGabor Juhos 			if (!(antcomb->scan) &&
1427e7ef5bc0SGabor Juhos 			    (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1428e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x3f;
1429e7ef5bc0SGabor Juhos 			else
1430e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x1;
1431e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1432e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1433e7ef5bc0SGabor Juhos 			break;
1434e7ef5bc0SGabor Juhos 		case 0x30: /* A+B A-B */
1435e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1436e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1437e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1438e7ef5bc0SGabor Juhos 			break;
1439e7ef5bc0SGabor Juhos 		case 0x31: /* A+B LNA2 */
1440e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1441e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1442e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1443e7ef5bc0SGabor Juhos 			break;
1444e7ef5bc0SGabor Juhos 		case 0x32: /* A+B LNA1 */
1445e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1446e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1447e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1448e7ef5bc0SGabor Juhos 			break;
1449e7ef5bc0SGabor Juhos 		default:
1450e7ef5bc0SGabor Juhos 			break;
1451e7ef5bc0SGabor Juhos 		}
14523e9a212aSMohammed Shafi Shajakhan 	} else if (ant_conf->div_group == 2) {
14533e9a212aSMohammed Shafi Shajakhan 		/* Adjust the fast_div_bias based on main and alt_lna_conf */
14543e9a212aSMohammed Shafi Shajakhan 		switch ((ant_conf->main_lna_conf << 4) |
14553e9a212aSMohammed Shafi Shajakhan 				ant_conf->alt_lna_conf) {
1456223c5a87SGabor Juhos 		case 0x01: /* A-B LNA2 */
14573e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
14583e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14593e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14603e9a212aSMohammed Shafi Shajakhan 			break;
1461223c5a87SGabor Juhos 		case 0x02: /* A-B LNA1 */
14623e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
14633e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14643e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14653e9a212aSMohammed Shafi Shajakhan 			break;
1466223c5a87SGabor Juhos 		case 0x03: /* A-B A+B */
14673e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
14683e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14693e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14703e9a212aSMohammed Shafi Shajakhan 			break;
1471223c5a87SGabor Juhos 		case 0x10: /* LNA2 A-B */
14723e9a212aSMohammed Shafi Shajakhan 			if (!(antcomb->scan) &&
14733e9a212aSMohammed Shafi Shajakhan 				(alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
14743e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x1;
14753e9a212aSMohammed Shafi Shajakhan 			else
14763e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x2;
14773e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14783e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14793e9a212aSMohammed Shafi Shajakhan 			break;
1480223c5a87SGabor Juhos 		case 0x12: /* LNA2 LNA1 */
14813e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
14823e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14833e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14843e9a212aSMohammed Shafi Shajakhan 			break;
1485223c5a87SGabor Juhos 		case 0x13: /* LNA2 A+B */
14863e9a212aSMohammed Shafi Shajakhan 			if (!(antcomb->scan) &&
14873e9a212aSMohammed Shafi Shajakhan 				(alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
14883e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x1;
14893e9a212aSMohammed Shafi Shajakhan 			else
14903e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x2;
14913e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14923e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14933e9a212aSMohammed Shafi Shajakhan 			break;
1494223c5a87SGabor Juhos 		case 0x20: /* LNA1 A-B */
14953e9a212aSMohammed Shafi Shajakhan 			if (!(antcomb->scan) &&
14963e9a212aSMohammed Shafi Shajakhan 				(alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
14973e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x1;
14983e9a212aSMohammed Shafi Shajakhan 			else
14993e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x2;
15003e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15013e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15023e9a212aSMohammed Shafi Shajakhan 			break;
1503223c5a87SGabor Juhos 		case 0x21: /* LNA1 LNA2 */
15043e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
15053e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15063e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15073e9a212aSMohammed Shafi Shajakhan 			break;
1508223c5a87SGabor Juhos 		case 0x23: /* LNA1 A+B */
15093e9a212aSMohammed Shafi Shajakhan 			if (!(antcomb->scan) &&
15103e9a212aSMohammed Shafi Shajakhan 				(alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
15113e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x1;
15123e9a212aSMohammed Shafi Shajakhan 			else
15133e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x2;
15143e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15153e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15163e9a212aSMohammed Shafi Shajakhan 			break;
1517223c5a87SGabor Juhos 		case 0x30: /* A+B A-B */
15183e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
15193e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15203e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15213e9a212aSMohammed Shafi Shajakhan 			break;
1522223c5a87SGabor Juhos 		case 0x31: /* A+B LNA2 */
15233e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
15243e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15253e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15263e9a212aSMohammed Shafi Shajakhan 			break;
1527223c5a87SGabor Juhos 		case 0x32: /* A+B LNA1 */
15283e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
15293e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15303e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15313e9a212aSMohammed Shafi Shajakhan 			break;
15323e9a212aSMohammed Shafi Shajakhan 		default:
15333e9a212aSMohammed Shafi Shajakhan 			break;
15343e9a212aSMohammed Shafi Shajakhan 		}
15353e9a212aSMohammed Shafi Shajakhan 	}
1536102885a5SVasanthakumar Thiagarajan }
1537102885a5SVasanthakumar Thiagarajan 
1538102885a5SVasanthakumar Thiagarajan /* Antenna diversity and combining */
1539102885a5SVasanthakumar Thiagarajan static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs)
1540102885a5SVasanthakumar Thiagarajan {
1541102885a5SVasanthakumar Thiagarajan 	struct ath_hw_antcomb_conf div_ant_conf;
1542102885a5SVasanthakumar Thiagarajan 	struct ath_ant_comb *antcomb = &sc->ant_comb;
1543102885a5SVasanthakumar Thiagarajan 	int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set;
15440ff2b5c0SSujith Manoharan 	int curr_main_set;
1545102885a5SVasanthakumar Thiagarajan 	int main_rssi = rs->rs_rssi_ctl0;
1546102885a5SVasanthakumar Thiagarajan 	int alt_rssi = rs->rs_rssi_ctl1;
1547102885a5SVasanthakumar Thiagarajan 	int rx_ant_conf,  main_ant_conf;
1548102885a5SVasanthakumar Thiagarajan 	bool short_scan = false;
1549102885a5SVasanthakumar Thiagarajan 
1550102885a5SVasanthakumar Thiagarajan 	rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) &
1551102885a5SVasanthakumar Thiagarajan 		       ATH_ANT_RX_MASK;
1552102885a5SVasanthakumar Thiagarajan 	main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) &
1553102885a5SVasanthakumar Thiagarajan 			 ATH_ANT_RX_MASK;
1554102885a5SVasanthakumar Thiagarajan 
155521e8ee6dSMohammed Shafi Shajakhan 	/* Record packet only when both main_rssi and  alt_rssi is positive */
155621e8ee6dSMohammed Shafi Shajakhan 	if (main_rssi > 0 && alt_rssi > 0) {
1557102885a5SVasanthakumar Thiagarajan 		antcomb->total_pkt_count++;
1558102885a5SVasanthakumar Thiagarajan 		antcomb->main_total_rssi += main_rssi;
1559102885a5SVasanthakumar Thiagarajan 		antcomb->alt_total_rssi  += alt_rssi;
1560102885a5SVasanthakumar Thiagarajan 		if (main_ant_conf == rx_ant_conf)
1561102885a5SVasanthakumar Thiagarajan 			antcomb->main_recv_cnt++;
1562102885a5SVasanthakumar Thiagarajan 		else
1563102885a5SVasanthakumar Thiagarajan 			antcomb->alt_recv_cnt++;
1564102885a5SVasanthakumar Thiagarajan 	}
1565102885a5SVasanthakumar Thiagarajan 
1566102885a5SVasanthakumar Thiagarajan 	/* Short scan check */
1567102885a5SVasanthakumar Thiagarajan 	if (antcomb->scan && antcomb->alt_good) {
1568102885a5SVasanthakumar Thiagarajan 		if (time_after(jiffies, antcomb->scan_start_time +
1569102885a5SVasanthakumar Thiagarajan 		    msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR)))
1570102885a5SVasanthakumar Thiagarajan 			short_scan = true;
1571102885a5SVasanthakumar Thiagarajan 		else
1572102885a5SVasanthakumar Thiagarajan 			if (antcomb->total_pkt_count ==
1573102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) {
1574102885a5SVasanthakumar Thiagarajan 				alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1575102885a5SVasanthakumar Thiagarajan 					    antcomb->total_pkt_count);
1576102885a5SVasanthakumar Thiagarajan 				if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
1577102885a5SVasanthakumar Thiagarajan 					short_scan = true;
1578102885a5SVasanthakumar Thiagarajan 			}
1579102885a5SVasanthakumar Thiagarajan 	}
1580102885a5SVasanthakumar Thiagarajan 
1581102885a5SVasanthakumar Thiagarajan 	if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) ||
1582102885a5SVasanthakumar Thiagarajan 	    rs->rs_moreaggr) && !short_scan)
1583102885a5SVasanthakumar Thiagarajan 		return;
1584102885a5SVasanthakumar Thiagarajan 
1585102885a5SVasanthakumar Thiagarajan 	if (antcomb->total_pkt_count) {
1586102885a5SVasanthakumar Thiagarajan 		alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1587102885a5SVasanthakumar Thiagarajan 			     antcomb->total_pkt_count);
1588102885a5SVasanthakumar Thiagarajan 		main_rssi_avg = (antcomb->main_total_rssi /
1589102885a5SVasanthakumar Thiagarajan 				 antcomb->total_pkt_count);
1590102885a5SVasanthakumar Thiagarajan 		alt_rssi_avg = (antcomb->alt_total_rssi /
1591102885a5SVasanthakumar Thiagarajan 				 antcomb->total_pkt_count);
1592102885a5SVasanthakumar Thiagarajan 	}
1593102885a5SVasanthakumar Thiagarajan 
1594102885a5SVasanthakumar Thiagarajan 
1595102885a5SVasanthakumar Thiagarajan 	ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf);
1596102885a5SVasanthakumar Thiagarajan 	curr_alt_set = div_ant_conf.alt_lna_conf;
1597102885a5SVasanthakumar Thiagarajan 	curr_main_set = div_ant_conf.main_lna_conf;
1598102885a5SVasanthakumar Thiagarajan 
1599102885a5SVasanthakumar Thiagarajan 	antcomb->count++;
1600102885a5SVasanthakumar Thiagarajan 
1601102885a5SVasanthakumar Thiagarajan 	if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) {
1602102885a5SVasanthakumar Thiagarajan 		if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
1603102885a5SVasanthakumar Thiagarajan 			ath_lnaconf_alt_good_scan(antcomb, div_ant_conf,
1604102885a5SVasanthakumar Thiagarajan 						  main_rssi_avg);
1605102885a5SVasanthakumar Thiagarajan 			antcomb->alt_good = true;
1606102885a5SVasanthakumar Thiagarajan 		} else {
1607102885a5SVasanthakumar Thiagarajan 			antcomb->alt_good = false;
1608102885a5SVasanthakumar Thiagarajan 		}
1609102885a5SVasanthakumar Thiagarajan 
1610102885a5SVasanthakumar Thiagarajan 		antcomb->count = 0;
1611102885a5SVasanthakumar Thiagarajan 		antcomb->scan = true;
1612102885a5SVasanthakumar Thiagarajan 		antcomb->scan_not_start = true;
1613102885a5SVasanthakumar Thiagarajan 	}
1614102885a5SVasanthakumar Thiagarajan 
1615102885a5SVasanthakumar Thiagarajan 	if (!antcomb->scan) {
1616b85c5734SMohammed Shafi Shajakhan 		if (ath_ant_div_comb_alt_check(div_ant_conf.div_group,
1617b85c5734SMohammed Shafi Shajakhan 					alt_ratio, curr_main_set, curr_alt_set,
1618b85c5734SMohammed Shafi Shajakhan 					alt_rssi_avg, main_rssi_avg)) {
1619102885a5SVasanthakumar Thiagarajan 			if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) {
1620102885a5SVasanthakumar Thiagarajan 				/* Switch main and alt LNA */
1621102885a5SVasanthakumar Thiagarajan 				div_ant_conf.main_lna_conf =
1622102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1623102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf  =
1624102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1625102885a5SVasanthakumar Thiagarajan 			} else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) {
1626102885a5SVasanthakumar Thiagarajan 				div_ant_conf.main_lna_conf =
1627102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1628102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf  =
1629102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1630102885a5SVasanthakumar Thiagarajan 			}
1631102885a5SVasanthakumar Thiagarajan 
1632102885a5SVasanthakumar Thiagarajan 			goto div_comb_done;
1633102885a5SVasanthakumar Thiagarajan 		} else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) &&
1634102885a5SVasanthakumar Thiagarajan 			   (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) {
1635102885a5SVasanthakumar Thiagarajan 			/* Set alt to another LNA */
1636102885a5SVasanthakumar Thiagarajan 			if (curr_main_set == ATH_ANT_DIV_COMB_LNA2)
1637102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf =
1638102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1639102885a5SVasanthakumar Thiagarajan 			else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1)
1640102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf =
1641102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1642102885a5SVasanthakumar Thiagarajan 
1643102885a5SVasanthakumar Thiagarajan 			goto div_comb_done;
1644102885a5SVasanthakumar Thiagarajan 		}
1645102885a5SVasanthakumar Thiagarajan 
1646102885a5SVasanthakumar Thiagarajan 		if ((alt_rssi_avg < (main_rssi_avg +
16478afbcc8bSMohammed Shafi Shajakhan 						div_ant_conf.lna1_lna2_delta)))
1648102885a5SVasanthakumar Thiagarajan 			goto div_comb_done;
1649102885a5SVasanthakumar Thiagarajan 	}
1650102885a5SVasanthakumar Thiagarajan 
1651102885a5SVasanthakumar Thiagarajan 	if (!antcomb->scan_not_start) {
1652102885a5SVasanthakumar Thiagarajan 		switch (curr_alt_set) {
1653102885a5SVasanthakumar Thiagarajan 		case ATH_ANT_DIV_COMB_LNA2:
1654102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna2 = alt_rssi_avg;
1655102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna1 = main_rssi_avg;
1656102885a5SVasanthakumar Thiagarajan 			antcomb->scan = true;
1657102885a5SVasanthakumar Thiagarajan 			/* set to A+B */
1658102885a5SVasanthakumar Thiagarajan 			div_ant_conf.main_lna_conf =
1659102885a5SVasanthakumar Thiagarajan 				ATH_ANT_DIV_COMB_LNA1;
1660102885a5SVasanthakumar Thiagarajan 			div_ant_conf.alt_lna_conf  =
1661102885a5SVasanthakumar Thiagarajan 				ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1662102885a5SVasanthakumar Thiagarajan 			break;
1663102885a5SVasanthakumar Thiagarajan 		case ATH_ANT_DIV_COMB_LNA1:
1664102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna1 = alt_rssi_avg;
1665102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna2 = main_rssi_avg;
1666102885a5SVasanthakumar Thiagarajan 			antcomb->scan = true;
1667102885a5SVasanthakumar Thiagarajan 			/* set to A+B */
1668102885a5SVasanthakumar Thiagarajan 			div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1669102885a5SVasanthakumar Thiagarajan 			div_ant_conf.alt_lna_conf  =
1670102885a5SVasanthakumar Thiagarajan 				ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1671102885a5SVasanthakumar Thiagarajan 			break;
1672102885a5SVasanthakumar Thiagarajan 		case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2:
1673102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_add = alt_rssi_avg;
1674102885a5SVasanthakumar Thiagarajan 			antcomb->scan = true;
1675102885a5SVasanthakumar Thiagarajan 			/* set to A-B */
1676102885a5SVasanthakumar Thiagarajan 			div_ant_conf.alt_lna_conf =
1677102885a5SVasanthakumar Thiagarajan 				ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1678102885a5SVasanthakumar Thiagarajan 			break;
1679102885a5SVasanthakumar Thiagarajan 		case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2:
1680102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_sub = alt_rssi_avg;
1681102885a5SVasanthakumar Thiagarajan 			antcomb->scan = false;
1682102885a5SVasanthakumar Thiagarajan 			if (antcomb->rssi_lna2 >
1683102885a5SVasanthakumar Thiagarajan 			    (antcomb->rssi_lna1 +
1684102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) {
1685102885a5SVasanthakumar Thiagarajan 				/* use LNA2 as main LNA */
1686102885a5SVasanthakumar Thiagarajan 				if ((antcomb->rssi_add > antcomb->rssi_lna1) &&
1687102885a5SVasanthakumar Thiagarajan 				    (antcomb->rssi_add > antcomb->rssi_sub)) {
1688102885a5SVasanthakumar Thiagarajan 					/* set to A+B */
1689102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1690102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1691102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf  =
1692102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1693102885a5SVasanthakumar Thiagarajan 				} else if (antcomb->rssi_sub >
1694102885a5SVasanthakumar Thiagarajan 					   antcomb->rssi_lna1) {
1695102885a5SVasanthakumar Thiagarajan 					/* set to A-B */
1696102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1697102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1698102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf =
1699102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1700102885a5SVasanthakumar Thiagarajan 				} else {
1701102885a5SVasanthakumar Thiagarajan 					/* set to LNA1 */
1702102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1703102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1704102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf =
1705102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1706102885a5SVasanthakumar Thiagarajan 				}
1707102885a5SVasanthakumar Thiagarajan 			} else {
1708102885a5SVasanthakumar Thiagarajan 				/* use LNA1 as main LNA */
1709102885a5SVasanthakumar Thiagarajan 				if ((antcomb->rssi_add > antcomb->rssi_lna2) &&
1710102885a5SVasanthakumar Thiagarajan 				    (antcomb->rssi_add > antcomb->rssi_sub)) {
1711102885a5SVasanthakumar Thiagarajan 					/* set to A+B */
1712102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1713102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1714102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf  =
1715102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1716102885a5SVasanthakumar Thiagarajan 				} else if (antcomb->rssi_sub >
1717102885a5SVasanthakumar Thiagarajan 					   antcomb->rssi_lna1) {
1718102885a5SVasanthakumar Thiagarajan 					/* set to A-B */
1719102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1720102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1721102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf =
1722102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1723102885a5SVasanthakumar Thiagarajan 				} else {
1724102885a5SVasanthakumar Thiagarajan 					/* set to LNA2 */
1725102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1726102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1727102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf =
1728102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1729102885a5SVasanthakumar Thiagarajan 				}
1730102885a5SVasanthakumar Thiagarajan 			}
1731102885a5SVasanthakumar Thiagarajan 			break;
1732102885a5SVasanthakumar Thiagarajan 		default:
1733102885a5SVasanthakumar Thiagarajan 			break;
1734102885a5SVasanthakumar Thiagarajan 		}
1735102885a5SVasanthakumar Thiagarajan 	} else {
1736102885a5SVasanthakumar Thiagarajan 		if (!antcomb->alt_good) {
1737102885a5SVasanthakumar Thiagarajan 			antcomb->scan_not_start = false;
1738102885a5SVasanthakumar Thiagarajan 			/* Set alt to another LNA */
1739102885a5SVasanthakumar Thiagarajan 			if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) {
1740102885a5SVasanthakumar Thiagarajan 				div_ant_conf.main_lna_conf =
1741102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1742102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf =
1743102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1744102885a5SVasanthakumar Thiagarajan 			} else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) {
1745102885a5SVasanthakumar Thiagarajan 				div_ant_conf.main_lna_conf =
1746102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1747102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf =
1748102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1749102885a5SVasanthakumar Thiagarajan 			}
1750102885a5SVasanthakumar Thiagarajan 			goto div_comb_done;
1751102885a5SVasanthakumar Thiagarajan 		}
1752102885a5SVasanthakumar Thiagarajan 	}
1753102885a5SVasanthakumar Thiagarajan 
1754102885a5SVasanthakumar Thiagarajan 	ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf,
1755102885a5SVasanthakumar Thiagarajan 					   main_rssi_avg, alt_rssi_avg,
1756102885a5SVasanthakumar Thiagarajan 					   alt_ratio);
1757102885a5SVasanthakumar Thiagarajan 
1758102885a5SVasanthakumar Thiagarajan 	antcomb->quick_scan_cnt++;
1759102885a5SVasanthakumar Thiagarajan 
1760102885a5SVasanthakumar Thiagarajan div_comb_done:
17613e9a212aSMohammed Shafi Shajakhan 	ath_ant_div_conf_fast_divbias(&div_ant_conf, antcomb, alt_ratio);
1762102885a5SVasanthakumar Thiagarajan 	ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf);
1763102885a5SVasanthakumar Thiagarajan 
1764102885a5SVasanthakumar Thiagarajan 	antcomb->scan_start_time = jiffies;
1765102885a5SVasanthakumar Thiagarajan 	antcomb->total_pkt_count = 0;
1766102885a5SVasanthakumar Thiagarajan 	antcomb->main_total_rssi = 0;
1767102885a5SVasanthakumar Thiagarajan 	antcomb->alt_total_rssi = 0;
1768102885a5SVasanthakumar Thiagarajan 	antcomb->main_recv_cnt = 0;
1769102885a5SVasanthakumar Thiagarajan 	antcomb->alt_recv_cnt = 0;
1770102885a5SVasanthakumar Thiagarajan }
1771102885a5SVasanthakumar Thiagarajan 
1772b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
1773b5c80475SFelix Fietkau {
1774b5c80475SFelix Fietkau 	struct ath_buf *bf;
17750d95521eSFelix Fietkau 	struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb;
1776b5c80475SFelix Fietkau 	struct ieee80211_rx_status *rxs;
1777b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
1778b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(ah);
17797545daf4SFelix Fietkau 	struct ieee80211_hw *hw = sc->hw;
1780b5c80475SFelix Fietkau 	struct ieee80211_hdr *hdr;
1781b5c80475SFelix Fietkau 	int retval;
1782b5c80475SFelix Fietkau 	bool decrypt_error = false;
1783b5c80475SFelix Fietkau 	struct ath_rx_status rs;
1784b5c80475SFelix Fietkau 	enum ath9k_rx_qtype qtype;
1785b5c80475SFelix Fietkau 	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1786b5c80475SFelix Fietkau 	int dma_type;
17875c6dd921SVasanthakumar Thiagarajan 	u8 rx_status_len = ah->caps.rx_status_len;
1788a6d2055bSFelix Fietkau 	u64 tsf = 0;
1789a6d2055bSFelix Fietkau 	u32 tsf_lower = 0;
17908ab2cd09SLuis R. Rodriguez 	unsigned long flags;
1791b5c80475SFelix Fietkau 
1792b5c80475SFelix Fietkau 	if (edma)
1793b5c80475SFelix Fietkau 		dma_type = DMA_BIDIRECTIONAL;
179456824223SMing Lei 	else
179556824223SMing Lei 		dma_type = DMA_FROM_DEVICE;
1796b5c80475SFelix Fietkau 
1797b5c80475SFelix Fietkau 	qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
1798b5c80475SFelix Fietkau 	spin_lock_bh(&sc->rx.rxbuflock);
1799b5c80475SFelix Fietkau 
1800a6d2055bSFelix Fietkau 	tsf = ath9k_hw_gettsf64(ah);
1801a6d2055bSFelix Fietkau 	tsf_lower = tsf & 0xffffffff;
1802a6d2055bSFelix Fietkau 
1803b5c80475SFelix Fietkau 	do {
1804b5c80475SFelix Fietkau 		/* If handling rx interrupt and flush is in progress => exit */
1805b5c80475SFelix Fietkau 		if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
1806b5c80475SFelix Fietkau 			break;
1807b5c80475SFelix Fietkau 
1808b5c80475SFelix Fietkau 		memset(&rs, 0, sizeof(rs));
1809b5c80475SFelix Fietkau 		if (edma)
1810b5c80475SFelix Fietkau 			bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
1811b5c80475SFelix Fietkau 		else
1812b5c80475SFelix Fietkau 			bf = ath_get_next_rx_buf(sc, &rs);
1813b5c80475SFelix Fietkau 
1814b5c80475SFelix Fietkau 		if (!bf)
1815b5c80475SFelix Fietkau 			break;
1816b5c80475SFelix Fietkau 
1817b5c80475SFelix Fietkau 		skb = bf->bf_mpdu;
1818b5c80475SFelix Fietkau 		if (!skb)
1819b5c80475SFelix Fietkau 			continue;
1820b5c80475SFelix Fietkau 
18210d95521eSFelix Fietkau 		/*
18220d95521eSFelix Fietkau 		 * Take frame header from the first fragment and RX status from
18230d95521eSFelix Fietkau 		 * the last one.
18240d95521eSFelix Fietkau 		 */
18250d95521eSFelix Fietkau 		if (sc->rx.frag)
18260d95521eSFelix Fietkau 			hdr_skb = sc->rx.frag;
18270d95521eSFelix Fietkau 		else
18280d95521eSFelix Fietkau 			hdr_skb = skb;
18290d95521eSFelix Fietkau 
18300d95521eSFelix Fietkau 		hdr = (struct ieee80211_hdr *) (hdr_skb->data + rx_status_len);
18310d95521eSFelix Fietkau 		rxs = IEEE80211_SKB_RXCB(hdr_skb);
183215072189SBen Greear 		if (ieee80211_is_beacon(hdr->frame_control)) {
183315072189SBen Greear 			RX_STAT_INC(rx_beacons);
183415072189SBen Greear 			if (!is_zero_ether_addr(common->curbssid) &&
1835cf3af748SRajkumar Manoharan 			    !compare_ether_addr(hdr->addr3, common->curbssid))
1836cf3af748SRajkumar Manoharan 				rs.is_mybeacon = true;
1837cf3af748SRajkumar Manoharan 			else
1838cf3af748SRajkumar Manoharan 				rs.is_mybeacon = false;
183915072189SBen Greear 		}
184015072189SBen Greear 		else
184115072189SBen Greear 			rs.is_mybeacon = false;
18425ca42627SLuis R. Rodriguez 
184329bffa96SFelix Fietkau 		ath_debug_stat_rx(sc, &rs);
18441395d3f0SSujith 
1845203c4805SLuis R. Rodriguez 		/*
1846203c4805SLuis R. Rodriguez 		 * If we're asked to flush receive queue, directly
1847203c4805SLuis R. Rodriguez 		 * chain it back at the queue without processing it.
1848203c4805SLuis R. Rodriguez 		 */
184915072189SBen Greear 		if (sc->sc_flags & SC_OP_RXFLUSH) {
185015072189SBen Greear 			RX_STAT_INC(rx_drop_rxflush);
18510d95521eSFelix Fietkau 			goto requeue_drop_frag;
185215072189SBen Greear 		}
1853203c4805SLuis R. Rodriguez 
1854ffb1c56aSAshok Nagarajan 		memset(rxs, 0, sizeof(struct ieee80211_rx_status));
1855ffb1c56aSAshok Nagarajan 
1856a6d2055bSFelix Fietkau 		rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp;
1857a6d2055bSFelix Fietkau 		if (rs.rs_tstamp > tsf_lower &&
1858a6d2055bSFelix Fietkau 		    unlikely(rs.rs_tstamp - tsf_lower > 0x10000000))
1859a6d2055bSFelix Fietkau 			rxs->mactime -= 0x100000000ULL;
1860a6d2055bSFelix Fietkau 
1861a6d2055bSFelix Fietkau 		if (rs.rs_tstamp < tsf_lower &&
1862a6d2055bSFelix Fietkau 		    unlikely(tsf_lower - rs.rs_tstamp > 0x10000000))
1863a6d2055bSFelix Fietkau 			rxs->mactime += 0x100000000ULL;
1864a6d2055bSFelix Fietkau 
186583c76570SZefir Kurtisi 		retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs,
186683c76570SZefir Kurtisi 						 rxs, &decrypt_error);
186783c76570SZefir Kurtisi 		if (retval)
186883c76570SZefir Kurtisi 			goto requeue_drop_frag;
186983c76570SZefir Kurtisi 
187001e18918SRajkumar Manoharan 		if (rs.is_mybeacon) {
187101e18918SRajkumar Manoharan 			sc->hw_busy_count = 0;
187201e18918SRajkumar Manoharan 			ath_start_rx_poll(sc, 3);
187301e18918SRajkumar Manoharan 		}
1874203c4805SLuis R. Rodriguez 		/* Ensure we always have an skb to requeue once we are done
1875203c4805SLuis R. Rodriguez 		 * processing the current buffer's skb */
1876cc861f74SLuis R. Rodriguez 		requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
1877203c4805SLuis R. Rodriguez 
1878203c4805SLuis R. Rodriguez 		/* If there is no memory we ignore the current RX'd frame,
1879203c4805SLuis R. Rodriguez 		 * tell hardware it can give us a new frame using the old
1880203c4805SLuis R. Rodriguez 		 * skb and put it at the tail of the sc->rx.rxbuf list for
1881203c4805SLuis R. Rodriguez 		 * processing. */
188215072189SBen Greear 		if (!requeue_skb) {
188315072189SBen Greear 			RX_STAT_INC(rx_oom_err);
18840d95521eSFelix Fietkau 			goto requeue_drop_frag;
188515072189SBen Greear 		}
1886203c4805SLuis R. Rodriguez 
1887203c4805SLuis R. Rodriguez 		/* Unmap the frame */
1888203c4805SLuis R. Rodriguez 		dma_unmap_single(sc->dev, bf->bf_buf_addr,
1889cc861f74SLuis R. Rodriguez 				 common->rx_bufsize,
1890b5c80475SFelix Fietkau 				 dma_type);
1891203c4805SLuis R. Rodriguez 
1892b5c80475SFelix Fietkau 		skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
1893b5c80475SFelix Fietkau 		if (ah->caps.rx_status_len)
1894b5c80475SFelix Fietkau 			skb_pull(skb, ah->caps.rx_status_len);
1895203c4805SLuis R. Rodriguez 
18960d95521eSFelix Fietkau 		if (!rs.rs_more)
18970d95521eSFelix Fietkau 			ath9k_rx_skb_postprocess(common, hdr_skb, &rs,
1898c9b14170SLuis R. Rodriguez 						 rxs, decrypt_error);
1899203c4805SLuis R. Rodriguez 
1900203c4805SLuis R. Rodriguez 		/* We will now give hardware our shiny new allocated skb */
1901203c4805SLuis R. Rodriguez 		bf->bf_mpdu = requeue_skb;
1902203c4805SLuis R. Rodriguez 		bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
1903cc861f74SLuis R. Rodriguez 						 common->rx_bufsize,
1904b5c80475SFelix Fietkau 						 dma_type);
1905203c4805SLuis R. Rodriguez 		if (unlikely(dma_mapping_error(sc->dev,
1906203c4805SLuis R. Rodriguez 			  bf->bf_buf_addr))) {
1907203c4805SLuis R. Rodriguez 			dev_kfree_skb_any(requeue_skb);
1908203c4805SLuis R. Rodriguez 			bf->bf_mpdu = NULL;
19096cf9e995SBen Greear 			bf->bf_buf_addr = 0;
19103800276aSJoe Perches 			ath_err(common, "dma_mapping_error() on RX\n");
19117545daf4SFelix Fietkau 			ieee80211_rx(hw, skb);
1912203c4805SLuis R. Rodriguez 			break;
1913203c4805SLuis R. Rodriguez 		}
1914203c4805SLuis R. Rodriguez 
19150d95521eSFelix Fietkau 		if (rs.rs_more) {
191615072189SBen Greear 			RX_STAT_INC(rx_frags);
19170d95521eSFelix Fietkau 			/*
19180d95521eSFelix Fietkau 			 * rs_more indicates chained descriptors which can be
19190d95521eSFelix Fietkau 			 * used to link buffers together for a sort of
19200d95521eSFelix Fietkau 			 * scatter-gather operation.
19210d95521eSFelix Fietkau 			 */
19220d95521eSFelix Fietkau 			if (sc->rx.frag) {
19230d95521eSFelix Fietkau 				/* too many fragments - cannot handle frame */
19240d95521eSFelix Fietkau 				dev_kfree_skb_any(sc->rx.frag);
19250d95521eSFelix Fietkau 				dev_kfree_skb_any(skb);
192615072189SBen Greear 				RX_STAT_INC(rx_too_many_frags_err);
19270d95521eSFelix Fietkau 				skb = NULL;
19280d95521eSFelix Fietkau 			}
19290d95521eSFelix Fietkau 			sc->rx.frag = skb;
19300d95521eSFelix Fietkau 			goto requeue;
19310d95521eSFelix Fietkau 		}
19320d95521eSFelix Fietkau 
19330d95521eSFelix Fietkau 		if (sc->rx.frag) {
19340d95521eSFelix Fietkau 			int space = skb->len - skb_tailroom(hdr_skb);
19350d95521eSFelix Fietkau 
19360d95521eSFelix Fietkau 			if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) {
19370d95521eSFelix Fietkau 				dev_kfree_skb(skb);
193815072189SBen Greear 				RX_STAT_INC(rx_oom_err);
19390d95521eSFelix Fietkau 				goto requeue_drop_frag;
19400d95521eSFelix Fietkau 			}
19410d95521eSFelix Fietkau 
1942b5447ff9SEric Dumazet 			sc->rx.frag = NULL;
1943b5447ff9SEric Dumazet 
19440d95521eSFelix Fietkau 			skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len),
19450d95521eSFelix Fietkau 						  skb->len);
19460d95521eSFelix Fietkau 			dev_kfree_skb_any(skb);
19470d95521eSFelix Fietkau 			skb = hdr_skb;
19480d95521eSFelix Fietkau 		}
19490d95521eSFelix Fietkau 
1950eb840a80SMohammed Shafi Shajakhan 
1951eb840a80SMohammed Shafi Shajakhan 		if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
1952eb840a80SMohammed Shafi Shajakhan 
1953203c4805SLuis R. Rodriguez 			/*
1954eb840a80SMohammed Shafi Shajakhan 			 * change the default rx antenna if rx diversity
1955eb840a80SMohammed Shafi Shajakhan 			 * chooses the other antenna 3 times in a row.
1956203c4805SLuis R. Rodriguez 			 */
195729bffa96SFelix Fietkau 			if (sc->rx.defant != rs.rs_antenna) {
1958203c4805SLuis R. Rodriguez 				if (++sc->rx.rxotherant >= 3)
195929bffa96SFelix Fietkau 					ath_setdefantenna(sc, rs.rs_antenna);
1960203c4805SLuis R. Rodriguez 			} else {
1961203c4805SLuis R. Rodriguez 				sc->rx.rxotherant = 0;
1962203c4805SLuis R. Rodriguez 			}
1963203c4805SLuis R. Rodriguez 
1964eb840a80SMohammed Shafi Shajakhan 		}
1965eb840a80SMohammed Shafi Shajakhan 
196666760eacSFelix Fietkau 		if (rxs->flag & RX_FLAG_MMIC_STRIPPED)
196766760eacSFelix Fietkau 			skb_trim(skb, skb->len - 8);
196866760eacSFelix Fietkau 
19698ab2cd09SLuis R. Rodriguez 		spin_lock_irqsave(&sc->sc_pm_lock, flags);
1970aaef24b4SMohammed Shafi Shajakhan 
1971aaef24b4SMohammed Shafi Shajakhan 		if ((sc->ps_flags & (PS_WAIT_FOR_BEACON |
19721b04b930SSujith 				     PS_WAIT_FOR_CAB |
1973aaef24b4SMohammed Shafi Shajakhan 				     PS_WAIT_FOR_PSPOLL_DATA)) ||
1974cedc7e3dSMohammed Shafi Shajakhan 		    ath9k_check_auto_sleep(sc))
1975f73c604cSRajkumar Manoharan 			ath_rx_ps(sc, skb, rs.is_mybeacon);
19768ab2cd09SLuis R. Rodriguez 		spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1977cc65965cSJouni Malinen 
197843c35284SFelix Fietkau 		if ((ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) && sc->ant_rx == 3)
1979102885a5SVasanthakumar Thiagarajan 			ath_ant_comb_scan(sc, &rs);
1980102885a5SVasanthakumar Thiagarajan 
19817545daf4SFelix Fietkau 		ieee80211_rx(hw, skb);
1982cc65965cSJouni Malinen 
19830d95521eSFelix Fietkau requeue_drop_frag:
19840d95521eSFelix Fietkau 		if (sc->rx.frag) {
19850d95521eSFelix Fietkau 			dev_kfree_skb_any(sc->rx.frag);
19860d95521eSFelix Fietkau 			sc->rx.frag = NULL;
19870d95521eSFelix Fietkau 		}
1988203c4805SLuis R. Rodriguez requeue:
1989b5c80475SFelix Fietkau 		if (edma) {
1990b5c80475SFelix Fietkau 			list_add_tail(&bf->list, &sc->rx.rxbuf);
1991b5c80475SFelix Fietkau 			ath_rx_edma_buf_link(sc, qtype);
1992b5c80475SFelix Fietkau 		} else {
1993203c4805SLuis R. Rodriguez 			list_move_tail(&bf->list, &sc->rx.rxbuf);
1994203c4805SLuis R. Rodriguez 			ath_rx_buf_link(sc, bf);
19953483288cSFelix Fietkau 			if (!flush)
199695294973SFelix Fietkau 				ath9k_hw_rxena(ah);
1997b5c80475SFelix Fietkau 		}
1998203c4805SLuis R. Rodriguez 	} while (1);
1999203c4805SLuis R. Rodriguez 
2000203c4805SLuis R. Rodriguez 	spin_unlock_bh(&sc->rx.rxbuflock);
2001203c4805SLuis R. Rodriguez 
200229ab0b36SRajkumar Manoharan 	if (!(ah->imask & ATH9K_INT_RXEOL)) {
200329ab0b36SRajkumar Manoharan 		ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
200472d874c6SFelix Fietkau 		ath9k_hw_set_interrupts(ah);
200529ab0b36SRajkumar Manoharan 	}
200629ab0b36SRajkumar Manoharan 
2007203c4805SLuis R. Rodriguez 	return 0;
2008203c4805SLuis R. Rodriguez }
2009