1 // SPDX-License-Identifier: BSD-3-Clause-Clear 2 /* 3 * Copyright (c) 2019-2020 The Linux Foundation. All rights reserved. 4 */ 5 6 #include <linux/module.h> 7 #include <linux/msi.h> 8 #include <linux/pci.h> 9 10 #include "pci.h" 11 #include "core.h" 12 #include "hif.h" 13 #include "mhi.h" 14 #include "debug.h" 15 16 #define ATH11K_PCI_BAR_NUM 0 17 #define ATH11K_PCI_DMA_MASK 32 18 19 #define ATH11K_PCI_IRQ_CE0_OFFSET 3 20 21 #define WINDOW_ENABLE_BIT 0x40000000 22 #define WINDOW_REG_ADDRESS 0x310c 23 #define WINDOW_VALUE_MASK GENMASK(24, 19) 24 #define WINDOW_START 0x80000 25 #define WINDOW_RANGE_MASK GENMASK(18, 0) 26 27 #define TCSR_SOC_HW_VERSION 0x0224 28 #define TCSR_SOC_HW_VERSION_MAJOR_MASK GENMASK(16, 8) 29 #define TCSR_SOC_HW_VERSION_MINOR_MASK GENMASK(7, 0) 30 31 /* BAR0 + 4k is always accessible, and no 32 * need to force wakeup. 33 * 4K - 32 = 0xFE0 34 */ 35 #define ACCESS_ALWAYS_OFF 0xFE0 36 37 #define QCA6390_DEVICE_ID 0x1101 38 39 static const struct pci_device_id ath11k_pci_id_table[] = { 40 { PCI_VDEVICE(QCOM, QCA6390_DEVICE_ID) }, 41 {0} 42 }; 43 44 MODULE_DEVICE_TABLE(pci, ath11k_pci_id_table); 45 46 static const struct ath11k_bus_params ath11k_pci_bus_params = { 47 .mhi_support = true, 48 .m3_fw_support = true, 49 .fixed_bdf_addr = false, 50 .fixed_mem_region = false, 51 }; 52 53 static const struct ath11k_msi_config msi_config = { 54 .total_vectors = 32, 55 .total_users = 4, 56 .users = (struct ath11k_msi_user[]) { 57 { .name = "MHI", .num_vectors = 3, .base_vector = 0 }, 58 { .name = "CE", .num_vectors = 10, .base_vector = 3 }, 59 { .name = "WAKE", .num_vectors = 1, .base_vector = 13 }, 60 { .name = "DP", .num_vectors = 18, .base_vector = 14 }, 61 }, 62 }; 63 64 static const char *irq_name[ATH11K_IRQ_NUM_MAX] = { 65 "bhi", 66 "mhi-er0", 67 "mhi-er1", 68 "ce0", 69 "ce1", 70 "ce2", 71 "ce3", 72 "ce4", 73 "ce5", 74 "ce6", 75 "ce7", 76 "ce8", 77 "ce9", 78 "ce10", 79 "ce11", 80 "host2wbm-desc-feed", 81 "host2reo-re-injection", 82 "host2reo-command", 83 "host2rxdma-monitor-ring3", 84 "host2rxdma-monitor-ring2", 85 "host2rxdma-monitor-ring1", 86 "reo2ost-exception", 87 "wbm2host-rx-release", 88 "reo2host-status", 89 "reo2host-destination-ring4", 90 "reo2host-destination-ring3", 91 "reo2host-destination-ring2", 92 "reo2host-destination-ring1", 93 "rxdma2host-monitor-destination-mac3", 94 "rxdma2host-monitor-destination-mac2", 95 "rxdma2host-monitor-destination-mac1", 96 "ppdu-end-interrupts-mac3", 97 "ppdu-end-interrupts-mac2", 98 "ppdu-end-interrupts-mac1", 99 "rxdma2host-monitor-status-ring-mac3", 100 "rxdma2host-monitor-status-ring-mac2", 101 "rxdma2host-monitor-status-ring-mac1", 102 "host2rxdma-host-buf-ring-mac3", 103 "host2rxdma-host-buf-ring-mac2", 104 "host2rxdma-host-buf-ring-mac1", 105 "rxdma2host-destination-ring-mac3", 106 "rxdma2host-destination-ring-mac2", 107 "rxdma2host-destination-ring-mac1", 108 "host2tcl-input-ring4", 109 "host2tcl-input-ring3", 110 "host2tcl-input-ring2", 111 "host2tcl-input-ring1", 112 "wbm2host-tx-completions-ring3", 113 "wbm2host-tx-completions-ring2", 114 "wbm2host-tx-completions-ring1", 115 "tcl2host-status-ring", 116 }; 117 118 static inline void ath11k_pci_select_window(struct ath11k_pci *ab_pci, u32 offset) 119 { 120 struct ath11k_base *ab = ab_pci->ab; 121 122 u32 window = FIELD_GET(WINDOW_VALUE_MASK, offset); 123 124 lockdep_assert_held(&ab_pci->window_lock); 125 126 if (window != ab_pci->register_window) { 127 iowrite32(WINDOW_ENABLE_BIT | window, 128 ab->mem + WINDOW_REG_ADDRESS); 129 ab_pci->register_window = window; 130 } 131 } 132 133 void ath11k_pci_write32(struct ath11k_base *ab, u32 offset, u32 value) 134 { 135 struct ath11k_pci *ab_pci = ath11k_pci_priv(ab); 136 137 /* for offset beyond BAR + 4K - 32, may 138 * need to wakeup MHI to access. 139 */ 140 if (test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) && 141 offset >= ACCESS_ALWAYS_OFF) 142 mhi_device_get_sync(ab_pci->mhi_ctrl->mhi_dev); 143 144 if (offset < WINDOW_START) { 145 iowrite32(value, ab->mem + offset); 146 } else { 147 spin_lock_bh(&ab_pci->window_lock); 148 ath11k_pci_select_window(ab_pci, offset); 149 iowrite32(value, ab->mem + WINDOW_START + (offset & WINDOW_RANGE_MASK)); 150 spin_unlock_bh(&ab_pci->window_lock); 151 } 152 153 if (test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) && 154 offset >= ACCESS_ALWAYS_OFF) 155 mhi_device_put(ab_pci->mhi_ctrl->mhi_dev); 156 } 157 158 u32 ath11k_pci_read32(struct ath11k_base *ab, u32 offset) 159 { 160 struct ath11k_pci *ab_pci = ath11k_pci_priv(ab); 161 u32 val; 162 163 /* for offset beyond BAR + 4K - 32, may 164 * need to wakeup MHI to access. 165 */ 166 if (test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) && 167 offset >= ACCESS_ALWAYS_OFF) 168 mhi_device_get_sync(ab_pci->mhi_ctrl->mhi_dev); 169 170 if (offset < WINDOW_START) { 171 val = ioread32(ab->mem + offset); 172 } else { 173 spin_lock_bh(&ab_pci->window_lock); 174 ath11k_pci_select_window(ab_pci, offset); 175 val = ioread32(ab->mem + WINDOW_START + (offset & WINDOW_RANGE_MASK)); 176 spin_unlock_bh(&ab_pci->window_lock); 177 } 178 179 if (test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) && 180 offset >= ACCESS_ALWAYS_OFF) 181 mhi_device_put(ab_pci->mhi_ctrl->mhi_dev); 182 183 return val; 184 } 185 186 static void ath11k_pci_soc_global_reset(struct ath11k_base *ab) 187 { 188 u32 val, delay; 189 190 val = ath11k_pci_read32(ab, PCIE_SOC_GLOBAL_RESET); 191 192 val |= PCIE_SOC_GLOBAL_RESET_V; 193 194 ath11k_pci_write32(ab, PCIE_SOC_GLOBAL_RESET, val); 195 196 /* TODO: exact time to sleep is uncertain */ 197 delay = 10; 198 mdelay(delay); 199 200 /* Need to toggle V bit back otherwise stuck in reset status */ 201 val &= ~PCIE_SOC_GLOBAL_RESET_V; 202 203 ath11k_pci_write32(ab, PCIE_SOC_GLOBAL_RESET, val); 204 205 mdelay(delay); 206 207 val = ath11k_pci_read32(ab, PCIE_SOC_GLOBAL_RESET); 208 if (val == 0xffffffff) 209 ath11k_warn(ab, "link down error during global reset\n"); 210 } 211 212 static void ath11k_pci_clear_dbg_registers(struct ath11k_base *ab) 213 { 214 u32 val; 215 216 /* read cookie */ 217 val = ath11k_pci_read32(ab, PCIE_Q6_COOKIE_ADDR); 218 ath11k_dbg(ab, ATH11K_DBG_PCI, "cookie:0x%x\n", val); 219 220 val = ath11k_pci_read32(ab, WLAON_WARM_SW_ENTRY); 221 ath11k_dbg(ab, ATH11K_DBG_PCI, "WLAON_WARM_SW_ENTRY 0x%x\n", val); 222 223 /* TODO: exact time to sleep is uncertain */ 224 mdelay(10); 225 226 /* write 0 to WLAON_WARM_SW_ENTRY to prevent Q6 from 227 * continuing warm path and entering dead loop. 228 */ 229 ath11k_pci_write32(ab, WLAON_WARM_SW_ENTRY, 0); 230 mdelay(10); 231 232 val = ath11k_pci_read32(ab, WLAON_WARM_SW_ENTRY); 233 ath11k_dbg(ab, ATH11K_DBG_PCI, "WLAON_WARM_SW_ENTRY 0x%x\n", val); 234 235 /* A read clear register. clear the register to prevent 236 * Q6 from entering wrong code path. 237 */ 238 val = ath11k_pci_read32(ab, WLAON_SOC_RESET_CAUSE_REG); 239 ath11k_dbg(ab, ATH11K_DBG_PCI, "soc reset cause:%d\n", val); 240 } 241 242 static void ath11k_pci_force_wake(struct ath11k_base *ab) 243 { 244 ath11k_pci_write32(ab, PCIE_SOC_WAKE_PCIE_LOCAL_REG, 1); 245 mdelay(5); 246 } 247 248 static void ath11k_pci_sw_reset(struct ath11k_base *ab) 249 { 250 ath11k_pci_soc_global_reset(ab); 251 ath11k_mhi_clear_vector(ab); 252 ath11k_pci_soc_global_reset(ab); 253 ath11k_mhi_set_mhictrl_reset(ab); 254 ath11k_pci_clear_dbg_registers(ab); 255 } 256 257 int ath11k_pci_get_msi_irq(struct device *dev, unsigned int vector) 258 { 259 struct pci_dev *pci_dev = to_pci_dev(dev); 260 261 return pci_irq_vector(pci_dev, vector); 262 } 263 264 static void ath11k_pci_get_msi_address(struct ath11k_base *ab, u32 *msi_addr_lo, 265 u32 *msi_addr_hi) 266 { 267 struct pci_dev *pci_dev = to_pci_dev(ab->dev); 268 269 pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO, 270 msi_addr_lo); 271 272 pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_HI, 273 msi_addr_hi); 274 } 275 276 int ath11k_pci_get_user_msi_assignment(struct ath11k_pci *ab_pci, char *user_name, 277 int *num_vectors, u32 *user_base_data, 278 u32 *base_vector) 279 { 280 struct ath11k_base *ab = ab_pci->ab; 281 int idx; 282 283 for (idx = 0; idx < msi_config.total_users; idx++) { 284 if (strcmp(user_name, msi_config.users[idx].name) == 0) { 285 *num_vectors = msi_config.users[idx].num_vectors; 286 *user_base_data = msi_config.users[idx].base_vector 287 + ab_pci->msi_ep_base_data; 288 *base_vector = msi_config.users[idx].base_vector; 289 290 ath11k_dbg(ab, ATH11K_DBG_PCI, "Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n", 291 user_name, *num_vectors, *user_base_data, 292 *base_vector); 293 294 return 0; 295 } 296 } 297 298 ath11k_err(ab, "Failed to find MSI assignment for %s!\n", user_name); 299 300 return -EINVAL; 301 } 302 303 static int ath11k_get_user_msi_assignment(struct ath11k_base *ab, char *user_name, 304 int *num_vectors, u32 *user_base_data, 305 u32 *base_vector) 306 { 307 struct ath11k_pci *ab_pci = ath11k_pci_priv(ab); 308 309 return ath11k_pci_get_user_msi_assignment(ab_pci, user_name, 310 num_vectors, user_base_data, 311 base_vector); 312 } 313 314 static void ath11k_pci_free_ext_irq(struct ath11k_base *ab) 315 { 316 int i, j; 317 318 for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) { 319 struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i]; 320 321 for (j = 0; j < irq_grp->num_irq; j++) 322 free_irq(ab->irq_num[irq_grp->irqs[j]], irq_grp); 323 324 netif_napi_del(&irq_grp->napi); 325 } 326 } 327 328 static void ath11k_pci_free_irq(struct ath11k_base *ab) 329 { 330 int i, irq_idx; 331 332 for (i = 0; i < ab->hw_params.ce_count; i++) { 333 if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR) 334 continue; 335 irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + i; 336 free_irq(ab->irq_num[irq_idx], &ab->ce.ce_pipe[i]); 337 } 338 339 ath11k_pci_free_ext_irq(ab); 340 } 341 342 static void ath11k_pci_ce_irq_enable(struct ath11k_base *ab, u16 ce_id) 343 { 344 u32 irq_idx; 345 346 irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + ce_id; 347 enable_irq(ab->irq_num[irq_idx]); 348 } 349 350 static void ath11k_pci_ce_irq_disable(struct ath11k_base *ab, u16 ce_id) 351 { 352 u32 irq_idx; 353 354 irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + ce_id; 355 disable_irq_nosync(ab->irq_num[irq_idx]); 356 } 357 358 static void ath11k_pci_ce_irqs_disable(struct ath11k_base *ab) 359 { 360 int i; 361 362 for (i = 0; i < ab->hw_params.ce_count; i++) { 363 if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR) 364 continue; 365 ath11k_pci_ce_irq_disable(ab, i); 366 } 367 } 368 369 static void ath11k_pci_sync_ce_irqs(struct ath11k_base *ab) 370 { 371 int i; 372 int irq_idx; 373 374 for (i = 0; i < ab->hw_params.ce_count; i++) { 375 if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR) 376 continue; 377 378 irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + i; 379 synchronize_irq(ab->irq_num[irq_idx]); 380 } 381 } 382 383 static void ath11k_pci_ce_tasklet(struct tasklet_struct *t) 384 { 385 struct ath11k_ce_pipe *ce_pipe = from_tasklet(ce_pipe, t, intr_tq); 386 387 ath11k_ce_per_engine_service(ce_pipe->ab, ce_pipe->pipe_num); 388 389 ath11k_pci_ce_irq_enable(ce_pipe->ab, ce_pipe->pipe_num); 390 } 391 392 static irqreturn_t ath11k_pci_ce_interrupt_handler(int irq, void *arg) 393 { 394 struct ath11k_ce_pipe *ce_pipe = arg; 395 396 ath11k_pci_ce_irq_disable(ce_pipe->ab, ce_pipe->pipe_num); 397 tasklet_schedule(&ce_pipe->intr_tq); 398 399 return IRQ_HANDLED; 400 } 401 402 static void ath11k_pci_ext_grp_disable(struct ath11k_ext_irq_grp *irq_grp) 403 { 404 int i; 405 406 for (i = 0; i < irq_grp->num_irq; i++) 407 disable_irq_nosync(irq_grp->ab->irq_num[irq_grp->irqs[i]]); 408 } 409 410 static void __ath11k_pci_ext_irq_disable(struct ath11k_base *sc) 411 { 412 int i; 413 414 for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) { 415 struct ath11k_ext_irq_grp *irq_grp = &sc->ext_irq_grp[i]; 416 417 ath11k_pci_ext_grp_disable(irq_grp); 418 419 napi_synchronize(&irq_grp->napi); 420 napi_disable(&irq_grp->napi); 421 } 422 } 423 424 static void ath11k_pci_ext_grp_enable(struct ath11k_ext_irq_grp *irq_grp) 425 { 426 int i; 427 428 for (i = 0; i < irq_grp->num_irq; i++) 429 enable_irq(irq_grp->ab->irq_num[irq_grp->irqs[i]]); 430 } 431 432 static void ath11k_pci_ext_irq_enable(struct ath11k_base *ab) 433 { 434 int i; 435 436 for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) { 437 struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i]; 438 439 napi_enable(&irq_grp->napi); 440 ath11k_pci_ext_grp_enable(irq_grp); 441 } 442 } 443 444 static void ath11k_pci_sync_ext_irqs(struct ath11k_base *ab) 445 { 446 int i, j, irq_idx; 447 448 for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) { 449 struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i]; 450 451 for (j = 0; j < irq_grp->num_irq; j++) { 452 irq_idx = irq_grp->irqs[j]; 453 synchronize_irq(ab->irq_num[irq_idx]); 454 } 455 } 456 } 457 458 static void ath11k_pci_ext_irq_disable(struct ath11k_base *ab) 459 { 460 __ath11k_pci_ext_irq_disable(ab); 461 ath11k_pci_sync_ext_irqs(ab); 462 } 463 464 static int ath11k_pci_ext_grp_napi_poll(struct napi_struct *napi, int budget) 465 { 466 struct ath11k_ext_irq_grp *irq_grp = container_of(napi, 467 struct ath11k_ext_irq_grp, 468 napi); 469 struct ath11k_base *ab = irq_grp->ab; 470 int work_done; 471 472 work_done = ath11k_dp_service_srng(ab, irq_grp, budget); 473 if (work_done < budget) { 474 napi_complete_done(napi, work_done); 475 ath11k_pci_ext_grp_enable(irq_grp); 476 } 477 478 if (work_done > budget) 479 work_done = budget; 480 481 return work_done; 482 } 483 484 static irqreturn_t ath11k_pci_ext_interrupt_handler(int irq, void *arg) 485 { 486 struct ath11k_ext_irq_grp *irq_grp = arg; 487 488 ath11k_dbg(irq_grp->ab, ATH11K_DBG_PCI, "ext irq:%d\n", irq); 489 490 ath11k_pci_ext_grp_disable(irq_grp); 491 492 napi_schedule(&irq_grp->napi); 493 494 return IRQ_HANDLED; 495 } 496 497 static int ath11k_pci_ext_irq_config(struct ath11k_base *ab) 498 { 499 int i, j, ret, num_vectors = 0; 500 u32 user_base_data = 0, base_vector = 0; 501 502 ret = ath11k_pci_get_user_msi_assignment(ath11k_pci_priv(ab), "DP", 503 &num_vectors, 504 &user_base_data, 505 &base_vector); 506 if (ret < 0) 507 return ret; 508 509 for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) { 510 struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i]; 511 u32 num_irq = 0; 512 513 irq_grp->ab = ab; 514 irq_grp->grp_id = i; 515 init_dummy_netdev(&irq_grp->napi_ndev); 516 netif_napi_add(&irq_grp->napi_ndev, &irq_grp->napi, 517 ath11k_pci_ext_grp_napi_poll, NAPI_POLL_WEIGHT); 518 519 if (ab->hw_params.ring_mask->tx[i] || 520 ab->hw_params.ring_mask->rx[i] || 521 ab->hw_params.ring_mask->rx_err[i] || 522 ab->hw_params.ring_mask->rx_wbm_rel[i] || 523 ab->hw_params.ring_mask->reo_status[i] || 524 ab->hw_params.ring_mask->rxdma2host[i] || 525 ab->hw_params.ring_mask->host2rxdma[i] || 526 ab->hw_params.ring_mask->rx_mon_status[i]) { 527 num_irq = 1; 528 } 529 530 irq_grp->num_irq = num_irq; 531 irq_grp->irqs[0] = base_vector + i; 532 533 for (j = 0; j < irq_grp->num_irq; j++) { 534 int irq_idx = irq_grp->irqs[j]; 535 int vector = (i % num_vectors) + base_vector; 536 int irq = ath11k_pci_get_msi_irq(ab->dev, vector); 537 538 ab->irq_num[irq_idx] = irq; 539 540 ath11k_dbg(ab, ATH11K_DBG_PCI, 541 "irq:%d group:%d\n", irq, i); 542 ret = request_irq(irq, ath11k_pci_ext_interrupt_handler, 543 IRQF_SHARED, 544 "DP_EXT_IRQ", irq_grp); 545 if (ret) { 546 ath11k_err(ab, "failed request irq %d: %d\n", 547 vector, ret); 548 return ret; 549 } 550 551 disable_irq_nosync(ab->irq_num[irq_idx]); 552 } 553 } 554 555 return 0; 556 } 557 558 static int ath11k_pci_config_irq(struct ath11k_base *ab) 559 { 560 struct ath11k_ce_pipe *ce_pipe; 561 u32 msi_data_start; 562 u32 msi_data_count; 563 u32 msi_irq_start; 564 unsigned int msi_data; 565 int irq, i, ret, irq_idx; 566 567 ret = ath11k_pci_get_user_msi_assignment(ath11k_pci_priv(ab), 568 "CE", &msi_data_count, 569 &msi_data_start, &msi_irq_start); 570 if (ret) 571 return ret; 572 573 /* Configure CE irqs */ 574 for (i = 0; i < ab->hw_params.ce_count; i++) { 575 msi_data = (i % msi_data_count) + msi_irq_start; 576 irq = ath11k_pci_get_msi_irq(ab->dev, msi_data); 577 ce_pipe = &ab->ce.ce_pipe[i]; 578 579 if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR) 580 continue; 581 582 irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + i; 583 584 tasklet_setup(&ce_pipe->intr_tq, ath11k_pci_ce_tasklet); 585 586 ret = request_irq(irq, ath11k_pci_ce_interrupt_handler, 587 IRQF_SHARED, irq_name[irq_idx], 588 ce_pipe); 589 if (ret) { 590 ath11k_err(ab, "failed to request irq %d: %d\n", 591 irq_idx, ret); 592 return ret; 593 } 594 595 ab->irq_num[irq_idx] = irq; 596 ath11k_pci_ce_irq_disable(ab, i); 597 } 598 599 ret = ath11k_pci_ext_irq_config(ab); 600 if (ret) 601 return ret; 602 603 return 0; 604 } 605 606 static void ath11k_pci_init_qmi_ce_config(struct ath11k_base *ab) 607 { 608 struct ath11k_qmi_ce_cfg *cfg = &ab->qmi.ce_cfg; 609 610 cfg->tgt_ce = ab->hw_params.target_ce_config; 611 cfg->tgt_ce_len = ab->hw_params.target_ce_count; 612 613 cfg->svc_to_ce_map = ab->hw_params.svc_to_ce_map; 614 cfg->svc_to_ce_map_len = ab->hw_params.svc_to_ce_map_len; 615 ab->qmi.service_ins_id = ATH11K_QMI_WLFW_SERVICE_INS_ID_V01_QCA6390; 616 617 ath11k_ce_get_shadow_config(ab, &cfg->shadow_reg_v2, 618 &cfg->shadow_reg_v2_len); 619 } 620 621 static void ath11k_pci_ce_irqs_enable(struct ath11k_base *ab) 622 { 623 int i; 624 625 for (i = 0; i < ab->hw_params.ce_count; i++) { 626 if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR) 627 continue; 628 ath11k_pci_ce_irq_enable(ab, i); 629 } 630 } 631 632 static int ath11k_pci_enable_msi(struct ath11k_pci *ab_pci) 633 { 634 struct ath11k_base *ab = ab_pci->ab; 635 struct msi_desc *msi_desc; 636 int num_vectors; 637 int ret; 638 639 num_vectors = pci_alloc_irq_vectors(ab_pci->pdev, 640 msi_config.total_vectors, 641 msi_config.total_vectors, 642 PCI_IRQ_MSI); 643 if (num_vectors != msi_config.total_vectors) { 644 ath11k_err(ab, "failed to get %d MSI vectors, only %d available", 645 msi_config.total_vectors, num_vectors); 646 647 if (num_vectors >= 0) 648 return -EINVAL; 649 else 650 return num_vectors; 651 } 652 653 msi_desc = irq_get_msi_desc(ab_pci->pdev->irq); 654 if (!msi_desc) { 655 ath11k_err(ab, "msi_desc is NULL!\n"); 656 ret = -EINVAL; 657 goto free_msi_vector; 658 } 659 660 ab_pci->msi_ep_base_data = msi_desc->msg.data; 661 662 ath11k_dbg(ab, ATH11K_DBG_PCI, "msi base data is %d\n", ab_pci->msi_ep_base_data); 663 664 return 0; 665 666 free_msi_vector: 667 pci_free_irq_vectors(ab_pci->pdev); 668 669 return ret; 670 } 671 672 static void ath11k_pci_disable_msi(struct ath11k_pci *ab_pci) 673 { 674 pci_free_irq_vectors(ab_pci->pdev); 675 } 676 677 static int ath11k_pci_claim(struct ath11k_pci *ab_pci, struct pci_dev *pdev) 678 { 679 struct ath11k_base *ab = ab_pci->ab; 680 u16 device_id; 681 int ret = 0; 682 683 pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id); 684 if (device_id != ab_pci->dev_id) { 685 ath11k_err(ab, "pci device id mismatch: 0x%x 0x%x\n", 686 device_id, ab_pci->dev_id); 687 ret = -EIO; 688 goto out; 689 } 690 691 ret = pci_assign_resource(pdev, ATH11K_PCI_BAR_NUM); 692 if (ret) { 693 ath11k_err(ab, "failed to assign pci resource: %d\n", ret); 694 goto out; 695 } 696 697 ret = pci_enable_device(pdev); 698 if (ret) { 699 ath11k_err(ab, "failed to enable pci device: %d\n", ret); 700 goto out; 701 } 702 703 ret = pci_request_region(pdev, ATH11K_PCI_BAR_NUM, "ath11k_pci"); 704 if (ret) { 705 ath11k_err(ab, "failed to request pci region: %d\n", ret); 706 goto disable_device; 707 } 708 709 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(ATH11K_PCI_DMA_MASK)); 710 if (ret) { 711 ath11k_err(ab, "failed to set pci dma mask to %d: %d\n", 712 ATH11K_PCI_DMA_MASK, ret); 713 goto release_region; 714 } 715 716 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(ATH11K_PCI_DMA_MASK)); 717 if (ret) { 718 ath11k_err(ab, "failed to set pci consistent dma mask to %d: %d\n", 719 ATH11K_PCI_DMA_MASK, ret); 720 goto release_region; 721 } 722 723 pci_set_master(pdev); 724 725 ab->mem_len = pci_resource_len(pdev, ATH11K_PCI_BAR_NUM); 726 ab->mem = pci_iomap(pdev, ATH11K_PCI_BAR_NUM, 0); 727 if (!ab->mem) { 728 ath11k_err(ab, "failed to map pci bar %d\n", ATH11K_PCI_BAR_NUM); 729 ret = -EIO; 730 goto clear_master; 731 } 732 733 ath11k_dbg(ab, ATH11K_DBG_BOOT, "boot pci_mem 0x%pK\n", ab->mem); 734 return 0; 735 736 clear_master: 737 pci_clear_master(pdev); 738 release_region: 739 pci_release_region(pdev, ATH11K_PCI_BAR_NUM); 740 disable_device: 741 pci_disable_device(pdev); 742 out: 743 return ret; 744 } 745 746 static void ath11k_pci_free_region(struct ath11k_pci *ab_pci) 747 { 748 struct ath11k_base *ab = ab_pci->ab; 749 struct pci_dev *pci_dev = ab_pci->pdev; 750 751 pci_iounmap(pci_dev, ab->mem); 752 ab->mem = NULL; 753 pci_clear_master(pci_dev); 754 pci_release_region(pci_dev, ATH11K_PCI_BAR_NUM); 755 if (pci_is_enabled(pci_dev)) 756 pci_disable_device(pci_dev); 757 } 758 759 static int ath11k_pci_power_up(struct ath11k_base *ab) 760 { 761 struct ath11k_pci *ab_pci = ath11k_pci_priv(ab); 762 int ret; 763 764 ab_pci->register_window = 0; 765 clear_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags); 766 ath11k_pci_sw_reset(ab_pci->ab); 767 768 ret = ath11k_mhi_start(ab_pci); 769 if (ret) { 770 ath11k_err(ab, "failed to start mhi: %d\n", ret); 771 return ret; 772 } 773 774 return 0; 775 } 776 777 static void ath11k_pci_power_down(struct ath11k_base *ab) 778 { 779 struct ath11k_pci *ab_pci = ath11k_pci_priv(ab); 780 781 ath11k_mhi_stop(ab_pci); 782 clear_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags); 783 ath11k_pci_force_wake(ab_pci->ab); 784 ath11k_pci_sw_reset(ab_pci->ab); 785 } 786 787 static void ath11k_pci_kill_tasklets(struct ath11k_base *ab) 788 { 789 int i; 790 791 for (i = 0; i < ab->hw_params.ce_count; i++) { 792 struct ath11k_ce_pipe *ce_pipe = &ab->ce.ce_pipe[i]; 793 794 if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR) 795 continue; 796 797 tasklet_kill(&ce_pipe->intr_tq); 798 } 799 } 800 801 static void ath11k_pci_stop(struct ath11k_base *ab) 802 { 803 ath11k_pci_ce_irqs_disable(ab); 804 ath11k_pci_sync_ce_irqs(ab); 805 ath11k_pci_kill_tasklets(ab); 806 ath11k_ce_cleanup_pipes(ab); 807 } 808 809 static int ath11k_pci_start(struct ath11k_base *ab) 810 { 811 struct ath11k_pci *ab_pci = ath11k_pci_priv(ab); 812 813 set_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags); 814 815 ath11k_pci_ce_irqs_enable(ab); 816 ath11k_ce_rx_post_buf(ab); 817 818 return 0; 819 } 820 821 static int ath11k_pci_map_service_to_pipe(struct ath11k_base *ab, u16 service_id, 822 u8 *ul_pipe, u8 *dl_pipe) 823 { 824 const struct service_to_pipe *entry; 825 bool ul_set = false, dl_set = false; 826 int i; 827 828 for (i = 0; i < ab->hw_params.svc_to_ce_map_len; i++) { 829 entry = &ab->hw_params.svc_to_ce_map[i]; 830 831 if (__le32_to_cpu(entry->service_id) != service_id) 832 continue; 833 834 switch (__le32_to_cpu(entry->pipedir)) { 835 case PIPEDIR_NONE: 836 break; 837 case PIPEDIR_IN: 838 WARN_ON(dl_set); 839 *dl_pipe = __le32_to_cpu(entry->pipenum); 840 dl_set = true; 841 break; 842 case PIPEDIR_OUT: 843 WARN_ON(ul_set); 844 *ul_pipe = __le32_to_cpu(entry->pipenum); 845 ul_set = true; 846 break; 847 case PIPEDIR_INOUT: 848 WARN_ON(dl_set); 849 WARN_ON(ul_set); 850 *dl_pipe = __le32_to_cpu(entry->pipenum); 851 *ul_pipe = __le32_to_cpu(entry->pipenum); 852 dl_set = true; 853 ul_set = true; 854 break; 855 } 856 } 857 858 if (WARN_ON(!ul_set || !dl_set)) 859 return -ENOENT; 860 861 return 0; 862 } 863 864 static const struct ath11k_hif_ops ath11k_pci_hif_ops = { 865 .start = ath11k_pci_start, 866 .stop = ath11k_pci_stop, 867 .read32 = ath11k_pci_read32, 868 .write32 = ath11k_pci_write32, 869 .power_down = ath11k_pci_power_down, 870 .power_up = ath11k_pci_power_up, 871 .irq_enable = ath11k_pci_ext_irq_enable, 872 .irq_disable = ath11k_pci_ext_irq_disable, 873 .get_msi_address = ath11k_pci_get_msi_address, 874 .get_user_msi_vector = ath11k_get_user_msi_assignment, 875 .map_service_to_pipe = ath11k_pci_map_service_to_pipe, 876 }; 877 878 static int ath11k_pci_probe(struct pci_dev *pdev, 879 const struct pci_device_id *pci_dev) 880 { 881 struct ath11k_base *ab; 882 struct ath11k_pci *ab_pci; 883 u32 soc_hw_version, soc_hw_version_major, soc_hw_version_minor; 884 int ret; 885 886 dev_warn(&pdev->dev, "WARNING: ath11k PCI support is experimental!\n"); 887 888 ab = ath11k_core_alloc(&pdev->dev, sizeof(*ab_pci), ATH11K_BUS_PCI, 889 &ath11k_pci_bus_params); 890 if (!ab) { 891 dev_err(&pdev->dev, "failed to allocate ath11k base\n"); 892 return -ENOMEM; 893 } 894 895 ab->dev = &pdev->dev; 896 pci_set_drvdata(pdev, ab); 897 ab_pci = ath11k_pci_priv(ab); 898 ab_pci->dev_id = pci_dev->device; 899 ab_pci->ab = ab; 900 ab_pci->pdev = pdev; 901 ab->hif.ops = &ath11k_pci_hif_ops; 902 pci_set_drvdata(pdev, ab); 903 spin_lock_init(&ab_pci->window_lock); 904 905 ret = ath11k_pci_claim(ab_pci, pdev); 906 if (ret) { 907 ath11k_err(ab, "failed to claim device: %d\n", ret); 908 goto err_free_core; 909 } 910 911 switch (pci_dev->device) { 912 case QCA6390_DEVICE_ID: 913 soc_hw_version = ath11k_pci_read32(ab, TCSR_SOC_HW_VERSION); 914 soc_hw_version_major = FIELD_GET(TCSR_SOC_HW_VERSION_MAJOR_MASK, 915 soc_hw_version); 916 soc_hw_version_minor = FIELD_GET(TCSR_SOC_HW_VERSION_MINOR_MASK, 917 soc_hw_version); 918 919 ath11k_dbg(ab, ATH11K_DBG_PCI, "pci tcsr_soc_hw_version major %d minor %d\n", 920 soc_hw_version_major, soc_hw_version_minor); 921 922 switch (soc_hw_version_major) { 923 case 2: 924 ab->hw_rev = ATH11K_HW_QCA6390_HW20; 925 break; 926 default: 927 dev_err(&pdev->dev, "Unsupported QCA6390 SOC hardware version: %d %d\n", 928 soc_hw_version_major, soc_hw_version_minor); 929 ret = -EOPNOTSUPP; 930 goto err_pci_free_region; 931 } 932 break; 933 default: 934 dev_err(&pdev->dev, "Unknown PCI device found: 0x%x\n", 935 pci_dev->device); 936 ret = -EOPNOTSUPP; 937 goto err_pci_free_region; 938 } 939 940 ret = ath11k_pci_enable_msi(ab_pci); 941 if (ret) { 942 ath11k_err(ab, "failed to enable msi: %d\n", ret); 943 goto err_pci_free_region; 944 } 945 946 ret = ath11k_core_pre_init(ab); 947 if (ret) 948 goto err_pci_disable_msi; 949 950 ret = ath11k_mhi_register(ab_pci); 951 if (ret) { 952 ath11k_err(ab, "failed to register mhi: %d\n", ret); 953 goto err_pci_disable_msi; 954 } 955 956 ret = ath11k_hal_srng_init(ab); 957 if (ret) 958 goto err_mhi_unregister; 959 960 ret = ath11k_ce_alloc_pipes(ab); 961 if (ret) { 962 ath11k_err(ab, "failed to allocate ce pipes: %d\n", ret); 963 goto err_hal_srng_deinit; 964 } 965 966 ath11k_pci_init_qmi_ce_config(ab); 967 968 ret = ath11k_pci_config_irq(ab); 969 if (ret) { 970 ath11k_err(ab, "failed to config irq: %d\n", ret); 971 goto err_ce_free; 972 } 973 974 ret = ath11k_core_init(ab); 975 if (ret) { 976 ath11k_err(ab, "failed to init core: %d\n", ret); 977 goto err_free_irq; 978 } 979 return 0; 980 981 err_free_irq: 982 ath11k_pci_free_irq(ab); 983 984 err_ce_free: 985 ath11k_ce_free_pipes(ab); 986 987 err_hal_srng_deinit: 988 ath11k_hal_srng_deinit(ab); 989 990 err_mhi_unregister: 991 ath11k_mhi_unregister(ab_pci); 992 993 err_pci_disable_msi: 994 ath11k_pci_disable_msi(ab_pci); 995 996 err_pci_free_region: 997 ath11k_pci_free_region(ab_pci); 998 999 err_free_core: 1000 ath11k_core_free(ab); 1001 1002 return ret; 1003 } 1004 1005 static void ath11k_pci_remove(struct pci_dev *pdev) 1006 { 1007 struct ath11k_base *ab = pci_get_drvdata(pdev); 1008 struct ath11k_pci *ab_pci = ath11k_pci_priv(ab); 1009 1010 set_bit(ATH11K_FLAG_UNREGISTERING, &ab->dev_flags); 1011 1012 ath11k_core_deinit(ab); 1013 1014 ath11k_mhi_unregister(ab_pci); 1015 1016 ath11k_pci_free_irq(ab); 1017 ath11k_pci_disable_msi(ab_pci); 1018 ath11k_pci_free_region(ab_pci); 1019 1020 ath11k_hal_srng_deinit(ab); 1021 ath11k_ce_free_pipes(ab); 1022 ath11k_core_free(ab); 1023 } 1024 1025 static void ath11k_pci_shutdown(struct pci_dev *pdev) 1026 { 1027 struct ath11k_base *ab = pci_get_drvdata(pdev); 1028 1029 ath11k_pci_power_down(ab); 1030 } 1031 1032 static struct pci_driver ath11k_pci_driver = { 1033 .name = "ath11k_pci", 1034 .id_table = ath11k_pci_id_table, 1035 .probe = ath11k_pci_probe, 1036 .remove = ath11k_pci_remove, 1037 .shutdown = ath11k_pci_shutdown, 1038 }; 1039 1040 static int ath11k_pci_init(void) 1041 { 1042 int ret; 1043 1044 ret = pci_register_driver(&ath11k_pci_driver); 1045 if (ret) 1046 pr_err("failed to register ath11k pci driver: %d\n", 1047 ret); 1048 1049 return ret; 1050 } 1051 module_init(ath11k_pci_init); 1052 1053 static void ath11k_pci_exit(void) 1054 { 1055 pci_unregister_driver(&ath11k_pci_driver); 1056 } 1057 1058 module_exit(ath11k_pci_exit); 1059 1060 MODULE_DESCRIPTION("Driver support for Qualcomm Technologies 802.11ax WLAN PCIe devices"); 1061 MODULE_LICENSE("Dual BSD/GPL"); 1062