xref: /linux/drivers/net/phy/micrel.c (revision 873e7de9f9a3b67b08b380057b2c7828b0d78cae)
1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3  * drivers/net/phy/micrel.c
4  *
5  * Driver for Micrel PHYs
6  *
7  * Author: David J. Choi
8  *
9  * Copyright (c) 2010-2013 Micrel, Inc.
10  * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11  *
12  * Support : Micrel Phys:
13  *		Giga phys: ksz9021, ksz9031, ksz9131, lan8841, lan8814
14  *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
15  *			   ksz8021, ksz8031, ksz8051,
16  *			   ksz8081, ksz8091,
17  *			   ksz8061,
18  *		Switch : ksz8873, ksz886x
19  *			 ksz9477, lan8804
20  */
21 
22 #include <linux/bitfield.h>
23 #include <linux/ethtool_netlink.h>
24 #include <linux/kernel.h>
25 #include <linux/module.h>
26 #include <linux/phy.h>
27 #include <linux/micrel_phy.h>
28 #include <linux/of.h>
29 #include <linux/clk.h>
30 #include <linux/delay.h>
31 #include <linux/ptp_clock_kernel.h>
32 #include <linux/ptp_clock.h>
33 #include <linux/ptp_classify.h>
34 #include <linux/net_tstamp.h>
35 #include <linux/gpio/consumer.h>
36 
37 #include "phylib.h"
38 
39 /* Operation Mode Strap Override */
40 #define MII_KSZPHY_OMSO				0x16
41 #define KSZPHY_OMSO_FACTORY_TEST		BIT(15)
42 #define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
43 #define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
44 #define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
45 #define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
46 
47 /* general Interrupt control/status reg in vendor specific block. */
48 #define MII_KSZPHY_INTCS			0x1B
49 #define KSZPHY_INTCS_JABBER			BIT(15)
50 #define KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
51 #define KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
52 #define KSZPHY_INTCS_PARELLEL			BIT(12)
53 #define KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
54 #define KSZPHY_INTCS_LINK_DOWN			BIT(10)
55 #define KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
56 #define KSZPHY_INTCS_LINK_UP			BIT(8)
57 #define KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
58 						KSZPHY_INTCS_LINK_DOWN)
59 #define KSZPHY_INTCS_LINK_DOWN_STATUS		BIT(2)
60 #define KSZPHY_INTCS_LINK_UP_STATUS		BIT(0)
61 #define KSZPHY_INTCS_STATUS			(KSZPHY_INTCS_LINK_DOWN_STATUS |\
62 						 KSZPHY_INTCS_LINK_UP_STATUS)
63 
64 /* LinkMD Control/Status */
65 #define KSZ8081_LMD				0x1d
66 #define KSZ8081_LMD_ENABLE_TEST			BIT(15)
67 #define KSZ8081_LMD_STAT_NORMAL			0
68 #define KSZ8081_LMD_STAT_OPEN			1
69 #define KSZ8081_LMD_STAT_SHORT			2
70 #define KSZ8081_LMD_STAT_FAIL			3
71 #define KSZ8081_LMD_STAT_MASK			GENMASK(14, 13)
72 /* Short cable (<10 meter) has been detected by LinkMD */
73 #define KSZ8081_LMD_SHORT_INDICATOR		BIT(12)
74 #define KSZ8081_LMD_DELTA_TIME_MASK		GENMASK(8, 0)
75 
76 #define KSZ9x31_LMD				0x12
77 #define KSZ9x31_LMD_VCT_EN			BIT(15)
78 #define KSZ9x31_LMD_VCT_DIS_TX			BIT(14)
79 #define KSZ9x31_LMD_VCT_PAIR(n)			(((n) & 0x3) << 12)
80 #define KSZ9x31_LMD_VCT_SEL_RESULT		0
81 #define KSZ9x31_LMD_VCT_SEL_THRES_HI		BIT(10)
82 #define KSZ9x31_LMD_VCT_SEL_THRES_LO		BIT(11)
83 #define KSZ9x31_LMD_VCT_SEL_MASK		GENMASK(11, 10)
84 #define KSZ9x31_LMD_VCT_ST_NORMAL		0
85 #define KSZ9x31_LMD_VCT_ST_OPEN			1
86 #define KSZ9x31_LMD_VCT_ST_SHORT		2
87 #define KSZ9x31_LMD_VCT_ST_FAIL			3
88 #define KSZ9x31_LMD_VCT_ST_MASK			GENMASK(9, 8)
89 #define KSZ9x31_LMD_VCT_DATA_REFLECTED_INVALID	BIT(7)
90 #define KSZ9x31_LMD_VCT_DATA_SIG_WAIT_TOO_LONG	BIT(6)
91 #define KSZ9x31_LMD_VCT_DATA_MASK100		BIT(5)
92 #define KSZ9x31_LMD_VCT_DATA_NLP_FLP		BIT(4)
93 #define KSZ9x31_LMD_VCT_DATA_LO_PULSE_MASK	GENMASK(3, 2)
94 #define KSZ9x31_LMD_VCT_DATA_HI_PULSE_MASK	GENMASK(1, 0)
95 #define KSZ9x31_LMD_VCT_DATA_MASK		GENMASK(7, 0)
96 
97 #define KSZPHY_WIRE_PAIR_MASK			0x3
98 
99 #define LAN8814_CABLE_DIAG			0x12
100 #define LAN8814_CABLE_DIAG_STAT_MASK		GENMASK(9, 8)
101 #define LAN8814_CABLE_DIAG_VCT_DATA_MASK	GENMASK(7, 0)
102 #define LAN8814_PAIR_BIT_SHIFT			12
103 
104 /* KSZ9x31 remote loopback register */
105 #define KSZ9x31_REMOTE_LOOPBACK			0x11
106 /* This is an undocumented bit of the KSZ9131RNX.
107  * It was reported by NXP in cooperation with Micrel.
108  */
109 #define KSZ9x31_REMOTE_LOOPBACK_KEEP_PREAMBLE	BIT(2)
110 #define KSZ9x31_REMOTE_LOOPBACK_EN		BIT(8)
111 
112 #define LAN8814_SKUS				0xB
113 
114 #define LAN8814_WIRE_PAIR_MASK			0xF
115 
116 /* Lan8814 general Interrupt control/status reg in GPHY specific block. */
117 #define LAN8814_INTC				0x18
118 #define LAN8814_INTS				0x1B
119 
120 #define LAN8814_INT_FLF				BIT(15)
121 #define LAN8814_INT_LINK_DOWN			BIT(2)
122 #define LAN8814_INT_LINK_UP			BIT(0)
123 #define LAN8814_INT_LINK			(LAN8814_INT_LINK_UP |\
124 						 LAN8814_INT_LINK_DOWN)
125 
126 #define LAN8814_INTR_CTRL_REG			0x34
127 #define LAN8814_INTR_CTRL_REG_POLARITY		BIT(1)
128 #define LAN8814_INTR_CTRL_REG_INTR_ENABLE	BIT(0)
129 
130 #define LAN8814_EEE_STATE			0x38
131 #define LAN8814_EEE_STATE_MASK2P5P		BIT(10)
132 
133 #define LAN8814_PD_CONTROLS			0x9d
134 #define LAN8814_PD_CONTROLS_PD_MEAS_TIME_MASK	GENMASK(3, 0)
135 #define LAN8814_PD_CONTROLS_PD_MEAS_TIME_VAL	0xb
136 
137 /* Represents 1ppm adjustment in 2^32 format with
138  * each nsec contains 4 clock cycles.
139  * The value is calculated as following: (1/1000000)/((2^-32)/4)
140  */
141 #define LAN8814_1PPM_FORMAT			17179
142 
143 /* Represents 1ppm adjustment in 2^32 format with
144  * each nsec contains 8 clock cycles.
145  * The value is calculated as following: (1/1000000)/((2^-32)/8)
146  */
147 #define LAN8841_1PPM_FORMAT			34360
148 
149 #define PTP_RX_VERSION				0x0248
150 #define PTP_TX_VERSION				0x0288
151 #define PTP_MAX_VERSION(x)			(((x) & GENMASK(7, 0)) << 8)
152 #define PTP_MIN_VERSION(x)			((x) & GENMASK(7, 0))
153 
154 #define PTP_RX_MOD				0x024F
155 #define PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
156 #define PTP_RX_TIMESTAMP_EN			0x024D
157 #define PTP_TX_TIMESTAMP_EN			0x028D
158 
159 #define PTP_TIMESTAMP_EN_SYNC_			BIT(0)
160 #define PTP_TIMESTAMP_EN_DREQ_			BIT(1)
161 #define PTP_TIMESTAMP_EN_PDREQ_			BIT(2)
162 #define PTP_TIMESTAMP_EN_PDRES_			BIT(3)
163 
164 #define PTP_TX_PARSE_L2_ADDR_EN			0x0284
165 #define PTP_RX_PARSE_L2_ADDR_EN			0x0244
166 
167 #define PTP_TX_PARSE_IP_ADDR_EN			0x0285
168 #define PTP_RX_PARSE_IP_ADDR_EN			0x0245
169 #define LTC_HARD_RESET				0x023F
170 #define LTC_HARD_RESET_				BIT(0)
171 
172 #define TSU_HARD_RESET				0x02C1
173 #define TSU_HARD_RESET_				BIT(0)
174 
175 #define PTP_CMD_CTL				0x0200
176 #define PTP_CMD_CTL_PTP_DISABLE_		BIT(0)
177 #define PTP_CMD_CTL_PTP_ENABLE_			BIT(1)
178 #define PTP_CMD_CTL_PTP_CLOCK_READ_		BIT(3)
179 #define PTP_CMD_CTL_PTP_CLOCK_LOAD_		BIT(4)
180 #define PTP_CMD_CTL_PTP_LTC_STEP_SEC_		BIT(5)
181 #define PTP_CMD_CTL_PTP_LTC_STEP_NSEC_		BIT(6)
182 
183 #define PTP_COMMON_INT_ENA			0x0204
184 #define PTP_COMMON_INT_ENA_GPIO_CAP_EN		BIT(2)
185 
186 #define PTP_CLOCK_SET_SEC_HI			0x0205
187 #define PTP_CLOCK_SET_SEC_MID			0x0206
188 #define PTP_CLOCK_SET_SEC_LO			0x0207
189 #define PTP_CLOCK_SET_NS_HI			0x0208
190 #define PTP_CLOCK_SET_NS_LO			0x0209
191 
192 #define PTP_CLOCK_READ_SEC_HI			0x0229
193 #define PTP_CLOCK_READ_SEC_MID			0x022A
194 #define PTP_CLOCK_READ_SEC_LO			0x022B
195 #define PTP_CLOCK_READ_NS_HI			0x022C
196 #define PTP_CLOCK_READ_NS_LO			0x022D
197 
198 #define PTP_GPIO_SEL				0x0230
199 #define PTP_GPIO_SEL_GPIO_SEL(pin)		((pin) << 8)
200 #define PTP_GPIO_CAP_MAP_LO			0x0232
201 
202 #define PTP_GPIO_CAP_EN				0x0233
203 #define PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(gpio)	BIT(gpio)
204 #define PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(gpio)	(BIT(gpio) << 8)
205 
206 #define PTP_GPIO_RE_LTC_SEC_HI_CAP		0x0235
207 #define PTP_GPIO_RE_LTC_SEC_LO_CAP		0x0236
208 #define PTP_GPIO_RE_LTC_NS_HI_CAP		0x0237
209 #define PTP_GPIO_RE_LTC_NS_LO_CAP		0x0238
210 #define PTP_GPIO_FE_LTC_SEC_HI_CAP		0x0239
211 #define PTP_GPIO_FE_LTC_SEC_LO_CAP		0x023A
212 #define PTP_GPIO_FE_LTC_NS_HI_CAP		0x023B
213 #define PTP_GPIO_FE_LTC_NS_LO_CAP		0x023C
214 
215 #define PTP_GPIO_CAP_STS			0x023D
216 #define PTP_GPIO_CAP_STS_PTP_GPIO_RE_STS(gpio)	BIT(gpio)
217 #define PTP_GPIO_CAP_STS_PTP_GPIO_FE_STS(gpio)	(BIT(gpio) << 8)
218 
219 #define PTP_OPERATING_MODE			0x0241
220 #define PTP_OPERATING_MODE_STANDALONE_		BIT(0)
221 
222 #define PTP_TX_MOD				0x028F
223 #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_	BIT(12)
224 #define PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_ BIT(3)
225 
226 #define PTP_RX_PARSE_CONFIG			0x0242
227 #define PTP_RX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
228 #define PTP_RX_PARSE_CONFIG_IPV4_EN_		BIT(1)
229 #define PTP_RX_PARSE_CONFIG_IPV6_EN_		BIT(2)
230 
231 #define PTP_TX_PARSE_CONFIG			0x0282
232 #define PTP_TX_PARSE_CONFIG_LAYER2_EN_		BIT(0)
233 #define PTP_TX_PARSE_CONFIG_IPV4_EN_		BIT(1)
234 #define PTP_TX_PARSE_CONFIG_IPV6_EN_		BIT(2)
235 
236 #define PTP_CLOCK_RATE_ADJ_HI			0x020C
237 #define PTP_CLOCK_RATE_ADJ_LO			0x020D
238 #define PTP_CLOCK_RATE_ADJ_DIR_			BIT(15)
239 
240 #define PTP_LTC_STEP_ADJ_HI			0x0212
241 #define PTP_LTC_STEP_ADJ_LO			0x0213
242 #define PTP_LTC_STEP_ADJ_DIR_			BIT(15)
243 
244 #define LAN8814_INTR_STS_REG			0x0033
245 #define LAN8814_INTR_STS_REG_1588_TSU0_		BIT(0)
246 #define LAN8814_INTR_STS_REG_1588_TSU1_		BIT(1)
247 #define LAN8814_INTR_STS_REG_1588_TSU2_		BIT(2)
248 #define LAN8814_INTR_STS_REG_1588_TSU3_		BIT(3)
249 
250 #define PTP_CAP_INFO				0x022A
251 #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val)	(((reg_val) & 0x0f00) >> 8)
252 #define PTP_CAP_INFO_RX_TS_CNT_GET_(reg_val)	((reg_val) & 0x000f)
253 
254 #define PTP_TX_EGRESS_SEC_HI			0x0296
255 #define PTP_TX_EGRESS_SEC_LO			0x0297
256 #define PTP_TX_EGRESS_NS_HI			0x0294
257 #define PTP_TX_EGRESS_NS_LO			0x0295
258 #define PTP_TX_MSG_HEADER2			0x0299
259 
260 #define PTP_RX_INGRESS_SEC_HI			0x0256
261 #define PTP_RX_INGRESS_SEC_LO			0x0257
262 #define PTP_RX_INGRESS_NS_HI			0x0254
263 #define PTP_RX_INGRESS_NS_LO			0x0255
264 #define PTP_RX_MSG_HEADER2			0x0259
265 
266 #define PTP_TSU_INT_EN				0x0200
267 #define PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_	BIT(3)
268 #define PTP_TSU_INT_EN_PTP_TX_TS_EN_		BIT(2)
269 #define PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_	BIT(1)
270 #define PTP_TSU_INT_EN_PTP_RX_TS_EN_		BIT(0)
271 
272 #define PTP_TSU_INT_STS				0x0201
273 #define PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_	BIT(3)
274 #define PTP_TSU_INT_STS_PTP_TX_TS_EN_		BIT(2)
275 #define PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_	BIT(1)
276 #define PTP_TSU_INT_STS_PTP_RX_TS_EN_		BIT(0)
277 
278 #define LAN8814_LED_CTRL_1			0x0
279 #define LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_	BIT(6)
280 #define LAN8814_LED_CTRL_2			0x1
281 #define LAN8814_LED_CTRL_2_LED1_COM_DIS		BIT(8)
282 
283 /* PHY Control 1 */
284 #define MII_KSZPHY_CTRL_1			0x1e
285 #define KSZ8081_CTRL1_MDIX_STAT			BIT(4)
286 
287 /* PHY Control 2 / PHY Control (if no PHY Control 1) */
288 #define MII_KSZPHY_CTRL_2			0x1f
289 #define MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
290 /* bitmap of PHY register to set interrupt mode */
291 #define KSZ8081_CTRL2_HP_MDIX			BIT(15)
292 #define KSZ8081_CTRL2_MDI_MDI_X_SELECT		BIT(14)
293 #define KSZ8081_CTRL2_DISABLE_AUTO_MDIX		BIT(13)
294 #define KSZ8081_CTRL2_FORCE_LINK		BIT(11)
295 #define KSZ8081_CTRL2_POWER_SAVING		BIT(10)
296 #define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
297 #define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
298 
299 /* Write/read to/from extended registers */
300 #define MII_KSZPHY_EXTREG			0x0b
301 #define KSZPHY_EXTREG_WRITE			0x8000
302 
303 #define MII_KSZPHY_EXTREG_WRITE			0x0c
304 #define MII_KSZPHY_EXTREG_READ			0x0d
305 
306 /* Extended registers */
307 #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW		0x104
308 #define MII_KSZPHY_RX_DATA_PAD_SKEW		0x105
309 #define MII_KSZPHY_TX_DATA_PAD_SKEW		0x106
310 
311 #define PS_TO_REG				200
312 #define FIFO_SIZE				8
313 
314 #define LAN8814_PTP_GPIO_NUM			24
315 #define LAN8814_PTP_PEROUT_NUM			2
316 #define LAN8814_PTP_EXTTS_NUM			3
317 
318 #define LAN8814_BUFFER_TIME			2
319 
320 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_200MS	13
321 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100MS	12
322 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50MS	11
323 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10MS	10
324 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5MS	9
325 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1MS	8
326 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500US	7
327 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100US	6
328 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50US	5
329 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10US	4
330 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5US	3
331 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1US	2
332 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500NS	1
333 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS	0
334 
335 #define LAN8814_GPIO_EN1			0x20
336 #define LAN8814_GPIO_EN2			0x21
337 #define LAN8814_GPIO_DIR1			0x22
338 #define LAN8814_GPIO_DIR2			0x23
339 #define LAN8814_GPIO_BUF1			0x24
340 #define LAN8814_GPIO_BUF2			0x25
341 
342 #define LAN8814_GPIO_EN_ADDR(pin) \
343 	((pin) > 15 ? LAN8814_GPIO_EN1 : LAN8814_GPIO_EN2)
344 #define LAN8814_GPIO_EN_BIT(pin)		BIT(pin)
345 #define LAN8814_GPIO_DIR_ADDR(pin) \
346 	((pin) > 15 ? LAN8814_GPIO_DIR1 : LAN8814_GPIO_DIR2)
347 #define LAN8814_GPIO_DIR_BIT(pin)		BIT(pin)
348 #define LAN8814_GPIO_BUF_ADDR(pin) \
349 	((pin) > 15 ? LAN8814_GPIO_BUF1 : LAN8814_GPIO_BUF2)
350 #define LAN8814_GPIO_BUF_BIT(pin)		BIT(pin)
351 
352 #define LAN8814_EVENT_A				0
353 #define LAN8814_EVENT_B				1
354 
355 #define LAN8814_PTP_GENERAL_CONFIG		0x0201
356 #define LAN8814_PTP_GENERAL_CONFIG_LTC_EVENT_MASK(event) \
357 	((event) ? GENMASK(11, 8) : GENMASK(7, 4))
358 #define LAN8814_PTP_GENERAL_CONFIG_LTC_EVENT_SET(event, value) \
359 	(((value) & GENMASK(3, 0)) << (4 + ((event) << 2)))
360 #define LAN8814_PTP_GENERAL_CONFIG_RELOAD_ADD_X(event) \
361 	((event) ? BIT(2) : BIT(0))
362 #define LAN8814_PTP_GENERAL_CONFIG_POLARITY_X(event) \
363 	((event) ? BIT(3) : BIT(1))
364 
365 #define LAN8814_PTP_CLOCK_TARGET_SEC_HI(event)	((event) ? 0x21F : 0x215)
366 #define LAN8814_PTP_CLOCK_TARGET_SEC_LO(event)	((event) ? 0x220 : 0x216)
367 #define LAN8814_PTP_CLOCK_TARGET_NS_HI(event)	((event) ? 0x221 : 0x217)
368 #define LAN8814_PTP_CLOCK_TARGET_NS_LO(event)	((event) ? 0x222 : 0x218)
369 
370 #define LAN8814_PTP_CLOCK_TARGET_RELOAD_SEC_HI(event)	((event) ? 0x223 : 0x219)
371 #define LAN8814_PTP_CLOCK_TARGET_RELOAD_SEC_LO(event)	((event) ? 0x224 : 0x21A)
372 #define LAN8814_PTP_CLOCK_TARGET_RELOAD_NS_HI(event)	((event) ? 0x225 : 0x21B)
373 #define LAN8814_PTP_CLOCK_TARGET_RELOAD_NS_LO(event)	((event) ? 0x226 : 0x21C)
374 
375 /* Delay used to get the second part from the LTC */
376 #define LAN8841_GET_SEC_LTC_DELAY		(500 * NSEC_PER_MSEC)
377 
378 #define LAN8842_REV_8832			0x8832
379 
380 #define LAN8814_REV_LAN8814			0x8814
381 #define LAN8814_REV_LAN8818			0x8818
382 
383 struct kszphy_hw_stat {
384 	const char *string;
385 	u8 reg;
386 	u8 bits;
387 };
388 
389 static struct kszphy_hw_stat kszphy_hw_stats[] = {
390 	{ "phy_receive_errors", 21, 16},
391 	{ "phy_idle_errors", 10, 8 },
392 };
393 
394 struct kszphy_type {
395 	u32 led_mode_reg;
396 	u16 interrupt_level_mask;
397 	u16 cable_diag_reg;
398 	unsigned long pair_mask;
399 	u16 disable_dll_tx_bit;
400 	u16 disable_dll_rx_bit;
401 	u16 disable_dll_mask;
402 	bool has_broadcast_disable;
403 	bool has_nand_tree_disable;
404 	bool has_rmii_ref_clk_sel;
405 };
406 
407 /* Shared structure between the PHYs of the same package. */
408 struct lan8814_shared_priv {
409 	struct phy_device *phydev;
410 	struct ptp_clock *ptp_clock;
411 	struct ptp_clock_info ptp_clock_info;
412 	struct ptp_pin_desc *pin_config;
413 
414 	/* Lock for ptp_clock */
415 	struct mutex shared_lock;
416 };
417 
418 struct lan8814_ptp_rx_ts {
419 	struct list_head list;
420 	u32 seconds;
421 	u32 nsec;
422 	u16 seq_id;
423 };
424 
425 struct kszphy_ptp_priv {
426 	struct mii_timestamper mii_ts;
427 	struct phy_device *phydev;
428 
429 	struct sk_buff_head tx_queue;
430 	struct sk_buff_head rx_queue;
431 
432 	struct list_head rx_ts_list;
433 	/* Lock for Rx ts fifo */
434 	spinlock_t rx_ts_lock;
435 
436 	int hwts_tx_type;
437 	enum hwtstamp_rx_filters rx_filter;
438 	int layer;
439 	int version;
440 
441 	struct ptp_clock *ptp_clock;
442 	struct ptp_clock_info ptp_clock_info;
443 	/* Lock for ptp_clock */
444 	struct mutex ptp_lock;
445 	struct ptp_pin_desc *pin_config;
446 
447 	s64 seconds;
448 	/* Lock for accessing seconds */
449 	spinlock_t seconds_lock;
450 };
451 
452 struct kszphy_phy_stats {
453 	u64 rx_err_pkt_cnt;
454 };
455 
456 struct kszphy_priv {
457 	struct kszphy_ptp_priv ptp_priv;
458 	const struct kszphy_type *type;
459 	struct clk *clk;
460 	int led_mode;
461 	u16 vct_ctrl1000;
462 	bool rmii_ref_clk_sel;
463 	bool rmii_ref_clk_sel_val;
464 	bool clk_enable;
465 	bool is_ptp_available;
466 	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
467 	struct kszphy_phy_stats phy_stats;
468 };
469 
470 struct lan8842_phy_stats {
471 	u64 rx_packets;
472 	u64 rx_errors;
473 	u64 tx_packets;
474 	u64 tx_errors;
475 };
476 
477 struct lan8842_priv {
478 	struct lan8842_phy_stats phy_stats;
479 	struct kszphy_ptp_priv ptp_priv;
480 	u16 rev;
481 };
482 
483 struct lanphy_reg_data {
484 	int page;
485 	u16 addr;
486 	u16 val;
487 };
488 
489 static const struct kszphy_type lan8814_type = {
490 	.led_mode_reg		= ~LAN8814_LED_CTRL_1,
491 	.cable_diag_reg		= LAN8814_CABLE_DIAG,
492 	.pair_mask		= LAN8814_WIRE_PAIR_MASK,
493 };
494 
495 static const struct kszphy_type ksz886x_type = {
496 	.cable_diag_reg		= KSZ8081_LMD,
497 	.pair_mask		= KSZPHY_WIRE_PAIR_MASK,
498 };
499 
500 static const struct kszphy_type ksz8021_type = {
501 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
502 	.has_broadcast_disable	= true,
503 	.has_nand_tree_disable	= true,
504 	.has_rmii_ref_clk_sel	= true,
505 };
506 
507 static const struct kszphy_type ksz8041_type = {
508 	.led_mode_reg		= MII_KSZPHY_CTRL_1,
509 };
510 
511 static const struct kszphy_type ksz8051_type = {
512 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
513 	.has_nand_tree_disable	= true,
514 };
515 
516 static const struct kszphy_type ksz8081_type = {
517 	.led_mode_reg		= MII_KSZPHY_CTRL_2,
518 	.cable_diag_reg		= KSZ8081_LMD,
519 	.pair_mask		= KSZPHY_WIRE_PAIR_MASK,
520 	.has_broadcast_disable	= true,
521 	.has_nand_tree_disable	= true,
522 	.has_rmii_ref_clk_sel	= true,
523 };
524 
525 static const struct kszphy_type ks8737_type = {
526 	.interrupt_level_mask	= BIT(14),
527 };
528 
529 static const struct kszphy_type ksz9021_type = {
530 	.interrupt_level_mask	= BIT(14),
531 };
532 
533 static const struct kszphy_type ksz9131_type = {
534 	.interrupt_level_mask	= BIT(14),
535 	.disable_dll_tx_bit	= BIT(12),
536 	.disable_dll_rx_bit	= BIT(12),
537 	.disable_dll_mask	= BIT_MASK(12),
538 };
539 
540 static const struct kszphy_type lan8841_type = {
541 	.disable_dll_tx_bit	= BIT(14),
542 	.disable_dll_rx_bit	= BIT(14),
543 	.disable_dll_mask	= BIT_MASK(14),
544 	.cable_diag_reg		= LAN8814_CABLE_DIAG,
545 	.pair_mask		= LAN8814_WIRE_PAIR_MASK,
546 };
547 
548 static int kszphy_extended_write(struct phy_device *phydev,
549 				u32 regnum, u16 val)
550 {
551 	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
552 	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
553 }
554 
555 static int kszphy_extended_read(struct phy_device *phydev,
556 				u32 regnum)
557 {
558 	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
559 	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
560 }
561 
562 static int kszphy_ack_interrupt(struct phy_device *phydev)
563 {
564 	/* bit[7..0] int status, which is a read and clear register. */
565 	int rc;
566 
567 	rc = phy_read(phydev, MII_KSZPHY_INTCS);
568 
569 	return (rc < 0) ? rc : 0;
570 }
571 
572 static int kszphy_config_intr(struct phy_device *phydev)
573 {
574 	const struct kszphy_type *type = phydev->drv->driver_data;
575 	int temp, err;
576 	u16 mask;
577 
578 	if (type && type->interrupt_level_mask)
579 		mask = type->interrupt_level_mask;
580 	else
581 		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
582 
583 	/* set the interrupt pin active low */
584 	temp = phy_read(phydev, MII_KSZPHY_CTRL);
585 	if (temp < 0)
586 		return temp;
587 	temp &= ~mask;
588 	phy_write(phydev, MII_KSZPHY_CTRL, temp);
589 
590 	/* enable / disable interrupts */
591 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
592 		err = kszphy_ack_interrupt(phydev);
593 		if (err)
594 			return err;
595 
596 		err = phy_write(phydev, MII_KSZPHY_INTCS, KSZPHY_INTCS_ALL);
597 	} else {
598 		err = phy_write(phydev, MII_KSZPHY_INTCS, 0);
599 		if (err)
600 			return err;
601 
602 		err = kszphy_ack_interrupt(phydev);
603 	}
604 
605 	return err;
606 }
607 
608 static irqreturn_t kszphy_handle_interrupt(struct phy_device *phydev)
609 {
610 	int irq_status;
611 
612 	irq_status = phy_read(phydev, MII_KSZPHY_INTCS);
613 	if (irq_status < 0) {
614 		phy_error(phydev);
615 		return IRQ_NONE;
616 	}
617 
618 	if (!(irq_status & KSZPHY_INTCS_STATUS))
619 		return IRQ_NONE;
620 
621 	phy_trigger_machine(phydev);
622 
623 	return IRQ_HANDLED;
624 }
625 
626 static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
627 {
628 	int ctrl;
629 
630 	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
631 	if (ctrl < 0)
632 		return ctrl;
633 
634 	if (val)
635 		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
636 	else
637 		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
638 
639 	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
640 }
641 
642 static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
643 {
644 	int rc, temp, shift;
645 
646 	switch (reg) {
647 	case MII_KSZPHY_CTRL_1:
648 		shift = 14;
649 		break;
650 	case MII_KSZPHY_CTRL_2:
651 		shift = 4;
652 		break;
653 	default:
654 		return -EINVAL;
655 	}
656 
657 	temp = phy_read(phydev, reg);
658 	if (temp < 0) {
659 		rc = temp;
660 		goto out;
661 	}
662 
663 	temp &= ~(3 << shift);
664 	temp |= val << shift;
665 	rc = phy_write(phydev, reg, temp);
666 out:
667 	if (rc < 0)
668 		phydev_err(phydev, "failed to set led mode\n");
669 
670 	return rc;
671 }
672 
673 /* Disable PHY address 0 as the broadcast address, so that it can be used as a
674  * unique (non-broadcast) address on a shared bus.
675  */
676 static int kszphy_broadcast_disable(struct phy_device *phydev)
677 {
678 	int ret;
679 
680 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
681 	if (ret < 0)
682 		goto out;
683 
684 	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
685 out:
686 	if (ret)
687 		phydev_err(phydev, "failed to disable broadcast address\n");
688 
689 	return ret;
690 }
691 
692 static int kszphy_nand_tree_disable(struct phy_device *phydev)
693 {
694 	int ret;
695 
696 	ret = phy_read(phydev, MII_KSZPHY_OMSO);
697 	if (ret < 0)
698 		goto out;
699 
700 	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
701 		return 0;
702 
703 	ret = phy_write(phydev, MII_KSZPHY_OMSO,
704 			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
705 out:
706 	if (ret)
707 		phydev_err(phydev, "failed to disable NAND tree mode\n");
708 
709 	return ret;
710 }
711 
712 /* Some config bits need to be set again on resume, handle them here. */
713 static int kszphy_config_reset(struct phy_device *phydev)
714 {
715 	struct kszphy_priv *priv = phydev->priv;
716 	int ret;
717 
718 	if (priv->rmii_ref_clk_sel) {
719 		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
720 		if (ret) {
721 			phydev_err(phydev,
722 				   "failed to set rmii reference clock\n");
723 			return ret;
724 		}
725 	}
726 
727 	if (priv->type && priv->led_mode >= 0)
728 		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
729 
730 	return 0;
731 }
732 
733 static int kszphy_config_init(struct phy_device *phydev)
734 {
735 	struct kszphy_priv *priv = phydev->priv;
736 	const struct kszphy_type *type;
737 
738 	if (!priv)
739 		return 0;
740 
741 	type = priv->type;
742 
743 	if (type && type->has_broadcast_disable)
744 		kszphy_broadcast_disable(phydev);
745 
746 	if (type && type->has_nand_tree_disable)
747 		kszphy_nand_tree_disable(phydev);
748 
749 	return kszphy_config_reset(phydev);
750 }
751 
752 static int ksz8041_fiber_mode(struct phy_device *phydev)
753 {
754 	struct device_node *of_node = phydev->mdio.dev.of_node;
755 
756 	return of_property_read_bool(of_node, "micrel,fiber-mode");
757 }
758 
759 static int ksz8041_config_init(struct phy_device *phydev)
760 {
761 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
762 
763 	/* Limit supported and advertised modes in fiber mode */
764 	if (ksz8041_fiber_mode(phydev)) {
765 		phydev->dev_flags |= MICREL_PHY_FXEN;
766 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
767 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
768 
769 		linkmode_and(phydev->supported, phydev->supported, mask);
770 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
771 				 phydev->supported);
772 		linkmode_and(phydev->advertising, phydev->advertising, mask);
773 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
774 				 phydev->advertising);
775 		phydev->autoneg = AUTONEG_DISABLE;
776 	}
777 
778 	return kszphy_config_init(phydev);
779 }
780 
781 static int ksz8041_config_aneg(struct phy_device *phydev)
782 {
783 	/* Skip auto-negotiation in fiber mode */
784 	if (phydev->dev_flags & MICREL_PHY_FXEN) {
785 		phydev->speed = SPEED_100;
786 		return 0;
787 	}
788 
789 	return genphy_config_aneg(phydev);
790 }
791 
792 static int ksz8051_ksz8795_match_phy_device(struct phy_device *phydev,
793 					    const bool ksz_8051)
794 {
795 	int ret;
796 
797 	if (!phy_id_compare(phydev->phy_id, PHY_ID_KSZ8051, MICREL_PHY_ID_MASK))
798 		return 0;
799 
800 	ret = phy_read(phydev, MII_BMSR);
801 	if (ret < 0)
802 		return ret;
803 
804 	/* KSZ8051 PHY and KSZ8794/KSZ8795/KSZ8765 switch share the same
805 	 * exact PHY ID. However, they can be told apart by the extended
806 	 * capability registers presence. The KSZ8051 PHY has them while
807 	 * the switch does not.
808 	 */
809 	ret &= BMSR_ERCAP;
810 	if (ksz_8051)
811 		return ret;
812 	else
813 		return !ret;
814 }
815 
816 static int ksz8051_match_phy_device(struct phy_device *phydev,
817 				    const struct phy_driver *phydrv)
818 {
819 	return ksz8051_ksz8795_match_phy_device(phydev, true);
820 }
821 
822 static int ksz8081_config_init(struct phy_device *phydev)
823 {
824 	/* KSZPHY_OMSO_FACTORY_TEST is set at de-assertion of the reset line
825 	 * based on the RXER (KSZ8081RNA/RND) or TXC (KSZ8081MNX/RNB) pin. If a
826 	 * pull-down is missing, the factory test mode should be cleared by
827 	 * manually writing a 0.
828 	 */
829 	phy_clear_bits(phydev, MII_KSZPHY_OMSO, KSZPHY_OMSO_FACTORY_TEST);
830 
831 	return kszphy_config_init(phydev);
832 }
833 
834 static int ksz8081_config_mdix(struct phy_device *phydev, u8 ctrl)
835 {
836 	u16 val;
837 
838 	switch (ctrl) {
839 	case ETH_TP_MDI:
840 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX;
841 		break;
842 	case ETH_TP_MDI_X:
843 		val = KSZ8081_CTRL2_DISABLE_AUTO_MDIX |
844 			KSZ8081_CTRL2_MDI_MDI_X_SELECT;
845 		break;
846 	case ETH_TP_MDI_AUTO:
847 		val = 0;
848 		break;
849 	default:
850 		return 0;
851 	}
852 
853 	return phy_modify(phydev, MII_KSZPHY_CTRL_2,
854 			  KSZ8081_CTRL2_HP_MDIX |
855 			  KSZ8081_CTRL2_MDI_MDI_X_SELECT |
856 			  KSZ8081_CTRL2_DISABLE_AUTO_MDIX,
857 			  KSZ8081_CTRL2_HP_MDIX | val);
858 }
859 
860 static int ksz8081_config_aneg(struct phy_device *phydev)
861 {
862 	int ret;
863 
864 	ret = genphy_config_aneg(phydev);
865 	if (ret)
866 		return ret;
867 
868 	/* The MDI-X configuration is automatically changed by the PHY after
869 	 * switching from autoneg off to on. So, take MDI-X configuration under
870 	 * own control and set it after autoneg configuration was done.
871 	 */
872 	return ksz8081_config_mdix(phydev, phydev->mdix_ctrl);
873 }
874 
875 static int ksz8081_mdix_update(struct phy_device *phydev)
876 {
877 	int ret;
878 
879 	ret = phy_read(phydev, MII_KSZPHY_CTRL_2);
880 	if (ret < 0)
881 		return ret;
882 
883 	if (ret & KSZ8081_CTRL2_DISABLE_AUTO_MDIX) {
884 		if (ret & KSZ8081_CTRL2_MDI_MDI_X_SELECT)
885 			phydev->mdix_ctrl = ETH_TP_MDI_X;
886 		else
887 			phydev->mdix_ctrl = ETH_TP_MDI;
888 	} else {
889 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
890 	}
891 
892 	ret = phy_read(phydev, MII_KSZPHY_CTRL_1);
893 	if (ret < 0)
894 		return ret;
895 
896 	if (ret & KSZ8081_CTRL1_MDIX_STAT)
897 		phydev->mdix = ETH_TP_MDI;
898 	else
899 		phydev->mdix = ETH_TP_MDI_X;
900 
901 	return 0;
902 }
903 
904 static int ksz8081_read_status(struct phy_device *phydev)
905 {
906 	int ret;
907 
908 	ret = ksz8081_mdix_update(phydev);
909 	if (ret < 0)
910 		return ret;
911 
912 	return genphy_read_status(phydev);
913 }
914 
915 static int ksz8061_config_init(struct phy_device *phydev)
916 {
917 	int ret;
918 
919 	/* Chip can be powered down by the bootstrap code. */
920 	ret = phy_read(phydev, MII_BMCR);
921 	if (ret < 0)
922 		return ret;
923 	if (ret & BMCR_PDOWN) {
924 		ret = phy_write(phydev, MII_BMCR, ret & ~BMCR_PDOWN);
925 		if (ret < 0)
926 			return ret;
927 		usleep_range(1000, 2000);
928 	}
929 
930 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
931 	if (ret)
932 		return ret;
933 
934 	return kszphy_config_init(phydev);
935 }
936 
937 static int ksz8795_match_phy_device(struct phy_device *phydev,
938 				    const struct phy_driver *phydrv)
939 {
940 	return ksz8051_ksz8795_match_phy_device(phydev, false);
941 }
942 
943 static int ksz9021_load_values_from_of(struct phy_device *phydev,
944 				       const struct device_node *of_node,
945 				       u16 reg,
946 				       const char *field1, const char *field2,
947 				       const char *field3, const char *field4)
948 {
949 	int val1 = -1;
950 	int val2 = -2;
951 	int val3 = -3;
952 	int val4 = -4;
953 	int newval;
954 	int matches = 0;
955 
956 	if (!of_property_read_u32(of_node, field1, &val1))
957 		matches++;
958 
959 	if (!of_property_read_u32(of_node, field2, &val2))
960 		matches++;
961 
962 	if (!of_property_read_u32(of_node, field3, &val3))
963 		matches++;
964 
965 	if (!of_property_read_u32(of_node, field4, &val4))
966 		matches++;
967 
968 	if (!matches)
969 		return 0;
970 
971 	if (matches < 4)
972 		newval = kszphy_extended_read(phydev, reg);
973 	else
974 		newval = 0;
975 
976 	if (val1 != -1)
977 		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
978 
979 	if (val2 != -2)
980 		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
981 
982 	if (val3 != -3)
983 		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
984 
985 	if (val4 != -4)
986 		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
987 
988 	return kszphy_extended_write(phydev, reg, newval);
989 }
990 
991 static int ksz9021_config_init(struct phy_device *phydev)
992 {
993 	const struct device_node *of_node;
994 	const struct device *dev_walker;
995 
996 	/* The Micrel driver has a deprecated option to place phy OF
997 	 * properties in the MAC node. Walk up the tree of devices to
998 	 * find a device with an OF node.
999 	 */
1000 	dev_walker = &phydev->mdio.dev;
1001 	do {
1002 		of_node = dev_walker->of_node;
1003 		dev_walker = dev_walker->parent;
1004 
1005 	} while (!of_node && dev_walker);
1006 
1007 	if (of_node) {
1008 		ksz9021_load_values_from_of(phydev, of_node,
1009 				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
1010 				    "txen-skew-ps", "txc-skew-ps",
1011 				    "rxdv-skew-ps", "rxc-skew-ps");
1012 		ksz9021_load_values_from_of(phydev, of_node,
1013 				    MII_KSZPHY_RX_DATA_PAD_SKEW,
1014 				    "rxd0-skew-ps", "rxd1-skew-ps",
1015 				    "rxd2-skew-ps", "rxd3-skew-ps");
1016 		ksz9021_load_values_from_of(phydev, of_node,
1017 				    MII_KSZPHY_TX_DATA_PAD_SKEW,
1018 				    "txd0-skew-ps", "txd1-skew-ps",
1019 				    "txd2-skew-ps", "txd3-skew-ps");
1020 	}
1021 	return 0;
1022 }
1023 
1024 #define KSZ9031_PS_TO_REG		60
1025 
1026 /* Extended registers */
1027 /* MMD Address 0x0 */
1028 #define MII_KSZ9031RN_FLP_BURST_TX_LO	3
1029 #define MII_KSZ9031RN_FLP_BURST_TX_HI	4
1030 
1031 /* MMD Address 0x2 */
1032 #define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
1033 #define MII_KSZ9031RN_RX_CTL_M		GENMASK(7, 4)
1034 #define MII_KSZ9031RN_TX_CTL_M		GENMASK(3, 0)
1035 
1036 #define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
1037 #define MII_KSZ9031RN_RXD3		GENMASK(15, 12)
1038 #define MII_KSZ9031RN_RXD2		GENMASK(11, 8)
1039 #define MII_KSZ9031RN_RXD1		GENMASK(7, 4)
1040 #define MII_KSZ9031RN_RXD0		GENMASK(3, 0)
1041 
1042 #define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
1043 #define MII_KSZ9031RN_TXD3		GENMASK(15, 12)
1044 #define MII_KSZ9031RN_TXD2		GENMASK(11, 8)
1045 #define MII_KSZ9031RN_TXD1		GENMASK(7, 4)
1046 #define MII_KSZ9031RN_TXD0		GENMASK(3, 0)
1047 
1048 #define MII_KSZ9031RN_CLK_PAD_SKEW	8
1049 #define MII_KSZ9031RN_GTX_CLK		GENMASK(9, 5)
1050 #define MII_KSZ9031RN_RX_CLK		GENMASK(4, 0)
1051 
1052 /* KSZ9031 has internal RGMII_IDRX = 1.2ns and RGMII_IDTX = 0ns. To
1053  * provide different RGMII options we need to configure delay offset
1054  * for each pad relative to build in delay.
1055  */
1056 /* keep rx as "No delay adjustment" and set rx_clk to +0.60ns to get delays of
1057  * 1.80ns
1058  */
1059 #define RX_ID				0x7
1060 #define RX_CLK_ID			0x19
1061 
1062 /* set rx to +0.30ns and rx_clk to -0.90ns to compensate the
1063  * internal 1.2ns delay.
1064  */
1065 #define RX_ND				0xc
1066 #define RX_CLK_ND			0x0
1067 
1068 /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
1069 #define TX_ID				0x0
1070 #define TX_CLK_ID			0x1f
1071 
1072 /* set tx and tx_clk to "No delay adjustment" to keep 0ns
1073  * delay
1074  */
1075 #define TX_ND				0x7
1076 #define TX_CLK_ND			0xf
1077 
1078 /* MMD Address 0x1C */
1079 #define MII_KSZ9031RN_EDPD		0x23
1080 #define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)
1081 
1082 static int ksz9031_set_loopback(struct phy_device *phydev, bool enable,
1083 				int speed)
1084 {
1085 	u16 ctl = BMCR_LOOPBACK;
1086 	int val;
1087 
1088 	if (!enable)
1089 		return genphy_loopback(phydev, enable, 0);
1090 
1091 	if (speed == SPEED_10 || speed == SPEED_100 || speed == SPEED_1000)
1092 		phydev->speed = speed;
1093 	else if (speed)
1094 		return -EINVAL;
1095 	phydev->duplex = DUPLEX_FULL;
1096 
1097 	ctl |= mii_bmcr_encode_fixed(phydev->speed, phydev->duplex);
1098 
1099 	phy_write(phydev, MII_BMCR, ctl);
1100 
1101 	return phy_read_poll_timeout(phydev, MII_BMSR, val, val & BMSR_LSTATUS,
1102 				     5000, 500000, true);
1103 }
1104 
1105 static int ksz9031_of_load_skew_values(struct phy_device *phydev,
1106 				       const struct device_node *of_node,
1107 				       u16 reg, size_t field_sz,
1108 				       const char *field[], u8 numfields,
1109 				       bool *update)
1110 {
1111 	int val[4] = {-1, -2, -3, -4};
1112 	int matches = 0;
1113 	u16 mask;
1114 	u16 maxval;
1115 	u16 newval;
1116 	int i;
1117 
1118 	for (i = 0; i < numfields; i++)
1119 		if (!of_property_read_u32(of_node, field[i], val + i))
1120 			matches++;
1121 
1122 	if (!matches)
1123 		return 0;
1124 
1125 	*update |= true;
1126 
1127 	if (matches < numfields)
1128 		newval = phy_read_mmd(phydev, 2, reg);
1129 	else
1130 		newval = 0;
1131 
1132 	maxval = (field_sz == 4) ? 0xf : 0x1f;
1133 	for (i = 0; i < numfields; i++)
1134 		if (val[i] != -(i + 1)) {
1135 			mask = 0xffff;
1136 			mask ^= maxval << (field_sz * i);
1137 			newval = (newval & mask) |
1138 				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
1139 					<< (field_sz * i));
1140 		}
1141 
1142 	return phy_write_mmd(phydev, 2, reg, newval);
1143 }
1144 
1145 /* Center KSZ9031RNX FLP timing at 16ms. */
1146 static int ksz9031_center_flp_timing(struct phy_device *phydev)
1147 {
1148 	int result;
1149 
1150 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI,
1151 			       0x0006);
1152 	if (result)
1153 		return result;
1154 
1155 	result = phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO,
1156 			       0x1A80);
1157 	if (result)
1158 		return result;
1159 
1160 	return genphy_restart_aneg(phydev);
1161 }
1162 
1163 /* Enable energy-detect power-down mode */
1164 static int ksz9031_enable_edpd(struct phy_device *phydev)
1165 {
1166 	int reg;
1167 
1168 	reg = phy_read_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD);
1169 	if (reg < 0)
1170 		return reg;
1171 	return phy_write_mmd(phydev, 0x1C, MII_KSZ9031RN_EDPD,
1172 			     reg | MII_KSZ9031RN_EDPD_ENABLE);
1173 }
1174 
1175 static int ksz9031_config_rgmii_delay(struct phy_device *phydev)
1176 {
1177 	u16 rx, tx, rx_clk, tx_clk;
1178 	int ret;
1179 
1180 	switch (phydev->interface) {
1181 	case PHY_INTERFACE_MODE_RGMII:
1182 		tx = TX_ND;
1183 		tx_clk = TX_CLK_ND;
1184 		rx = RX_ND;
1185 		rx_clk = RX_CLK_ND;
1186 		break;
1187 	case PHY_INTERFACE_MODE_RGMII_ID:
1188 		tx = TX_ID;
1189 		tx_clk = TX_CLK_ID;
1190 		rx = RX_ID;
1191 		rx_clk = RX_CLK_ID;
1192 		break;
1193 	case PHY_INTERFACE_MODE_RGMII_RXID:
1194 		tx = TX_ND;
1195 		tx_clk = TX_CLK_ND;
1196 		rx = RX_ID;
1197 		rx_clk = RX_CLK_ID;
1198 		break;
1199 	case PHY_INTERFACE_MODE_RGMII_TXID:
1200 		tx = TX_ID;
1201 		tx_clk = TX_CLK_ID;
1202 		rx = RX_ND;
1203 		rx_clk = RX_CLK_ND;
1204 		break;
1205 	default:
1206 		return 0;
1207 	}
1208 
1209 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_CONTROL_PAD_SKEW,
1210 			    FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
1211 			    FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
1212 	if (ret < 0)
1213 		return ret;
1214 
1215 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
1216 			    FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
1217 			    FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
1218 			    FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
1219 			    FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
1220 	if (ret < 0)
1221 		return ret;
1222 
1223 	ret = phy_write_mmd(phydev, 2, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
1224 			    FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
1225 			    FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
1226 			    FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
1227 			    FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
1228 	if (ret < 0)
1229 		return ret;
1230 
1231 	return phy_write_mmd(phydev, 2, MII_KSZ9031RN_CLK_PAD_SKEW,
1232 			     FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
1233 			     FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
1234 }
1235 
1236 static int ksz9031_config_init(struct phy_device *phydev)
1237 {
1238 	const struct device_node *of_node;
1239 	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
1240 	static const char *rx_data_skews[4] = {
1241 		"rxd0-skew-ps", "rxd1-skew-ps",
1242 		"rxd2-skew-ps", "rxd3-skew-ps"
1243 	};
1244 	static const char *tx_data_skews[4] = {
1245 		"txd0-skew-ps", "txd1-skew-ps",
1246 		"txd2-skew-ps", "txd3-skew-ps"
1247 	};
1248 	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
1249 	const struct device *dev_walker;
1250 	int result;
1251 
1252 	result = ksz9031_enable_edpd(phydev);
1253 	if (result < 0)
1254 		return result;
1255 
1256 	/* The Micrel driver has a deprecated option to place phy OF
1257 	 * properties in the MAC node. Walk up the tree of devices to
1258 	 * find a device with an OF node.
1259 	 */
1260 	dev_walker = &phydev->mdio.dev;
1261 	do {
1262 		of_node = dev_walker->of_node;
1263 		dev_walker = dev_walker->parent;
1264 	} while (!of_node && dev_walker);
1265 
1266 	if (of_node) {
1267 		bool update = false;
1268 
1269 		if (phy_interface_is_rgmii(phydev)) {
1270 			result = ksz9031_config_rgmii_delay(phydev);
1271 			if (result < 0)
1272 				return result;
1273 		}
1274 
1275 		ksz9031_of_load_skew_values(phydev, of_node,
1276 				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1277 				clk_skews, 2, &update);
1278 
1279 		ksz9031_of_load_skew_values(phydev, of_node,
1280 				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1281 				control_skews, 2, &update);
1282 
1283 		ksz9031_of_load_skew_values(phydev, of_node,
1284 				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1285 				rx_data_skews, 4, &update);
1286 
1287 		ksz9031_of_load_skew_values(phydev, of_node,
1288 				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1289 				tx_data_skews, 4, &update);
1290 
1291 		if (update && !phy_interface_is_rgmii(phydev))
1292 			phydev_warn(phydev,
1293 				    "*-skew-ps values should be used only with RGMII PHY modes\n");
1294 
1295 		/* Silicon Errata Sheet (DS80000691D or DS80000692D):
1296 		 * When the device links in the 1000BASE-T slave mode only,
1297 		 * the optional 125MHz reference output clock (CLK125_NDO)
1298 		 * has wide duty cycle variation.
1299 		 *
1300 		 * The optional CLK125_NDO clock does not meet the RGMII
1301 		 * 45/55 percent (min/max) duty cycle requirement and therefore
1302 		 * cannot be used directly by the MAC side for clocking
1303 		 * applications that have setup/hold time requirements on
1304 		 * rising and falling clock edges.
1305 		 *
1306 		 * Workaround:
1307 		 * Force the phy to be the master to receive a stable clock
1308 		 * which meets the duty cycle requirement.
1309 		 */
1310 		if (of_property_read_bool(of_node, "micrel,force-master")) {
1311 			result = phy_read(phydev, MII_CTRL1000);
1312 			if (result < 0)
1313 				goto err_force_master;
1314 
1315 			/* enable master mode, config & prefer master */
1316 			result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER;
1317 			result = phy_write(phydev, MII_CTRL1000, result);
1318 			if (result < 0)
1319 				goto err_force_master;
1320 		}
1321 	}
1322 
1323 	return ksz9031_center_flp_timing(phydev);
1324 
1325 err_force_master:
1326 	phydev_err(phydev, "failed to force the phy to master mode\n");
1327 	return result;
1328 }
1329 
1330 #define KSZ9131_SKEW_5BIT_MAX	2400
1331 #define KSZ9131_SKEW_4BIT_MAX	800
1332 #define KSZ9131_OFFSET		700
1333 #define KSZ9131_STEP		100
1334 
1335 static int ksz9131_of_load_skew_values(struct phy_device *phydev,
1336 				       struct device_node *of_node,
1337 				       u16 reg, size_t field_sz,
1338 				       char *field[], u8 numfields)
1339 {
1340 	int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET),
1341 		      -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)};
1342 	int skewval, skewmax = 0;
1343 	int matches = 0;
1344 	u16 maxval;
1345 	u16 newval;
1346 	u16 mask;
1347 	int i;
1348 
1349 	/* psec properties in dts should mean x pico seconds */
1350 	if (field_sz == 5)
1351 		skewmax = KSZ9131_SKEW_5BIT_MAX;
1352 	else
1353 		skewmax = KSZ9131_SKEW_4BIT_MAX;
1354 
1355 	for (i = 0; i < numfields; i++)
1356 		if (!of_property_read_s32(of_node, field[i], &skewval)) {
1357 			if (skewval < -KSZ9131_OFFSET)
1358 				skewval = -KSZ9131_OFFSET;
1359 			else if (skewval > skewmax)
1360 				skewval = skewmax;
1361 
1362 			val[i] = skewval + KSZ9131_OFFSET;
1363 			matches++;
1364 		}
1365 
1366 	if (!matches)
1367 		return 0;
1368 
1369 	if (matches < numfields)
1370 		newval = phy_read_mmd(phydev, 2, reg);
1371 	else
1372 		newval = 0;
1373 
1374 	maxval = (field_sz == 4) ? 0xf : 0x1f;
1375 	for (i = 0; i < numfields; i++)
1376 		if (val[i] != -(i + 1 + KSZ9131_OFFSET)) {
1377 			mask = 0xffff;
1378 			mask ^= maxval << (field_sz * i);
1379 			newval = (newval & mask) |
1380 				(((val[i] / KSZ9131_STEP) & maxval)
1381 					<< (field_sz * i));
1382 		}
1383 
1384 	return phy_write_mmd(phydev, 2, reg, newval);
1385 }
1386 
1387 #define KSZ9131RN_MMD_COMMON_CTRL_REG	2
1388 #define KSZ9131RN_RXC_DLL_CTRL		76
1389 #define KSZ9131RN_TXC_DLL_CTRL		77
1390 #define KSZ9131RN_DLL_ENABLE_DELAY	0
1391 
1392 static int ksz9131_config_rgmii_delay(struct phy_device *phydev)
1393 {
1394 	const struct kszphy_type *type = phydev->drv->driver_data;
1395 	u16 rxcdll_val, txcdll_val;
1396 	int ret;
1397 
1398 	switch (phydev->interface) {
1399 	case PHY_INTERFACE_MODE_RGMII:
1400 		rxcdll_val = type->disable_dll_rx_bit;
1401 		txcdll_val = type->disable_dll_tx_bit;
1402 		break;
1403 	case PHY_INTERFACE_MODE_RGMII_ID:
1404 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1405 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1406 		break;
1407 	case PHY_INTERFACE_MODE_RGMII_RXID:
1408 		rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1409 		txcdll_val = type->disable_dll_tx_bit;
1410 		break;
1411 	case PHY_INTERFACE_MODE_RGMII_TXID:
1412 		rxcdll_val = type->disable_dll_rx_bit;
1413 		txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY;
1414 		break;
1415 	default:
1416 		return 0;
1417 	}
1418 
1419 	ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1420 			     KSZ9131RN_RXC_DLL_CTRL, type->disable_dll_mask,
1421 			     rxcdll_val);
1422 	if (ret < 0)
1423 		return ret;
1424 
1425 	return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
1426 			      KSZ9131RN_TXC_DLL_CTRL, type->disable_dll_mask,
1427 			      txcdll_val);
1428 }
1429 
1430 /* Silicon Errata DS80000693B
1431  *
1432  * When LEDs are configured in Individual Mode, LED1 is ON in a no-link
1433  * condition. Workaround is to set register 0x1e, bit 9, this way LED1 behaves
1434  * according to the datasheet (off if there is no link).
1435  */
1436 static int ksz9131_led_errata(struct phy_device *phydev)
1437 {
1438 	int reg;
1439 
1440 	reg = phy_read_mmd(phydev, 2, 0);
1441 	if (reg < 0)
1442 		return reg;
1443 
1444 	if (!(reg & BIT(4)))
1445 		return 0;
1446 
1447 	return phy_set_bits(phydev, 0x1e, BIT(9));
1448 }
1449 
1450 static int ksz9131_config_init(struct phy_device *phydev)
1451 {
1452 	struct device_node *of_node;
1453 	char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"};
1454 	char *rx_data_skews[4] = {
1455 		"rxd0-skew-psec", "rxd1-skew-psec",
1456 		"rxd2-skew-psec", "rxd3-skew-psec"
1457 	};
1458 	char *tx_data_skews[4] = {
1459 		"txd0-skew-psec", "txd1-skew-psec",
1460 		"txd2-skew-psec", "txd3-skew-psec"
1461 	};
1462 	char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"};
1463 	const struct device *dev_walker;
1464 	int ret;
1465 
1466 	phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1467 
1468 	dev_walker = &phydev->mdio.dev;
1469 	do {
1470 		of_node = dev_walker->of_node;
1471 		dev_walker = dev_walker->parent;
1472 	} while (!of_node && dev_walker);
1473 
1474 	if (!of_node)
1475 		return 0;
1476 
1477 	if (phy_interface_is_rgmii(phydev)) {
1478 		ret = ksz9131_config_rgmii_delay(phydev);
1479 		if (ret < 0)
1480 			return ret;
1481 	}
1482 
1483 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1484 					  MII_KSZ9031RN_CLK_PAD_SKEW, 5,
1485 					  clk_skews, 2);
1486 	if (ret < 0)
1487 		return ret;
1488 
1489 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1490 					  MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
1491 					  control_skews, 2);
1492 	if (ret < 0)
1493 		return ret;
1494 
1495 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1496 					  MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
1497 					  rx_data_skews, 4);
1498 	if (ret < 0)
1499 		return ret;
1500 
1501 	ret = ksz9131_of_load_skew_values(phydev, of_node,
1502 					  MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
1503 					  tx_data_skews, 4);
1504 	if (ret < 0)
1505 		return ret;
1506 
1507 	ret = ksz9131_led_errata(phydev);
1508 	if (ret < 0)
1509 		return ret;
1510 
1511 	if (phydev->dev_flags & PHY_F_KEEP_PREAMBLE_BEFORE_SFD)
1512 		ret = phy_modify(phydev, KSZ9x31_REMOTE_LOOPBACK, 0,
1513 				 KSZ9x31_REMOTE_LOOPBACK_KEEP_PREAMBLE);
1514 
1515 	return ret;
1516 }
1517 
1518 #define MII_KSZ9131_AUTO_MDIX		0x1C
1519 #define MII_KSZ9131_AUTO_MDI_SET	BIT(7)
1520 #define MII_KSZ9131_AUTO_MDIX_SWAP_OFF	BIT(6)
1521 #define MII_KSZ9131_DIG_AXAN_STS	0x14
1522 #define MII_KSZ9131_DIG_AXAN_STS_LINK_DET	BIT(14)
1523 #define MII_KSZ9131_DIG_AXAN_STS_A_SELECT	BIT(12)
1524 
1525 static int ksz9131_mdix_update(struct phy_device *phydev)
1526 {
1527 	int ret;
1528 
1529 	if (phydev->mdix_ctrl != ETH_TP_MDI_AUTO) {
1530 		phydev->mdix = phydev->mdix_ctrl;
1531 	} else {
1532 		ret = phy_read(phydev, MII_KSZ9131_DIG_AXAN_STS);
1533 		if (ret < 0)
1534 			return ret;
1535 
1536 		if (ret & MII_KSZ9131_DIG_AXAN_STS_LINK_DET) {
1537 			if (ret & MII_KSZ9131_DIG_AXAN_STS_A_SELECT)
1538 				phydev->mdix = ETH_TP_MDI;
1539 			else
1540 				phydev->mdix = ETH_TP_MDI_X;
1541 		} else {
1542 			phydev->mdix = ETH_TP_MDI_INVALID;
1543 		}
1544 	}
1545 
1546 	return 0;
1547 }
1548 
1549 static int ksz9131_config_mdix(struct phy_device *phydev, u8 ctrl)
1550 {
1551 	u16 val;
1552 
1553 	switch (ctrl) {
1554 	case ETH_TP_MDI:
1555 		val = MII_KSZ9131_AUTO_MDIX_SWAP_OFF |
1556 		      MII_KSZ9131_AUTO_MDI_SET;
1557 		break;
1558 	case ETH_TP_MDI_X:
1559 		val = MII_KSZ9131_AUTO_MDIX_SWAP_OFF;
1560 		break;
1561 	case ETH_TP_MDI_AUTO:
1562 		val = 0;
1563 		break;
1564 	default:
1565 		return 0;
1566 	}
1567 
1568 	return phy_modify(phydev, MII_KSZ9131_AUTO_MDIX,
1569 			  MII_KSZ9131_AUTO_MDIX_SWAP_OFF |
1570 			  MII_KSZ9131_AUTO_MDI_SET, val);
1571 }
1572 
1573 static int ksz9131_read_status(struct phy_device *phydev)
1574 {
1575 	int ret;
1576 
1577 	ret = ksz9131_mdix_update(phydev);
1578 	if (ret < 0)
1579 		return ret;
1580 
1581 	return genphy_read_status(phydev);
1582 }
1583 
1584 static int ksz9131_config_aneg(struct phy_device *phydev)
1585 {
1586 	int ret;
1587 
1588 	ret = ksz9131_config_mdix(phydev, phydev->mdix_ctrl);
1589 	if (ret)
1590 		return ret;
1591 
1592 	return genphy_config_aneg(phydev);
1593 }
1594 
1595 static int ksz9477_get_features(struct phy_device *phydev)
1596 {
1597 	int ret;
1598 
1599 	ret = genphy_read_abilities(phydev);
1600 	if (ret)
1601 		return ret;
1602 
1603 	/* The "EEE control and capability 1" (Register 3.20) seems to be
1604 	 * influenced by the "EEE advertisement 1" (Register 7.60). Changes
1605 	 * on the 7.60 will affect 3.20. So, we need to construct our own list
1606 	 * of caps.
1607 	 * KSZ8563R should have 100BaseTX/Full only.
1608 	 */
1609 	linkmode_and(phydev->supported_eee, phydev->supported,
1610 		     PHY_EEE_CAP1_FEATURES);
1611 
1612 	return 0;
1613 }
1614 
1615 #define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
1616 #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
1617 #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
1618 static int ksz8873mll_read_status(struct phy_device *phydev)
1619 {
1620 	int regval;
1621 
1622 	/* dummy read */
1623 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
1624 
1625 	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
1626 
1627 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
1628 		phydev->duplex = DUPLEX_HALF;
1629 	else
1630 		phydev->duplex = DUPLEX_FULL;
1631 
1632 	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
1633 		phydev->speed = SPEED_10;
1634 	else
1635 		phydev->speed = SPEED_100;
1636 
1637 	phydev->link = 1;
1638 	phydev->pause = phydev->asym_pause = 0;
1639 
1640 	return 0;
1641 }
1642 
1643 static int ksz9031_get_features(struct phy_device *phydev)
1644 {
1645 	int ret;
1646 
1647 	ret = genphy_read_abilities(phydev);
1648 	if (ret < 0)
1649 		return ret;
1650 
1651 	/* Silicon Errata Sheet (DS80000691D or DS80000692D):
1652 	 * Whenever the device's Asymmetric Pause capability is set to 1,
1653 	 * link-up may fail after a link-up to link-down transition.
1654 	 *
1655 	 * The Errata Sheet is for ksz9031, but ksz9021 has the same issue
1656 	 *
1657 	 * Workaround:
1658 	 * Do not enable the Asymmetric Pause capability bit.
1659 	 */
1660 	linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, phydev->supported);
1661 
1662 	/* We force setting the Pause capability as the core will force the
1663 	 * Asymmetric Pause capability to 1 otherwise.
1664 	 */
1665 	linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, phydev->supported);
1666 
1667 	return 0;
1668 }
1669 
1670 static int ksz9031_read_status(struct phy_device *phydev)
1671 {
1672 	int err;
1673 	int regval;
1674 
1675 	err = genphy_read_status(phydev);
1676 	if (err)
1677 		return err;
1678 
1679 	/* Make sure the PHY is not broken. Read idle error count,
1680 	 * and reset the PHY if it is maxed out.
1681 	 */
1682 	regval = phy_read(phydev, MII_STAT1000);
1683 	if ((regval & 0xFF) == 0xFF) {
1684 		phy_init_hw(phydev);
1685 		phydev->link = 0;
1686 		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
1687 			phydev->drv->config_intr(phydev);
1688 		return genphy_config_aneg(phydev);
1689 	}
1690 
1691 	return 0;
1692 }
1693 
1694 static int ksz9x31_cable_test_start(struct phy_device *phydev)
1695 {
1696 	struct kszphy_priv *priv = phydev->priv;
1697 	int ret;
1698 
1699 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
1700 	 * Prior to running the cable diagnostics, Auto-negotiation should
1701 	 * be disabled, full duplex set and the link speed set to 1000Mbps
1702 	 * via the Basic Control Register.
1703 	 */
1704 	ret = phy_modify(phydev, MII_BMCR,
1705 			 BMCR_SPEED1000 | BMCR_FULLDPLX |
1706 			 BMCR_ANENABLE | BMCR_SPEED100,
1707 			 BMCR_SPEED1000 | BMCR_FULLDPLX);
1708 	if (ret)
1709 		return ret;
1710 
1711 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
1712 	 * The Master-Slave configuration should be set to Slave by writing
1713 	 * a value of 0x1000 to the Auto-Negotiation Master Slave Control
1714 	 * Register.
1715 	 */
1716 	ret = phy_read(phydev, MII_CTRL1000);
1717 	if (ret < 0)
1718 		return ret;
1719 
1720 	/* Cache these bits, they need to be restored once LinkMD finishes. */
1721 	priv->vct_ctrl1000 = ret & (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
1722 	ret &= ~(CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
1723 	ret |= CTL1000_ENABLE_MASTER;
1724 
1725 	return phy_write(phydev, MII_CTRL1000, ret);
1726 }
1727 
1728 static int ksz9x31_cable_test_result_trans(u16 status)
1729 {
1730 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
1731 	case KSZ9x31_LMD_VCT_ST_NORMAL:
1732 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
1733 	case KSZ9x31_LMD_VCT_ST_OPEN:
1734 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
1735 	case KSZ9x31_LMD_VCT_ST_SHORT:
1736 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
1737 	case KSZ9x31_LMD_VCT_ST_FAIL:
1738 		fallthrough;
1739 	default:
1740 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
1741 	}
1742 }
1743 
1744 static bool ksz9x31_cable_test_failed(u16 status)
1745 {
1746 	int stat = FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status);
1747 
1748 	return stat == KSZ9x31_LMD_VCT_ST_FAIL;
1749 }
1750 
1751 static bool ksz9x31_cable_test_fault_length_valid(u16 status)
1752 {
1753 	switch (FIELD_GET(KSZ9x31_LMD_VCT_ST_MASK, status)) {
1754 	case KSZ9x31_LMD_VCT_ST_OPEN:
1755 		fallthrough;
1756 	case KSZ9x31_LMD_VCT_ST_SHORT:
1757 		return true;
1758 	}
1759 	return false;
1760 }
1761 
1762 static int ksz9x31_cable_test_fault_length(struct phy_device *phydev, u16 stat)
1763 {
1764 	int dt = FIELD_GET(KSZ9x31_LMD_VCT_DATA_MASK, stat);
1765 
1766 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
1767 	 *
1768 	 * distance to fault = (VCT_DATA - 22) * 4 / cable propagation velocity
1769 	 */
1770 	if (phydev_id_compare(phydev, PHY_ID_KSZ9131) ||
1771 	    phydev_id_compare(phydev, PHY_ID_KSZ9477))
1772 		dt = clamp(dt - 22, 0, 255);
1773 
1774 	return (dt * 400) / 10;
1775 }
1776 
1777 static int ksz9x31_cable_test_wait_for_completion(struct phy_device *phydev)
1778 {
1779 	int val, ret;
1780 
1781 	ret = phy_read_poll_timeout(phydev, KSZ9x31_LMD, val,
1782 				    !(val & KSZ9x31_LMD_VCT_EN),
1783 				    30000, 100000, true);
1784 
1785 	return ret < 0 ? ret : 0;
1786 }
1787 
1788 static int ksz9x31_cable_test_get_pair(int pair)
1789 {
1790 	static const int ethtool_pair[] = {
1791 		ETHTOOL_A_CABLE_PAIR_A,
1792 		ETHTOOL_A_CABLE_PAIR_B,
1793 		ETHTOOL_A_CABLE_PAIR_C,
1794 		ETHTOOL_A_CABLE_PAIR_D,
1795 	};
1796 
1797 	return ethtool_pair[pair];
1798 }
1799 
1800 static int ksz9x31_cable_test_one_pair(struct phy_device *phydev, int pair)
1801 {
1802 	int ret, val;
1803 
1804 	/* KSZ9131RNX, DS00002841B-page 38, 4.14 LinkMD (R) Cable Diagnostic
1805 	 * To test each individual cable pair, set the cable pair in the Cable
1806 	 * Diagnostics Test Pair (VCT_PAIR[1:0]) field of the LinkMD Cable
1807 	 * Diagnostic Register, along with setting the Cable Diagnostics Test
1808 	 * Enable (VCT_EN) bit. The Cable Diagnostics Test Enable (VCT_EN) bit
1809 	 * will self clear when the test is concluded.
1810 	 */
1811 	ret = phy_write(phydev, KSZ9x31_LMD,
1812 			KSZ9x31_LMD_VCT_EN | KSZ9x31_LMD_VCT_PAIR(pair));
1813 	if (ret)
1814 		return ret;
1815 
1816 	ret = ksz9x31_cable_test_wait_for_completion(phydev);
1817 	if (ret)
1818 		return ret;
1819 
1820 	val = phy_read(phydev, KSZ9x31_LMD);
1821 	if (val < 0)
1822 		return val;
1823 
1824 	if (ksz9x31_cable_test_failed(val))
1825 		return -EAGAIN;
1826 
1827 	ret = ethnl_cable_test_result(phydev,
1828 				      ksz9x31_cable_test_get_pair(pair),
1829 				      ksz9x31_cable_test_result_trans(val));
1830 	if (ret)
1831 		return ret;
1832 
1833 	if (!ksz9x31_cable_test_fault_length_valid(val))
1834 		return 0;
1835 
1836 	return ethnl_cable_test_fault_length(phydev,
1837 					     ksz9x31_cable_test_get_pair(pair),
1838 					     ksz9x31_cable_test_fault_length(phydev, val));
1839 }
1840 
1841 static int ksz9x31_cable_test_get_status(struct phy_device *phydev,
1842 					 bool *finished)
1843 {
1844 	struct kszphy_priv *priv = phydev->priv;
1845 	unsigned long pair_mask;
1846 	int retries = 20;
1847 	int pair, ret, rv;
1848 
1849 	*finished = false;
1850 
1851 	if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
1852 			      phydev->supported) ||
1853 	    linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1854 			      phydev->supported))
1855 		pair_mask = 0xf; /* All pairs */
1856 	else
1857 		pair_mask = 0x3; /* Pairs A and B only */
1858 
1859 	/* Try harder if link partner is active */
1860 	while (pair_mask && retries--) {
1861 		for_each_set_bit(pair, &pair_mask, 4) {
1862 			ret = ksz9x31_cable_test_one_pair(phydev, pair);
1863 			if (ret == -EAGAIN)
1864 				continue;
1865 			if (ret < 0)
1866 				return ret;
1867 			clear_bit(pair, &pair_mask);
1868 		}
1869 		/* If link partner is in autonegotiation mode it will send 2ms
1870 		 * of FLPs with at least 6ms of silence.
1871 		 * Add 2ms sleep to have better chances to hit this silence.
1872 		 */
1873 		if (pair_mask)
1874 			usleep_range(2000, 3000);
1875 	}
1876 
1877 	/* Report remaining unfinished pair result as unknown. */
1878 	for_each_set_bit(pair, &pair_mask, 4) {
1879 		ret = ethnl_cable_test_result(phydev,
1880 					      ksz9x31_cable_test_get_pair(pair),
1881 					      ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC);
1882 	}
1883 
1884 	*finished = true;
1885 
1886 	/* Restore cached bits from before LinkMD got started. */
1887 	rv = phy_modify(phydev, MII_CTRL1000,
1888 			CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER,
1889 			priv->vct_ctrl1000);
1890 	if (rv)
1891 		return rv;
1892 
1893 	return ret;
1894 }
1895 
1896 static int ksz8873mll_config_aneg(struct phy_device *phydev)
1897 {
1898 	return 0;
1899 }
1900 
1901 static int ksz886x_config_mdix(struct phy_device *phydev, u8 ctrl)
1902 {
1903 	u16 val;
1904 
1905 	switch (ctrl) {
1906 	case ETH_TP_MDI:
1907 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX;
1908 		break;
1909 	case ETH_TP_MDI_X:
1910 		/* Note: The naming of the bit KSZ886X_BMCR_FORCE_MDI is bit
1911 		 * counter intuitive, the "-X" in "1 = Force MDI" in the data
1912 		 * sheet seems to be missing:
1913 		 * 1 = Force MDI (sic!) (transmit on RX+/RX- pins)
1914 		 * 0 = Normal operation (transmit on TX+/TX- pins)
1915 		 */
1916 		val = KSZ886X_BMCR_DISABLE_AUTO_MDIX | KSZ886X_BMCR_FORCE_MDI;
1917 		break;
1918 	case ETH_TP_MDI_AUTO:
1919 		val = 0;
1920 		break;
1921 	default:
1922 		return 0;
1923 	}
1924 
1925 	return phy_modify(phydev, MII_BMCR,
1926 			  KSZ886X_BMCR_HP_MDIX | KSZ886X_BMCR_FORCE_MDI |
1927 			  KSZ886X_BMCR_DISABLE_AUTO_MDIX,
1928 			  KSZ886X_BMCR_HP_MDIX | val);
1929 }
1930 
1931 static int ksz886x_config_aneg(struct phy_device *phydev)
1932 {
1933 	int ret;
1934 
1935 	ret = genphy_config_aneg(phydev);
1936 	if (ret)
1937 		return ret;
1938 
1939 	if (phydev->autoneg != AUTONEG_ENABLE) {
1940 		/* When autonegotiation is disabled, we need to manually force
1941 		 * the link state. If we don't do this, the PHY will keep
1942 		 * sending Fast Link Pulses (FLPs) which are part of the
1943 		 * autonegotiation process. This is not desired when
1944 		 * autonegotiation is off.
1945 		 */
1946 		ret = phy_set_bits(phydev, MII_KSZPHY_CTRL,
1947 				   KSZ886X_CTRL_FORCE_LINK);
1948 		if (ret)
1949 			return ret;
1950 	} else {
1951 		/* If we had previously forced the link state, we need to
1952 		 * clear KSZ886X_CTRL_FORCE_LINK bit now. Otherwise, the PHY
1953 		 * will not perform autonegotiation.
1954 		 */
1955 		ret = phy_clear_bits(phydev, MII_KSZPHY_CTRL,
1956 				     KSZ886X_CTRL_FORCE_LINK);
1957 		if (ret)
1958 			return ret;
1959 	}
1960 
1961 	/* The MDI-X configuration is automatically changed by the PHY after
1962 	 * switching from autoneg off to on. So, take MDI-X configuration under
1963 	 * own control and set it after autoneg configuration was done.
1964 	 */
1965 	return ksz886x_config_mdix(phydev, phydev->mdix_ctrl);
1966 }
1967 
1968 static int ksz886x_mdix_update(struct phy_device *phydev)
1969 {
1970 	int ret;
1971 
1972 	ret = phy_read(phydev, MII_BMCR);
1973 	if (ret < 0)
1974 		return ret;
1975 
1976 	if (ret & KSZ886X_BMCR_DISABLE_AUTO_MDIX) {
1977 		if (ret & KSZ886X_BMCR_FORCE_MDI)
1978 			phydev->mdix_ctrl = ETH_TP_MDI_X;
1979 		else
1980 			phydev->mdix_ctrl = ETH_TP_MDI;
1981 	} else {
1982 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1983 	}
1984 
1985 	ret = phy_read(phydev, MII_KSZPHY_CTRL);
1986 	if (ret < 0)
1987 		return ret;
1988 
1989 	/* Same reverse logic as KSZ886X_BMCR_FORCE_MDI */
1990 	if (ret & KSZ886X_CTRL_MDIX_STAT)
1991 		phydev->mdix = ETH_TP_MDI_X;
1992 	else
1993 		phydev->mdix = ETH_TP_MDI;
1994 
1995 	return 0;
1996 }
1997 
1998 static int ksz886x_read_status(struct phy_device *phydev)
1999 {
2000 	int ret;
2001 
2002 	ret = ksz886x_mdix_update(phydev);
2003 	if (ret < 0)
2004 		return ret;
2005 
2006 	return genphy_read_status(phydev);
2007 }
2008 
2009 static int ksz9477_mdix_update(struct phy_device *phydev)
2010 {
2011 	if (phydev->mdix_ctrl != ETH_TP_MDI_AUTO)
2012 		phydev->mdix = phydev->mdix_ctrl;
2013 	else
2014 		phydev->mdix = ETH_TP_MDI_INVALID;
2015 
2016 	return 0;
2017 }
2018 
2019 static int ksz9477_read_mdix_ctrl(struct phy_device *phydev)
2020 {
2021 	int val;
2022 
2023 	val = phy_read(phydev, MII_KSZ9131_AUTO_MDIX);
2024 	if (val < 0)
2025 		return val;
2026 
2027 	if (!(val & MII_KSZ9131_AUTO_MDIX_SWAP_OFF))
2028 		phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
2029 	else if (val & MII_KSZ9131_AUTO_MDI_SET)
2030 		phydev->mdix_ctrl = ETH_TP_MDI;
2031 	else
2032 		phydev->mdix_ctrl = ETH_TP_MDI_X;
2033 
2034 	return 0;
2035 }
2036 
2037 static int ksz9477_read_status(struct phy_device *phydev)
2038 {
2039 	int ret;
2040 
2041 	ret = ksz9477_mdix_update(phydev);
2042 	if (ret)
2043 		return ret;
2044 
2045 	return genphy_read_status(phydev);
2046 }
2047 
2048 static int ksz9477_config_aneg(struct phy_device *phydev)
2049 {
2050 	int ret;
2051 
2052 	ret = ksz9131_config_mdix(phydev, phydev->mdix_ctrl);
2053 	if (ret)
2054 		return ret;
2055 
2056 	return genphy_config_aneg(phydev);
2057 }
2058 
2059 struct ksz9477_errata_write {
2060 	u8 dev_addr;
2061 	u8 reg_addr;
2062 	u16 val;
2063 };
2064 
2065 static const struct ksz9477_errata_write ksz9477_errata_writes[] = {
2066 	 /* Register settings are needed to improve PHY receive performance */
2067 	{0x01, 0x6f, 0xdd0b},
2068 	{0x01, 0x8f, 0x6032},
2069 	{0x01, 0x9d, 0x248c},
2070 	{0x01, 0x75, 0x0060},
2071 	{0x01, 0xd3, 0x7777},
2072 	{0x1c, 0x06, 0x3008},
2073 	{0x1c, 0x08, 0x2000},
2074 
2075 	/* Transmit waveform amplitude can be improved (1000BASE-T, 100BASE-TX, 10BASE-Te) */
2076 	{0x1c, 0x04, 0x00d0},
2077 
2078 	/* Register settings are required to meet data sheet supply current specifications */
2079 	{0x1c, 0x13, 0x6eff},
2080 	{0x1c, 0x14, 0xe6ff},
2081 	{0x1c, 0x15, 0x6eff},
2082 	{0x1c, 0x16, 0xe6ff},
2083 	{0x1c, 0x17, 0x00ff},
2084 	{0x1c, 0x18, 0x43ff},
2085 	{0x1c, 0x19, 0xc3ff},
2086 	{0x1c, 0x1a, 0x6fff},
2087 	{0x1c, 0x1b, 0x07ff},
2088 	{0x1c, 0x1c, 0x0fff},
2089 	{0x1c, 0x1d, 0xe7ff},
2090 	{0x1c, 0x1e, 0xefff},
2091 	{0x1c, 0x20, 0xeeee},
2092 };
2093 
2094 static int ksz9477_phy_errata(struct phy_device *phydev)
2095 {
2096 	int err;
2097 	int i;
2098 
2099 	/* Apply PHY settings to address errata listed in
2100 	 * KSZ9477, KSZ9897, KSZ9896, KSZ9567, KSZ8565
2101 	 * Silicon Errata and Data Sheet Clarification documents.
2102 	 *
2103 	 * Document notes: Before configuring the PHY MMD registers, it is
2104 	 * necessary to set the PHY to 100 Mbps speed with auto-negotiation
2105 	 * disabled by writing to register 0xN100-0xN101. After writing the
2106 	 * MMD registers, and after all errata workarounds that involve PHY
2107 	 * register settings, write register 0xN100-0xN101 again to enable
2108 	 * and restart auto-negotiation.
2109 	 */
2110 	err = phy_write(phydev, MII_BMCR, BMCR_SPEED100 | BMCR_FULLDPLX);
2111 	if (err)
2112 		return err;
2113 
2114 	for (i = 0; i < ARRAY_SIZE(ksz9477_errata_writes); ++i) {
2115 		const struct ksz9477_errata_write *errata = &ksz9477_errata_writes[i];
2116 
2117 		err = phy_write_mmd(phydev, errata->dev_addr, errata->reg_addr, errata->val);
2118 		if (err)
2119 			return err;
2120 	}
2121 
2122 	return genphy_restart_aneg(phydev);
2123 }
2124 
2125 static int ksz9477_config_init(struct phy_device *phydev)
2126 {
2127 	int err;
2128 
2129 	/* Only KSZ9897 family of switches needs this fix. */
2130 	if ((phydev->phy_id & 0xf) == 1) {
2131 		err = ksz9477_phy_errata(phydev);
2132 		if (err)
2133 			return err;
2134 	}
2135 
2136 	/* Read initial MDI-X config state. So, we do not need to poll it
2137 	 * later on.
2138 	 */
2139 	err = ksz9477_read_mdix_ctrl(phydev);
2140 	if (err)
2141 		return err;
2142 
2143 	return kszphy_config_init(phydev);
2144 }
2145 
2146 static int kszphy_get_sset_count(struct phy_device *phydev)
2147 {
2148 	return ARRAY_SIZE(kszphy_hw_stats);
2149 }
2150 
2151 static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
2152 {
2153 	int i;
2154 
2155 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
2156 		ethtool_puts(&data, kszphy_hw_stats[i].string);
2157 }
2158 
2159 static u64 kszphy_get_stat(struct phy_device *phydev, int i)
2160 {
2161 	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
2162 	struct kszphy_priv *priv = phydev->priv;
2163 	int val;
2164 	u64 ret;
2165 
2166 	val = phy_read(phydev, stat.reg);
2167 	if (val < 0) {
2168 		ret = U64_MAX;
2169 	} else {
2170 		val = val & ((1 << stat.bits) - 1);
2171 		priv->stats[i] += val;
2172 		ret = priv->stats[i];
2173 	}
2174 
2175 	return ret;
2176 }
2177 
2178 static void kszphy_get_stats(struct phy_device *phydev,
2179 			     struct ethtool_stats *stats, u64 *data)
2180 {
2181 	int i;
2182 
2183 	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
2184 		data[i] = kszphy_get_stat(phydev, i);
2185 }
2186 
2187 /* KSZ9477 PHY RXER Counter. Probably supported by other PHYs like KSZ9313,
2188  * etc. The counter is incremented when the PHY receives a frame with one or
2189  * more symbol errors. The counter is cleared when the register is read.
2190  */
2191 #define MII_KSZ9477_PHY_RXER_COUNTER	0x15
2192 
2193 static int kszphy_update_stats(struct phy_device *phydev)
2194 {
2195 	struct kszphy_priv *priv = phydev->priv;
2196 	int ret;
2197 
2198 	ret = phy_read(phydev, MII_KSZ9477_PHY_RXER_COUNTER);
2199 	if (ret < 0)
2200 		return ret;
2201 
2202 	priv->phy_stats.rx_err_pkt_cnt += ret;
2203 
2204 	return 0;
2205 }
2206 
2207 static void kszphy_get_phy_stats(struct phy_device *phydev,
2208 				 struct ethtool_eth_phy_stats *eth_stats,
2209 				 struct ethtool_phy_stats *stats)
2210 {
2211 	struct kszphy_priv *priv = phydev->priv;
2212 
2213 	stats->rx_errors = priv->phy_stats.rx_err_pkt_cnt;
2214 }
2215 
2216 /* Base register for Signal Quality Indicator (SQI) - Channel A
2217  *
2218  * MMD Address: MDIO_MMD_PMAPMD (0x01)
2219  * Register:    0xAC (Channel A)
2220  * Each channel (pair) has its own register:
2221  *   Channel A: 0xAC
2222  *   Channel B: 0xAD
2223  *   Channel C: 0xAE
2224  *   Channel D: 0xAF
2225  */
2226 #define KSZ9477_MMD_SIGNAL_QUALITY_CHAN_A	0xac
2227 
2228 /* SQI field mask for bits [14:8]
2229  *
2230  * SQI indicates relative quality of the signal.
2231  * A lower value indicates better signal quality.
2232  */
2233 #define KSZ9477_MMD_SQI_MASK			GENMASK(14, 8)
2234 
2235 #define KSZ9477_MAX_CHANNELS			4
2236 #define KSZ9477_SQI_MAX				7
2237 
2238 /* Number of SQI samples to average for a stable result.
2239  *
2240  * Reference: KSZ9477S Datasheet DS00002392C, Section 4.1.11 (page 26)
2241  * For noisy environments, a minimum of 30–50 readings is recommended.
2242  */
2243 #define KSZ9477_SQI_SAMPLE_COUNT		40
2244 
2245 /* The hardware SQI register provides a raw value from 0-127, where a lower
2246  * value indicates better signal quality. However, empirical testing has
2247  * shown that only the 0-7 range is relevant for a functional link. A raw
2248  * value of 8 or higher was measured directly before link drop. This aligns
2249  * with the OPEN Alliance recommendation that SQI=0 should represent the
2250  * pre-failure state.
2251  *
2252  * This table provides a non-linear mapping from the useful raw hardware
2253  * values (0-7) to the standard 0-7 SQI scale, where higher is better.
2254  */
2255 static const u8 ksz_sqi_mapping[] = {
2256 	7, /* raw 0 -> SQI 7 */
2257 	7, /* raw 1 -> SQI 7 */
2258 	6, /* raw 2 -> SQI 6 */
2259 	5, /* raw 3 -> SQI 5 */
2260 	4, /* raw 4 -> SQI 4 */
2261 	3, /* raw 5 -> SQI 3 */
2262 	2, /* raw 6 -> SQI 2 */
2263 	1, /* raw 7 -> SQI 1 */
2264 };
2265 
2266 /**
2267  * kszphy_get_sqi - Read, average, and map Signal Quality Index (SQI)
2268  * @phydev: the PHY device
2269  *
2270  * This function reads and processes the raw Signal Quality Index from the
2271  * PHY. Based on empirical testing, a raw value of 8 or higher indicates a
2272  * pre-failure state and is mapped to SQI 0. Raw values from 0-7 are
2273  * mapped to the standard 0-7 SQI scale via a lookup table.
2274  *
2275  * Return: SQI value (0–7), or a negative errno on failure.
2276  */
2277 static int kszphy_get_sqi(struct phy_device *phydev)
2278 {
2279 	int sum[KSZ9477_MAX_CHANNELS] = { 0 };
2280 	int worst_sqi = KSZ9477_SQI_MAX;
2281 	int i, val, raw_sqi, ch;
2282 	u8 channels;
2283 
2284 	/* Determine applicable channels based on link speed */
2285 	if (phydev->speed == SPEED_1000)
2286 		channels = 4;
2287 	else if (phydev->speed == SPEED_100)
2288 		channels = 1;
2289 	else
2290 		return -EOPNOTSUPP;
2291 
2292 	/* Sample and accumulate SQI readings for each pair (currently only one).
2293 	 *
2294 	 * Reference: KSZ9477S Datasheet DS00002392C, Section 4.1.11 (page 26)
2295 	 * - The SQI register is updated every 2 µs.
2296 	 * - Values may fluctuate significantly, even in low-noise environments.
2297 	 * - For reliable estimation, average a minimum of 30–50 samples
2298 	 *   (recommended for noisy environments)
2299 	 * - In noisy environments, individual readings are highly unreliable.
2300 	 *
2301 	 * We use 40 samples per pair with a delay of 3 µs between each
2302 	 * read to ensure new values are captured (2 µs update interval).
2303 	 */
2304 	for (i = 0; i < KSZ9477_SQI_SAMPLE_COUNT; i++) {
2305 		for (ch = 0; ch < channels; ch++) {
2306 			val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
2307 					   KSZ9477_MMD_SIGNAL_QUALITY_CHAN_A + ch);
2308 			if (val < 0)
2309 				return val;
2310 
2311 			raw_sqi = FIELD_GET(KSZ9477_MMD_SQI_MASK, val);
2312 			sum[ch] += raw_sqi;
2313 
2314 			/* We communicate with the PHY via MDIO via SPI or
2315 			 * I2C, which is relatively slow. At least slower than
2316 			 * the update interval of the SQI register.
2317 			 * So, we can skip the delay between reads.
2318 			 */
2319 		}
2320 	}
2321 
2322 	/* Calculate average for each channel and find the worst SQI */
2323 	for (ch = 0; ch < channels; ch++) {
2324 		int avg_raw_sqi = sum[ch] / KSZ9477_SQI_SAMPLE_COUNT;
2325 		int mapped_sqi;
2326 
2327 		/* Handle the pre-fail/failed state first. */
2328 		if (avg_raw_sqi >= ARRAY_SIZE(ksz_sqi_mapping))
2329 			mapped_sqi = 0;
2330 		else
2331 			/* Use the lookup table for the good signal range. */
2332 			mapped_sqi = ksz_sqi_mapping[avg_raw_sqi];
2333 
2334 		if (mapped_sqi < worst_sqi)
2335 			worst_sqi = mapped_sqi;
2336 	}
2337 
2338 	return worst_sqi;
2339 }
2340 
2341 static int kszphy_get_sqi_max(struct phy_device *phydev)
2342 {
2343 	return KSZ9477_SQI_MAX;
2344 }
2345 
2346 static int kszphy_get_mse_capability(struct phy_device *phydev,
2347 				     struct phy_mse_capability *cap)
2348 {
2349 	/* Capabilities depend on link mode:
2350 	 * - 1000BASE-T: per-pair SQI registers exist => expose A..D
2351 	 *   and a WORST selector.
2352 	 * - 100BASE-TX: HW provides a single MSE/SQI reading in the "channel A"
2353 	 *   register, but with auto MDI-X there is no MDI-X resolution bit,
2354 	 *   so we cannot map that register to a specific wire pair reliably.
2355 	 *   To avoid misleading per-channel data, advertise only LINK.
2356 	 * Other speeds: no MSE exposure via this driver.
2357 	 *
2358 	 * Note: WORST is *not* a hardware selector on this family.
2359 	 * We expose it because the driver computes it in software
2360 	 * by scanning per-channel readouts (A..D) and picking the
2361 	 * maximum average MSE.
2362 	 */
2363 	if (phydev->speed == SPEED_1000)
2364 		cap->supported_caps = PHY_MSE_CAP_CHANNEL_A |
2365 				      PHY_MSE_CAP_CHANNEL_B |
2366 				      PHY_MSE_CAP_CHANNEL_C |
2367 				      PHY_MSE_CAP_CHANNEL_D |
2368 				      PHY_MSE_CAP_WORST_CHANNEL;
2369 	else if (phydev->speed == SPEED_100)
2370 		cap->supported_caps = PHY_MSE_CAP_LINK;
2371 	else
2372 		return -EOPNOTSUPP;
2373 
2374 	cap->max_average_mse = FIELD_MAX(KSZ9477_MMD_SQI_MASK);
2375 	cap->refresh_rate_ps = 2000000; /* 2 us */
2376 	/* Estimated from link modulation (125 MBd per channel) and documented
2377 	 * refresh rate of 2 us
2378 	 */
2379 	cap->num_symbols = 250;
2380 
2381 	cap->supported_caps |= PHY_MSE_CAP_AVG;
2382 
2383 	return 0;
2384 }
2385 
2386 static int kszphy_get_mse_snapshot(struct phy_device *phydev,
2387 				   enum phy_mse_channel channel,
2388 				   struct phy_mse_snapshot *snapshot)
2389 {
2390 	u8 num_channels;
2391 	int ret;
2392 
2393 	if (phydev->speed == SPEED_1000)
2394 		num_channels = 4;
2395 	else if (phydev->speed == SPEED_100)
2396 		num_channels = 1;
2397 	else
2398 		return -EOPNOTSUPP;
2399 
2400 	if (channel == PHY_MSE_CHANNEL_WORST) {
2401 		u32 worst_val = 0;
2402 		int i;
2403 
2404 		/* WORST is implemented in software: select the maximum
2405 		 * average MSE across the available per-channel registers.
2406 		 * Only defined when multiple channels exist (1000BASE-T).
2407 		 */
2408 		if (num_channels < 2)
2409 			return -EOPNOTSUPP;
2410 
2411 		for (i = 0; i < num_channels; i++) {
2412 			ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
2413 					KSZ9477_MMD_SIGNAL_QUALITY_CHAN_A + i);
2414 			if (ret < 0)
2415 				return ret;
2416 
2417 			ret = FIELD_GET(KSZ9477_MMD_SQI_MASK, ret);
2418 			if (ret > worst_val)
2419 				worst_val = ret;
2420 		}
2421 		snapshot->average_mse = worst_val;
2422 	} else if (channel == PHY_MSE_CHANNEL_LINK && num_channels == 1) {
2423 		ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
2424 				   KSZ9477_MMD_SIGNAL_QUALITY_CHAN_A);
2425 		if (ret < 0)
2426 			return ret;
2427 		snapshot->average_mse = FIELD_GET(KSZ9477_MMD_SQI_MASK, ret);
2428 	} else if (channel >= PHY_MSE_CHANNEL_A &&
2429 		   channel <= PHY_MSE_CHANNEL_D) {
2430 		/* Per-channel readouts are valid only for 1000BASE-T. */
2431 		if (phydev->speed != SPEED_1000)
2432 			return -EOPNOTSUPP;
2433 
2434 		ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
2435 				   KSZ9477_MMD_SIGNAL_QUALITY_CHAN_A + channel);
2436 		if (ret < 0)
2437 			return ret;
2438 		snapshot->average_mse = FIELD_GET(KSZ9477_MMD_SQI_MASK, ret);
2439 	} else {
2440 		return -EOPNOTSUPP;
2441 	}
2442 
2443 	return 0;
2444 }
2445 
2446 static void kszphy_enable_clk(struct phy_device *phydev)
2447 {
2448 	struct kszphy_priv *priv = phydev->priv;
2449 
2450 	if (!priv->clk_enable && priv->clk) {
2451 		clk_prepare_enable(priv->clk);
2452 		priv->clk_enable = true;
2453 	}
2454 }
2455 
2456 static void kszphy_disable_clk(struct phy_device *phydev)
2457 {
2458 	struct kszphy_priv *priv = phydev->priv;
2459 
2460 	if (priv->clk_enable && priv->clk) {
2461 		clk_disable_unprepare(priv->clk);
2462 		priv->clk_enable = false;
2463 	}
2464 }
2465 
2466 static int kszphy_generic_resume(struct phy_device *phydev)
2467 {
2468 	kszphy_enable_clk(phydev);
2469 
2470 	return genphy_resume(phydev);
2471 }
2472 
2473 static int kszphy_generic_suspend(struct phy_device *phydev)
2474 {
2475 	int ret;
2476 
2477 	ret = genphy_suspend(phydev);
2478 	if (ret)
2479 		return ret;
2480 
2481 	kszphy_disable_clk(phydev);
2482 
2483 	return 0;
2484 }
2485 
2486 static int kszphy_suspend(struct phy_device *phydev)
2487 {
2488 	/* Disable PHY Interrupts */
2489 	if (phy_interrupt_is_valid(phydev)) {
2490 		phydev->interrupts = PHY_INTERRUPT_DISABLED;
2491 		if (phydev->drv->config_intr)
2492 			phydev->drv->config_intr(phydev);
2493 	}
2494 
2495 	return kszphy_generic_suspend(phydev);
2496 }
2497 
2498 static void kszphy_parse_led_mode(struct phy_device *phydev)
2499 {
2500 	const struct kszphy_type *type = phydev->drv->driver_data;
2501 	const struct device_node *np = phydev->mdio.dev.of_node;
2502 	struct kszphy_priv *priv = phydev->priv;
2503 	int ret;
2504 
2505 	if (type && type->led_mode_reg) {
2506 		ret = of_property_read_u32(np, "micrel,led-mode",
2507 					   &priv->led_mode);
2508 
2509 		if (ret)
2510 			priv->led_mode = -1;
2511 
2512 		if (priv->led_mode > 3) {
2513 			phydev_err(phydev, "invalid led mode: 0x%02x\n",
2514 				   priv->led_mode);
2515 			priv->led_mode = -1;
2516 		}
2517 	} else {
2518 		priv->led_mode = -1;
2519 	}
2520 }
2521 
2522 static int kszphy_resume(struct phy_device *phydev)
2523 {
2524 	int ret;
2525 
2526 	ret = kszphy_generic_resume(phydev);
2527 	if (ret)
2528 		return ret;
2529 
2530 	/* After switching from power-down to normal mode, an internal global
2531 	 * reset is automatically generated. Wait a minimum of 1 ms before
2532 	 * read/write access to the PHY registers.
2533 	 */
2534 	usleep_range(1000, 2000);
2535 
2536 	ret = kszphy_config_reset(phydev);
2537 	if (ret)
2538 		return ret;
2539 
2540 	/* Enable PHY Interrupts */
2541 	if (phy_interrupt_is_valid(phydev)) {
2542 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
2543 		if (phydev->drv->config_intr)
2544 			phydev->drv->config_intr(phydev);
2545 	}
2546 
2547 	return 0;
2548 }
2549 
2550 /* Because of errata DS80000700A, receiver error following software
2551  * power down. Suspend and resume callbacks only disable and enable
2552  * external rmii reference clock.
2553  */
2554 static int ksz8041_resume(struct phy_device *phydev)
2555 {
2556 	kszphy_enable_clk(phydev);
2557 
2558 	return 0;
2559 }
2560 
2561 static int ksz8041_suspend(struct phy_device *phydev)
2562 {
2563 	kszphy_disable_clk(phydev);
2564 
2565 	return 0;
2566 }
2567 
2568 static int ksz9477_resume(struct phy_device *phydev)
2569 {
2570 	int ret;
2571 
2572 	/* No need to initialize registers if not powered down. */
2573 	ret = phy_read(phydev, MII_BMCR);
2574 	if (ret < 0)
2575 		return ret;
2576 	if (!(ret & BMCR_PDOWN))
2577 		return 0;
2578 
2579 	genphy_resume(phydev);
2580 
2581 	/* After switching from power-down to normal mode, an internal global
2582 	 * reset is automatically generated. Wait a minimum of 1 ms before
2583 	 * read/write access to the PHY registers.
2584 	 */
2585 	usleep_range(1000, 2000);
2586 
2587 	/* Only KSZ9897 family of switches needs this fix. */
2588 	if ((phydev->phy_id & 0xf) == 1) {
2589 		ret = ksz9477_phy_errata(phydev);
2590 		if (ret)
2591 			return ret;
2592 	}
2593 
2594 	/* Enable PHY Interrupts */
2595 	if (phy_interrupt_is_valid(phydev)) {
2596 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
2597 		if (phydev->drv->config_intr)
2598 			phydev->drv->config_intr(phydev);
2599 	}
2600 
2601 	return 0;
2602 }
2603 
2604 static int ksz8061_resume(struct phy_device *phydev)
2605 {
2606 	int ret;
2607 
2608 	/* This function can be called twice when the Ethernet device is on. */
2609 	ret = phy_read(phydev, MII_BMCR);
2610 	if (ret < 0)
2611 		return ret;
2612 	if (!(ret & BMCR_PDOWN))
2613 		return 0;
2614 
2615 	ret = kszphy_generic_resume(phydev);
2616 	if (ret)
2617 		return ret;
2618 
2619 	usleep_range(1000, 2000);
2620 
2621 	/* Re-program the value after chip is reset. */
2622 	ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A);
2623 	if (ret)
2624 		return ret;
2625 
2626 	/* Enable PHY Interrupts */
2627 	if (phy_interrupt_is_valid(phydev)) {
2628 		phydev->interrupts = PHY_INTERRUPT_ENABLED;
2629 		if (phydev->drv->config_intr)
2630 			phydev->drv->config_intr(phydev);
2631 	}
2632 
2633 	return 0;
2634 }
2635 
2636 static int ksz8061_suspend(struct phy_device *phydev)
2637 {
2638 	return kszphy_suspend(phydev);
2639 }
2640 
2641 static int kszphy_probe(struct phy_device *phydev)
2642 {
2643 	const struct kszphy_type *type = phydev->drv->driver_data;
2644 	const struct device_node *np = phydev->mdio.dev.of_node;
2645 	struct kszphy_priv *priv;
2646 	struct clk *clk;
2647 
2648 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
2649 	if (!priv)
2650 		return -ENOMEM;
2651 
2652 	phydev->priv = priv;
2653 
2654 	priv->type = type;
2655 
2656 	kszphy_parse_led_mode(phydev);
2657 
2658 	clk = devm_clk_get_optional_enabled(&phydev->mdio.dev, "rmii-ref");
2659 	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
2660 	if (!IS_ERR_OR_NULL(clk)) {
2661 		unsigned long rate = clk_get_rate(clk);
2662 		bool rmii_ref_clk_sel_25_mhz;
2663 
2664 		if (type)
2665 			priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
2666 		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
2667 				"micrel,rmii-reference-clock-select-25-mhz");
2668 
2669 		if (rate > 24500000 && rate < 25500000) {
2670 			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
2671 		} else if (rate > 49500000 && rate < 50500000) {
2672 			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
2673 		} else {
2674 			phydev_err(phydev, "Clock rate out of range: %ld\n",
2675 				   rate);
2676 			return -EINVAL;
2677 		}
2678 	} else if (!clk) {
2679 		/* unnamed clock from the generic ethernet-phy binding */
2680 		clk = devm_clk_get_optional_enabled(&phydev->mdio.dev, NULL);
2681 	}
2682 
2683 	if (IS_ERR(clk))
2684 		return PTR_ERR(clk);
2685 
2686 	clk_disable_unprepare(clk);
2687 	priv->clk = clk;
2688 
2689 	if (ksz8041_fiber_mode(phydev))
2690 		phydev->port = PORT_FIBRE;
2691 
2692 	/* Support legacy board-file configuration */
2693 	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
2694 		priv->rmii_ref_clk_sel = true;
2695 		priv->rmii_ref_clk_sel_val = true;
2696 	}
2697 
2698 	return 0;
2699 }
2700 
2701 static int lan8814_cable_test_start(struct phy_device *phydev)
2702 {
2703 	/* If autoneg is enabled, we won't be able to test cross pair
2704 	 * short. In this case, the PHY will "detect" a link and
2705 	 * confuse the internal state machine - disable auto neg here.
2706 	 * Set the speed to 1000mbit and full duplex.
2707 	 */
2708 	return phy_modify(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100,
2709 			  BMCR_SPEED1000 | BMCR_FULLDPLX);
2710 }
2711 
2712 static int ksz886x_cable_test_start(struct phy_device *phydev)
2713 {
2714 	if (phydev->dev_flags & MICREL_KSZ8_P1_ERRATA)
2715 		return -EOPNOTSUPP;
2716 
2717 	/* If autoneg is enabled, we won't be able to test cross pair
2718 	 * short. In this case, the PHY will "detect" a link and
2719 	 * confuse the internal state machine - disable auto neg here.
2720 	 * If autoneg is disabled, we should set the speed to 10mbit.
2721 	 */
2722 	return phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE | BMCR_SPEED100);
2723 }
2724 
2725 static __always_inline int ksz886x_cable_test_result_trans(u16 status, u16 mask)
2726 {
2727 	switch (FIELD_GET(mask, status)) {
2728 	case KSZ8081_LMD_STAT_NORMAL:
2729 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
2730 	case KSZ8081_LMD_STAT_SHORT:
2731 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
2732 	case KSZ8081_LMD_STAT_OPEN:
2733 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
2734 	case KSZ8081_LMD_STAT_FAIL:
2735 		fallthrough;
2736 	default:
2737 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
2738 	}
2739 }
2740 
2741 static __always_inline bool ksz886x_cable_test_failed(u16 status, u16 mask)
2742 {
2743 	return FIELD_GET(mask, status) ==
2744 		KSZ8081_LMD_STAT_FAIL;
2745 }
2746 
2747 static __always_inline bool ksz886x_cable_test_fault_length_valid(u16 status, u16 mask)
2748 {
2749 	switch (FIELD_GET(mask, status)) {
2750 	case KSZ8081_LMD_STAT_OPEN:
2751 		fallthrough;
2752 	case KSZ8081_LMD_STAT_SHORT:
2753 		return true;
2754 	}
2755 	return false;
2756 }
2757 
2758 static __always_inline int ksz886x_cable_test_fault_length(struct phy_device *phydev,
2759 							   u16 status, u16 data_mask)
2760 {
2761 	int dt;
2762 
2763 	/* According to the data sheet the distance to the fault is
2764 	 * DELTA_TIME * 0.4 meters for ksz phys.
2765 	 * (DELTA_TIME - 22) * 0.8 for lan8814 phy.
2766 	 */
2767 	dt = FIELD_GET(data_mask, status);
2768 
2769 	if (phydev_id_compare(phydev, PHY_ID_LAN8814))
2770 		return ((dt - 22) * 800) / 10;
2771 	else
2772 		return (dt * 400) / 10;
2773 }
2774 
2775 static int ksz886x_cable_test_wait_for_completion(struct phy_device *phydev)
2776 {
2777 	const struct kszphy_type *type = phydev->drv->driver_data;
2778 	int val, ret;
2779 
2780 	ret = phy_read_poll_timeout(phydev, type->cable_diag_reg, val,
2781 				    !(val & KSZ8081_LMD_ENABLE_TEST),
2782 				    30000, 100000, true);
2783 
2784 	return ret < 0 ? ret : 0;
2785 }
2786 
2787 static int lan8814_cable_test_one_pair(struct phy_device *phydev, int pair)
2788 {
2789 	static const int ethtool_pair[] = { ETHTOOL_A_CABLE_PAIR_A,
2790 					    ETHTOOL_A_CABLE_PAIR_B,
2791 					    ETHTOOL_A_CABLE_PAIR_C,
2792 					    ETHTOOL_A_CABLE_PAIR_D,
2793 					  };
2794 	u32 fault_length;
2795 	int ret;
2796 	int val;
2797 
2798 	val = KSZ8081_LMD_ENABLE_TEST;
2799 	val = val | (pair << LAN8814_PAIR_BIT_SHIFT);
2800 
2801 	ret = phy_write(phydev, LAN8814_CABLE_DIAG, val);
2802 	if (ret < 0)
2803 		return ret;
2804 
2805 	ret = ksz886x_cable_test_wait_for_completion(phydev);
2806 	if (ret)
2807 		return ret;
2808 
2809 	val = phy_read(phydev, LAN8814_CABLE_DIAG);
2810 	if (val < 0)
2811 		return val;
2812 
2813 	if (ksz886x_cable_test_failed(val, LAN8814_CABLE_DIAG_STAT_MASK))
2814 		return -EAGAIN;
2815 
2816 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
2817 				      ksz886x_cable_test_result_trans(val,
2818 								      LAN8814_CABLE_DIAG_STAT_MASK
2819 								      ));
2820 	if (ret)
2821 		return ret;
2822 
2823 	if (!ksz886x_cable_test_fault_length_valid(val, LAN8814_CABLE_DIAG_STAT_MASK))
2824 		return 0;
2825 
2826 	fault_length = ksz886x_cable_test_fault_length(phydev, val,
2827 						       LAN8814_CABLE_DIAG_VCT_DATA_MASK);
2828 
2829 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length);
2830 }
2831 
2832 static int ksz886x_cable_test_one_pair(struct phy_device *phydev, int pair)
2833 {
2834 	static const int ethtool_pair[] = {
2835 		ETHTOOL_A_CABLE_PAIR_A,
2836 		ETHTOOL_A_CABLE_PAIR_B,
2837 	};
2838 	int ret, val, mdix;
2839 	u32 fault_length;
2840 
2841 	/* There is no way to choice the pair, like we do one ksz9031.
2842 	 * We can workaround this limitation by using the MDI-X functionality.
2843 	 */
2844 	if (pair == 0)
2845 		mdix = ETH_TP_MDI;
2846 	else
2847 		mdix = ETH_TP_MDI_X;
2848 
2849 	switch (phydev->phy_id & MICREL_PHY_ID_MASK) {
2850 	case PHY_ID_KSZ8081:
2851 		ret = ksz8081_config_mdix(phydev, mdix);
2852 		break;
2853 	case PHY_ID_KSZ886X:
2854 		ret = ksz886x_config_mdix(phydev, mdix);
2855 		break;
2856 	default:
2857 		ret = -ENODEV;
2858 	}
2859 
2860 	if (ret)
2861 		return ret;
2862 
2863 	/* Now we are ready to fire. This command will send a 100ns pulse
2864 	 * to the pair.
2865 	 */
2866 	ret = phy_write(phydev, KSZ8081_LMD, KSZ8081_LMD_ENABLE_TEST);
2867 	if (ret)
2868 		return ret;
2869 
2870 	ret = ksz886x_cable_test_wait_for_completion(phydev);
2871 	if (ret)
2872 		return ret;
2873 
2874 	val = phy_read(phydev, KSZ8081_LMD);
2875 	if (val < 0)
2876 		return val;
2877 
2878 	if (ksz886x_cable_test_failed(val, KSZ8081_LMD_STAT_MASK))
2879 		return -EAGAIN;
2880 
2881 	ret = ethnl_cable_test_result(phydev, ethtool_pair[pair],
2882 				      ksz886x_cable_test_result_trans(val, KSZ8081_LMD_STAT_MASK));
2883 	if (ret)
2884 		return ret;
2885 
2886 	if (!ksz886x_cable_test_fault_length_valid(val, KSZ8081_LMD_STAT_MASK))
2887 		return 0;
2888 
2889 	fault_length = ksz886x_cable_test_fault_length(phydev, val, KSZ8081_LMD_DELTA_TIME_MASK);
2890 
2891 	return ethnl_cable_test_fault_length(phydev, ethtool_pair[pair], fault_length);
2892 }
2893 
2894 static int ksz886x_cable_test_get_status(struct phy_device *phydev,
2895 					 bool *finished)
2896 {
2897 	const struct kszphy_type *type = phydev->drv->driver_data;
2898 	unsigned long pair_mask = type->pair_mask;
2899 	int retries = 20;
2900 	int ret = 0;
2901 	int pair;
2902 
2903 	*finished = false;
2904 
2905 	/* Try harder if link partner is active */
2906 	while (pair_mask && retries--) {
2907 		for_each_set_bit(pair, &pair_mask, 4) {
2908 			if (type->cable_diag_reg == LAN8814_CABLE_DIAG)
2909 				ret = lan8814_cable_test_one_pair(phydev, pair);
2910 			else
2911 				ret = ksz886x_cable_test_one_pair(phydev, pair);
2912 			if (ret == -EAGAIN)
2913 				continue;
2914 			if (ret < 0)
2915 				return ret;
2916 			clear_bit(pair, &pair_mask);
2917 		}
2918 		/* If link partner is in autonegotiation mode it will send 2ms
2919 		 * of FLPs with at least 6ms of silence.
2920 		 * Add 2ms sleep to have better chances to hit this silence.
2921 		 */
2922 		if (pair_mask)
2923 			msleep(2);
2924 	}
2925 
2926 	*finished = true;
2927 
2928 	return ret;
2929 }
2930 
2931 /**
2932  * LAN8814_PAGE_PCS - Selects Extended Page 0.
2933  *
2934  * This page contains timers used for auto-negotiation, debug registers and
2935  * register to configure fast link failure.
2936  */
2937 #define LAN8814_PAGE_PCS 0
2938 
2939 /**
2940  * LAN8814_PAGE_AFE_PMA - Selects Extended Page 1.
2941  *
2942  * This page appears to control the Analog Front-End (AFE) and Physical
2943  * Medium Attachment (PMA) layers. It is used to access registers like
2944  * LAN8814_PD_CONTROLS and LAN8814_LINK_QUALITY.
2945  */
2946 #define LAN8814_PAGE_AFE_PMA 1
2947 
2948 /**
2949  * LAN8814_PAGE_PCS_DIGITAL - Selects Extended Page 2.
2950  *
2951  * This page seems dedicated to the Physical Coding Sublayer (PCS) and other
2952  * digital logic. It is used for MDI-X alignment (LAN8814_ALIGN_SWAP) and EEE
2953  * state (LAN8814_EEE_STATE) in the LAN8814, and is repurposed for statistics
2954  * and self-test counters in the LAN8842.
2955  */
2956 #define LAN8814_PAGE_PCS_DIGITAL 2
2957 
2958 /**
2959  * LAN8814_PAGE_EEE - Selects Extended Page 3.
2960  *
2961  * This page contains EEE registers
2962  */
2963 #define LAN8814_PAGE_EEE 3
2964 
2965 /**
2966  * LAN8814_PAGE_COMMON_REGS - Selects Extended Page 4.
2967  *
2968  * This page contains device-common registers that affect the entire chip.
2969  * It includes controls for chip-level resets, strap status, GPIO,
2970  * QSGMII, the shared 1588 PTP block, and the PVT monitor.
2971  */
2972 #define LAN8814_PAGE_COMMON_REGS 4
2973 
2974 /**
2975  * LAN8814_PAGE_PORT_REGS - Selects Extended Page 5.
2976  *
2977  * This page contains port-specific registers that must be accessed
2978  * on a per-port basis. It includes controls for port LEDs, QSGMII PCS,
2979  * rate adaptation FIFOs, and the per-port 1588 TSU block.
2980  */
2981 #define LAN8814_PAGE_PORT_REGS 5
2982 
2983 /**
2984  * LAN8814_PAGE_POWER_REGS - Selects Extended Page 28.
2985  *
2986  * This page contains analog control registers and power mode registers.
2987  */
2988 #define LAN8814_PAGE_POWER_REGS 28
2989 
2990 /**
2991  * LAN8814_PAGE_SYSTEM_CTRL - Selects Extended Page 31.
2992  *
2993  * This page appears to hold fundamental system or global controls. In the
2994  * driver, it is used by the related LAN8804 to access the
2995  * LAN8814_CLOCK_MANAGEMENT register.
2996  */
2997 #define LAN8814_PAGE_SYSTEM_CTRL 31
2998 
2999 #define LAN_EXT_PAGE_ACCESS_CONTROL			0x16
3000 #define LAN_EXT_PAGE_ACCESS_ADDRESS_DATA		0x17
3001 #define LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC		0x4000
3002 
3003 #define LAN8814_QSGMII_TX_CONFIG			0x35
3004 #define LAN8814_QSGMII_TX_CONFIG_QSGMII			BIT(3)
3005 #define LAN8814_QSGMII_SOFT_RESET			0x43
3006 #define LAN8814_QSGMII_SOFT_RESET_BIT			BIT(0)
3007 #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG		0x13
3008 #define LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA	BIT(3)
3009 #define LAN8814_ALIGN_SWAP				0x4a
3010 #define LAN8814_ALIGN_TX_A_B_SWAP			0x1
3011 #define LAN8814_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
3012 
3013 #define LAN8804_ALIGN_SWAP				0x4a
3014 #define LAN8804_ALIGN_TX_A_B_SWAP			0x1
3015 #define LAN8804_ALIGN_TX_A_B_SWAP_MASK			GENMASK(2, 0)
3016 #define LAN8814_CLOCK_MANAGEMENT			0xd
3017 #define LAN8814_LINK_QUALITY				0x8e
3018 
3019 static int lanphy_read_page_reg(struct phy_device *phydev, int page, u32 addr)
3020 {
3021 	int data;
3022 
3023 	phy_lock_mdio_bus(phydev);
3024 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
3025 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
3026 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
3027 		    (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC));
3028 	data = __phy_read(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA);
3029 	phy_unlock_mdio_bus(phydev);
3030 
3031 	return data;
3032 }
3033 
3034 static int lanphy_write_page_reg(struct phy_device *phydev, int page, u16 addr,
3035 				 u16 val)
3036 {
3037 	phy_lock_mdio_bus(phydev);
3038 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
3039 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
3040 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
3041 		    page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC);
3042 
3043 	val = __phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, val);
3044 	if (val != 0)
3045 		phydev_err(phydev, "Error: phy_write has returned error %d\n",
3046 			   val);
3047 	phy_unlock_mdio_bus(phydev);
3048 	return val;
3049 }
3050 
3051 static int lanphy_modify_page_reg(struct phy_device *phydev, int page, u16 addr,
3052 				  u16 mask, u16 set)
3053 {
3054 	int ret;
3055 
3056 	phy_lock_mdio_bus(phydev);
3057 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL, page);
3058 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA, addr);
3059 	__phy_write(phydev, LAN_EXT_PAGE_ACCESS_CONTROL,
3060 		    (page | LAN_EXT_PAGE_ACCESS_CTRL_EP_FUNC));
3061 	ret = __phy_modify_changed(phydev, LAN_EXT_PAGE_ACCESS_ADDRESS_DATA,
3062 				   mask, set);
3063 	phy_unlock_mdio_bus(phydev);
3064 
3065 	if (ret < 0)
3066 		phydev_err(phydev, "__phy_modify_changed() failed: %pe\n",
3067 			   ERR_PTR(ret));
3068 
3069 	return ret;
3070 }
3071 
3072 static int lan8814_config_ts_intr(struct phy_device *phydev, bool enable)
3073 {
3074 	u16 val = 0;
3075 
3076 	if (enable)
3077 		val = PTP_TSU_INT_EN_PTP_TX_TS_EN_ |
3078 		      PTP_TSU_INT_EN_PTP_TX_TS_OVRFL_EN_ |
3079 		      PTP_TSU_INT_EN_PTP_RX_TS_EN_ |
3080 		      PTP_TSU_INT_EN_PTP_RX_TS_OVRFL_EN_;
3081 
3082 	return lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3083 				     PTP_TSU_INT_EN, val);
3084 }
3085 
3086 static void lan8814_ptp_rx_ts_get(struct phy_device *phydev,
3087 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
3088 {
3089 	*seconds = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3090 					PTP_RX_INGRESS_SEC_HI);
3091 	*seconds = (*seconds << 16) |
3092 		   lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3093 					PTP_RX_INGRESS_SEC_LO);
3094 
3095 	*nano_seconds = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3096 					     PTP_RX_INGRESS_NS_HI);
3097 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
3098 			lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3099 					     PTP_RX_INGRESS_NS_LO);
3100 
3101 	*seq_id = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3102 				       PTP_RX_MSG_HEADER2);
3103 }
3104 
3105 static void lan8814_ptp_tx_ts_get(struct phy_device *phydev,
3106 				  u32 *seconds, u32 *nano_seconds, u16 *seq_id)
3107 {
3108 	*seconds = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3109 					PTP_TX_EGRESS_SEC_HI);
3110 	*seconds = *seconds << 16 |
3111 		   lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3112 					PTP_TX_EGRESS_SEC_LO);
3113 
3114 	*nano_seconds = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3115 					     PTP_TX_EGRESS_NS_HI);
3116 	*nano_seconds = ((*nano_seconds & 0x3fff) << 16) |
3117 			lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3118 					     PTP_TX_EGRESS_NS_LO);
3119 
3120 	*seq_id = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3121 				       PTP_TX_MSG_HEADER2);
3122 }
3123 
3124 static int lan8814_ts_info(struct mii_timestamper *mii_ts, struct kernel_ethtool_ts_info *info)
3125 {
3126 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3127 	struct lan8814_shared_priv *shared = phy_package_get_priv(ptp_priv->phydev);
3128 
3129 	info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE |
3130 				SOF_TIMESTAMPING_RX_HARDWARE |
3131 				SOF_TIMESTAMPING_RAW_HARDWARE;
3132 
3133 	info->phc_index = ptp_clock_index(shared->ptp_clock);
3134 
3135 	info->tx_types =
3136 		(1 << HWTSTAMP_TX_OFF) |
3137 		(1 << HWTSTAMP_TX_ON) |
3138 		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
3139 
3140 	info->rx_filters =
3141 		(1 << HWTSTAMP_FILTER_NONE) |
3142 		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
3143 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
3144 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
3145 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
3146 
3147 	return 0;
3148 }
3149 
3150 static void lan8814_flush_fifo(struct phy_device *phydev, bool egress)
3151 {
3152 	int i;
3153 
3154 	for (i = 0; i < FIFO_SIZE; ++i)
3155 		lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
3156 				     egress ? PTP_TX_MSG_HEADER2 : PTP_RX_MSG_HEADER2);
3157 
3158 	/* Read to clear overflow status bit */
3159 	lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS, PTP_TSU_INT_STS);
3160 }
3161 
3162 static int lan8814_hwtstamp_get(struct mii_timestamper *mii_ts,
3163 				struct kernel_hwtstamp_config *config)
3164 {
3165 	struct kszphy_ptp_priv *ptp_priv =
3166 			  container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3167 
3168 	config->tx_type = ptp_priv->hwts_tx_type;
3169 	config->rx_filter = ptp_priv->rx_filter;
3170 
3171 	return 0;
3172 }
3173 
3174 static int lan8814_hwtstamp_set(struct mii_timestamper *mii_ts,
3175 				struct kernel_hwtstamp_config *config,
3176 				struct netlink_ext_ack *extack)
3177 {
3178 	struct kszphy_ptp_priv *ptp_priv =
3179 			  container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3180 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
3181 	int txcfg = 0, rxcfg = 0;
3182 	int pkt_ts_enable;
3183 
3184 	switch (config->rx_filter) {
3185 	case HWTSTAMP_FILTER_NONE:
3186 		ptp_priv->layer = 0;
3187 		ptp_priv->version = 0;
3188 		break;
3189 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3190 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3191 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3192 		ptp_priv->layer = PTP_CLASS_L4;
3193 		ptp_priv->version = PTP_CLASS_V2;
3194 		break;
3195 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
3196 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
3197 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
3198 		ptp_priv->layer = PTP_CLASS_L2;
3199 		ptp_priv->version = PTP_CLASS_V2;
3200 		break;
3201 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
3202 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
3203 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
3204 		ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
3205 		ptp_priv->version = PTP_CLASS_V2;
3206 		break;
3207 	default:
3208 		return -ERANGE;
3209 	}
3210 
3211 	switch (config->tx_type) {
3212 	case HWTSTAMP_TX_OFF:
3213 	case HWTSTAMP_TX_ON:
3214 	case HWTSTAMP_TX_ONESTEP_SYNC:
3215 		break;
3216 	default:
3217 		return -ERANGE;
3218 	}
3219 
3220 	ptp_priv->hwts_tx_type = config->tx_type;
3221 	ptp_priv->rx_filter = config->rx_filter;
3222 
3223 	if (ptp_priv->layer & PTP_CLASS_L2) {
3224 		rxcfg = PTP_RX_PARSE_CONFIG_LAYER2_EN_;
3225 		txcfg = PTP_TX_PARSE_CONFIG_LAYER2_EN_;
3226 	} else if (ptp_priv->layer & PTP_CLASS_L4) {
3227 		rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_;
3228 		txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_;
3229 	}
3230 	lanphy_write_page_reg(ptp_priv->phydev, LAN8814_PAGE_PORT_REGS,
3231 			      PTP_RX_PARSE_CONFIG, rxcfg);
3232 	lanphy_write_page_reg(ptp_priv->phydev, LAN8814_PAGE_PORT_REGS,
3233 			      PTP_TX_PARSE_CONFIG, txcfg);
3234 
3235 	pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ |
3236 			PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_;
3237 	lanphy_write_page_reg(ptp_priv->phydev, LAN8814_PAGE_PORT_REGS,
3238 			      PTP_RX_TIMESTAMP_EN, pkt_ts_enable);
3239 	lanphy_write_page_reg(ptp_priv->phydev, LAN8814_PAGE_PORT_REGS,
3240 			      PTP_TX_TIMESTAMP_EN, pkt_ts_enable);
3241 
3242 	if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC) {
3243 		lanphy_modify_page_reg(ptp_priv->phydev, LAN8814_PAGE_PORT_REGS,
3244 				       PTP_TX_MOD,
3245 				       PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_,
3246 				       PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_);
3247 	} else if (ptp_priv->hwts_tx_type == HWTSTAMP_TX_ON) {
3248 		lanphy_modify_page_reg(ptp_priv->phydev, LAN8814_PAGE_PORT_REGS,
3249 				       PTP_TX_MOD,
3250 				       PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_,
3251 				       0);
3252 	}
3253 
3254 	if (config->rx_filter != HWTSTAMP_FILTER_NONE)
3255 		lan8814_config_ts_intr(ptp_priv->phydev, true);
3256 	else
3257 		lan8814_config_ts_intr(ptp_priv->phydev, false);
3258 
3259 	/* In case of multiple starts and stops, these needs to be cleared */
3260 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
3261 		list_del(&rx_ts->list);
3262 		kfree(rx_ts);
3263 	}
3264 	skb_queue_purge(&ptp_priv->rx_queue);
3265 	skb_queue_purge(&ptp_priv->tx_queue);
3266 
3267 	lan8814_flush_fifo(ptp_priv->phydev, false);
3268 	lan8814_flush_fifo(ptp_priv->phydev, true);
3269 
3270 	return 0;
3271 }
3272 
3273 static void lan8814_txtstamp(struct mii_timestamper *mii_ts,
3274 			     struct sk_buff *skb, int type)
3275 {
3276 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3277 
3278 	switch (ptp_priv->hwts_tx_type) {
3279 	case HWTSTAMP_TX_ONESTEP_SYNC:
3280 		if (ptp_msg_is_sync(skb, type)) {
3281 			kfree_skb(skb);
3282 			return;
3283 		}
3284 		fallthrough;
3285 	case HWTSTAMP_TX_ON:
3286 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3287 		skb_queue_tail(&ptp_priv->tx_queue, skb);
3288 		break;
3289 	case HWTSTAMP_TX_OFF:
3290 	default:
3291 		kfree_skb(skb);
3292 		break;
3293 	}
3294 }
3295 
3296 static bool lan8814_get_sig_rx(struct sk_buff *skb, u16 *sig)
3297 {
3298 	struct ptp_header *ptp_header;
3299 	u32 type;
3300 
3301 	skb_push(skb, ETH_HLEN);
3302 	type = ptp_classify_raw(skb);
3303 	ptp_header = ptp_parse_header(skb, type);
3304 	skb_pull_inline(skb, ETH_HLEN);
3305 
3306 	if (!ptp_header)
3307 		return false;
3308 
3309 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
3310 	return true;
3311 }
3312 
3313 static bool lan8814_match_rx_skb(struct kszphy_ptp_priv *ptp_priv,
3314 				 struct sk_buff *skb)
3315 {
3316 	struct skb_shared_hwtstamps *shhwtstamps;
3317 	struct lan8814_ptp_rx_ts *rx_ts, *tmp;
3318 	unsigned long flags;
3319 	bool ret = false;
3320 	u16 skb_sig;
3321 
3322 	if (!lan8814_get_sig_rx(skb, &skb_sig))
3323 		return ret;
3324 
3325 	/* Iterate over all RX timestamps and match it with the received skbs */
3326 	spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
3327 	list_for_each_entry_safe(rx_ts, tmp, &ptp_priv->rx_ts_list, list) {
3328 		/* Check if we found the signature we were looking for. */
3329 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
3330 			continue;
3331 
3332 		shhwtstamps = skb_hwtstamps(skb);
3333 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
3334 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds,
3335 						  rx_ts->nsec);
3336 		list_del(&rx_ts->list);
3337 		kfree(rx_ts);
3338 
3339 		ret = true;
3340 		break;
3341 	}
3342 	spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
3343 
3344 	if (ret)
3345 		netif_rx(skb);
3346 	return ret;
3347 }
3348 
3349 static bool lan8814_rxtstamp(struct mii_timestamper *mii_ts, struct sk_buff *skb, int type)
3350 {
3351 	struct kszphy_ptp_priv *ptp_priv =
3352 			container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
3353 
3354 	if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE ||
3355 	    type == PTP_CLASS_NONE)
3356 		return false;
3357 
3358 	if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0)
3359 		return false;
3360 
3361 	/* If we failed to match then add it to the queue for when the timestamp
3362 	 * will come
3363 	 */
3364 	if (!lan8814_match_rx_skb(ptp_priv, skb))
3365 		skb_queue_tail(&ptp_priv->rx_queue, skb);
3366 
3367 	return true;
3368 }
3369 
3370 static void lan8814_ptp_clock_set(struct phy_device *phydev,
3371 				  time64_t sec, u32 nsec)
3372 {
3373 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3374 			      PTP_CLOCK_SET_SEC_LO, lower_16_bits(sec));
3375 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3376 			      PTP_CLOCK_SET_SEC_MID, upper_16_bits(sec));
3377 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3378 			      PTP_CLOCK_SET_SEC_HI, upper_32_bits(sec));
3379 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3380 			      PTP_CLOCK_SET_NS_LO, lower_16_bits(nsec));
3381 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3382 			      PTP_CLOCK_SET_NS_HI, upper_16_bits(nsec));
3383 
3384 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_CMD_CTL,
3385 			      PTP_CMD_CTL_PTP_CLOCK_LOAD_);
3386 }
3387 
3388 static void lan8814_ptp_clock_get(struct phy_device *phydev,
3389 				  time64_t *sec, u32 *nsec)
3390 {
3391 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_CMD_CTL,
3392 			      PTP_CMD_CTL_PTP_CLOCK_READ_);
3393 
3394 	*sec = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3395 				    PTP_CLOCK_READ_SEC_HI);
3396 	*sec <<= 16;
3397 	*sec |= lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3398 				     PTP_CLOCK_READ_SEC_MID);
3399 	*sec <<= 16;
3400 	*sec |= lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3401 				     PTP_CLOCK_READ_SEC_LO);
3402 
3403 	*nsec = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3404 				     PTP_CLOCK_READ_NS_HI);
3405 	*nsec <<= 16;
3406 	*nsec |= lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3407 				      PTP_CLOCK_READ_NS_LO);
3408 }
3409 
3410 static int lan8814_ptpci_gettime64(struct ptp_clock_info *ptpci,
3411 				   struct timespec64 *ts)
3412 {
3413 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
3414 							  ptp_clock_info);
3415 	struct phy_device *phydev = shared->phydev;
3416 	u32 nano_seconds;
3417 	time64_t seconds;
3418 
3419 	mutex_lock(&shared->shared_lock);
3420 	lan8814_ptp_clock_get(phydev, &seconds, &nano_seconds);
3421 	mutex_unlock(&shared->shared_lock);
3422 	ts->tv_sec = seconds;
3423 	ts->tv_nsec = nano_seconds;
3424 
3425 	return 0;
3426 }
3427 
3428 static int lan8814_ptpci_settime64(struct ptp_clock_info *ptpci,
3429 				   const struct timespec64 *ts)
3430 {
3431 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
3432 							  ptp_clock_info);
3433 	struct phy_device *phydev = shared->phydev;
3434 
3435 	mutex_lock(&shared->shared_lock);
3436 	lan8814_ptp_clock_set(phydev, ts->tv_sec, ts->tv_nsec);
3437 	mutex_unlock(&shared->shared_lock);
3438 
3439 	return 0;
3440 }
3441 
3442 static void lan8814_ptp_set_target(struct phy_device *phydev, int event,
3443 				   s64 start_sec, u32 start_nsec)
3444 {
3445 	/* Set the start time */
3446 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3447 			      LAN8814_PTP_CLOCK_TARGET_SEC_LO(event),
3448 			      lower_16_bits(start_sec));
3449 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3450 			      LAN8814_PTP_CLOCK_TARGET_SEC_HI(event),
3451 			      upper_16_bits(start_sec));
3452 
3453 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3454 			      LAN8814_PTP_CLOCK_TARGET_NS_LO(event),
3455 			      lower_16_bits(start_nsec));
3456 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3457 			      LAN8814_PTP_CLOCK_TARGET_NS_HI(event),
3458 			      upper_16_bits(start_nsec) & 0x3fff);
3459 }
3460 
3461 static void lan8814_ptp_update_target(struct phy_device *phydev, time64_t sec)
3462 {
3463 	lan8814_ptp_set_target(phydev, LAN8814_EVENT_A,
3464 			       sec + LAN8814_BUFFER_TIME, 0);
3465 	lan8814_ptp_set_target(phydev, LAN8814_EVENT_B,
3466 			       sec + LAN8814_BUFFER_TIME, 0);
3467 }
3468 
3469 static void lan8814_ptp_clock_step(struct phy_device *phydev,
3470 				   s64 time_step_ns)
3471 {
3472 	u32 nano_seconds_step;
3473 	u64 abs_time_step_ns;
3474 	time64_t set_seconds;
3475 	u32 nano_seconds;
3476 	u32 remainder;
3477 	s32 seconds;
3478 
3479 	if (time_step_ns >  15000000000LL) {
3480 		/* convert to clock set */
3481 		lan8814_ptp_clock_get(phydev, &set_seconds, &nano_seconds);
3482 		set_seconds += div_u64_rem(time_step_ns, 1000000000LL,
3483 					   &remainder);
3484 		nano_seconds += remainder;
3485 		if (nano_seconds >= 1000000000) {
3486 			set_seconds++;
3487 			nano_seconds -= 1000000000;
3488 		}
3489 		lan8814_ptp_clock_set(phydev, set_seconds, nano_seconds);
3490 		lan8814_ptp_update_target(phydev, set_seconds);
3491 		return;
3492 	} else if (time_step_ns < -15000000000LL) {
3493 		/* convert to clock set */
3494 		time_step_ns = -time_step_ns;
3495 
3496 		lan8814_ptp_clock_get(phydev, &set_seconds, &nano_seconds);
3497 		set_seconds -= div_u64_rem(time_step_ns, 1000000000LL,
3498 					   &remainder);
3499 		nano_seconds_step = remainder;
3500 		if (nano_seconds < nano_seconds_step) {
3501 			set_seconds--;
3502 			nano_seconds += 1000000000;
3503 		}
3504 		nano_seconds -= nano_seconds_step;
3505 		lan8814_ptp_clock_set(phydev, set_seconds, nano_seconds);
3506 		lan8814_ptp_update_target(phydev, set_seconds);
3507 		return;
3508 	}
3509 
3510 	/* do clock step */
3511 	if (time_step_ns >= 0) {
3512 		abs_time_step_ns = (u64)time_step_ns;
3513 		seconds = (s32)div_u64_rem(abs_time_step_ns, 1000000000,
3514 					   &remainder);
3515 		nano_seconds = remainder;
3516 	} else {
3517 		abs_time_step_ns = (u64)(-time_step_ns);
3518 		seconds = -((s32)div_u64_rem(abs_time_step_ns, 1000000000,
3519 			    &remainder));
3520 		nano_seconds = remainder;
3521 		if (nano_seconds > 0) {
3522 			/* subtracting nano seconds is not allowed
3523 			 * convert to subtracting from seconds,
3524 			 * and adding to nanoseconds
3525 			 */
3526 			seconds--;
3527 			nano_seconds = (1000000000 - nano_seconds);
3528 		}
3529 	}
3530 
3531 	if (nano_seconds > 0) {
3532 		/* add 8 ns to cover the likely normal increment */
3533 		nano_seconds += 8;
3534 	}
3535 
3536 	if (nano_seconds >= 1000000000) {
3537 		/* carry into seconds */
3538 		seconds++;
3539 		nano_seconds -= 1000000000;
3540 	}
3541 
3542 	while (seconds) {
3543 		u32 nsec;
3544 
3545 		if (seconds > 0) {
3546 			u32 adjustment_value = (u32)seconds;
3547 			u16 adjustment_value_lo, adjustment_value_hi;
3548 
3549 			if (adjustment_value > 0xF)
3550 				adjustment_value = 0xF;
3551 
3552 			adjustment_value_lo = adjustment_value & 0xffff;
3553 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
3554 
3555 			lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3556 					      PTP_LTC_STEP_ADJ_LO,
3557 					      adjustment_value_lo);
3558 			lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3559 					      PTP_LTC_STEP_ADJ_HI,
3560 					      PTP_LTC_STEP_ADJ_DIR_ |
3561 					      adjustment_value_hi);
3562 			seconds -= ((s32)adjustment_value);
3563 
3564 			lan8814_ptp_clock_get(phydev, &set_seconds, &nsec);
3565 			set_seconds -= adjustment_value;
3566 			lan8814_ptp_update_target(phydev, set_seconds);
3567 		} else {
3568 			u32 adjustment_value = (u32)(-seconds);
3569 			u16 adjustment_value_lo, adjustment_value_hi;
3570 
3571 			if (adjustment_value > 0xF)
3572 				adjustment_value = 0xF;
3573 
3574 			adjustment_value_lo = adjustment_value & 0xffff;
3575 			adjustment_value_hi = (adjustment_value >> 16) & 0x3fff;
3576 
3577 			lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3578 					      PTP_LTC_STEP_ADJ_LO,
3579 					      adjustment_value_lo);
3580 			lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3581 					      PTP_LTC_STEP_ADJ_HI,
3582 					      adjustment_value_hi);
3583 			seconds += ((s32)adjustment_value);
3584 
3585 			lan8814_ptp_clock_get(phydev, &set_seconds, &nsec);
3586 			set_seconds += adjustment_value;
3587 			lan8814_ptp_update_target(phydev, set_seconds);
3588 		}
3589 		lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3590 				      PTP_CMD_CTL, PTP_CMD_CTL_PTP_LTC_STEP_SEC_);
3591 	}
3592 	if (nano_seconds) {
3593 		u16 nano_seconds_lo;
3594 		u16 nano_seconds_hi;
3595 
3596 		nano_seconds_lo = nano_seconds & 0xffff;
3597 		nano_seconds_hi = (nano_seconds >> 16) & 0x3fff;
3598 
3599 		lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3600 				      PTP_LTC_STEP_ADJ_LO,
3601 				      nano_seconds_lo);
3602 		lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3603 				      PTP_LTC_STEP_ADJ_HI,
3604 				      PTP_LTC_STEP_ADJ_DIR_ |
3605 				      nano_seconds_hi);
3606 		lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_CMD_CTL,
3607 				      PTP_CMD_CTL_PTP_LTC_STEP_NSEC_);
3608 	}
3609 }
3610 
3611 static int lan8814_ptpci_adjtime(struct ptp_clock_info *ptpci, s64 delta)
3612 {
3613 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
3614 							  ptp_clock_info);
3615 	struct phy_device *phydev = shared->phydev;
3616 
3617 	mutex_lock(&shared->shared_lock);
3618 	lan8814_ptp_clock_step(phydev, delta);
3619 	mutex_unlock(&shared->shared_lock);
3620 
3621 	return 0;
3622 }
3623 
3624 static int lan8814_ptpci_adjfine(struct ptp_clock_info *ptpci, long scaled_ppm)
3625 {
3626 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
3627 							  ptp_clock_info);
3628 	struct phy_device *phydev = shared->phydev;
3629 	u16 kszphy_rate_adj_lo, kszphy_rate_adj_hi;
3630 	bool positive = true;
3631 	u32 kszphy_rate_adj;
3632 
3633 	if (scaled_ppm < 0) {
3634 		scaled_ppm = -scaled_ppm;
3635 		positive = false;
3636 	}
3637 
3638 	kszphy_rate_adj = LAN8814_1PPM_FORMAT * (scaled_ppm >> 16);
3639 	kszphy_rate_adj += (LAN8814_1PPM_FORMAT * (0xffff & scaled_ppm)) >> 16;
3640 
3641 	kszphy_rate_adj_lo = kszphy_rate_adj & 0xffff;
3642 	kszphy_rate_adj_hi = (kszphy_rate_adj >> 16) & 0x3fff;
3643 
3644 	if (positive)
3645 		kszphy_rate_adj_hi |= PTP_CLOCK_RATE_ADJ_DIR_;
3646 
3647 	mutex_lock(&shared->shared_lock);
3648 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_CLOCK_RATE_ADJ_HI,
3649 			      kszphy_rate_adj_hi);
3650 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_CLOCK_RATE_ADJ_LO,
3651 			      kszphy_rate_adj_lo);
3652 	mutex_unlock(&shared->shared_lock);
3653 
3654 	return 0;
3655 }
3656 
3657 static void lan8814_ptp_set_reload(struct phy_device *phydev, int event,
3658 				   s64 period_sec, u32 period_nsec)
3659 {
3660 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3661 			      LAN8814_PTP_CLOCK_TARGET_RELOAD_SEC_LO(event),
3662 			      lower_16_bits(period_sec));
3663 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3664 			      LAN8814_PTP_CLOCK_TARGET_RELOAD_SEC_HI(event),
3665 			      upper_16_bits(period_sec));
3666 
3667 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3668 			      LAN8814_PTP_CLOCK_TARGET_RELOAD_NS_LO(event),
3669 			      lower_16_bits(period_nsec));
3670 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3671 			      LAN8814_PTP_CLOCK_TARGET_RELOAD_NS_HI(event),
3672 			      upper_16_bits(period_nsec) & 0x3fff);
3673 }
3674 
3675 static void lan8814_ptp_enable_event(struct phy_device *phydev, int event,
3676 				     int pulse_width)
3677 {
3678 	/* Set the pulse width of the event,
3679 	 * Make sure that the target clock will be incremented each time when
3680 	 * local time reaches or pass it
3681 	 * Set the polarity high
3682 	 */
3683 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, LAN8814_PTP_GENERAL_CONFIG,
3684 			       LAN8814_PTP_GENERAL_CONFIG_LTC_EVENT_MASK(event) |
3685 			       LAN8814_PTP_GENERAL_CONFIG_LTC_EVENT_SET(event, pulse_width) |
3686 			       LAN8814_PTP_GENERAL_CONFIG_RELOAD_ADD_X(event) |
3687 			       LAN8814_PTP_GENERAL_CONFIG_POLARITY_X(event),
3688 			       LAN8814_PTP_GENERAL_CONFIG_LTC_EVENT_SET(event, pulse_width) |
3689 			       LAN8814_PTP_GENERAL_CONFIG_POLARITY_X(event));
3690 }
3691 
3692 static void lan8814_ptp_disable_event(struct phy_device *phydev, int event)
3693 {
3694 	/* Set target to too far in the future, effectively disabling it */
3695 	lan8814_ptp_set_target(phydev, event, 0xFFFFFFFF, 0);
3696 
3697 	/* And then reload once it reaches the target */
3698 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, LAN8814_PTP_GENERAL_CONFIG,
3699 			       LAN8814_PTP_GENERAL_CONFIG_RELOAD_ADD_X(event),
3700 			       LAN8814_PTP_GENERAL_CONFIG_RELOAD_ADD_X(event));
3701 }
3702 
3703 static void lan8814_ptp_perout_off(struct phy_device *phydev, int pin)
3704 {
3705 	/* Disable gpio alternate function,
3706 	 * 1: select as gpio,
3707 	 * 0: select alt func
3708 	 */
3709 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3710 			       LAN8814_GPIO_EN_ADDR(pin),
3711 			       LAN8814_GPIO_EN_BIT(pin),
3712 			       LAN8814_GPIO_EN_BIT(pin));
3713 
3714 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3715 			       LAN8814_GPIO_DIR_ADDR(pin),
3716 			       LAN8814_GPIO_DIR_BIT(pin),
3717 			       0);
3718 
3719 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3720 			       LAN8814_GPIO_BUF_ADDR(pin),
3721 			       LAN8814_GPIO_BUF_BIT(pin),
3722 			       0);
3723 }
3724 
3725 static void lan8814_ptp_perout_on(struct phy_device *phydev, int pin)
3726 {
3727 	/* Set as gpio output */
3728 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3729 			       LAN8814_GPIO_DIR_ADDR(pin),
3730 			       LAN8814_GPIO_DIR_BIT(pin),
3731 			       LAN8814_GPIO_DIR_BIT(pin));
3732 
3733 	/* Enable gpio 0:for alternate function, 1:gpio */
3734 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3735 			       LAN8814_GPIO_EN_ADDR(pin),
3736 			       LAN8814_GPIO_EN_BIT(pin),
3737 			       0);
3738 
3739 	/* Set buffer type to push pull */
3740 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3741 			       LAN8814_GPIO_BUF_ADDR(pin),
3742 			       LAN8814_GPIO_BUF_BIT(pin),
3743 			       LAN8814_GPIO_BUF_BIT(pin));
3744 }
3745 
3746 static int lan8814_ptp_perout(struct ptp_clock_info *ptpci,
3747 			      struct ptp_clock_request *rq, int on)
3748 {
3749 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
3750 							  ptp_clock_info);
3751 	struct phy_device *phydev = shared->phydev;
3752 	struct timespec64 ts_on, ts_period;
3753 	s64 on_nsec, period_nsec;
3754 	int pulse_width;
3755 	int pin, event;
3756 
3757 	mutex_lock(&shared->shared_lock);
3758 	event = rq->perout.index;
3759 	pin = ptp_find_pin(shared->ptp_clock, PTP_PF_PEROUT, event);
3760 	if (pin < 0 || pin >= LAN8814_PTP_PEROUT_NUM) {
3761 		mutex_unlock(&shared->shared_lock);
3762 		return -EBUSY;
3763 	}
3764 
3765 	if (!on) {
3766 		lan8814_ptp_perout_off(phydev, pin);
3767 		lan8814_ptp_disable_event(phydev, event);
3768 		mutex_unlock(&shared->shared_lock);
3769 		return 0;
3770 	}
3771 
3772 	ts_on.tv_sec = rq->perout.on.sec;
3773 	ts_on.tv_nsec = rq->perout.on.nsec;
3774 	on_nsec = timespec64_to_ns(&ts_on);
3775 
3776 	ts_period.tv_sec = rq->perout.period.sec;
3777 	ts_period.tv_nsec = rq->perout.period.nsec;
3778 	period_nsec = timespec64_to_ns(&ts_period);
3779 
3780 	if (period_nsec < 200) {
3781 		pr_warn_ratelimited("%s: perout period too small, minimum is 200 nsec\n",
3782 				    phydev_name(phydev));
3783 		mutex_unlock(&shared->shared_lock);
3784 		return -EOPNOTSUPP;
3785 	}
3786 
3787 	if (on_nsec >= period_nsec) {
3788 		pr_warn_ratelimited("%s: pulse width must be smaller than period\n",
3789 				    phydev_name(phydev));
3790 		mutex_unlock(&shared->shared_lock);
3791 		return -EINVAL;
3792 	}
3793 
3794 	switch (on_nsec) {
3795 	case 200000000:
3796 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_200MS;
3797 		break;
3798 	case 100000000:
3799 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100MS;
3800 		break;
3801 	case 50000000:
3802 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50MS;
3803 		break;
3804 	case 10000000:
3805 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10MS;
3806 		break;
3807 	case 5000000:
3808 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5MS;
3809 		break;
3810 	case 1000000:
3811 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1MS;
3812 		break;
3813 	case 500000:
3814 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500US;
3815 		break;
3816 	case 100000:
3817 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100US;
3818 		break;
3819 	case 50000:
3820 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50US;
3821 		break;
3822 	case 10000:
3823 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10US;
3824 		break;
3825 	case 5000:
3826 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5US;
3827 		break;
3828 	case 1000:
3829 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1US;
3830 		break;
3831 	case 500:
3832 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500NS;
3833 		break;
3834 	case 100:
3835 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS;
3836 		break;
3837 	default:
3838 		pr_warn_ratelimited("%s: Use default duty cycle of 100ns\n",
3839 				    phydev_name(phydev));
3840 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS;
3841 		break;
3842 	}
3843 
3844 	/* Configure to pulse every period */
3845 	lan8814_ptp_enable_event(phydev, event, pulse_width);
3846 	lan8814_ptp_set_target(phydev, event, rq->perout.start.sec,
3847 			       rq->perout.start.nsec);
3848 	lan8814_ptp_set_reload(phydev, event, rq->perout.period.sec,
3849 			       rq->perout.period.nsec);
3850 	lan8814_ptp_perout_on(phydev, pin);
3851 	mutex_unlock(&shared->shared_lock);
3852 
3853 	return 0;
3854 }
3855 
3856 static void lan8814_ptp_extts_on(struct phy_device *phydev, int pin, u32 flags)
3857 {
3858 	/* Set as gpio input */
3859 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3860 			       LAN8814_GPIO_DIR_ADDR(pin),
3861 			       LAN8814_GPIO_DIR_BIT(pin),
3862 			       0);
3863 
3864 	/* Map the pin to ltc pin 0 of the capture map registers */
3865 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3866 			       PTP_GPIO_CAP_MAP_LO, pin, pin);
3867 
3868 	/* Enable capture on the edges of the ltc pin */
3869 	if (flags & PTP_RISING_EDGE)
3870 		lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3871 				       PTP_GPIO_CAP_EN,
3872 				       PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(0),
3873 				       PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(0));
3874 	if (flags & PTP_FALLING_EDGE)
3875 		lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3876 				       PTP_GPIO_CAP_EN,
3877 				       PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(0),
3878 				       PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(0));
3879 
3880 	/* Enable interrupt top interrupt */
3881 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_COMMON_INT_ENA,
3882 			       PTP_COMMON_INT_ENA_GPIO_CAP_EN,
3883 			       PTP_COMMON_INT_ENA_GPIO_CAP_EN);
3884 }
3885 
3886 static void lan8814_ptp_extts_off(struct phy_device *phydev, int pin)
3887 {
3888 	/* Set as gpio out */
3889 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3890 			       LAN8814_GPIO_DIR_ADDR(pin),
3891 			       LAN8814_GPIO_DIR_BIT(pin),
3892 			       LAN8814_GPIO_DIR_BIT(pin));
3893 
3894 	/* Enable alternate, 0:for alternate function, 1:gpio */
3895 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3896 			       LAN8814_GPIO_EN_ADDR(pin),
3897 			       LAN8814_GPIO_EN_BIT(pin),
3898 			       0);
3899 
3900 	/* Clear the mapping of pin to registers 0 of the capture registers */
3901 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
3902 			       PTP_GPIO_CAP_MAP_LO,
3903 			       GENMASK(3, 0),
3904 			       0);
3905 
3906 	/* Disable capture on both of the edges */
3907 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_GPIO_CAP_EN,
3908 			       PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(pin) |
3909 			       PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(pin),
3910 			       0);
3911 
3912 	/* Disable interrupt top interrupt */
3913 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_COMMON_INT_ENA,
3914 			       PTP_COMMON_INT_ENA_GPIO_CAP_EN,
3915 			       0);
3916 }
3917 
3918 static int lan8814_ptp_extts(struct ptp_clock_info *ptpci,
3919 			     struct ptp_clock_request *rq, int on)
3920 {
3921 	struct lan8814_shared_priv *shared = container_of(ptpci, struct lan8814_shared_priv,
3922 							  ptp_clock_info);
3923 	struct phy_device *phydev = shared->phydev;
3924 	int pin;
3925 
3926 	pin = ptp_find_pin(shared->ptp_clock, PTP_PF_EXTTS,
3927 			   rq->extts.index);
3928 	if (pin == -1 || pin != LAN8814_PTP_EXTTS_NUM)
3929 		return -EINVAL;
3930 
3931 	mutex_lock(&shared->shared_lock);
3932 	if (on)
3933 		lan8814_ptp_extts_on(phydev, pin, rq->extts.flags);
3934 	else
3935 		lan8814_ptp_extts_off(phydev, pin);
3936 
3937 	mutex_unlock(&shared->shared_lock);
3938 
3939 	return 0;
3940 }
3941 
3942 static int lan8814_ptpci_enable(struct ptp_clock_info *ptpci,
3943 				struct ptp_clock_request *rq, int on)
3944 {
3945 	switch (rq->type) {
3946 	case PTP_CLK_REQ_PEROUT:
3947 		return lan8814_ptp_perout(ptpci, rq, on);
3948 	case PTP_CLK_REQ_EXTTS:
3949 		return lan8814_ptp_extts(ptpci, rq, on);
3950 	default:
3951 		return -EINVAL;
3952 	}
3953 }
3954 
3955 static int lan8814_ptpci_verify(struct ptp_clock_info *ptp, unsigned int pin,
3956 				enum ptp_pin_function func, unsigned int chan)
3957 {
3958 	switch (func) {
3959 	case PTP_PF_NONE:
3960 	case PTP_PF_PEROUT:
3961 		/* Only pins 0 and 1 can generate perout signals. And for pin 0
3962 		 * there is only chan 0 (event A) and for pin 1 there is only
3963 		 * chan 1 (event B)
3964 		 */
3965 		if (pin >= LAN8814_PTP_PEROUT_NUM || pin != chan)
3966 			return -1;
3967 		break;
3968 	case PTP_PF_EXTTS:
3969 		if (pin != LAN8814_PTP_EXTTS_NUM)
3970 			return -1;
3971 		break;
3972 	default:
3973 		return -1;
3974 	}
3975 
3976 	return 0;
3977 }
3978 
3979 static bool lan8814_get_sig_tx(struct sk_buff *skb, u16 *sig)
3980 {
3981 	struct ptp_header *ptp_header;
3982 	u32 type;
3983 
3984 	type = ptp_classify_raw(skb);
3985 	ptp_header = ptp_parse_header(skb, type);
3986 
3987 	if (!ptp_header)
3988 		return false;
3989 
3990 	*sig = (__force u16)(ntohs(ptp_header->sequence_id));
3991 	return true;
3992 }
3993 
3994 static void lan8814_match_tx_skb(struct kszphy_ptp_priv *ptp_priv,
3995 				 u32 seconds, u32 nsec, u16 seq_id)
3996 {
3997 	struct skb_shared_hwtstamps shhwtstamps;
3998 	struct sk_buff *skb, *skb_tmp;
3999 	unsigned long flags;
4000 	bool ret = false;
4001 	u16 skb_sig;
4002 
4003 	spin_lock_irqsave(&ptp_priv->tx_queue.lock, flags);
4004 	skb_queue_walk_safe(&ptp_priv->tx_queue, skb, skb_tmp) {
4005 		if (!lan8814_get_sig_tx(skb, &skb_sig))
4006 			continue;
4007 
4008 		if (memcmp(&skb_sig, &seq_id, sizeof(seq_id)))
4009 			continue;
4010 
4011 		__skb_unlink(skb, &ptp_priv->tx_queue);
4012 		ret = true;
4013 		break;
4014 	}
4015 	spin_unlock_irqrestore(&ptp_priv->tx_queue.lock, flags);
4016 
4017 	if (ret) {
4018 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
4019 		shhwtstamps.hwtstamp = ktime_set(seconds, nsec);
4020 		skb_complete_tx_timestamp(skb, &shhwtstamps);
4021 	}
4022 }
4023 
4024 static void lan8814_dequeue_tx_skb(struct kszphy_ptp_priv *ptp_priv)
4025 {
4026 	struct phy_device *phydev = ptp_priv->phydev;
4027 	u32 seconds, nsec;
4028 	u16 seq_id;
4029 
4030 	lan8814_ptp_tx_ts_get(phydev, &seconds, &nsec, &seq_id);
4031 	lan8814_match_tx_skb(ptp_priv, seconds, nsec, seq_id);
4032 }
4033 
4034 static void lan8814_get_tx_ts(struct kszphy_ptp_priv *ptp_priv)
4035 {
4036 	struct phy_device *phydev = ptp_priv->phydev;
4037 	u32 reg;
4038 
4039 	do {
4040 		lan8814_dequeue_tx_skb(ptp_priv);
4041 
4042 		/* If other timestamps are available in the FIFO,
4043 		 * process them.
4044 		 */
4045 		reg = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4046 					   PTP_CAP_INFO);
4047 	} while (PTP_CAP_INFO_TX_TS_CNT_GET_(reg) > 0);
4048 }
4049 
4050 static bool lan8814_match_skb(struct kszphy_ptp_priv *ptp_priv,
4051 			      struct lan8814_ptp_rx_ts *rx_ts)
4052 {
4053 	struct skb_shared_hwtstamps *shhwtstamps;
4054 	struct sk_buff *skb, *skb_tmp;
4055 	unsigned long flags;
4056 	bool ret = false;
4057 	u16 skb_sig;
4058 
4059 	spin_lock_irqsave(&ptp_priv->rx_queue.lock, flags);
4060 	skb_queue_walk_safe(&ptp_priv->rx_queue, skb, skb_tmp) {
4061 		if (!lan8814_get_sig_rx(skb, &skb_sig))
4062 			continue;
4063 
4064 		if (memcmp(&skb_sig, &rx_ts->seq_id, sizeof(rx_ts->seq_id)))
4065 			continue;
4066 
4067 		__skb_unlink(skb, &ptp_priv->rx_queue);
4068 
4069 		ret = true;
4070 		break;
4071 	}
4072 	spin_unlock_irqrestore(&ptp_priv->rx_queue.lock, flags);
4073 
4074 	if (ret) {
4075 		shhwtstamps = skb_hwtstamps(skb);
4076 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
4077 		shhwtstamps->hwtstamp = ktime_set(rx_ts->seconds, rx_ts->nsec);
4078 		netif_rx(skb);
4079 	}
4080 
4081 	return ret;
4082 }
4083 
4084 static void lan8814_match_rx_ts(struct kszphy_ptp_priv *ptp_priv,
4085 				struct lan8814_ptp_rx_ts *rx_ts)
4086 {
4087 	unsigned long flags;
4088 
4089 	/* If we failed to match the skb add it to the queue for when
4090 	 * the frame will come
4091 	 */
4092 	if (!lan8814_match_skb(ptp_priv, rx_ts)) {
4093 		spin_lock_irqsave(&ptp_priv->rx_ts_lock, flags);
4094 		list_add(&rx_ts->list, &ptp_priv->rx_ts_list);
4095 		spin_unlock_irqrestore(&ptp_priv->rx_ts_lock, flags);
4096 	} else {
4097 		kfree(rx_ts);
4098 	}
4099 }
4100 
4101 static void lan8814_get_rx_ts(struct kszphy_ptp_priv *ptp_priv)
4102 {
4103 	struct phy_device *phydev = ptp_priv->phydev;
4104 	struct lan8814_ptp_rx_ts *rx_ts;
4105 	u32 reg;
4106 
4107 	do {
4108 		rx_ts = kzalloc(sizeof(*rx_ts), GFP_KERNEL);
4109 		if (!rx_ts)
4110 			return;
4111 
4112 		lan8814_ptp_rx_ts_get(phydev, &rx_ts->seconds, &rx_ts->nsec,
4113 				      &rx_ts->seq_id);
4114 		lan8814_match_rx_ts(ptp_priv, rx_ts);
4115 
4116 		/* If other timestamps are available in the FIFO,
4117 		 * process them.
4118 		 */
4119 		reg = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4120 					   PTP_CAP_INFO);
4121 	} while (PTP_CAP_INFO_RX_TS_CNT_GET_(reg) > 0);
4122 }
4123 
4124 static void lan8814_handle_ptp_interrupt(struct phy_device *phydev, u16 status)
4125 {
4126 	struct kszphy_priv *priv = phydev->priv;
4127 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
4128 
4129 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_)
4130 		lan8814_get_tx_ts(ptp_priv);
4131 
4132 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_)
4133 		lan8814_get_rx_ts(ptp_priv);
4134 
4135 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) {
4136 		lan8814_flush_fifo(phydev, true);
4137 		skb_queue_purge(&ptp_priv->tx_queue);
4138 	}
4139 
4140 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) {
4141 		lan8814_flush_fifo(phydev, false);
4142 		skb_queue_purge(&ptp_priv->rx_queue);
4143 	}
4144 }
4145 
4146 static int lan8814_gpio_process_cap(struct lan8814_shared_priv *shared)
4147 {
4148 	struct phy_device *phydev = shared->phydev;
4149 	struct ptp_clock_event ptp_event = {0};
4150 	unsigned long nsec;
4151 	s64 sec;
4152 	u16 tmp;
4153 
4154 	/* This is 0 because whatever was the input pin it was mapped it to
4155 	 * ltc gpio pin 0
4156 	 */
4157 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_GPIO_SEL,
4158 			       PTP_GPIO_SEL_GPIO_SEL(0),
4159 			       PTP_GPIO_SEL_GPIO_SEL(0));
4160 
4161 	tmp = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4162 				   PTP_GPIO_CAP_STS);
4163 	if (!(tmp & PTP_GPIO_CAP_STS_PTP_GPIO_RE_STS(0)) &&
4164 	    !(tmp & PTP_GPIO_CAP_STS_PTP_GPIO_FE_STS(0)))
4165 		return -1;
4166 
4167 	if (tmp & BIT(0)) {
4168 		sec = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4169 					   PTP_GPIO_RE_LTC_SEC_HI_CAP);
4170 		sec <<= 16;
4171 		sec |= lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4172 					    PTP_GPIO_RE_LTC_SEC_LO_CAP);
4173 
4174 		nsec = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4175 					    PTP_GPIO_RE_LTC_NS_HI_CAP) & 0x3fff;
4176 		nsec <<= 16;
4177 		nsec |= lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4178 					     PTP_GPIO_RE_LTC_NS_LO_CAP);
4179 	} else {
4180 		sec = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4181 					   PTP_GPIO_FE_LTC_SEC_HI_CAP);
4182 		sec <<= 16;
4183 		sec |= lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4184 					    PTP_GPIO_FE_LTC_SEC_LO_CAP);
4185 
4186 		nsec = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4187 					    PTP_GPIO_FE_LTC_NS_HI_CAP) & 0x3fff;
4188 		nsec <<= 16;
4189 		nsec |= lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4190 					     PTP_GPIO_RE_LTC_NS_LO_CAP);
4191 	}
4192 
4193 	ptp_event.index = 0;
4194 	ptp_event.timestamp = ktime_set(sec, nsec);
4195 	ptp_event.type = PTP_CLOCK_EXTTS;
4196 	ptp_clock_event(shared->ptp_clock, &ptp_event);
4197 
4198 	return 0;
4199 }
4200 
4201 static int lan8814_handle_gpio_interrupt(struct phy_device *phydev, u16 status)
4202 {
4203 	struct lan8814_shared_priv *shared = phy_package_get_priv(phydev);
4204 	int ret;
4205 
4206 	mutex_lock(&shared->shared_lock);
4207 	ret = lan8814_gpio_process_cap(shared);
4208 	mutex_unlock(&shared->shared_lock);
4209 
4210 	return ret;
4211 }
4212 
4213 static int lan8804_config_init(struct phy_device *phydev)
4214 {
4215 	/* MDI-X setting for swap A,B transmit */
4216 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_PCS_DIGITAL, LAN8804_ALIGN_SWAP,
4217 			       LAN8804_ALIGN_TX_A_B_SWAP_MASK,
4218 			       LAN8804_ALIGN_TX_A_B_SWAP);
4219 
4220 	/* Make sure that the PHY will not stop generating the clock when the
4221 	 * link partner goes down
4222 	 */
4223 	lanphy_write_page_reg(phydev, LAN8814_PAGE_SYSTEM_CTRL,
4224 			      LAN8814_CLOCK_MANAGEMENT, 0x27e);
4225 	lanphy_read_page_reg(phydev, LAN8814_PAGE_AFE_PMA, LAN8814_LINK_QUALITY);
4226 
4227 	return 0;
4228 }
4229 
4230 static irqreturn_t lan8804_handle_interrupt(struct phy_device *phydev)
4231 {
4232 	int status;
4233 
4234 	status = phy_read(phydev, LAN8814_INTS);
4235 	if (status < 0) {
4236 		phy_error(phydev);
4237 		return IRQ_NONE;
4238 	}
4239 
4240 	if (status > 0)
4241 		phy_trigger_machine(phydev);
4242 
4243 	return IRQ_HANDLED;
4244 }
4245 
4246 #define LAN8804_OUTPUT_CONTROL			25
4247 #define LAN8804_OUTPUT_CONTROL_INTR_BUFFER	BIT(14)
4248 #define LAN8804_CONTROL				31
4249 #define LAN8804_CONTROL_INTR_POLARITY		BIT(14)
4250 
4251 static int lan8804_config_intr(struct phy_device *phydev)
4252 {
4253 	int err;
4254 
4255 	/* This is an internal PHY of lan966x and is not possible to change the
4256 	 * polarity on the GIC found in lan966x, therefore change the polarity
4257 	 * of the interrupt in the PHY from being active low instead of active
4258 	 * high.
4259 	 */
4260 	phy_write(phydev, LAN8804_CONTROL, LAN8804_CONTROL_INTR_POLARITY);
4261 
4262 	/* By default interrupt buffer is open-drain in which case the interrupt
4263 	 * can be active only low. Therefore change the interrupt buffer to be
4264 	 * push-pull to be able to change interrupt polarity
4265 	 */
4266 	phy_write(phydev, LAN8804_OUTPUT_CONTROL,
4267 		  LAN8804_OUTPUT_CONTROL_INTR_BUFFER);
4268 
4269 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
4270 		err = phy_read(phydev, LAN8814_INTS);
4271 		if (err < 0)
4272 			return err;
4273 
4274 		err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
4275 		if (err)
4276 			return err;
4277 	} else {
4278 		err = phy_write(phydev, LAN8814_INTC, 0);
4279 		if (err)
4280 			return err;
4281 
4282 		err = phy_read(phydev, LAN8814_INTS);
4283 		if (err < 0)
4284 			return err;
4285 	}
4286 
4287 	return 0;
4288 }
4289 
4290 /* Check if the PHY has 1588 support. There are multiple skus of the PHY and
4291  * some of them support PTP while others don't support it. This function will
4292  * return true is the sku supports it, otherwise will return false.
4293  */
4294 static bool lan8814_has_ptp(struct phy_device *phydev)
4295 {
4296 	struct kszphy_priv *priv = phydev->priv;
4297 
4298 	return priv->is_ptp_available;
4299 }
4300 
4301 static irqreturn_t lan8814_handle_interrupt(struct phy_device *phydev)
4302 {
4303 	int ret = IRQ_NONE;
4304 	int irq_status;
4305 
4306 	irq_status = phy_read(phydev, LAN8814_INTS);
4307 	if (irq_status < 0) {
4308 		phy_error(phydev);
4309 		return IRQ_NONE;
4310 	}
4311 
4312 	if (irq_status & LAN8814_INT_LINK) {
4313 		phy_trigger_machine(phydev);
4314 		ret = IRQ_HANDLED;
4315 	}
4316 
4317 	if (!lan8814_has_ptp(phydev))
4318 		return ret;
4319 
4320 	while (true) {
4321 		irq_status = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4322 						  PTP_TSU_INT_STS);
4323 		if (!irq_status)
4324 			break;
4325 
4326 		lan8814_handle_ptp_interrupt(phydev, irq_status);
4327 		ret = IRQ_HANDLED;
4328 	}
4329 
4330 	if (!lan8814_handle_gpio_interrupt(phydev, irq_status))
4331 		ret = IRQ_HANDLED;
4332 
4333 	return ret;
4334 }
4335 
4336 static int lan8814_ack_interrupt(struct phy_device *phydev)
4337 {
4338 	/* bit[12..0] int status, which is a read and clear register. */
4339 	int rc;
4340 
4341 	rc = phy_read(phydev, LAN8814_INTS);
4342 
4343 	return (rc < 0) ? rc : 0;
4344 }
4345 
4346 static int lan8814_config_intr(struct phy_device *phydev)
4347 {
4348 	int err;
4349 
4350 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, LAN8814_INTR_CTRL_REG,
4351 			      LAN8814_INTR_CTRL_REG_POLARITY |
4352 			      LAN8814_INTR_CTRL_REG_INTR_ENABLE);
4353 
4354 	/* enable / disable interrupts */
4355 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
4356 		err = lan8814_ack_interrupt(phydev);
4357 		if (err)
4358 			return err;
4359 
4360 		err = phy_write(phydev, LAN8814_INTC, LAN8814_INT_LINK);
4361 	} else {
4362 		err = phy_write(phydev, LAN8814_INTC, 0);
4363 		if (err)
4364 			return err;
4365 
4366 		err = lan8814_ack_interrupt(phydev);
4367 	}
4368 
4369 	return err;
4370 }
4371 
4372 static void lan8814_ptp_init(struct phy_device *phydev)
4373 {
4374 	struct kszphy_priv *priv = phydev->priv;
4375 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
4376 
4377 	if (!IS_ENABLED(CONFIG_PTP_1588_CLOCK) ||
4378 	    !IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
4379 		return;
4380 
4381 	if (!lan8814_has_ptp(phydev))
4382 		return;
4383 
4384 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4385 			      TSU_HARD_RESET, TSU_HARD_RESET_);
4386 
4387 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_PORT_REGS, PTP_TX_MOD,
4388 			       PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_,
4389 			       PTP_TX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_);
4390 
4391 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_PORT_REGS, PTP_RX_MOD,
4392 			       PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_,
4393 			       PTP_RX_MOD_BAD_UDPV4_CHKSUM_FORCE_FCS_DIS_);
4394 
4395 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4396 			      PTP_RX_PARSE_CONFIG, 0);
4397 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4398 			      PTP_TX_PARSE_CONFIG, 0);
4399 
4400 	/* Removing default registers configs related to L2 and IP */
4401 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4402 			      PTP_TX_PARSE_L2_ADDR_EN, 0);
4403 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4404 			      PTP_RX_PARSE_L2_ADDR_EN, 0);
4405 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4406 			      PTP_TX_PARSE_IP_ADDR_EN, 0);
4407 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4408 			      PTP_RX_PARSE_IP_ADDR_EN, 0);
4409 
4410 	/* Disable checking for minorVersionPTP field */
4411 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS, PTP_RX_VERSION,
4412 			      PTP_MAX_VERSION(0xff) | PTP_MIN_VERSION(0x0));
4413 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS, PTP_TX_VERSION,
4414 			      PTP_MAX_VERSION(0xff) | PTP_MIN_VERSION(0x0));
4415 
4416 	skb_queue_head_init(&ptp_priv->tx_queue);
4417 	skb_queue_head_init(&ptp_priv->rx_queue);
4418 	INIT_LIST_HEAD(&ptp_priv->rx_ts_list);
4419 	spin_lock_init(&ptp_priv->rx_ts_lock);
4420 
4421 	ptp_priv->phydev = phydev;
4422 
4423 	ptp_priv->mii_ts.rxtstamp = lan8814_rxtstamp;
4424 	ptp_priv->mii_ts.txtstamp = lan8814_txtstamp;
4425 	ptp_priv->mii_ts.hwtstamp_set = lan8814_hwtstamp_set;
4426 	ptp_priv->mii_ts.hwtstamp_get = lan8814_hwtstamp_get;
4427 	ptp_priv->mii_ts.ts_info  = lan8814_ts_info;
4428 
4429 	phydev->mii_ts = &ptp_priv->mii_ts;
4430 
4431 	/* Timestamp selected by default to keep legacy API */
4432 	phydev->default_timestamp = true;
4433 }
4434 
4435 static int __lan8814_ptp_probe_once(struct phy_device *phydev, char *pin_name,
4436 				    int gpios)
4437 {
4438 	struct lan8814_shared_priv *shared = phy_package_get_priv(phydev);
4439 
4440 	shared->phydev = phydev;
4441 
4442 	/* Initialise shared lock for clock*/
4443 	mutex_init(&shared->shared_lock);
4444 
4445 	shared->pin_config = devm_kmalloc_array(&phydev->mdio.dev,
4446 						gpios,
4447 						sizeof(*shared->pin_config),
4448 						GFP_KERNEL);
4449 	if (!shared->pin_config)
4450 		return -ENOMEM;
4451 
4452 	for (int i = 0; i < gpios; i++) {
4453 		struct ptp_pin_desc *ptp_pin = &shared->pin_config[i];
4454 
4455 		memset(ptp_pin, 0, sizeof(*ptp_pin));
4456 		snprintf(ptp_pin->name,
4457 			 sizeof(ptp_pin->name), "%s_%02d", pin_name, i);
4458 		ptp_pin->index = i;
4459 		ptp_pin->func =  PTP_PF_NONE;
4460 	}
4461 
4462 	shared->ptp_clock_info.owner = THIS_MODULE;
4463 	snprintf(shared->ptp_clock_info.name, 30, "%s", phydev->drv->name);
4464 	shared->ptp_clock_info.max_adj = 31249999;
4465 	shared->ptp_clock_info.n_alarm = 0;
4466 	shared->ptp_clock_info.n_ext_ts = LAN8814_PTP_EXTTS_NUM;
4467 	shared->ptp_clock_info.n_pins = gpios;
4468 	shared->ptp_clock_info.pps = 0;
4469 	shared->ptp_clock_info.supported_extts_flags = PTP_RISING_EDGE |
4470 						       PTP_FALLING_EDGE |
4471 						       PTP_STRICT_FLAGS;
4472 	shared->ptp_clock_info.supported_perout_flags = PTP_PEROUT_DUTY_CYCLE;
4473 	shared->ptp_clock_info.pin_config = shared->pin_config;
4474 	shared->ptp_clock_info.n_per_out = LAN8814_PTP_PEROUT_NUM;
4475 	shared->ptp_clock_info.adjfine = lan8814_ptpci_adjfine;
4476 	shared->ptp_clock_info.adjtime = lan8814_ptpci_adjtime;
4477 	shared->ptp_clock_info.gettime64 = lan8814_ptpci_gettime64;
4478 	shared->ptp_clock_info.settime64 = lan8814_ptpci_settime64;
4479 	shared->ptp_clock_info.getcrosststamp = NULL;
4480 	shared->ptp_clock_info.enable = lan8814_ptpci_enable;
4481 	shared->ptp_clock_info.verify = lan8814_ptpci_verify;
4482 
4483 	shared->ptp_clock = ptp_clock_register(&shared->ptp_clock_info,
4484 					       &phydev->mdio.dev);
4485 	if (IS_ERR(shared->ptp_clock)) {
4486 		phydev_err(phydev, "ptp_clock_register failed %pe\n",
4487 			   shared->ptp_clock);
4488 		return -EINVAL;
4489 	}
4490 
4491 	/* Check if PHC support is missing at the configuration level */
4492 	if (!shared->ptp_clock)
4493 		return 0;
4494 
4495 	phydev_dbg(phydev, "successfully registered ptp clock\n");
4496 
4497 	/* The EP.4 is shared between all the PHYs in the package and also it
4498 	 * can be accessed by any of the PHYs
4499 	 */
4500 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4501 			      LTC_HARD_RESET, LTC_HARD_RESET_);
4502 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_OPERATING_MODE,
4503 			      PTP_OPERATING_MODE_STANDALONE_);
4504 
4505 	/* Enable ptp to run LTC clock for ptp and gpio 1PPS operation */
4506 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, PTP_CMD_CTL,
4507 			      PTP_CMD_CTL_PTP_ENABLE_);
4508 
4509 	return 0;
4510 }
4511 
4512 static int lan8814_ptp_probe_once(struct phy_device *phydev)
4513 {
4514 	if (!lan8814_has_ptp(phydev))
4515 		return 0;
4516 
4517 	return __lan8814_ptp_probe_once(phydev, "lan8814_ptp_pin",
4518 					LAN8814_PTP_GPIO_NUM);
4519 }
4520 
4521 static void lan8814_setup_led(struct phy_device *phydev, int val)
4522 {
4523 	int temp;
4524 
4525 	temp = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4526 				    LAN8814_LED_CTRL_1);
4527 
4528 	if (val)
4529 		temp |= LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_;
4530 	else
4531 		temp &= ~LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_;
4532 
4533 	lanphy_write_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
4534 			      LAN8814_LED_CTRL_1, temp);
4535 }
4536 
4537 static int lan8814_config_init(struct phy_device *phydev)
4538 {
4539 	struct kszphy_priv *lan8814 = phydev->priv;
4540 	int ret;
4541 
4542 	/* Based on the interface type select how the advertise ability is
4543 	 * encoded, to set as SGMII or as USGMII.
4544 	 */
4545 	if (phydev->interface == PHY_INTERFACE_MODE_QSGMII)
4546 		ret = lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4547 					     LAN8814_QSGMII_TX_CONFIG,
4548 					     LAN8814_QSGMII_TX_CONFIG_QSGMII,
4549 					     LAN8814_QSGMII_TX_CONFIG_QSGMII);
4550 	else
4551 		ret = lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4552 					     LAN8814_QSGMII_TX_CONFIG,
4553 					     LAN8814_QSGMII_TX_CONFIG_QSGMII,
4554 					     0);
4555 
4556 	if (ret < 0)
4557 		return ret;
4558 
4559 	/* MDI-X setting for swap A,B transmit */
4560 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_PCS_DIGITAL, LAN8814_ALIGN_SWAP,
4561 			       LAN8814_ALIGN_TX_A_B_SWAP_MASK,
4562 			       LAN8814_ALIGN_TX_A_B_SWAP);
4563 
4564 	if (lan8814->led_mode >= 0)
4565 		lan8814_setup_led(phydev, lan8814->led_mode);
4566 
4567 	return 0;
4568 }
4569 
4570 /* It is expected that there will not be any 'lan8814_take_coma_mode'
4571  * function called in suspend. Because the GPIO line can be shared, so if one of
4572  * the phys goes back in coma mode, then all the other PHYs will go, which is
4573  * wrong.
4574  */
4575 static int lan8814_release_coma_mode(struct phy_device *phydev)
4576 {
4577 	struct gpio_desc *gpiod;
4578 
4579 	gpiod = devm_gpiod_get_optional(&phydev->mdio.dev, "coma-mode",
4580 					GPIOD_OUT_HIGH_OPEN_DRAIN |
4581 					GPIOD_FLAGS_BIT_NONEXCLUSIVE);
4582 	if (IS_ERR(gpiod))
4583 		return PTR_ERR(gpiod);
4584 
4585 	gpiod_set_consumer_name(gpiod, "LAN8814 coma mode");
4586 	gpiod_set_value_cansleep(gpiod, 0);
4587 
4588 	return 0;
4589 }
4590 
4591 static void lan8814_clear_2psp_bit(struct phy_device *phydev)
4592 {
4593 	/* It was noticed that when traffic is passing through the PHY and the
4594 	 * cable is removed then the LED was still on even though there is no
4595 	 * link
4596 	 */
4597 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_PCS_DIGITAL, LAN8814_EEE_STATE,
4598 			       LAN8814_EEE_STATE_MASK2P5P,
4599 			       0);
4600 }
4601 
4602 static void lan8814_update_meas_time(struct phy_device *phydev)
4603 {
4604 	/* By setting the measure time to a value of 0xb this will allow cables
4605 	 * longer than 100m to be used. This configuration can be used
4606 	 * regardless of the mode of operation of the PHY
4607 	 */
4608 	lanphy_modify_page_reg(phydev, LAN8814_PAGE_AFE_PMA, LAN8814_PD_CONTROLS,
4609 			       LAN8814_PD_CONTROLS_PD_MEAS_TIME_MASK,
4610 			       LAN8814_PD_CONTROLS_PD_MEAS_TIME_VAL);
4611 }
4612 
4613 static int lan8814_probe(struct phy_device *phydev)
4614 {
4615 	const struct kszphy_type *type = phydev->drv->driver_data;
4616 	struct kszphy_priv *priv;
4617 	u16 addr;
4618 	int err;
4619 
4620 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
4621 	if (!priv)
4622 		return -ENOMEM;
4623 
4624 	phydev->priv = priv;
4625 
4626 	priv->type = type;
4627 
4628 	kszphy_parse_led_mode(phydev);
4629 
4630 	/* Strap-in value for PHY address, below register read gives starting
4631 	 * phy address value
4632 	 */
4633 	addr = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS, 0) & 0x1F;
4634 	devm_phy_package_join(&phydev->mdio.dev, phydev,
4635 			      addr, sizeof(struct lan8814_shared_priv));
4636 
4637 	/* There are lan8814 SKUs that don't support PTP. Make sure that for
4638 	 * those skus no PTP device is created. Here we check if the SKU
4639 	 * supports PTP.
4640 	 */
4641 	err = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4642 				   LAN8814_SKUS);
4643 	if (err < 0)
4644 		return err;
4645 
4646 	priv->is_ptp_available = err == LAN8814_REV_LAN8814 ||
4647 				 err == LAN8814_REV_LAN8818;
4648 
4649 	if (phy_package_init_once(phydev)) {
4650 		/* Reset the PHY */
4651 		lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
4652 				       LAN8814_QSGMII_SOFT_RESET,
4653 				       LAN8814_QSGMII_SOFT_RESET_BIT,
4654 				       LAN8814_QSGMII_SOFT_RESET_BIT);
4655 
4656 		err = lan8814_release_coma_mode(phydev);
4657 		if (err)
4658 			return err;
4659 
4660 		err = lan8814_ptp_probe_once(phydev);
4661 		if (err)
4662 			return err;
4663 	}
4664 
4665 	lan8814_ptp_init(phydev);
4666 
4667 	/* Errata workarounds */
4668 	lan8814_clear_2psp_bit(phydev);
4669 	lan8814_update_meas_time(phydev);
4670 
4671 	return 0;
4672 }
4673 
4674 #define LAN8841_MMD_TIMER_REG			0
4675 #define LAN8841_MMD0_REGISTER_17		17
4676 #define LAN8841_MMD0_REGISTER_17_DROP_OPT(x)	((x) & 0x3)
4677 #define LAN8841_MMD0_REGISTER_17_XMIT_TOG_TX_DIS	BIT(3)
4678 #define LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG	2
4679 #define LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG_MAGJACK	BIT(14)
4680 #define LAN8841_MMD_ANALOG_REG			28
4681 #define LAN8841_ANALOG_CONTROL_1		1
4682 #define LAN8841_ANALOG_CONTROL_1_PLL_TRIM(x)	(((x) & 0x3) << 5)
4683 #define LAN8841_ANALOG_CONTROL_10		13
4684 #define LAN8841_ANALOG_CONTROL_10_PLL_DIV(x)	((x) & 0x3)
4685 #define LAN8841_ANALOG_CONTROL_11		14
4686 #define LAN8841_ANALOG_CONTROL_11_LDO_REF(x)	(((x) & 0x7) << 12)
4687 #define LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT	69
4688 #define LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT_VAL 0xbffc
4689 #define LAN8841_BTRX_POWER_DOWN			70
4690 #define LAN8841_BTRX_POWER_DOWN_QBIAS_CH_A	BIT(0)
4691 #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_A	BIT(1)
4692 #define LAN8841_BTRX_POWER_DOWN_QBIAS_CH_B	BIT(2)
4693 #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_B	BIT(3)
4694 #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_C	BIT(5)
4695 #define LAN8841_BTRX_POWER_DOWN_BTRX_CH_D	BIT(7)
4696 #define LAN8841_ADC_CHANNEL_MASK		198
4697 #define LAN8841_PTP_RX_PARSE_L2_ADDR_EN		370
4698 #define LAN8841_PTP_RX_PARSE_IP_ADDR_EN		371
4699 #define LAN8841_PTP_RX_VERSION			374
4700 #define LAN8841_PTP_TX_PARSE_L2_ADDR_EN		434
4701 #define LAN8841_PTP_TX_PARSE_IP_ADDR_EN		435
4702 #define LAN8841_PTP_TX_VERSION			438
4703 #define LAN8841_PTP_CMD_CTL			256
4704 #define LAN8841_PTP_CMD_CTL_PTP_ENABLE		BIT(2)
4705 #define LAN8841_PTP_CMD_CTL_PTP_DISABLE		BIT(1)
4706 #define LAN8841_PTP_CMD_CTL_PTP_RESET		BIT(0)
4707 #define LAN8841_PTP_RX_PARSE_CONFIG		368
4708 #define LAN8841_PTP_TX_PARSE_CONFIG		432
4709 #define LAN8841_PTP_RX_MODE			381
4710 #define LAN8841_PTP_INSERT_TS_EN		BIT(0)
4711 #define LAN8841_PTP_INSERT_TS_32BIT		BIT(1)
4712 
4713 static int lan8841_config_init(struct phy_device *phydev)
4714 {
4715 	int ret;
4716 
4717 	ret = ksz9131_config_init(phydev);
4718 	if (ret)
4719 		return ret;
4720 
4721 	/* Initialize the HW by resetting everything */
4722 	phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4723 		       LAN8841_PTP_CMD_CTL,
4724 		       LAN8841_PTP_CMD_CTL_PTP_RESET,
4725 		       LAN8841_PTP_CMD_CTL_PTP_RESET);
4726 
4727 	phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4728 		       LAN8841_PTP_CMD_CTL,
4729 		       LAN8841_PTP_CMD_CTL_PTP_ENABLE,
4730 		       LAN8841_PTP_CMD_CTL_PTP_ENABLE);
4731 
4732 	/* Don't process any frames */
4733 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4734 		      LAN8841_PTP_RX_PARSE_CONFIG, 0);
4735 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4736 		      LAN8841_PTP_TX_PARSE_CONFIG, 0);
4737 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4738 		      LAN8841_PTP_TX_PARSE_L2_ADDR_EN, 0);
4739 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4740 		      LAN8841_PTP_RX_PARSE_L2_ADDR_EN, 0);
4741 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4742 		      LAN8841_PTP_TX_PARSE_IP_ADDR_EN, 0);
4743 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4744 		      LAN8841_PTP_RX_PARSE_IP_ADDR_EN, 0);
4745 
4746 	/* Disable checking for minorVersionPTP field */
4747 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4748 		      LAN8841_PTP_RX_VERSION, 0xff00);
4749 	phy_write_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4750 		      LAN8841_PTP_TX_VERSION, 0xff00);
4751 
4752 	/* 100BT Clause 40 improvement errata */
4753 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
4754 		      LAN8841_ANALOG_CONTROL_1,
4755 		      LAN8841_ANALOG_CONTROL_1_PLL_TRIM(0x2));
4756 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
4757 		      LAN8841_ANALOG_CONTROL_10,
4758 		      LAN8841_ANALOG_CONTROL_10_PLL_DIV(0x1));
4759 
4760 	/* 10M/100M Ethernet Signal Tuning Errata for Shorted-Center Tap
4761 	 * Magnetics
4762 	 */
4763 	ret = phy_read_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
4764 			   LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG);
4765 	if (ret & LAN8841_OPERATION_MODE_STRAP_OVERRIDE_LOW_REG_MAGJACK) {
4766 		phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
4767 			      LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT,
4768 			      LAN8841_TX_LOW_I_CH_C_D_POWER_MANAGMENT_VAL);
4769 		phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
4770 			      LAN8841_BTRX_POWER_DOWN,
4771 			      LAN8841_BTRX_POWER_DOWN_QBIAS_CH_A |
4772 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_A |
4773 			      LAN8841_BTRX_POWER_DOWN_QBIAS_CH_B |
4774 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_B |
4775 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_C |
4776 			      LAN8841_BTRX_POWER_DOWN_BTRX_CH_D);
4777 	}
4778 
4779 	/* LDO Adjustment errata */
4780 	phy_write_mmd(phydev, LAN8841_MMD_ANALOG_REG,
4781 		      LAN8841_ANALOG_CONTROL_11,
4782 		      LAN8841_ANALOG_CONTROL_11_LDO_REF(1));
4783 
4784 	/* 100BT RGMII latency tuning errata */
4785 	phy_write_mmd(phydev, MDIO_MMD_PMAPMD,
4786 		      LAN8841_ADC_CHANNEL_MASK, 0x0);
4787 	phy_write_mmd(phydev, LAN8841_MMD_TIMER_REG,
4788 		      LAN8841_MMD0_REGISTER_17,
4789 		      LAN8841_MMD0_REGISTER_17_DROP_OPT(2) |
4790 		      LAN8841_MMD0_REGISTER_17_XMIT_TOG_TX_DIS);
4791 
4792 	return 0;
4793 }
4794 
4795 #define LAN8841_OUTPUT_CTRL			25
4796 #define LAN8841_OUTPUT_CTRL_INT_BUFFER		BIT(14)
4797 #define LAN8841_INT_PTP				BIT(9)
4798 
4799 static int lan8841_config_intr(struct phy_device *phydev)
4800 {
4801 	int err;
4802 
4803 	phy_modify(phydev, LAN8841_OUTPUT_CTRL,
4804 		   LAN8841_OUTPUT_CTRL_INT_BUFFER, 0);
4805 
4806 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
4807 		err = phy_read(phydev, LAN8814_INTS);
4808 		if (err < 0)
4809 			return err;
4810 
4811 		/* Enable / disable interrupts. It is OK to enable PTP interrupt
4812 		 * even if it PTP is not enabled. Because the underneath blocks
4813 		 * will not enable the PTP so we will never get the PTP
4814 		 * interrupt.
4815 		 */
4816 		err = phy_write(phydev, LAN8814_INTC,
4817 				LAN8814_INT_LINK | LAN8841_INT_PTP);
4818 	} else {
4819 		err = phy_write(phydev, LAN8814_INTC, 0);
4820 		if (err)
4821 			return err;
4822 
4823 		err = phy_read(phydev, LAN8814_INTS);
4824 		if (err < 0)
4825 			return err;
4826 
4827 		/* Getting a positive value doesn't mean that is an error, it
4828 		 * just indicates what was the status. Therefore make sure to
4829 		 * clear the value and say that there is no error.
4830 		 */
4831 		err = 0;
4832 	}
4833 
4834 	return err;
4835 }
4836 
4837 #define LAN8841_PTP_TX_EGRESS_SEC_LO			453
4838 #define LAN8841_PTP_TX_EGRESS_SEC_HI			452
4839 #define LAN8841_PTP_TX_EGRESS_NS_LO			451
4840 #define LAN8841_PTP_TX_EGRESS_NS_HI			450
4841 #define LAN8841_PTP_TX_EGRESS_NSEC_HI_VALID		BIT(15)
4842 #define LAN8841_PTP_TX_MSG_HEADER2			455
4843 
4844 static bool lan8841_ptp_get_tx_ts(struct kszphy_ptp_priv *ptp_priv,
4845 				  u32 *sec, u32 *nsec, u16 *seq)
4846 {
4847 	struct phy_device *phydev = ptp_priv->phydev;
4848 
4849 	*nsec = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_NS_HI);
4850 	if (!(*nsec & LAN8841_PTP_TX_EGRESS_NSEC_HI_VALID))
4851 		return false;
4852 
4853 	*nsec = ((*nsec & 0x3fff) << 16);
4854 	*nsec = *nsec | phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_NS_LO);
4855 
4856 	*sec = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_SEC_HI);
4857 	*sec = *sec << 16;
4858 	*sec = *sec | phy_read_mmd(phydev, 2, LAN8841_PTP_TX_EGRESS_SEC_LO);
4859 
4860 	*seq = phy_read_mmd(phydev, 2, LAN8841_PTP_TX_MSG_HEADER2);
4861 
4862 	return true;
4863 }
4864 
4865 static void lan8841_ptp_process_tx_ts(struct kszphy_ptp_priv *ptp_priv)
4866 {
4867 	u32 sec, nsec;
4868 	u16 seq;
4869 
4870 	while (lan8841_ptp_get_tx_ts(ptp_priv, &sec, &nsec, &seq))
4871 		lan8814_match_tx_skb(ptp_priv, sec, nsec, seq);
4872 }
4873 
4874 #define LAN8841_PTP_INT_STS			259
4875 #define LAN8841_PTP_INT_STS_PTP_TX_TS_OVRFL_INT	BIT(13)
4876 #define LAN8841_PTP_INT_STS_PTP_TX_TS_INT	BIT(12)
4877 #define LAN8841_PTP_INT_STS_PTP_GPIO_CAP_INT	BIT(2)
4878 
4879 static void lan8841_ptp_flush_fifo(struct kszphy_ptp_priv *ptp_priv)
4880 {
4881 	struct phy_device *phydev = ptp_priv->phydev;
4882 	int i;
4883 
4884 	for (i = 0; i < FIFO_SIZE; ++i)
4885 		phy_read_mmd(phydev, 2, LAN8841_PTP_TX_MSG_HEADER2);
4886 
4887 	phy_read_mmd(phydev, 2, LAN8841_PTP_INT_STS);
4888 }
4889 
4890 #define LAN8841_PTP_GPIO_CAP_STS			506
4891 #define LAN8841_PTP_GPIO_SEL				327
4892 #define LAN8841_PTP_GPIO_SEL_GPIO_SEL(gpio)		((gpio) << 8)
4893 #define LAN8841_PTP_GPIO_RE_LTC_SEC_HI_CAP		498
4894 #define LAN8841_PTP_GPIO_RE_LTC_SEC_LO_CAP		499
4895 #define LAN8841_PTP_GPIO_RE_LTC_NS_HI_CAP		500
4896 #define LAN8841_PTP_GPIO_RE_LTC_NS_LO_CAP		501
4897 #define LAN8841_PTP_GPIO_FE_LTC_SEC_HI_CAP		502
4898 #define LAN8841_PTP_GPIO_FE_LTC_SEC_LO_CAP		503
4899 #define LAN8841_PTP_GPIO_FE_LTC_NS_HI_CAP		504
4900 #define LAN8841_PTP_GPIO_FE_LTC_NS_LO_CAP		505
4901 
4902 static void lan8841_gpio_process_cap(struct kszphy_ptp_priv *ptp_priv)
4903 {
4904 	struct phy_device *phydev = ptp_priv->phydev;
4905 	struct ptp_clock_event ptp_event = {0};
4906 	int pin, ret, tmp;
4907 	s32 sec, nsec;
4908 
4909 	pin = ptp_find_pin_unlocked(ptp_priv->ptp_clock, PTP_PF_EXTTS, 0);
4910 	if (pin == -1)
4911 		return;
4912 
4913 	tmp = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_CAP_STS);
4914 	if (tmp < 0)
4915 		return;
4916 
4917 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_GPIO_SEL,
4918 			    LAN8841_PTP_GPIO_SEL_GPIO_SEL(pin));
4919 	if (ret)
4920 		return;
4921 
4922 	mutex_lock(&ptp_priv->ptp_lock);
4923 	if (tmp & BIT(pin)) {
4924 		sec = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_RE_LTC_SEC_HI_CAP);
4925 		sec <<= 16;
4926 		sec |= phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_RE_LTC_SEC_LO_CAP);
4927 
4928 		nsec = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_RE_LTC_NS_HI_CAP) & 0x3fff;
4929 		nsec <<= 16;
4930 		nsec |= phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_RE_LTC_NS_LO_CAP);
4931 	} else {
4932 		sec = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_FE_LTC_SEC_HI_CAP);
4933 		sec <<= 16;
4934 		sec |= phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_FE_LTC_SEC_LO_CAP);
4935 
4936 		nsec = phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_FE_LTC_NS_HI_CAP) & 0x3fff;
4937 		nsec <<= 16;
4938 		nsec |= phy_read_mmd(phydev, 2, LAN8841_PTP_GPIO_FE_LTC_NS_LO_CAP);
4939 	}
4940 	mutex_unlock(&ptp_priv->ptp_lock);
4941 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_GPIO_SEL, 0);
4942 	if (ret)
4943 		return;
4944 
4945 	ptp_event.index = 0;
4946 	ptp_event.timestamp = ktime_set(sec, nsec);
4947 	ptp_event.type = PTP_CLOCK_EXTTS;
4948 	ptp_clock_event(ptp_priv->ptp_clock, &ptp_event);
4949 }
4950 
4951 static void lan8841_handle_ptp_interrupt(struct phy_device *phydev)
4952 {
4953 	struct kszphy_priv *priv = phydev->priv;
4954 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
4955 	u16 status;
4956 
4957 	do {
4958 		status = phy_read_mmd(phydev, 2, LAN8841_PTP_INT_STS);
4959 
4960 		if (status & LAN8841_PTP_INT_STS_PTP_TX_TS_INT)
4961 			lan8841_ptp_process_tx_ts(ptp_priv);
4962 
4963 		if (status & LAN8841_PTP_INT_STS_PTP_GPIO_CAP_INT)
4964 			lan8841_gpio_process_cap(ptp_priv);
4965 
4966 		if (status & LAN8841_PTP_INT_STS_PTP_TX_TS_OVRFL_INT) {
4967 			lan8841_ptp_flush_fifo(ptp_priv);
4968 			skb_queue_purge(&ptp_priv->tx_queue);
4969 		}
4970 
4971 	} while (status & (LAN8841_PTP_INT_STS_PTP_TX_TS_INT |
4972 			   LAN8841_PTP_INT_STS_PTP_GPIO_CAP_INT |
4973 			   LAN8841_PTP_INT_STS_PTP_TX_TS_OVRFL_INT));
4974 }
4975 
4976 #define LAN8841_INTS_PTP		BIT(9)
4977 
4978 static irqreturn_t lan8841_handle_interrupt(struct phy_device *phydev)
4979 {
4980 	irqreturn_t ret = IRQ_NONE;
4981 	int irq_status;
4982 
4983 	irq_status = phy_read(phydev, LAN8814_INTS);
4984 	if (irq_status < 0) {
4985 		phy_error(phydev);
4986 		return IRQ_NONE;
4987 	}
4988 
4989 	if (irq_status & LAN8814_INT_LINK) {
4990 		phy_trigger_machine(phydev);
4991 		ret = IRQ_HANDLED;
4992 	}
4993 
4994 	if (irq_status & LAN8841_INTS_PTP) {
4995 		lan8841_handle_ptp_interrupt(phydev);
4996 		ret = IRQ_HANDLED;
4997 	}
4998 
4999 	return ret;
5000 }
5001 
5002 static int lan8841_ts_info(struct mii_timestamper *mii_ts,
5003 			   struct kernel_ethtool_ts_info *info)
5004 {
5005 	struct kszphy_ptp_priv *ptp_priv;
5006 
5007 	ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
5008 
5009 	info->phc_index = ptp_priv->ptp_clock ?
5010 				ptp_clock_index(ptp_priv->ptp_clock) : -1;
5011 	if (info->phc_index == -1)
5012 		return 0;
5013 
5014 	info->so_timestamping = SOF_TIMESTAMPING_TX_HARDWARE |
5015 				SOF_TIMESTAMPING_RX_HARDWARE |
5016 				SOF_TIMESTAMPING_RAW_HARDWARE;
5017 
5018 	info->tx_types = (1 << HWTSTAMP_TX_OFF) |
5019 			 (1 << HWTSTAMP_TX_ON) |
5020 			 (1 << HWTSTAMP_TX_ONESTEP_SYNC);
5021 
5022 	info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
5023 			   (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
5024 			   (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
5025 			   (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
5026 
5027 	return 0;
5028 }
5029 
5030 #define LAN8841_PTP_INT_EN			260
5031 #define LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN	BIT(13)
5032 #define LAN8841_PTP_INT_EN_PTP_TX_TS_EN		BIT(12)
5033 
5034 static void lan8841_ptp_enable_processing(struct kszphy_ptp_priv *ptp_priv,
5035 					  bool enable)
5036 {
5037 	struct phy_device *phydev = ptp_priv->phydev;
5038 
5039 	if (enable) {
5040 		/* Enable interrupts on the TX side */
5041 		phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
5042 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
5043 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN,
5044 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
5045 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN);
5046 
5047 		/* Enable the modification of the frame on RX side,
5048 		 * this will add the ns and 2 bits of sec in the reserved field
5049 		 * of the PTP header
5050 		 */
5051 		phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
5052 			       LAN8841_PTP_RX_MODE,
5053 			       LAN8841_PTP_INSERT_TS_EN |
5054 			       LAN8841_PTP_INSERT_TS_32BIT,
5055 			       LAN8841_PTP_INSERT_TS_EN |
5056 			       LAN8841_PTP_INSERT_TS_32BIT);
5057 
5058 		ptp_schedule_worker(ptp_priv->ptp_clock, 0);
5059 	} else {
5060 		/* Disable interrupts on the TX side */
5061 		phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
5062 			       LAN8841_PTP_INT_EN_PTP_TX_TS_OVRFL_EN |
5063 			       LAN8841_PTP_INT_EN_PTP_TX_TS_EN, 0);
5064 
5065 		/* Disable modification of the RX frames */
5066 		phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
5067 			       LAN8841_PTP_RX_MODE,
5068 			       LAN8841_PTP_INSERT_TS_EN |
5069 			       LAN8841_PTP_INSERT_TS_32BIT, 0);
5070 
5071 		ptp_cancel_worker_sync(ptp_priv->ptp_clock);
5072 	}
5073 }
5074 
5075 #define LAN8841_PTP_RX_TIMESTAMP_EN		379
5076 #define LAN8841_PTP_TX_TIMESTAMP_EN		443
5077 #define LAN8841_PTP_TX_MOD			445
5078 
5079 static int lan8841_hwtstamp_set(struct mii_timestamper *mii_ts,
5080 				struct kernel_hwtstamp_config *config,
5081 				struct netlink_ext_ack *extack)
5082 {
5083 	struct kszphy_ptp_priv *ptp_priv = container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
5084 	struct phy_device *phydev = ptp_priv->phydev;
5085 	int txcfg = 0, rxcfg = 0;
5086 	int pkt_ts_enable;
5087 
5088 	switch (config->rx_filter) {
5089 	case HWTSTAMP_FILTER_NONE:
5090 		ptp_priv->layer = 0;
5091 		ptp_priv->version = 0;
5092 		break;
5093 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
5094 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
5095 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
5096 		ptp_priv->layer = PTP_CLASS_L4;
5097 		ptp_priv->version = PTP_CLASS_V2;
5098 		break;
5099 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
5100 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
5101 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
5102 		ptp_priv->layer = PTP_CLASS_L2;
5103 		ptp_priv->version = PTP_CLASS_V2;
5104 		break;
5105 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
5106 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
5107 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
5108 		ptp_priv->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
5109 		ptp_priv->version = PTP_CLASS_V2;
5110 		break;
5111 	default:
5112 		return -ERANGE;
5113 	}
5114 
5115 	switch (config->tx_type) {
5116 	case HWTSTAMP_TX_OFF:
5117 	case HWTSTAMP_TX_ON:
5118 	case HWTSTAMP_TX_ONESTEP_SYNC:
5119 		break;
5120 	default:
5121 		return -ERANGE;
5122 	}
5123 
5124 	ptp_priv->hwts_tx_type = config->tx_type;
5125 	ptp_priv->rx_filter = config->rx_filter;
5126 
5127 	/* Setup parsing of the frames and enable the timestamping for ptp
5128 	 * frames
5129 	 */
5130 	if (ptp_priv->layer & PTP_CLASS_L2) {
5131 		rxcfg |= PTP_RX_PARSE_CONFIG_LAYER2_EN_;
5132 		txcfg |= PTP_TX_PARSE_CONFIG_LAYER2_EN_;
5133 	} else if (ptp_priv->layer & PTP_CLASS_L4) {
5134 		rxcfg |= PTP_RX_PARSE_CONFIG_IPV4_EN_ | PTP_RX_PARSE_CONFIG_IPV6_EN_;
5135 		txcfg |= PTP_TX_PARSE_CONFIG_IPV4_EN_ | PTP_TX_PARSE_CONFIG_IPV6_EN_;
5136 	}
5137 
5138 	phy_write_mmd(phydev, 2, LAN8841_PTP_RX_PARSE_CONFIG, rxcfg);
5139 	phy_write_mmd(phydev, 2, LAN8841_PTP_TX_PARSE_CONFIG, txcfg);
5140 
5141 	pkt_ts_enable = PTP_TIMESTAMP_EN_SYNC_ | PTP_TIMESTAMP_EN_DREQ_ |
5142 			PTP_TIMESTAMP_EN_PDREQ_ | PTP_TIMESTAMP_EN_PDRES_;
5143 	phy_write_mmd(phydev, 2, LAN8841_PTP_RX_TIMESTAMP_EN, pkt_ts_enable);
5144 	phy_write_mmd(phydev, 2, LAN8841_PTP_TX_TIMESTAMP_EN, pkt_ts_enable);
5145 
5146 	/* Enable / disable of the TX timestamp in the SYNC frames */
5147 	phy_modify_mmd(phydev, 2, LAN8841_PTP_TX_MOD,
5148 		       PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_,
5149 		       ptp_priv->hwts_tx_type == HWTSTAMP_TX_ONESTEP_SYNC ?
5150 				PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ : 0);
5151 
5152 	/* Now enable/disable the timestamping */
5153 	lan8841_ptp_enable_processing(ptp_priv,
5154 				      config->rx_filter != HWTSTAMP_FILTER_NONE);
5155 
5156 	skb_queue_purge(&ptp_priv->tx_queue);
5157 
5158 	lan8841_ptp_flush_fifo(ptp_priv);
5159 
5160 	return 0;
5161 }
5162 
5163 static bool lan8841_rxtstamp(struct mii_timestamper *mii_ts,
5164 			     struct sk_buff *skb, int type)
5165 {
5166 	struct kszphy_ptp_priv *ptp_priv =
5167 			container_of(mii_ts, struct kszphy_ptp_priv, mii_ts);
5168 	struct ptp_header *header = ptp_parse_header(skb, type);
5169 	struct skb_shared_hwtstamps *shhwtstamps;
5170 	struct timespec64 ts;
5171 	unsigned long flags;
5172 	u32 ts_header;
5173 
5174 	if (!header)
5175 		return false;
5176 
5177 	if (ptp_priv->rx_filter == HWTSTAMP_FILTER_NONE ||
5178 	    type == PTP_CLASS_NONE)
5179 		return false;
5180 
5181 	if ((type & ptp_priv->version) == 0 || (type & ptp_priv->layer) == 0)
5182 		return false;
5183 
5184 	spin_lock_irqsave(&ptp_priv->seconds_lock, flags);
5185 	ts.tv_sec = ptp_priv->seconds;
5186 	spin_unlock_irqrestore(&ptp_priv->seconds_lock, flags);
5187 	ts_header = __be32_to_cpu(header->reserved2);
5188 
5189 	shhwtstamps = skb_hwtstamps(skb);
5190 	memset(shhwtstamps, 0, sizeof(*shhwtstamps));
5191 
5192 	/* Check for any wrap arounds for the second part */
5193 	if ((ts.tv_sec & GENMASK(1, 0)) == 0 && (ts_header >> 30) == 3)
5194 		ts.tv_sec -= GENMASK(1, 0) + 1;
5195 	else if ((ts.tv_sec & GENMASK(1, 0)) == 3 && (ts_header >> 30) == 0)
5196 		ts.tv_sec += 1;
5197 
5198 	shhwtstamps->hwtstamp =
5199 		ktime_set((ts.tv_sec & ~(GENMASK(1, 0))) | ts_header >> 30,
5200 			  ts_header & GENMASK(29, 0));
5201 	header->reserved2 = 0;
5202 
5203 	netif_rx(skb);
5204 
5205 	return true;
5206 }
5207 
5208 #define LAN8841_EVENT_A		0
5209 #define LAN8841_EVENT_B		1
5210 #define LAN8841_PTP_LTC_TARGET_SEC_HI(event)	((event) == LAN8841_EVENT_A ? 278 : 288)
5211 #define LAN8841_PTP_LTC_TARGET_SEC_LO(event)	((event) == LAN8841_EVENT_A ? 279 : 289)
5212 #define LAN8841_PTP_LTC_TARGET_NS_HI(event)	((event) == LAN8841_EVENT_A ? 280 : 290)
5213 #define LAN8841_PTP_LTC_TARGET_NS_LO(event)	((event) == LAN8841_EVENT_A ? 281 : 291)
5214 
5215 static int lan8841_ptp_set_target(struct kszphy_ptp_priv *ptp_priv, u8 event,
5216 				  s64 sec, u32 nsec)
5217 {
5218 	struct phy_device *phydev = ptp_priv->phydev;
5219 	int ret;
5220 
5221 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_SEC_HI(event),
5222 			    upper_16_bits(sec));
5223 	if (ret)
5224 		return ret;
5225 
5226 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_SEC_LO(event),
5227 			    lower_16_bits(sec));
5228 	if (ret)
5229 		return ret;
5230 
5231 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_NS_HI(event) & 0x3fff,
5232 			    upper_16_bits(nsec));
5233 	if (ret)
5234 		return ret;
5235 
5236 	return phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_NS_LO(event),
5237 			    lower_16_bits(nsec));
5238 }
5239 
5240 #define LAN8841_BUFFER_TIME	2
5241 
5242 static int lan8841_ptp_update_target(struct kszphy_ptp_priv *ptp_priv,
5243 				     const struct timespec64 *ts)
5244 {
5245 	return lan8841_ptp_set_target(ptp_priv, LAN8841_EVENT_A,
5246 				      ts->tv_sec + LAN8841_BUFFER_TIME, 0);
5247 }
5248 
5249 #define LAN8841_PTP_LTC_TARGET_RELOAD_SEC_HI(event)	((event) == LAN8841_EVENT_A ? 282 : 292)
5250 #define LAN8841_PTP_LTC_TARGET_RELOAD_SEC_LO(event)	((event) == LAN8841_EVENT_A ? 283 : 293)
5251 #define LAN8841_PTP_LTC_TARGET_RELOAD_NS_HI(event)	((event) == LAN8841_EVENT_A ? 284 : 294)
5252 #define LAN8841_PTP_LTC_TARGET_RELOAD_NS_LO(event)	((event) == LAN8841_EVENT_A ? 285 : 295)
5253 
5254 static int lan8841_ptp_set_reload(struct kszphy_ptp_priv *ptp_priv, u8 event,
5255 				  s64 sec, u32 nsec)
5256 {
5257 	struct phy_device *phydev = ptp_priv->phydev;
5258 	int ret;
5259 
5260 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_SEC_HI(event),
5261 			    upper_16_bits(sec));
5262 	if (ret)
5263 		return ret;
5264 
5265 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_SEC_LO(event),
5266 			    lower_16_bits(sec));
5267 	if (ret)
5268 		return ret;
5269 
5270 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_NS_HI(event) & 0x3fff,
5271 			    upper_16_bits(nsec));
5272 	if (ret)
5273 		return ret;
5274 
5275 	return phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_TARGET_RELOAD_NS_LO(event),
5276 			     lower_16_bits(nsec));
5277 }
5278 
5279 #define LAN8841_PTP_LTC_SET_SEC_HI	262
5280 #define LAN8841_PTP_LTC_SET_SEC_MID	263
5281 #define LAN8841_PTP_LTC_SET_SEC_LO	264
5282 #define LAN8841_PTP_LTC_SET_NS_HI	265
5283 #define LAN8841_PTP_LTC_SET_NS_LO	266
5284 #define LAN8841_PTP_CMD_CTL_PTP_LTC_LOAD	BIT(4)
5285 
5286 static int lan8841_ptp_settime64(struct ptp_clock_info *ptp,
5287 				 const struct timespec64 *ts)
5288 {
5289 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
5290 							ptp_clock_info);
5291 	struct phy_device *phydev = ptp_priv->phydev;
5292 	unsigned long flags;
5293 	int ret;
5294 
5295 	/* Set the value to be stored */
5296 	mutex_lock(&ptp_priv->ptp_lock);
5297 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_LO, lower_16_bits(ts->tv_sec));
5298 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_MID, upper_16_bits(ts->tv_sec));
5299 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_SEC_HI, upper_32_bits(ts->tv_sec) & 0xffff);
5300 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_NS_LO, lower_16_bits(ts->tv_nsec));
5301 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_SET_NS_HI, upper_16_bits(ts->tv_nsec) & 0x3fff);
5302 
5303 	/* Set the command to load the LTC */
5304 	phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
5305 		      LAN8841_PTP_CMD_CTL_PTP_LTC_LOAD);
5306 	ret = lan8841_ptp_update_target(ptp_priv, ts);
5307 	mutex_unlock(&ptp_priv->ptp_lock);
5308 
5309 	spin_lock_irqsave(&ptp_priv->seconds_lock, flags);
5310 	ptp_priv->seconds = ts->tv_sec;
5311 	spin_unlock_irqrestore(&ptp_priv->seconds_lock, flags);
5312 
5313 	return ret;
5314 }
5315 
5316 #define LAN8841_PTP_LTC_RD_SEC_HI	358
5317 #define LAN8841_PTP_LTC_RD_SEC_MID	359
5318 #define LAN8841_PTP_LTC_RD_SEC_LO	360
5319 #define LAN8841_PTP_LTC_RD_NS_HI	361
5320 #define LAN8841_PTP_LTC_RD_NS_LO	362
5321 #define LAN8841_PTP_CMD_CTL_PTP_LTC_READ	BIT(3)
5322 
5323 static int lan8841_ptp_gettime64(struct ptp_clock_info *ptp,
5324 				 struct timespec64 *ts)
5325 {
5326 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
5327 							ptp_clock_info);
5328 	struct phy_device *phydev = ptp_priv->phydev;
5329 	time64_t s;
5330 	s64 ns;
5331 
5332 	mutex_lock(&ptp_priv->ptp_lock);
5333 	/* Issue the command to read the LTC */
5334 	phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
5335 		      LAN8841_PTP_CMD_CTL_PTP_LTC_READ);
5336 
5337 	/* Read the LTC */
5338 	s = phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_HI);
5339 	s <<= 16;
5340 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_MID);
5341 	s <<= 16;
5342 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_LO);
5343 
5344 	ns = phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_NS_HI) & 0x3fff;
5345 	ns <<= 16;
5346 	ns |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_NS_LO);
5347 	mutex_unlock(&ptp_priv->ptp_lock);
5348 
5349 	set_normalized_timespec64(ts, s, ns);
5350 	return 0;
5351 }
5352 
5353 static void lan8841_ptp_getseconds(struct ptp_clock_info *ptp,
5354 				   struct timespec64 *ts)
5355 {
5356 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
5357 							ptp_clock_info);
5358 	struct phy_device *phydev = ptp_priv->phydev;
5359 	time64_t s;
5360 
5361 	mutex_lock(&ptp_priv->ptp_lock);
5362 	/* Issue the command to read the LTC */
5363 	phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
5364 		      LAN8841_PTP_CMD_CTL_PTP_LTC_READ);
5365 
5366 	/* Read the LTC */
5367 	s = phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_HI);
5368 	s <<= 16;
5369 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_MID);
5370 	s <<= 16;
5371 	s |= phy_read_mmd(phydev, 2, LAN8841_PTP_LTC_RD_SEC_LO);
5372 	mutex_unlock(&ptp_priv->ptp_lock);
5373 
5374 	set_normalized_timespec64(ts, s, 0);
5375 }
5376 
5377 #define LAN8841_PTP_LTC_STEP_ADJ_LO			276
5378 #define LAN8841_PTP_LTC_STEP_ADJ_HI			275
5379 #define LAN8841_PTP_LTC_STEP_ADJ_DIR			BIT(15)
5380 #define LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_SECONDS	BIT(5)
5381 #define LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_NANOSECONDS	BIT(6)
5382 
5383 static int lan8841_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
5384 {
5385 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
5386 							ptp_clock_info);
5387 	struct phy_device *phydev = ptp_priv->phydev;
5388 	struct timespec64 ts;
5389 	bool add = true;
5390 	u32 nsec;
5391 	s32 sec;
5392 	int ret;
5393 
5394 	/* The HW allows up to 15 sec to adjust the time, but here we limit to
5395 	 * 10 sec the adjustment. The reason is, in case the adjustment is 14
5396 	 * sec and 999999999 nsec, then we add 8ns to compansate the actual
5397 	 * increment so the value can be bigger than 15 sec. Therefore limit the
5398 	 * possible adjustments so we will not have these corner cases
5399 	 */
5400 	if (delta > 10000000000LL || delta < -10000000000LL) {
5401 		/* The timeadjustment is too big, so fall back using set time */
5402 		u64 now;
5403 
5404 		ptp->gettime64(ptp, &ts);
5405 
5406 		now = ktime_to_ns(timespec64_to_ktime(ts));
5407 		ts = ns_to_timespec64(now + delta);
5408 
5409 		ptp->settime64(ptp, &ts);
5410 		return 0;
5411 	}
5412 
5413 	sec = div_u64_rem(delta < 0 ? -delta : delta, NSEC_PER_SEC, &nsec);
5414 	if (delta < 0 && nsec != 0) {
5415 		/* It is not allowed to adjust low the nsec part, therefore
5416 		 * subtract more from second part and add to nanosecond such
5417 		 * that would roll over, so the second part will increase
5418 		 */
5419 		sec--;
5420 		nsec = NSEC_PER_SEC - nsec;
5421 	}
5422 
5423 	/* Calculate the adjustments and the direction */
5424 	if (delta < 0)
5425 		add = false;
5426 
5427 	if (nsec > 0)
5428 		/* add 8 ns to cover the likely normal increment */
5429 		nsec += 8;
5430 
5431 	if (nsec >= NSEC_PER_SEC) {
5432 		/* carry into seconds */
5433 		sec++;
5434 		nsec -= NSEC_PER_SEC;
5435 	}
5436 
5437 	mutex_lock(&ptp_priv->ptp_lock);
5438 	if (sec) {
5439 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_LO, sec);
5440 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_HI,
5441 			      add ? LAN8841_PTP_LTC_STEP_ADJ_DIR : 0);
5442 		phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
5443 			      LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_SECONDS);
5444 	}
5445 
5446 	if (nsec) {
5447 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_LO,
5448 			      nsec & 0xffff);
5449 		phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_STEP_ADJ_HI,
5450 			      (nsec >> 16) & 0x3fff);
5451 		phy_write_mmd(phydev, 2, LAN8841_PTP_CMD_CTL,
5452 			      LAN8841_PTP_CMD_CTL_PTP_LTC_STEP_NANOSECONDS);
5453 	}
5454 	mutex_unlock(&ptp_priv->ptp_lock);
5455 
5456 	/* Update the target clock */
5457 	ptp->gettime64(ptp, &ts);
5458 	mutex_lock(&ptp_priv->ptp_lock);
5459 	ret = lan8841_ptp_update_target(ptp_priv, &ts);
5460 	mutex_unlock(&ptp_priv->ptp_lock);
5461 
5462 	return ret;
5463 }
5464 
5465 #define LAN8841_PTP_LTC_RATE_ADJ_HI		269
5466 #define LAN8841_PTP_LTC_RATE_ADJ_HI_DIR		BIT(15)
5467 #define LAN8841_PTP_LTC_RATE_ADJ_LO		270
5468 
5469 static int lan8841_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
5470 {
5471 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
5472 							ptp_clock_info);
5473 	struct phy_device *phydev = ptp_priv->phydev;
5474 	bool faster = true;
5475 	u32 rate;
5476 
5477 	if (!scaled_ppm)
5478 		return 0;
5479 
5480 	if (scaled_ppm < 0) {
5481 		scaled_ppm = -scaled_ppm;
5482 		faster = false;
5483 	}
5484 
5485 	rate = LAN8841_1PPM_FORMAT * (upper_16_bits(scaled_ppm));
5486 	rate += (LAN8841_1PPM_FORMAT * (lower_16_bits(scaled_ppm))) >> 16;
5487 
5488 	mutex_lock(&ptp_priv->ptp_lock);
5489 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_RATE_ADJ_HI,
5490 		      faster ? LAN8841_PTP_LTC_RATE_ADJ_HI_DIR | (upper_16_bits(rate) & 0x3fff)
5491 			     : upper_16_bits(rate) & 0x3fff);
5492 	phy_write_mmd(phydev, 2, LAN8841_PTP_LTC_RATE_ADJ_LO, lower_16_bits(rate));
5493 	mutex_unlock(&ptp_priv->ptp_lock);
5494 
5495 	return 0;
5496 }
5497 
5498 static int lan8841_ptp_verify(struct ptp_clock_info *ptp, unsigned int pin,
5499 			      enum ptp_pin_function func, unsigned int chan)
5500 {
5501 	switch (func) {
5502 	case PTP_PF_NONE:
5503 	case PTP_PF_PEROUT:
5504 	case PTP_PF_EXTTS:
5505 		break;
5506 	default:
5507 		return -1;
5508 	}
5509 
5510 	return 0;
5511 }
5512 
5513 #define LAN8841_PTP_GPIO_NUM	10
5514 #define LAN8841_GPIO_EN		128
5515 #define LAN8841_GPIO_DIR	129
5516 #define LAN8841_GPIO_BUF	130
5517 
5518 static int lan8841_ptp_perout_off(struct kszphy_ptp_priv *ptp_priv, int pin)
5519 {
5520 	struct phy_device *phydev = ptp_priv->phydev;
5521 	int ret;
5522 
5523 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
5524 	if (ret)
5525 		return ret;
5526 
5527 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DIR, BIT(pin));
5528 	if (ret)
5529 		return ret;
5530 
5531 	return phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
5532 }
5533 
5534 static int lan8841_ptp_perout_on(struct kszphy_ptp_priv *ptp_priv, int pin)
5535 {
5536 	struct phy_device *phydev = ptp_priv->phydev;
5537 	int ret;
5538 
5539 	ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
5540 	if (ret)
5541 		return ret;
5542 
5543 	ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DIR, BIT(pin));
5544 	if (ret)
5545 		return ret;
5546 
5547 	return phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
5548 }
5549 
5550 #define LAN8841_GPIO_DATA_SEL1				131
5551 #define LAN8841_GPIO_DATA_SEL2				132
5552 #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK	GENMASK(2, 0)
5553 #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_A	1
5554 #define LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_B	2
5555 #define LAN8841_PTP_GENERAL_CONFIG			257
5556 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A	BIT(1)
5557 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B	BIT(3)
5558 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK	GENMASK(7, 4)
5559 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK	GENMASK(11, 8)
5560 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A		4
5561 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B		7
5562 
5563 static int lan8841_ptp_remove_event(struct kszphy_ptp_priv *ptp_priv, int pin,
5564 				    u8 event)
5565 {
5566 	struct phy_device *phydev = ptp_priv->phydev;
5567 	u16 tmp;
5568 	int ret;
5569 
5570 	/* Now remove pin from the event. GPIO_DATA_SEL1 contains the GPIO
5571 	 * pins 0-4 while GPIO_DATA_SEL2 contains GPIO pins 5-9, therefore
5572 	 * depending on the pin, it requires to read a different register
5573 	 */
5574 	if (pin < 5) {
5575 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK << (3 * pin);
5576 		ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL1, tmp);
5577 	} else {
5578 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_MASK << (3 * (pin - 5));
5579 		ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL2, tmp);
5580 	}
5581 	if (ret)
5582 		return ret;
5583 
5584 	/* Disable the event */
5585 	if (event == LAN8841_EVENT_A)
5586 		tmp = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
5587 		      LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK;
5588 	else
5589 		tmp = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
5590 		      LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK;
5591 	return phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_EN, tmp);
5592 }
5593 
5594 static int lan8841_ptp_enable_event(struct kszphy_ptp_priv *ptp_priv, int pin,
5595 				    u8 event, int pulse_width)
5596 {
5597 	struct phy_device *phydev = ptp_priv->phydev;
5598 	u16 tmp;
5599 	int ret;
5600 
5601 	/* Enable the event */
5602 	if (event == LAN8841_EVENT_A)
5603 		ret = phy_modify_mmd(phydev, 2, LAN8841_PTP_GENERAL_CONFIG,
5604 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
5605 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A_MASK,
5606 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_A |
5607 				     pulse_width << LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_A);
5608 	else
5609 		ret = phy_modify_mmd(phydev, 2, LAN8841_PTP_GENERAL_CONFIG,
5610 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
5611 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B_MASK,
5612 				     LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_POL_B |
5613 				     pulse_width << LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_B);
5614 	if (ret)
5615 		return ret;
5616 
5617 	/* Now connect the pin to the event. GPIO_DATA_SEL1 contains the GPIO
5618 	 * pins 0-4 while GPIO_DATA_SEL2 contains GPIO pins 5-9, therefore
5619 	 * depending on the pin, it requires to read a different register
5620 	 */
5621 	if (event == LAN8841_EVENT_A)
5622 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_A;
5623 	else
5624 		tmp = LAN8841_GPIO_DATA_SEL_GPIO_DATA_SEL_EVENT_B;
5625 
5626 	if (pin < 5)
5627 		ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL1,
5628 				       tmp << (3 * pin));
5629 	else
5630 		ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_DATA_SEL2,
5631 				       tmp << (3 * (pin - 5)));
5632 
5633 	return ret;
5634 }
5635 
5636 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_200MS	13
5637 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100MS	12
5638 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50MS	11
5639 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10MS	10
5640 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5MS	9
5641 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1MS	8
5642 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500US	7
5643 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100US	6
5644 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50US	5
5645 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10US	4
5646 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5US	3
5647 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1US	2
5648 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500NS	1
5649 #define LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS	0
5650 
5651 static int lan8841_ptp_perout(struct ptp_clock_info *ptp,
5652 			      struct ptp_clock_request *rq, int on)
5653 {
5654 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
5655 							ptp_clock_info);
5656 	struct phy_device *phydev = ptp_priv->phydev;
5657 	struct timespec64 ts_on, ts_period;
5658 	s64 on_nsec, period_nsec;
5659 	int pulse_width;
5660 	int pin;
5661 	int ret;
5662 
5663 	pin = ptp_find_pin(ptp_priv->ptp_clock, PTP_PF_PEROUT, rq->perout.index);
5664 	if (pin == -1 || pin >= LAN8841_PTP_GPIO_NUM)
5665 		return -EINVAL;
5666 
5667 	if (!on) {
5668 		ret = lan8841_ptp_perout_off(ptp_priv, pin);
5669 		if (ret)
5670 			return ret;
5671 
5672 		return lan8841_ptp_remove_event(ptp_priv, LAN8841_EVENT_A, pin);
5673 	}
5674 
5675 	ts_on.tv_sec = rq->perout.on.sec;
5676 	ts_on.tv_nsec = rq->perout.on.nsec;
5677 	on_nsec = timespec64_to_ns(&ts_on);
5678 
5679 	ts_period.tv_sec = rq->perout.period.sec;
5680 	ts_period.tv_nsec = rq->perout.period.nsec;
5681 	period_nsec = timespec64_to_ns(&ts_period);
5682 
5683 	if (period_nsec < 200) {
5684 		pr_warn_ratelimited("%s: perout period too small, minimum is 200 nsec\n",
5685 				    phydev_name(phydev));
5686 		return -EOPNOTSUPP;
5687 	}
5688 
5689 	if (on_nsec >= period_nsec) {
5690 		pr_warn_ratelimited("%s: pulse width must be smaller than period\n",
5691 				    phydev_name(phydev));
5692 		return -EINVAL;
5693 	}
5694 
5695 	switch (on_nsec) {
5696 	case 200000000:
5697 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_200MS;
5698 		break;
5699 	case 100000000:
5700 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100MS;
5701 		break;
5702 	case 50000000:
5703 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50MS;
5704 		break;
5705 	case 10000000:
5706 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10MS;
5707 		break;
5708 	case 5000000:
5709 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5MS;
5710 		break;
5711 	case 1000000:
5712 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1MS;
5713 		break;
5714 	case 500000:
5715 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500US;
5716 		break;
5717 	case 100000:
5718 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100US;
5719 		break;
5720 	case 50000:
5721 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_50US;
5722 		break;
5723 	case 10000:
5724 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_10US;
5725 		break;
5726 	case 5000:
5727 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_5US;
5728 		break;
5729 	case 1000:
5730 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_1US;
5731 		break;
5732 	case 500:
5733 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_500NS;
5734 		break;
5735 	case 100:
5736 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS;
5737 		break;
5738 	default:
5739 		pr_warn_ratelimited("%s: Use default duty cycle of 100ns\n",
5740 				    phydev_name(phydev));
5741 		pulse_width = LAN8841_PTP_GENERAL_CONFIG_LTC_EVENT_100NS;
5742 		break;
5743 	}
5744 
5745 	mutex_lock(&ptp_priv->ptp_lock);
5746 	ret = lan8841_ptp_set_target(ptp_priv, LAN8841_EVENT_A, rq->perout.start.sec,
5747 				     rq->perout.start.nsec);
5748 	mutex_unlock(&ptp_priv->ptp_lock);
5749 	if (ret)
5750 		return ret;
5751 
5752 	ret = lan8841_ptp_set_reload(ptp_priv, LAN8841_EVENT_A, rq->perout.period.sec,
5753 				     rq->perout.period.nsec);
5754 	if (ret)
5755 		return ret;
5756 
5757 	ret = lan8841_ptp_enable_event(ptp_priv, pin, LAN8841_EVENT_A,
5758 				       pulse_width);
5759 	if (ret)
5760 		return ret;
5761 
5762 	ret = lan8841_ptp_perout_on(ptp_priv, pin);
5763 	if (ret)
5764 		lan8841_ptp_remove_event(ptp_priv, pin, LAN8841_EVENT_A);
5765 
5766 	return ret;
5767 }
5768 
5769 #define LAN8841_PTP_GPIO_CAP_EN			496
5770 #define LAN8841_PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(gpio)	(BIT(gpio))
5771 #define LAN8841_PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(gpio)	(BIT(gpio) << 8)
5772 #define LAN8841_PTP_INT_EN_PTP_GPIO_CAP_EN	BIT(2)
5773 
5774 static int lan8841_ptp_extts_on(struct kszphy_ptp_priv *ptp_priv, int pin,
5775 				u32 flags)
5776 {
5777 	struct phy_device *phydev = ptp_priv->phydev;
5778 	u16 tmp = 0;
5779 	int ret;
5780 
5781 	/* Set GPIO to be input */
5782 	ret = phy_set_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
5783 	if (ret)
5784 		return ret;
5785 
5786 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
5787 	if (ret)
5788 		return ret;
5789 
5790 	/* Enable capture on the edges of the pin */
5791 	if (flags & PTP_RISING_EDGE)
5792 		tmp |= LAN8841_PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(pin);
5793 	if (flags & PTP_FALLING_EDGE)
5794 		tmp |= LAN8841_PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(pin);
5795 	ret = phy_write_mmd(phydev, 2, LAN8841_PTP_GPIO_CAP_EN, tmp);
5796 	if (ret)
5797 		return ret;
5798 
5799 	/* Enable interrupt */
5800 	return phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
5801 			      LAN8841_PTP_INT_EN_PTP_GPIO_CAP_EN,
5802 			      LAN8841_PTP_INT_EN_PTP_GPIO_CAP_EN);
5803 }
5804 
5805 static int lan8841_ptp_extts_off(struct kszphy_ptp_priv *ptp_priv, int pin)
5806 {
5807 	struct phy_device *phydev = ptp_priv->phydev;
5808 	int ret;
5809 
5810 	/* Set GPIO to be output */
5811 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_EN, BIT(pin));
5812 	if (ret)
5813 		return ret;
5814 
5815 	ret = phy_clear_bits_mmd(phydev, 2, LAN8841_GPIO_BUF, BIT(pin));
5816 	if (ret)
5817 		return ret;
5818 
5819 	/* Disable capture on both of the edges */
5820 	ret = phy_modify_mmd(phydev, 2, LAN8841_PTP_GPIO_CAP_EN,
5821 			     LAN8841_PTP_GPIO_CAP_EN_GPIO_RE_CAPTURE_ENABLE(pin) |
5822 			     LAN8841_PTP_GPIO_CAP_EN_GPIO_FE_CAPTURE_ENABLE(pin),
5823 			     0);
5824 	if (ret)
5825 		return ret;
5826 
5827 	/* Disable interrupt */
5828 	return phy_modify_mmd(phydev, 2, LAN8841_PTP_INT_EN,
5829 			      LAN8841_PTP_INT_EN_PTP_GPIO_CAP_EN,
5830 			      0);
5831 }
5832 
5833 static int lan8841_ptp_extts(struct ptp_clock_info *ptp,
5834 			     struct ptp_clock_request *rq, int on)
5835 {
5836 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
5837 							ptp_clock_info);
5838 	int pin;
5839 	int ret;
5840 
5841 	/* Reject requests with unsupported flags */
5842 	if (rq->extts.flags & ~(PTP_ENABLE_FEATURE |
5843 				PTP_EXTTS_EDGES |
5844 				PTP_STRICT_FLAGS))
5845 		return -EOPNOTSUPP;
5846 
5847 	pin = ptp_find_pin(ptp_priv->ptp_clock, PTP_PF_EXTTS, rq->extts.index);
5848 	if (pin == -1 || pin >= LAN8841_PTP_GPIO_NUM)
5849 		return -EINVAL;
5850 
5851 	mutex_lock(&ptp_priv->ptp_lock);
5852 	if (on)
5853 		ret = lan8841_ptp_extts_on(ptp_priv, pin, rq->extts.flags);
5854 	else
5855 		ret = lan8841_ptp_extts_off(ptp_priv, pin);
5856 	mutex_unlock(&ptp_priv->ptp_lock);
5857 
5858 	return ret;
5859 }
5860 
5861 static int lan8841_ptp_enable(struct ptp_clock_info *ptp,
5862 			      struct ptp_clock_request *rq, int on)
5863 {
5864 	switch (rq->type) {
5865 	case PTP_CLK_REQ_EXTTS:
5866 		return lan8841_ptp_extts(ptp, rq, on);
5867 	case PTP_CLK_REQ_PEROUT:
5868 		return lan8841_ptp_perout(ptp, rq, on);
5869 	default:
5870 		return -EOPNOTSUPP;
5871 	}
5872 
5873 	return 0;
5874 }
5875 
5876 static long lan8841_ptp_do_aux_work(struct ptp_clock_info *ptp)
5877 {
5878 	struct kszphy_ptp_priv *ptp_priv = container_of(ptp, struct kszphy_ptp_priv,
5879 							ptp_clock_info);
5880 	struct timespec64 ts;
5881 	unsigned long flags;
5882 
5883 	lan8841_ptp_getseconds(&ptp_priv->ptp_clock_info, &ts);
5884 
5885 	spin_lock_irqsave(&ptp_priv->seconds_lock, flags);
5886 	ptp_priv->seconds = ts.tv_sec;
5887 	spin_unlock_irqrestore(&ptp_priv->seconds_lock, flags);
5888 
5889 	return nsecs_to_jiffies(LAN8841_GET_SEC_LTC_DELAY);
5890 }
5891 
5892 static struct ptp_clock_info lan8841_ptp_clock_info = {
5893 	.owner		= THIS_MODULE,
5894 	.name		= "lan8841 ptp",
5895 	.max_adj	= 31249999,
5896 	.gettime64	= lan8841_ptp_gettime64,
5897 	.settime64	= lan8841_ptp_settime64,
5898 	.adjtime	= lan8841_ptp_adjtime,
5899 	.adjfine	= lan8841_ptp_adjfine,
5900 	.verify         = lan8841_ptp_verify,
5901 	.enable         = lan8841_ptp_enable,
5902 	.do_aux_work	= lan8841_ptp_do_aux_work,
5903 	.n_per_out      = LAN8841_PTP_GPIO_NUM,
5904 	.n_ext_ts       = LAN8841_PTP_GPIO_NUM,
5905 	.n_pins         = LAN8841_PTP_GPIO_NUM,
5906 	.supported_perout_flags = PTP_PEROUT_DUTY_CYCLE,
5907 };
5908 
5909 #define LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER 3
5910 #define LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER_STRAP_RGMII_EN BIT(0)
5911 
5912 static int lan8841_probe(struct phy_device *phydev)
5913 {
5914 	struct kszphy_ptp_priv *ptp_priv;
5915 	struct kszphy_priv *priv;
5916 	int err;
5917 
5918 	err = kszphy_probe(phydev);
5919 	if (err)
5920 		return err;
5921 
5922 	if (phy_read_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG,
5923 			 LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER) &
5924 	    LAN8841_OPERATION_MODE_STRAP_LOW_REGISTER_STRAP_RGMII_EN)
5925 		phydev->interface = PHY_INTERFACE_MODE_RGMII_RXID;
5926 
5927 	/* Register the clock */
5928 	if (!IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING))
5929 		return 0;
5930 
5931 	priv = phydev->priv;
5932 	ptp_priv = &priv->ptp_priv;
5933 
5934 	ptp_priv->pin_config = devm_kcalloc(&phydev->mdio.dev,
5935 					    LAN8841_PTP_GPIO_NUM,
5936 					    sizeof(*ptp_priv->pin_config),
5937 					    GFP_KERNEL);
5938 	if (!ptp_priv->pin_config)
5939 		return -ENOMEM;
5940 
5941 	for (int i = 0; i < LAN8841_PTP_GPIO_NUM; ++i) {
5942 		struct ptp_pin_desc *p = &ptp_priv->pin_config[i];
5943 
5944 		snprintf(p->name, sizeof(p->name), "pin%d", i);
5945 		p->index = i;
5946 		p->func = PTP_PF_NONE;
5947 	}
5948 
5949 	ptp_priv->ptp_clock_info = lan8841_ptp_clock_info;
5950 	ptp_priv->ptp_clock_info.pin_config = ptp_priv->pin_config;
5951 	ptp_priv->ptp_clock = ptp_clock_register(&ptp_priv->ptp_clock_info,
5952 						 &phydev->mdio.dev);
5953 	if (IS_ERR(ptp_priv->ptp_clock)) {
5954 		phydev_err(phydev, "ptp_clock_register failed: %pe\n",
5955 			   ptp_priv->ptp_clock);
5956 		return -EINVAL;
5957 	}
5958 
5959 	if (!ptp_priv->ptp_clock)
5960 		return 0;
5961 
5962 	/* Initialize the SW */
5963 	skb_queue_head_init(&ptp_priv->tx_queue);
5964 	ptp_priv->phydev = phydev;
5965 	mutex_init(&ptp_priv->ptp_lock);
5966 	spin_lock_init(&ptp_priv->seconds_lock);
5967 
5968 	ptp_priv->mii_ts.rxtstamp = lan8841_rxtstamp;
5969 	ptp_priv->mii_ts.txtstamp = lan8814_txtstamp;
5970 	ptp_priv->mii_ts.hwtstamp_set = lan8841_hwtstamp_set;
5971 	ptp_priv->mii_ts.hwtstamp_get = lan8814_hwtstamp_get;
5972 	ptp_priv->mii_ts.ts_info = lan8841_ts_info;
5973 
5974 	phydev->mii_ts = &ptp_priv->mii_ts;
5975 
5976 	/* Timestamp selected by default to keep legacy API */
5977 	phydev->default_timestamp = true;
5978 
5979 	return 0;
5980 }
5981 
5982 static int lan8804_resume(struct phy_device *phydev)
5983 {
5984 	return kszphy_resume(phydev);
5985 }
5986 
5987 static int lan8804_suspend(struct phy_device *phydev)
5988 {
5989 	return kszphy_generic_suspend(phydev);
5990 }
5991 
5992 static int lan8841_resume(struct phy_device *phydev)
5993 {
5994 	return kszphy_generic_resume(phydev);
5995 }
5996 
5997 static int lan8841_suspend(struct phy_device *phydev)
5998 {
5999 	struct kszphy_priv *priv = phydev->priv;
6000 	struct kszphy_ptp_priv *ptp_priv = &priv->ptp_priv;
6001 
6002 	if (ptp_priv->ptp_clock)
6003 		ptp_cancel_worker_sync(ptp_priv->ptp_clock);
6004 
6005 	return kszphy_generic_suspend(phydev);
6006 }
6007 
6008 static int ksz9131_resume(struct phy_device *phydev)
6009 {
6010 	if (phydev->suspended && phy_interface_is_rgmii(phydev))
6011 		ksz9131_config_rgmii_delay(phydev);
6012 
6013 	return kszphy_resume(phydev);
6014 }
6015 
6016 #define LAN8842_PTP_GPIO_NUM 16
6017 
6018 static int lan8842_ptp_probe_once(struct phy_device *phydev)
6019 {
6020 	return __lan8814_ptp_probe_once(phydev, "lan8842_ptp_pin",
6021 					LAN8842_PTP_GPIO_NUM);
6022 }
6023 
6024 #define LAN8842_STRAP_REG			0 /* 0x0 */
6025 #define LAN8842_STRAP_REG_PHYADDR_MASK		GENMASK(4, 0)
6026 #define LAN8842_SKU_REG				11 /* 0x0b */
6027 #define LAN8842_SELF_TEST			14 /* 0x0e */
6028 #define LAN8842_SELF_TEST_RX_CNT_ENA		BIT(8)
6029 #define LAN8842_SELF_TEST_TX_CNT_ENA		BIT(4)
6030 
6031 static int lan8842_probe(struct phy_device *phydev)
6032 {
6033 	struct lan8842_priv *priv;
6034 	int addr;
6035 	int ret;
6036 
6037 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
6038 	if (!priv)
6039 		return -ENOMEM;
6040 
6041 	phydev->priv = priv;
6042 
6043 	/* Similar to lan8814 this PHY has a pin which needs to be pulled down
6044 	 * to enable to pass any traffic through it. Therefore use the same
6045 	 * function as lan8814
6046 	 */
6047 	ret = lan8814_release_coma_mode(phydev);
6048 	if (ret)
6049 		return ret;
6050 
6051 	/* Enable to count the RX and TX packets */
6052 	ret = lanphy_write_page_reg(phydev, LAN8814_PAGE_PCS_DIGITAL,
6053 				    LAN8842_SELF_TEST,
6054 				    LAN8842_SELF_TEST_RX_CNT_ENA |
6055 				    LAN8842_SELF_TEST_TX_CNT_ENA);
6056 	if (ret < 0)
6057 		return ret;
6058 
6059 	/* Revision lan8832 doesn't have support for PTP, therefore don't add
6060 	 * any PTP clocks
6061 	 */
6062 	ret = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
6063 				   LAN8842_SKU_REG);
6064 	if (ret < 0)
6065 		return ret;
6066 
6067 	priv->rev = ret;
6068 	if (priv->rev == LAN8842_REV_8832)
6069 		return 0;
6070 
6071 	/* As the lan8814 and lan8842 has the same IP for the PTP block, the
6072 	 * only difference is the number of the GPIOs, then make sure that the
6073 	 * lan8842 initialized also the shared data pointer as this is used in
6074 	 * all the PTP functions for lan8814. The lan8842 doesn't have multiple
6075 	 * PHYs in the same package.
6076 	 */
6077 	addr = lanphy_read_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
6078 				    LAN8842_STRAP_REG);
6079 	if (addr < 0)
6080 		return addr;
6081 	addr &= LAN8842_STRAP_REG_PHYADDR_MASK;
6082 
6083 	ret = devm_phy_package_join(&phydev->mdio.dev, phydev, addr,
6084 				    sizeof(struct lan8814_shared_priv));
6085 	if (ret)
6086 		return ret;
6087 
6088 	if (phy_package_init_once(phydev)) {
6089 		ret = lan8842_ptp_probe_once(phydev);
6090 		if (ret)
6091 			return ret;
6092 	}
6093 
6094 	lan8814_ptp_init(phydev);
6095 
6096 	return 0;
6097 }
6098 
6099 #define LAN8814_POWER_MGMT_MODE_3_ANEG_MDI		0x13
6100 #define LAN8814_POWER_MGMT_MODE_4_ANEG_MDIX		0x14
6101 #define LAN8814_POWER_MGMT_MODE_5_10BT_MDI		0x15
6102 #define LAN8814_POWER_MGMT_MODE_6_10BT_MDIX		0x16
6103 #define LAN8814_POWER_MGMT_MODE_7_100BT_TRAIN		0x17
6104 #define LAN8814_POWER_MGMT_MODE_8_100BT_MDI		0x18
6105 #define LAN8814_POWER_MGMT_MODE_9_100BT_EEE_MDI_TX	0x19
6106 #define LAN8814_POWER_MGMT_MODE_10_100BT_EEE_MDI_RX	0x1a
6107 #define LAN8814_POWER_MGMT_MODE_11_100BT_MDIX		0x1b
6108 #define LAN8814_POWER_MGMT_MODE_12_100BT_EEE_MDIX_TX	0x1c
6109 #define LAN8814_POWER_MGMT_MODE_13_100BT_EEE_MDIX_RX	0x1d
6110 #define LAN8814_POWER_MGMT_MODE_14_100BTX_EEE_TX_RX	0x1e
6111 
6112 #define LAN8814_POWER_MGMT_DLLPD_D			BIT(0)
6113 #define LAN8814_POWER_MGMT_ADCPD_D			BIT(1)
6114 #define LAN8814_POWER_MGMT_PGAPD_D			BIT(2)
6115 #define LAN8814_POWER_MGMT_TXPD_D			BIT(3)
6116 #define LAN8814_POWER_MGMT_DLLPD_C			BIT(4)
6117 #define LAN8814_POWER_MGMT_ADCPD_C			BIT(5)
6118 #define LAN8814_POWER_MGMT_PGAPD_C			BIT(6)
6119 #define LAN8814_POWER_MGMT_TXPD_C			BIT(7)
6120 #define LAN8814_POWER_MGMT_DLLPD_B			BIT(8)
6121 #define LAN8814_POWER_MGMT_ADCPD_B			BIT(9)
6122 #define LAN8814_POWER_MGMT_PGAPD_B			BIT(10)
6123 #define LAN8814_POWER_MGMT_TXPD_B			BIT(11)
6124 #define LAN8814_POWER_MGMT_DLLPD_A			BIT(12)
6125 #define LAN8814_POWER_MGMT_ADCPD_A			BIT(13)
6126 #define LAN8814_POWER_MGMT_PGAPD_A			BIT(14)
6127 #define LAN8814_POWER_MGMT_TXPD_A			BIT(15)
6128 
6129 #define LAN8814_POWER_MGMT_C_D		(LAN8814_POWER_MGMT_DLLPD_D | \
6130 					 LAN8814_POWER_MGMT_ADCPD_D | \
6131 					 LAN8814_POWER_MGMT_PGAPD_D | \
6132 					 LAN8814_POWER_MGMT_DLLPD_C | \
6133 					 LAN8814_POWER_MGMT_ADCPD_C | \
6134 					 LAN8814_POWER_MGMT_PGAPD_C)
6135 
6136 #define LAN8814_POWER_MGMT_B_C_D	(LAN8814_POWER_MGMT_C_D | \
6137 					 LAN8814_POWER_MGMT_DLLPD_B | \
6138 					 LAN8814_POWER_MGMT_ADCPD_B | \
6139 					 LAN8814_POWER_MGMT_PGAPD_B)
6140 
6141 #define LAN8814_POWER_MGMT_VAL1		(LAN8814_POWER_MGMT_C_D | \
6142 					 LAN8814_POWER_MGMT_ADCPD_B | \
6143 					 LAN8814_POWER_MGMT_PGAPD_B | \
6144 					 LAN8814_POWER_MGMT_ADCPD_A | \
6145 					 LAN8814_POWER_MGMT_PGAPD_A)
6146 
6147 #define LAN8814_POWER_MGMT_VAL2		LAN8814_POWER_MGMT_C_D
6148 
6149 #define LAN8814_POWER_MGMT_VAL3		(LAN8814_POWER_MGMT_C_D | \
6150 					 LAN8814_POWER_MGMT_DLLPD_B | \
6151 					 LAN8814_POWER_MGMT_ADCPD_B | \
6152 					 LAN8814_POWER_MGMT_PGAPD_A)
6153 
6154 #define LAN8814_POWER_MGMT_VAL4		(LAN8814_POWER_MGMT_B_C_D | \
6155 					 LAN8814_POWER_MGMT_ADCPD_A | \
6156 					 LAN8814_POWER_MGMT_PGAPD_A)
6157 
6158 #define LAN8814_POWER_MGMT_VAL5		LAN8814_POWER_MGMT_B_C_D
6159 
6160 #define LAN8814_EEE_WAKE_TX_TIMER			0x0e
6161 #define LAN8814_EEE_WAKE_TX_TIMER_MAX_VAL		0x1f
6162 
6163 static const struct lanphy_reg_data short_center_tap_errata[] = {
6164 	{ LAN8814_PAGE_POWER_REGS,
6165 	  LAN8814_POWER_MGMT_MODE_3_ANEG_MDI,
6166 	  LAN8814_POWER_MGMT_VAL1 },
6167 	{ LAN8814_PAGE_POWER_REGS,
6168 	  LAN8814_POWER_MGMT_MODE_4_ANEG_MDIX,
6169 	  LAN8814_POWER_MGMT_VAL1 },
6170 	{ LAN8814_PAGE_POWER_REGS,
6171 	  LAN8814_POWER_MGMT_MODE_5_10BT_MDI,
6172 	  LAN8814_POWER_MGMT_VAL1 },
6173 	{ LAN8814_PAGE_POWER_REGS,
6174 	  LAN8814_POWER_MGMT_MODE_6_10BT_MDIX,
6175 	  LAN8814_POWER_MGMT_VAL1 },
6176 	{ LAN8814_PAGE_POWER_REGS,
6177 	  LAN8814_POWER_MGMT_MODE_7_100BT_TRAIN,
6178 	  LAN8814_POWER_MGMT_VAL2 },
6179 	{ LAN8814_PAGE_POWER_REGS,
6180 	  LAN8814_POWER_MGMT_MODE_8_100BT_MDI,
6181 	  LAN8814_POWER_MGMT_VAL3 },
6182 	{ LAN8814_PAGE_POWER_REGS,
6183 	  LAN8814_POWER_MGMT_MODE_9_100BT_EEE_MDI_TX,
6184 	  LAN8814_POWER_MGMT_VAL3 },
6185 	{ LAN8814_PAGE_POWER_REGS,
6186 	  LAN8814_POWER_MGMT_MODE_10_100BT_EEE_MDI_RX,
6187 	  LAN8814_POWER_MGMT_VAL4 },
6188 	{ LAN8814_PAGE_POWER_REGS,
6189 	  LAN8814_POWER_MGMT_MODE_11_100BT_MDIX,
6190 	  LAN8814_POWER_MGMT_VAL5 },
6191 	{ LAN8814_PAGE_POWER_REGS,
6192 	  LAN8814_POWER_MGMT_MODE_12_100BT_EEE_MDIX_TX,
6193 	  LAN8814_POWER_MGMT_VAL5 },
6194 	{ LAN8814_PAGE_POWER_REGS,
6195 	  LAN8814_POWER_MGMT_MODE_13_100BT_EEE_MDIX_RX,
6196 	  LAN8814_POWER_MGMT_VAL4 },
6197 	{ LAN8814_PAGE_POWER_REGS,
6198 	  LAN8814_POWER_MGMT_MODE_14_100BTX_EEE_TX_RX,
6199 	  LAN8814_POWER_MGMT_VAL4 },
6200 };
6201 
6202 static const struct lanphy_reg_data waketx_timer_errata[] = {
6203 	{ LAN8814_PAGE_EEE,
6204 	  LAN8814_EEE_WAKE_TX_TIMER,
6205 	  LAN8814_EEE_WAKE_TX_TIMER_MAX_VAL },
6206 };
6207 
6208 static int lanphy_write_reg_data(struct phy_device *phydev,
6209 				 const struct lanphy_reg_data *data,
6210 				 size_t num)
6211 {
6212 	int ret = 0;
6213 
6214 	while (num--) {
6215 		ret = lanphy_write_page_reg(phydev, data->page, data->addr,
6216 					    data->val);
6217 		if (ret)
6218 			break;
6219 	}
6220 
6221 	return ret;
6222 }
6223 
6224 static int lan8842_erratas(struct phy_device *phydev)
6225 {
6226 	int ret;
6227 
6228 	ret = lanphy_write_reg_data(phydev, short_center_tap_errata,
6229 				    ARRAY_SIZE(short_center_tap_errata));
6230 	if (ret)
6231 		return ret;
6232 
6233 	return lanphy_write_reg_data(phydev, waketx_timer_errata,
6234 				     ARRAY_SIZE(waketx_timer_errata));
6235 }
6236 
6237 static int lan8842_config_init(struct phy_device *phydev)
6238 {
6239 	int ret;
6240 
6241 	/* Reset the PHY */
6242 	ret = lanphy_modify_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
6243 				     LAN8814_QSGMII_SOFT_RESET,
6244 				     LAN8814_QSGMII_SOFT_RESET_BIT,
6245 				     LAN8814_QSGMII_SOFT_RESET_BIT);
6246 	if (ret < 0)
6247 		return ret;
6248 
6249 	/* Apply the erratas for this device */
6250 	ret = lan8842_erratas(phydev);
6251 	if (ret < 0)
6252 		return ret;
6253 
6254 	/* Even if the GPIOs are set to control the LEDs the behaviour of the
6255 	 * LEDs is wrong, they are not blinking when there is traffic.
6256 	 * To fix this it is required to set extended LED mode
6257 	 */
6258 	ret = lanphy_modify_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
6259 				     LAN8814_LED_CTRL_1,
6260 				     LAN8814_LED_CTRL_1_KSZ9031_LED_MODE_, 0);
6261 	if (ret < 0)
6262 		return ret;
6263 
6264 	ret = lanphy_modify_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
6265 				     LAN8814_LED_CTRL_2,
6266 				     LAN8814_LED_CTRL_2_LED1_COM_DIS,
6267 				     LAN8814_LED_CTRL_2_LED1_COM_DIS);
6268 	if (ret < 0)
6269 		return ret;
6270 
6271 	/* To allow the PHY to control the LEDs the GPIOs of the PHY should have
6272 	 * a function mode and not the GPIO. Apparently by default the value is
6273 	 * GPIO and not function even though the datasheet it says that it is
6274 	 * function. Therefore set this value.
6275 	 */
6276 	return lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
6277 				     LAN8814_GPIO_EN2, 0);
6278 }
6279 
6280 #define LAN8842_INTR_CTRL_REG			52 /* 0x34 */
6281 
6282 static int lan8842_config_intr(struct phy_device *phydev)
6283 {
6284 	int err;
6285 
6286 	lanphy_write_page_reg(phydev, LAN8814_PAGE_COMMON_REGS,
6287 			      LAN8842_INTR_CTRL_REG,
6288 			      LAN8814_INTR_CTRL_REG_INTR_ENABLE);
6289 
6290 	/* enable / disable interrupts */
6291 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
6292 		err = lan8814_ack_interrupt(phydev);
6293 		if (err)
6294 			return err;
6295 
6296 		err = phy_write(phydev, LAN8814_INTC,
6297 				LAN8814_INT_LINK | LAN8814_INT_FLF);
6298 	} else {
6299 		err = phy_write(phydev, LAN8814_INTC, 0);
6300 		if (err)
6301 			return err;
6302 
6303 		err = lan8814_ack_interrupt(phydev);
6304 	}
6305 
6306 	return err;
6307 }
6308 
6309 static unsigned int lan8842_inband_caps(struct phy_device *phydev,
6310 					phy_interface_t interface)
6311 {
6312 	/* Inband configuration can be enabled or disabled using the registers
6313 	 * PCS1G_ANEG_CONFIG.
6314 	 */
6315 	return LINK_INBAND_DISABLE | LINK_INBAND_ENABLE;
6316 }
6317 
6318 static int lan8842_config_inband(struct phy_device *phydev, unsigned int modes)
6319 {
6320 	bool enable;
6321 
6322 	if (modes == LINK_INBAND_DISABLE)
6323 		enable = false;
6324 	else
6325 		enable = true;
6326 
6327 	/* Disable or enable in-band autoneg with PCS Host side
6328 	 * It has the same address as lan8814
6329 	 */
6330 	return lanphy_modify_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
6331 				      LAN8814_QSGMII_PCS1G_ANEG_CONFIG,
6332 				      LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA,
6333 				      enable ? LAN8814_QSGMII_PCS1G_ANEG_CONFIG_ANEG_ENA : 0);
6334 }
6335 
6336 static void lan8842_handle_ptp_interrupt(struct phy_device *phydev, u16 status)
6337 {
6338 	struct kszphy_ptp_priv *ptp_priv;
6339 	struct lan8842_priv *priv;
6340 
6341 	priv = phydev->priv;
6342 	ptp_priv = &priv->ptp_priv;
6343 
6344 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_EN_)
6345 		lan8814_get_tx_ts(ptp_priv);
6346 
6347 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_EN_)
6348 		lan8814_get_rx_ts(ptp_priv);
6349 
6350 	if (status & PTP_TSU_INT_STS_PTP_TX_TS_OVRFL_INT_) {
6351 		lan8814_flush_fifo(phydev, true);
6352 		skb_queue_purge(&ptp_priv->tx_queue);
6353 	}
6354 
6355 	if (status & PTP_TSU_INT_STS_PTP_RX_TS_OVRFL_INT_) {
6356 		lan8814_flush_fifo(phydev, false);
6357 		skb_queue_purge(&ptp_priv->rx_queue);
6358 	}
6359 }
6360 
6361 static irqreturn_t lan8842_handle_interrupt(struct phy_device *phydev)
6362 {
6363 	struct lan8842_priv *priv = phydev->priv;
6364 	int ret = IRQ_NONE;
6365 	int irq_status;
6366 
6367 	irq_status = phy_read(phydev, LAN8814_INTS);
6368 	if (irq_status < 0) {
6369 		phy_error(phydev);
6370 		return IRQ_NONE;
6371 	}
6372 
6373 	if (irq_status & (LAN8814_INT_LINK | LAN8814_INT_FLF)) {
6374 		phy_trigger_machine(phydev);
6375 		ret = IRQ_HANDLED;
6376 	}
6377 
6378 	/* Phy revision lan8832 doesn't have support for PTP therefore there is
6379 	 * not need to check the PTP and GPIO interrupts
6380 	 */
6381 	if (priv->rev == LAN8842_REV_8832)
6382 		goto out;
6383 
6384 	while (true) {
6385 		irq_status = lanphy_read_page_reg(phydev, LAN8814_PAGE_PORT_REGS,
6386 						  PTP_TSU_INT_STS);
6387 		if (!irq_status)
6388 			break;
6389 
6390 		lan8842_handle_ptp_interrupt(phydev, irq_status);
6391 		ret = IRQ_HANDLED;
6392 	}
6393 
6394 	if (!lan8814_handle_gpio_interrupt(phydev, irq_status))
6395 		ret = IRQ_HANDLED;
6396 
6397 out:
6398 	return ret;
6399 }
6400 
6401 static u64 lan8842_get_stat(struct phy_device *phydev, int count, int *regs)
6402 {
6403 	u64 ret = 0;
6404 	int val;
6405 
6406 	for (int j = 0; j < count; ++j) {
6407 		val = lanphy_read_page_reg(phydev, LAN8814_PAGE_PCS_DIGITAL,
6408 					   regs[j]);
6409 		if (val < 0)
6410 			return U64_MAX;
6411 
6412 		ret <<= 16;
6413 		ret += val;
6414 	}
6415 	return ret;
6416 }
6417 
6418 static int lan8842_update_stats(struct phy_device *phydev)
6419 {
6420 	struct lan8842_priv *priv = phydev->priv;
6421 	int rx_packets_regs[] = {88, 61, 60};
6422 	int rx_errors_regs[] = {63, 62};
6423 	int tx_packets_regs[] = {89, 85, 84};
6424 	int tx_errors_regs[] = {87, 86};
6425 
6426 	priv->phy_stats.rx_packets = lan8842_get_stat(phydev,
6427 						      ARRAY_SIZE(rx_packets_regs),
6428 						      rx_packets_regs);
6429 	priv->phy_stats.rx_errors = lan8842_get_stat(phydev,
6430 						     ARRAY_SIZE(rx_errors_regs),
6431 						     rx_errors_regs);
6432 	priv->phy_stats.tx_packets = lan8842_get_stat(phydev,
6433 						      ARRAY_SIZE(tx_packets_regs),
6434 						      tx_packets_regs);
6435 	priv->phy_stats.tx_errors = lan8842_get_stat(phydev,
6436 						     ARRAY_SIZE(tx_errors_regs),
6437 						     tx_errors_regs);
6438 
6439 	return 0;
6440 }
6441 
6442 #define LAN8842_FLF				15 /* 0x0e */
6443 #define LAN8842_FLF_ENA				BIT(1)
6444 #define LAN8842_FLF_ENA_LINK_DOWN		BIT(0)
6445 
6446 static int lan8842_get_fast_down(struct phy_device *phydev, u8 *msecs)
6447 {
6448 	int ret;
6449 
6450 	ret = lanphy_read_page_reg(phydev, LAN8814_PAGE_PCS, LAN8842_FLF);
6451 	if (ret < 0)
6452 		return ret;
6453 
6454 	if (ret & LAN8842_FLF_ENA)
6455 		*msecs = ETHTOOL_PHY_FAST_LINK_DOWN_ON;
6456 	else
6457 		*msecs = ETHTOOL_PHY_FAST_LINK_DOWN_OFF;
6458 
6459 	return 0;
6460 }
6461 
6462 static int lan8842_set_fast_down(struct phy_device *phydev, const u8 *msecs)
6463 {
6464 	u16 flf;
6465 
6466 	switch (*msecs) {
6467 	case ETHTOOL_PHY_FAST_LINK_DOWN_OFF:
6468 		flf = 0;
6469 		break;
6470 	case ETHTOOL_PHY_FAST_LINK_DOWN_ON:
6471 		flf = LAN8842_FLF_ENA | LAN8842_FLF_ENA_LINK_DOWN;
6472 		break;
6473 	default:
6474 		return -EINVAL;
6475 	}
6476 
6477 	return lanphy_modify_page_reg(phydev, LAN8814_PAGE_PCS,
6478 				      LAN8842_FLF,
6479 				      LAN8842_FLF_ENA |
6480 				      LAN8842_FLF_ENA_LINK_DOWN, flf);
6481 }
6482 
6483 static int lan8842_get_tunable(struct phy_device *phydev,
6484 			       struct ethtool_tunable *tuna, void *data)
6485 {
6486 	switch (tuna->id) {
6487 	case ETHTOOL_PHY_FAST_LINK_DOWN:
6488 		return lan8842_get_fast_down(phydev, data);
6489 	default:
6490 		return -EOPNOTSUPP;
6491 	}
6492 }
6493 
6494 static int lan8842_set_tunable(struct phy_device *phydev,
6495 			       struct ethtool_tunable *tuna, const void *data)
6496 {
6497 	switch (tuna->id) {
6498 	case ETHTOOL_PHY_FAST_LINK_DOWN:
6499 		return lan8842_set_fast_down(phydev, data);
6500 	default:
6501 		return -EOPNOTSUPP;
6502 	}
6503 }
6504 
6505 static void lan8842_get_phy_stats(struct phy_device *phydev,
6506 				  struct ethtool_eth_phy_stats *eth_stats,
6507 				  struct ethtool_phy_stats *stats)
6508 {
6509 	struct lan8842_priv *priv = phydev->priv;
6510 
6511 	stats->rx_packets = priv->phy_stats.rx_packets;
6512 	stats->rx_errors = priv->phy_stats.rx_errors;
6513 	stats->tx_packets = priv->phy_stats.tx_packets;
6514 	stats->tx_errors = priv->phy_stats.tx_errors;
6515 }
6516 
6517 static struct phy_driver ksphy_driver[] = {
6518 {
6519 	PHY_ID_MATCH_MODEL(PHY_ID_KS8737),
6520 	.name		= "Micrel KS8737",
6521 	/* PHY_BASIC_FEATURES */
6522 	.driver_data	= &ks8737_type,
6523 	.probe		= kszphy_probe,
6524 	.config_init	= kszphy_config_init,
6525 	.config_intr	= kszphy_config_intr,
6526 	.handle_interrupt = kszphy_handle_interrupt,
6527 	.suspend	= kszphy_suspend,
6528 	.resume		= kszphy_resume,
6529 }, {
6530 	.phy_id		= PHY_ID_KSZ8021,
6531 	.phy_id_mask	= 0x00ffffff,
6532 	.name		= "Micrel KSZ8021 or KSZ8031",
6533 	/* PHY_BASIC_FEATURES */
6534 	.driver_data	= &ksz8021_type,
6535 	.probe		= kszphy_probe,
6536 	.config_init	= kszphy_config_init,
6537 	.config_intr	= kszphy_config_intr,
6538 	.handle_interrupt = kszphy_handle_interrupt,
6539 	.get_sset_count = kszphy_get_sset_count,
6540 	.get_strings	= kszphy_get_strings,
6541 	.get_stats	= kszphy_get_stats,
6542 	.suspend	= kszphy_suspend,
6543 	.resume		= kszphy_resume,
6544 }, {
6545 	.phy_id		= PHY_ID_KSZ8031,
6546 	.phy_id_mask	= 0x00ffffff,
6547 	.name		= "Micrel KSZ8031",
6548 	/* PHY_BASIC_FEATURES */
6549 	.driver_data	= &ksz8021_type,
6550 	.probe		= kszphy_probe,
6551 	.config_init	= kszphy_config_init,
6552 	.config_intr	= kszphy_config_intr,
6553 	.handle_interrupt = kszphy_handle_interrupt,
6554 	.get_sset_count = kszphy_get_sset_count,
6555 	.get_strings	= kszphy_get_strings,
6556 	.get_stats	= kszphy_get_stats,
6557 	.suspend	= kszphy_suspend,
6558 	.resume		= kszphy_resume,
6559 }, {
6560 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ8041),
6561 	.name		= "Micrel KSZ8041",
6562 	/* PHY_BASIC_FEATURES */
6563 	.driver_data	= &ksz8041_type,
6564 	.probe		= kszphy_probe,
6565 	.config_init	= ksz8041_config_init,
6566 	.config_aneg	= ksz8041_config_aneg,
6567 	.config_intr	= kszphy_config_intr,
6568 	.handle_interrupt = kszphy_handle_interrupt,
6569 	.get_sset_count = kszphy_get_sset_count,
6570 	.get_strings	= kszphy_get_strings,
6571 	.get_stats	= kszphy_get_stats,
6572 	.suspend	= ksz8041_suspend,
6573 	.resume		= ksz8041_resume,
6574 }, {
6575 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ8041RNLI),
6576 	.name		= "Micrel KSZ8041RNLI",
6577 	/* PHY_BASIC_FEATURES */
6578 	.driver_data	= &ksz8041_type,
6579 	.probe		= kszphy_probe,
6580 	.config_init	= kszphy_config_init,
6581 	.config_intr	= kszphy_config_intr,
6582 	.handle_interrupt = kszphy_handle_interrupt,
6583 	.get_sset_count = kszphy_get_sset_count,
6584 	.get_strings	= kszphy_get_strings,
6585 	.get_stats	= kszphy_get_stats,
6586 	.suspend	= kszphy_suspend,
6587 	.resume		= kszphy_resume,
6588 }, {
6589 	.name		= "Micrel KSZ8051",
6590 	/* PHY_BASIC_FEATURES */
6591 	.driver_data	= &ksz8051_type,
6592 	.probe		= kszphy_probe,
6593 	.config_init	= kszphy_config_init,
6594 	.config_intr	= kszphy_config_intr,
6595 	.handle_interrupt = kszphy_handle_interrupt,
6596 	.get_sset_count = kszphy_get_sset_count,
6597 	.get_strings	= kszphy_get_strings,
6598 	.get_stats	= kszphy_get_stats,
6599 	.match_phy_device = ksz8051_match_phy_device,
6600 	.suspend	= kszphy_suspend,
6601 	.resume		= kszphy_resume,
6602 }, {
6603 	.phy_id		= PHY_ID_KSZ8001,
6604 	.name		= "Micrel KSZ8001 or KS8721",
6605 	.phy_id_mask	= 0x00fffffc,
6606 	/* PHY_BASIC_FEATURES */
6607 	.driver_data	= &ksz8041_type,
6608 	.probe		= kszphy_probe,
6609 	.config_init	= kszphy_config_init,
6610 	.config_intr	= kszphy_config_intr,
6611 	.handle_interrupt = kszphy_handle_interrupt,
6612 	.get_sset_count = kszphy_get_sset_count,
6613 	.get_strings	= kszphy_get_strings,
6614 	.get_stats	= kszphy_get_stats,
6615 	.suspend	= kszphy_suspend,
6616 	.resume		= kszphy_resume,
6617 }, {
6618 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ8081),
6619 	.name		= "Micrel KSZ8081 or KSZ8091",
6620 	.flags		= PHY_POLL_CABLE_TEST,
6621 	/* PHY_BASIC_FEATURES */
6622 	.driver_data	= &ksz8081_type,
6623 	.probe		= kszphy_probe,
6624 	.config_init	= ksz8081_config_init,
6625 	.soft_reset	= genphy_soft_reset,
6626 	.config_aneg	= ksz8081_config_aneg,
6627 	.read_status	= ksz8081_read_status,
6628 	.config_intr	= kszphy_config_intr,
6629 	.handle_interrupt = kszphy_handle_interrupt,
6630 	.get_sset_count = kszphy_get_sset_count,
6631 	.get_strings	= kszphy_get_strings,
6632 	.get_stats	= kszphy_get_stats,
6633 	.suspend	= kszphy_suspend,
6634 	.resume		= kszphy_resume,
6635 	.cable_test_start	= ksz886x_cable_test_start,
6636 	.cable_test_get_status	= ksz886x_cable_test_get_status,
6637 }, {
6638 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ8061),
6639 	.name		= "Micrel KSZ8061",
6640 	/* PHY_BASIC_FEATURES */
6641 	.probe		= kszphy_probe,
6642 	.config_init	= ksz8061_config_init,
6643 	.soft_reset	= genphy_soft_reset,
6644 	.config_intr	= kszphy_config_intr,
6645 	.handle_interrupt = kszphy_handle_interrupt,
6646 	.suspend	= ksz8061_suspend,
6647 	.resume		= ksz8061_resume,
6648 }, {
6649 	.phy_id		= PHY_ID_KSZ9021,
6650 	.phy_id_mask	= 0x000ffffe,
6651 	.name		= "Micrel KSZ9021 Gigabit PHY",
6652 	/* PHY_GBIT_FEATURES */
6653 	.driver_data	= &ksz9021_type,
6654 	.probe		= kszphy_probe,
6655 	.get_features	= ksz9031_get_features,
6656 	.config_init	= ksz9021_config_init,
6657 	.config_intr	= kszphy_config_intr,
6658 	.handle_interrupt = kszphy_handle_interrupt,
6659 	.get_sset_count = kszphy_get_sset_count,
6660 	.get_strings	= kszphy_get_strings,
6661 	.get_stats	= kszphy_get_stats,
6662 	.suspend	= kszphy_suspend,
6663 	.resume		= kszphy_resume,
6664 	.read_mmd	= genphy_read_mmd_unsupported,
6665 	.write_mmd	= genphy_write_mmd_unsupported,
6666 }, {
6667 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ9031),
6668 	.name		= "Micrel KSZ9031 Gigabit PHY",
6669 	.flags		= PHY_POLL_CABLE_TEST,
6670 	.driver_data	= &ksz9021_type,
6671 	.probe		= kszphy_probe,
6672 	.get_features	= ksz9031_get_features,
6673 	.config_init	= ksz9031_config_init,
6674 	.soft_reset	= genphy_soft_reset,
6675 	.read_status	= ksz9031_read_status,
6676 	.config_intr	= kszphy_config_intr,
6677 	.handle_interrupt = kszphy_handle_interrupt,
6678 	.get_sset_count = kszphy_get_sset_count,
6679 	.get_strings	= kszphy_get_strings,
6680 	.get_stats	= kszphy_get_stats,
6681 	.suspend	= kszphy_suspend,
6682 	.resume		= kszphy_resume,
6683 	.cable_test_start	= ksz9x31_cable_test_start,
6684 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
6685 	.set_loopback	= ksz9031_set_loopback,
6686 }, {
6687 	PHY_ID_MATCH_MODEL(PHY_ID_LAN8814),
6688 	.name		= "Microchip INDY Gigabit Quad PHY",
6689 	.flags          = PHY_POLL_CABLE_TEST,
6690 	.config_init	= lan8814_config_init,
6691 	.driver_data	= &lan8814_type,
6692 	.probe		= lan8814_probe,
6693 	.soft_reset	= genphy_soft_reset,
6694 	.read_status	= ksz9031_read_status,
6695 	.get_sset_count	= kszphy_get_sset_count,
6696 	.get_strings	= kszphy_get_strings,
6697 	.get_stats	= kszphy_get_stats,
6698 	.suspend	= genphy_suspend,
6699 	.resume		= kszphy_resume,
6700 	.config_intr	= lan8814_config_intr,
6701 	.inband_caps	= lan8842_inband_caps,
6702 	.config_inband	= lan8842_config_inband,
6703 	.handle_interrupt = lan8814_handle_interrupt,
6704 	.cable_test_start	= lan8814_cable_test_start,
6705 	.cable_test_get_status	= ksz886x_cable_test_get_status,
6706 }, {
6707 	PHY_ID_MATCH_MODEL(PHY_ID_LAN8804),
6708 	.name		= "Microchip LAN966X Gigabit PHY",
6709 	.config_init	= lan8804_config_init,
6710 	.driver_data	= &ksz9021_type,
6711 	.probe		= kszphy_probe,
6712 	.soft_reset	= genphy_soft_reset,
6713 	.read_status	= ksz9031_read_status,
6714 	.get_sset_count	= kszphy_get_sset_count,
6715 	.get_strings	= kszphy_get_strings,
6716 	.get_stats	= kszphy_get_stats,
6717 	.suspend	= lan8804_suspend,
6718 	.resume		= lan8804_resume,
6719 	.config_intr	= lan8804_config_intr,
6720 	.handle_interrupt = lan8804_handle_interrupt,
6721 }, {
6722 	PHY_ID_MATCH_MODEL(PHY_ID_LAN8841),
6723 	.name		= "Microchip LAN8841 Gigabit PHY",
6724 	.flags		= PHY_POLL_CABLE_TEST,
6725 	.driver_data	= &lan8841_type,
6726 	.config_init	= lan8841_config_init,
6727 	.probe		= lan8841_probe,
6728 	.soft_reset	= genphy_soft_reset,
6729 	.config_intr	= lan8841_config_intr,
6730 	.handle_interrupt = lan8841_handle_interrupt,
6731 	.get_sset_count = kszphy_get_sset_count,
6732 	.get_strings	= kszphy_get_strings,
6733 	.get_stats	= kszphy_get_stats,
6734 	.suspend	= lan8841_suspend,
6735 	.resume		= lan8841_resume,
6736 	.cable_test_start	= lan8814_cable_test_start,
6737 	.cable_test_get_status	= ksz886x_cable_test_get_status,
6738 }, {
6739 	PHY_ID_MATCH_MODEL(PHY_ID_LAN8842),
6740 	.name		= "Microchip LAN8842 Gigabit PHY",
6741 	.flags		= PHY_POLL_CABLE_TEST,
6742 	.driver_data	= &lan8814_type,
6743 	.probe		= lan8842_probe,
6744 	.config_init	= lan8842_config_init,
6745 	.config_intr	= lan8842_config_intr,
6746 	.inband_caps	= lan8842_inband_caps,
6747 	.config_inband	= lan8842_config_inband,
6748 	.handle_interrupt = lan8842_handle_interrupt,
6749 	.get_phy_stats	= lan8842_get_phy_stats,
6750 	.update_stats	= lan8842_update_stats,
6751 	.get_tunable	= lan8842_get_tunable,
6752 	.set_tunable	= lan8842_set_tunable,
6753 	.cable_test_start	= lan8814_cable_test_start,
6754 	.cable_test_get_status	= ksz886x_cable_test_get_status,
6755 }, {
6756 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ9131),
6757 	.name		= "Microchip KSZ9131 Gigabit PHY",
6758 	/* PHY_GBIT_FEATURES */
6759 	.flags		= PHY_POLL_CABLE_TEST,
6760 	.driver_data	= &ksz9131_type,
6761 	.probe		= kszphy_probe,
6762 	.soft_reset	= genphy_soft_reset,
6763 	.config_init	= ksz9131_config_init,
6764 	.config_intr	= kszphy_config_intr,
6765 	.config_aneg	= ksz9131_config_aneg,
6766 	.read_status	= ksz9131_read_status,
6767 	.handle_interrupt = kszphy_handle_interrupt,
6768 	.get_sset_count = kszphy_get_sset_count,
6769 	.get_strings	= kszphy_get_strings,
6770 	.get_stats	= kszphy_get_stats,
6771 	.suspend	= kszphy_suspend,
6772 	.resume		= ksz9131_resume,
6773 	.cable_test_start	= ksz9x31_cable_test_start,
6774 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
6775 	.get_features	= ksz9477_get_features,
6776 }, {
6777 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ8873MLL),
6778 	.name		= "Micrel KSZ8873MLL Switch",
6779 	/* PHY_BASIC_FEATURES */
6780 	.config_init	= kszphy_config_init,
6781 	.config_aneg	= ksz8873mll_config_aneg,
6782 	.read_status	= ksz8873mll_read_status,
6783 	.suspend	= genphy_suspend,
6784 	.resume		= genphy_resume,
6785 }, {
6786 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ886X),
6787 	.name		= "Micrel KSZ8851 Ethernet MAC or KSZ886X Switch",
6788 	.driver_data	= &ksz886x_type,
6789 	/* PHY_BASIC_FEATURES */
6790 	.flags		= PHY_POLL_CABLE_TEST,
6791 	.config_init	= kszphy_config_init,
6792 	.config_aneg	= ksz886x_config_aneg,
6793 	.read_status	= ksz886x_read_status,
6794 	.suspend	= genphy_suspend,
6795 	.resume		= genphy_resume,
6796 	.cable_test_start	= ksz886x_cable_test_start,
6797 	.cable_test_get_status	= ksz886x_cable_test_get_status,
6798 }, {
6799 	.name		= "Micrel KSZ87XX Switch",
6800 	/* PHY_BASIC_FEATURES */
6801 	.config_init	= kszphy_config_init,
6802 	.match_phy_device = ksz8795_match_phy_device,
6803 	.suspend	= genphy_suspend,
6804 	.resume		= genphy_resume,
6805 }, {
6806 	PHY_ID_MATCH_MODEL(PHY_ID_KSZ9477),
6807 	.name		= "Microchip KSZ9477",
6808 	.probe		= kszphy_probe,
6809 	/* PHY_GBIT_FEATURES */
6810 	.config_init	= ksz9477_config_init,
6811 	.config_intr	= kszphy_config_intr,
6812 	.config_aneg	= ksz9477_config_aneg,
6813 	.read_status	= ksz9477_read_status,
6814 	.handle_interrupt = kszphy_handle_interrupt,
6815 	.suspend	= genphy_suspend,
6816 	.resume		= ksz9477_resume,
6817 	.get_phy_stats	= kszphy_get_phy_stats,
6818 	.update_stats	= kszphy_update_stats,
6819 	.cable_test_start	= ksz9x31_cable_test_start,
6820 	.cable_test_get_status	= ksz9x31_cable_test_get_status,
6821 	.get_sqi	= kszphy_get_sqi,
6822 	.get_sqi_max	= kszphy_get_sqi_max,
6823 	.get_mse_capability = kszphy_get_mse_capability,
6824 	.get_mse_snapshot = kszphy_get_mse_snapshot,
6825 } };
6826 
6827 module_phy_driver(ksphy_driver);
6828 
6829 MODULE_DESCRIPTION("Micrel PHY driver");
6830 MODULE_AUTHOR("David J. Choi");
6831 MODULE_LICENSE("GPL");
6832 
6833 static const struct mdio_device_id __maybe_unused micrel_tbl[] = {
6834 	{ PHY_ID_KSZ9021, 0x000ffffe },
6835 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ9031) },
6836 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ9131) },
6837 	{ PHY_ID_KSZ8001, 0x00fffffc },
6838 	{ PHY_ID_MATCH_MODEL(PHY_ID_KS8737) },
6839 	{ PHY_ID_KSZ8021, 0x00ffffff },
6840 	{ PHY_ID_KSZ8031, 0x00ffffff },
6841 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ8041) },
6842 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ8041RNLI) },
6843 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ8051) },
6844 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ8061) },
6845 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ8081) },
6846 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ8873MLL) },
6847 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ886X) },
6848 	{ PHY_ID_MATCH_MODEL(PHY_ID_KSZ9477) },
6849 	{ PHY_ID_MATCH_MODEL(PHY_ID_LAN8814) },
6850 	{ PHY_ID_MATCH_MODEL(PHY_ID_LAN8804) },
6851 	{ PHY_ID_MATCH_MODEL(PHY_ID_LAN8841) },
6852 	{ PHY_ID_MATCH_MODEL(PHY_ID_LAN8842) },
6853 	{ }
6854 };
6855 
6856 MODULE_DEVICE_TABLE(mdio, micrel_tbl);
6857