xref: /linux/drivers/net/ipa/reg/ipa_reg-v3.1.c (revision 4468a3448b6aa1c00f25ce1162c57d4a7c2e7ba2)
107f120bcSAlex Elder // SPDX-License-Identifier: GPL-2.0
207f120bcSAlex Elder 
307f120bcSAlex Elder /* Copyright (C) 2022 Linaro Ltd. */
407f120bcSAlex Elder 
507f120bcSAlex Elder #include <linux/types.h>
607f120bcSAlex Elder 
707f120bcSAlex Elder #include "../ipa.h"
807f120bcSAlex Elder #include "../ipa_reg.h"
907f120bcSAlex Elder 
1012c7ea7dSAlex Elder static const u32 ipa_reg_comp_cfg_fmask[] = {
1112c7ea7dSAlex Elder 	[COMP_CFG_ENABLE]				= BIT(0),
1212c7ea7dSAlex Elder 	[GSI_SNOC_BYPASS_DIS]				= BIT(1),
1312c7ea7dSAlex Elder 	[GEN_QMB_0_SNOC_BYPASS_DIS]			= BIT(2),
1412c7ea7dSAlex Elder 	[GEN_QMB_1_SNOC_BYPASS_DIS]			= BIT(3),
1512c7ea7dSAlex Elder 	[IPA_DCMP_FAST_CLK_EN]				= BIT(4),
1612c7ea7dSAlex Elder 						/* Bits 5-31 reserved */
1712c7ea7dSAlex Elder };
1812c7ea7dSAlex Elder 
1912c7ea7dSAlex Elder IPA_REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c);
2007f120bcSAlex Elder 
21479deb32SAlex Elder static const u32 ipa_reg_clkon_cfg_fmask[] = {
22479deb32SAlex Elder 	[CLKON_RX]					= BIT(0),
23479deb32SAlex Elder 	[CLKON_PROC]					= BIT(1),
24479deb32SAlex Elder 	[TX_WRAPPER]					= BIT(2),
25479deb32SAlex Elder 	[CLKON_MISC]					= BIT(3),
26479deb32SAlex Elder 	[RAM_ARB]					= BIT(4),
27479deb32SAlex Elder 	[FTCH_HPS]					= BIT(5),
28479deb32SAlex Elder 	[FTCH_DPS]					= BIT(6),
29479deb32SAlex Elder 	[CLKON_HPS]					= BIT(7),
30479deb32SAlex Elder 	[CLKON_DPS]					= BIT(8),
31479deb32SAlex Elder 	[RX_HPS_CMDQS]					= BIT(9),
32479deb32SAlex Elder 	[HPS_DPS_CMDQS]					= BIT(10),
33479deb32SAlex Elder 	[DPS_TX_CMDQS]					= BIT(11),
34479deb32SAlex Elder 	[RSRC_MNGR]					= BIT(12),
35479deb32SAlex Elder 	[CTX_HANDLER]					= BIT(13),
36479deb32SAlex Elder 	[ACK_MNGR]					= BIT(14),
37479deb32SAlex Elder 	[D_DCPH]					= BIT(15),
38479deb32SAlex Elder 	[H_DCPH]					= BIT(16),
39479deb32SAlex Elder 						/* Bits 17-31 reserved */
40479deb32SAlex Elder };
4107f120bcSAlex Elder 
42479deb32SAlex Elder IPA_REG_FIELDS(CLKON_CFG, clkon_cfg, 0x00000044);
43479deb32SAlex Elder 
44479deb32SAlex Elder static const u32 ipa_reg_route_fmask[] = {
45479deb32SAlex Elder 	[ROUTE_DIS]					= BIT(0),
46479deb32SAlex Elder 	[ROUTE_DEF_PIPE]				= GENMASK(5, 1),
47479deb32SAlex Elder 	[ROUTE_DEF_HDR_TABLE]				= BIT(6),
48479deb32SAlex Elder 	[ROUTE_DEF_HDR_OFST]				= GENMASK(16, 7),
49479deb32SAlex Elder 	[ROUTE_FRAG_DEF_PIPE]				= GENMASK(21, 17),
50479deb32SAlex Elder 						/* Bits 22-23 reserved */
51479deb32SAlex Elder 	[ROUTE_DEF_RETAIN_HDR]				= BIT(24),
52479deb32SAlex Elder 						/* Bits 25-31 reserved */
53479deb32SAlex Elder };
54479deb32SAlex Elder 
55479deb32SAlex Elder IPA_REG_FIELDS(ROUTE, route, 0x00000048);
5607f120bcSAlex Elder 
5762b9c009SAlex Elder static const u32 ipa_reg_shared_mem_size_fmask[] = {
5862b9c009SAlex Elder 	[MEM_SIZE]					= GENMASK(15, 0),
5962b9c009SAlex Elder 	[MEM_BADDR]					= GENMASK(31, 16),
6062b9c009SAlex Elder };
6107f120bcSAlex Elder 
6262b9c009SAlex Elder IPA_REG_FIELDS(SHARED_MEM_SIZE, shared_mem_size, 0x00000054);
6307f120bcSAlex Elder 
6462b9c009SAlex Elder static const u32 ipa_reg_qsb_max_writes_fmask[] = {
6562b9c009SAlex Elder 	[GEN_QMB_0_MAX_WRITES]				= GENMASK(3, 0),
6662b9c009SAlex Elder 	[GEN_QMB_1_MAX_WRITES]				= GENMASK(7, 4),
6762b9c009SAlex Elder 						/* Bits 8-31 reserved */
6862b9c009SAlex Elder };
6907f120bcSAlex Elder 
7062b9c009SAlex Elder IPA_REG_FIELDS(QSB_MAX_WRITES, qsb_max_writes, 0x00000074);
7107f120bcSAlex Elder 
7262b9c009SAlex Elder static const u32 ipa_reg_qsb_max_reads_fmask[] = {
7362b9c009SAlex Elder 	[GEN_QMB_0_MAX_READS]				= GENMASK(3, 0),
7462b9c009SAlex Elder 	[GEN_QMB_1_MAX_READS]				= GENMASK(7, 4),
7562b9c009SAlex Elder };
7662b9c009SAlex Elder 
7762b9c009SAlex Elder IPA_REG_FIELDS(QSB_MAX_READS, qsb_max_reads, 0x00000078);
7862b9c009SAlex Elder 
7962b9c009SAlex Elder static const u32 ipa_reg_filt_rout_hash_en_fmask[] = {
8062b9c009SAlex Elder 	[IPV6_ROUTER_HASH]				= BIT(0),
8162b9c009SAlex Elder 						/* Bits 1-3 reserved */
8262b9c009SAlex Elder 	[IPV6_FILTER_HASH]				= BIT(4),
8362b9c009SAlex Elder 						/* Bits 5-7 reserved */
8462b9c009SAlex Elder 	[IPV4_ROUTER_HASH]				= BIT(8),
8562b9c009SAlex Elder 						/* Bits 9-11 reserved */
8662b9c009SAlex Elder 	[IPV4_FILTER_HASH]				= BIT(12),
8762b9c009SAlex Elder 						/* Bits 13-31 reserved */
8862b9c009SAlex Elder };
8962b9c009SAlex Elder 
9062b9c009SAlex Elder IPA_REG_FIELDS(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x000008c);
9162b9c009SAlex Elder 
9262b9c009SAlex Elder static const u32 ipa_reg_filt_rout_hash_flush_fmask[] = {
9362b9c009SAlex Elder 	[IPV6_ROUTER_HASH]				= BIT(0),
9462b9c009SAlex Elder 						/* Bits 1-3 reserved */
9562b9c009SAlex Elder 	[IPV6_FILTER_HASH]				= BIT(4),
9662b9c009SAlex Elder 						/* Bits 5-7 reserved */
9762b9c009SAlex Elder 	[IPV4_ROUTER_HASH]				= BIT(8),
9862b9c009SAlex Elder 						/* Bits 9-11 reserved */
9962b9c009SAlex Elder 	[IPV4_FILTER_HASH]				= BIT(12),
10062b9c009SAlex Elder 						/* Bits 13-31 reserved */
10162b9c009SAlex Elder };
10262b9c009SAlex Elder 
10362b9c009SAlex Elder IPA_REG_FIELDS(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x0000090);
10407f120bcSAlex Elder 
10507f120bcSAlex Elder /* Valid bits defined by ipa->available */
10607f120bcSAlex Elder IPA_REG(STATE_AGGR_ACTIVE, state_aggr_active, 0x0000010c);
10707f120bcSAlex Elder 
10807f120bcSAlex Elder IPA_REG(IPA_BCR, ipa_bcr, 0x000001d0);
10907f120bcSAlex Elder 
110b5c35fa4SAlex Elder static const u32 ipa_reg_local_pkt_proc_cntxt_fmask[] = {
111b5c35fa4SAlex Elder 	[IPA_BASE_ADDR]					= GENMASK(16, 0),
112b5c35fa4SAlex Elder 						/* Bits 17-31 reserved */
113b5c35fa4SAlex Elder };
114b5c35fa4SAlex Elder 
11507f120bcSAlex Elder /* Offset must be a multiple of 8 */
116b5c35fa4SAlex Elder IPA_REG_FIELDS(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8);
11707f120bcSAlex Elder 
11807f120bcSAlex Elder /* Valid bits defined by ipa->available */
11907f120bcSAlex Elder IPA_REG(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec);
12007f120bcSAlex Elder 
121b5c35fa4SAlex Elder static const u32 ipa_reg_counter_cfg_fmask[] = {
122b5c35fa4SAlex Elder 	[EOT_COAL_GRANULARITY]				= GENMASK(3, 0),
123b5c35fa4SAlex Elder 	[AGGR_GRANULARITY]				= GENMASK(8, 4),
124b5c35fa4SAlex Elder 						/* Bits 5-31 reserved */
125b5c35fa4SAlex Elder };
126b5c35fa4SAlex Elder 
127b5c35fa4SAlex Elder IPA_REG_FIELDS(COUNTER_CFG, counter_cfg, 0x000001f0);
12807f120bcSAlex Elder 
1291c418c4aSAlex Elder static const u32 ipa_reg_src_rsrc_grp_01_rsrc_type_fmask[] = {
1301c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
1311c418c4aSAlex Elder 						/* Bits 6-7 reserved */
1321c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
1331c418c4aSAlex Elder 						/* Bits 14-15 reserved */
1341c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
1351c418c4aSAlex Elder 						/* Bits 22-23 reserved */
1361c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
1371c418c4aSAlex Elder 						/* Bits 30-31 reserved */
1381c418c4aSAlex Elder };
1391c418c4aSAlex Elder 
1401c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_01_RSRC_TYPE, src_rsrc_grp_01_rsrc_type,
14107f120bcSAlex Elder 		      0x00000400, 0x0020);
14207f120bcSAlex Elder 
1431c418c4aSAlex Elder static const u32 ipa_reg_src_rsrc_grp_23_rsrc_type_fmask[] = {
1441c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
1451c418c4aSAlex Elder 						/* Bits 6-7 reserved */
1461c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
1471c418c4aSAlex Elder 						/* Bits 14-15 reserved */
1481c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
1491c418c4aSAlex Elder 						/* Bits 22-23 reserved */
1501c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
1511c418c4aSAlex Elder 						/* Bits 30-31 reserved */
1521c418c4aSAlex Elder };
1531c418c4aSAlex Elder 
1541c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_23_RSRC_TYPE, src_rsrc_grp_23_rsrc_type,
15507f120bcSAlex Elder 		      0x00000404, 0x0020);
15607f120bcSAlex Elder 
1571c418c4aSAlex Elder static const u32 ipa_reg_src_rsrc_grp_45_rsrc_type_fmask[] = {
1581c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
1591c418c4aSAlex Elder 						/* Bits 6-7 reserved */
1601c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
1611c418c4aSAlex Elder 						/* Bits 14-15 reserved */
1621c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
1631c418c4aSAlex Elder 						/* Bits 22-23 reserved */
1641c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
1651c418c4aSAlex Elder 						/* Bits 30-31 reserved */
1661c418c4aSAlex Elder };
1671c418c4aSAlex Elder 
1681c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_45_RSRC_TYPE, src_rsrc_grp_45_rsrc_type,
16907f120bcSAlex Elder 		      0x00000408, 0x0020);
17007f120bcSAlex Elder 
1711c418c4aSAlex Elder static const u32 ipa_reg_src_rsrc_grp_67_rsrc_type_fmask[] = {
1721c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
1731c418c4aSAlex Elder 						/* Bits 6-7 reserved */
1741c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
1751c418c4aSAlex Elder 						/* Bits 14-15 reserved */
1761c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
1771c418c4aSAlex Elder 						/* Bits 22-23 reserved */
1781c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
1791c418c4aSAlex Elder 						/* Bits 30-31 reserved */
1801c418c4aSAlex Elder };
1811c418c4aSAlex Elder 
1821c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_67_RSRC_TYPE, src_rsrc_grp_67_rsrc_type,
18307f120bcSAlex Elder 		      0x0000040c, 0x0020);
18407f120bcSAlex Elder 
1851c418c4aSAlex Elder static const u32 ipa_reg_dst_rsrc_grp_01_rsrc_type_fmask[] = {
1861c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
1871c418c4aSAlex Elder 						/* Bits 6-7 reserved */
1881c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
1891c418c4aSAlex Elder 						/* Bits 14-15 reserved */
1901c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
1911c418c4aSAlex Elder 						/* Bits 22-23 reserved */
1921c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
1931c418c4aSAlex Elder 						/* Bits 30-31 reserved */
1941c418c4aSAlex Elder };
1951c418c4aSAlex Elder 
1961c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_01_RSRC_TYPE, dst_rsrc_grp_01_rsrc_type,
19707f120bcSAlex Elder 		      0x00000500, 0x0020);
19807f120bcSAlex Elder 
1991c418c4aSAlex Elder static const u32 ipa_reg_dst_rsrc_grp_23_rsrc_type_fmask[] = {
2001c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
2011c418c4aSAlex Elder 						/* Bits 6-7 reserved */
2021c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
2031c418c4aSAlex Elder 						/* Bits 14-15 reserved */
2041c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
2051c418c4aSAlex Elder 						/* Bits 22-23 reserved */
2061c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
2071c418c4aSAlex Elder 						/* Bits 30-31 reserved */
2081c418c4aSAlex Elder };
2091c418c4aSAlex Elder 
2101c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_23_RSRC_TYPE, dst_rsrc_grp_23_rsrc_type,
21107f120bcSAlex Elder 		      0x00000504, 0x0020);
21207f120bcSAlex Elder 
2131c418c4aSAlex Elder static const u32 ipa_reg_dst_rsrc_grp_45_rsrc_type_fmask[] = {
2141c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
2151c418c4aSAlex Elder 						/* Bits 6-7 reserved */
2161c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
2171c418c4aSAlex Elder 						/* Bits 14-15 reserved */
2181c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
2191c418c4aSAlex Elder 						/* Bits 22-23 reserved */
2201c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
2211c418c4aSAlex Elder 						/* Bits 30-31 reserved */
2221c418c4aSAlex Elder };
2231c418c4aSAlex Elder 
2241c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_45_RSRC_TYPE, dst_rsrc_grp_45_rsrc_type,
22507f120bcSAlex Elder 		      0x00000508, 0x0020);
22607f120bcSAlex Elder 
2271c418c4aSAlex Elder static const u32 ipa_reg_dst_rsrc_grp_67_rsrc_type_fmask[] = {
2281c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
2291c418c4aSAlex Elder 						/* Bits 6-7 reserved */
2301c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
2311c418c4aSAlex Elder 						/* Bits 14-15 reserved */
2321c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
2331c418c4aSAlex Elder 						/* Bits 22-23 reserved */
2341c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
2351c418c4aSAlex Elder 						/* Bits 30-31 reserved */
2361c418c4aSAlex Elder };
2371c418c4aSAlex Elder 
2381c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_67_RSRC_TYPE, dst_rsrc_grp_67_rsrc_type,
23907f120bcSAlex Elder 		      0x0000050c, 0x0020);
24007f120bcSAlex Elder 
241*4468a344SAlex Elder static const u32 ipa_reg_endp_init_ctrl_fmask[] = {
242*4468a344SAlex Elder 	[ENDP_SUSPEND]					= BIT(0),
243*4468a344SAlex Elder 	[ENDP_DELAY]					= BIT(1),
244*4468a344SAlex Elder 						/* Bits 2-31 reserved */
245*4468a344SAlex Elder };
24607f120bcSAlex Elder 
247*4468a344SAlex Elder IPA_REG_STRIDE_FIELDS(ENDP_INIT_CTRL, endp_init_ctrl, 0x00000800, 0x0070);
24807f120bcSAlex Elder 
249*4468a344SAlex Elder static const u32 ipa_reg_endp_init_cfg_fmask[] = {
250*4468a344SAlex Elder 	[FRAG_OFFLOAD_EN]				= BIT(0),
251*4468a344SAlex Elder 	[CS_OFFLOAD_EN]					= GENMASK(2, 1),
252*4468a344SAlex Elder 	[CS_METADATA_HDR_OFFSET]			= GENMASK(6, 3),
253*4468a344SAlex Elder 						/* Bit 7 reserved */
254*4468a344SAlex Elder 	[CS_GEN_QMB_MASTER_SEL]				= BIT(8),
255*4468a344SAlex Elder 						/* Bits 9-31 reserved */
256*4468a344SAlex Elder };
25707f120bcSAlex Elder 
258*4468a344SAlex Elder IPA_REG_STRIDE_FIELDS(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070);
25907f120bcSAlex Elder 
260*4468a344SAlex Elder static const u32 ipa_reg_endp_init_nat_fmask[] = {
261*4468a344SAlex Elder 	[NAT_EN]					= GENMASK(1, 0),
262*4468a344SAlex Elder 						/* Bits 2-31 reserved */
263*4468a344SAlex Elder };
264*4468a344SAlex Elder 
265*4468a344SAlex Elder IPA_REG_STRIDE_FIELDS(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070);
266*4468a344SAlex Elder 
267*4468a344SAlex Elder static const u32 ipa_reg_endp_init_hdr_fmask[] = {
268*4468a344SAlex Elder 	[HDR_LEN]					= GENMASK(5, 0),
269*4468a344SAlex Elder 	[HDR_OFST_METADATA_VALID]			= BIT(6),
270*4468a344SAlex Elder 	[HDR_OFST_METADATA]				= GENMASK(12, 7),
271*4468a344SAlex Elder 	[HDR_ADDITIONAL_CONST_LEN]			= GENMASK(18, 13),
272*4468a344SAlex Elder 	[HDR_OFST_PKT_SIZE_VALID]			= BIT(19),
273*4468a344SAlex Elder 	[HDR_OFST_PKT_SIZE]				= GENMASK(25, 20),
274*4468a344SAlex Elder 	[HDR_A5_MUX]					= BIT(26),
275*4468a344SAlex Elder 	[HDR_LEN_INC_DEAGG_HDR]				= BIT(27),
276*4468a344SAlex Elder 	[HDR_METADATA_REG_VALID]			= BIT(28),
277*4468a344SAlex Elder 						/* Bits 29-31 reserved */
278*4468a344SAlex Elder };
279*4468a344SAlex Elder 
280*4468a344SAlex Elder IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070);
281*4468a344SAlex Elder 
282*4468a344SAlex Elder static const u32 ipa_reg_endp_init_hdr_ext_fmask[] = {
283*4468a344SAlex Elder 	[HDR_ENDIANNESS]				= BIT(0),
284*4468a344SAlex Elder 	[HDR_TOTAL_LEN_OR_PAD_VALID]			= BIT(1),
285*4468a344SAlex Elder 	[HDR_TOTAL_LEN_OR_PAD]				= BIT(2),
286*4468a344SAlex Elder 	[HDR_PAYLOAD_LEN_INC_PADDING]			= BIT(3),
287*4468a344SAlex Elder 	[HDR_TOTAL_LEN_OR_PAD_OFFSET]			= GENMASK(9, 4),
288*4468a344SAlex Elder 	[HDR_PAD_TO_ALIGNMENT]				= GENMASK(13, 10),
289*4468a344SAlex Elder 						/* Bits 14-31 reserved */
290*4468a344SAlex Elder };
291*4468a344SAlex Elder 
292*4468a344SAlex Elder IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070);
29307f120bcSAlex Elder 
29407f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR_METADATA_MASK, endp_init_hdr_metadata_mask,
29507f120bcSAlex Elder 	       0x00000818, 0x0070);
29607f120bcSAlex Elder 
29707f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070);
29807f120bcSAlex Elder 
29907f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070);
30007f120bcSAlex Elder 
30107f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HOL_BLOCK_EN, endp_init_hol_block_en,
30207f120bcSAlex Elder 	       0x0000082c, 0x0070);
30307f120bcSAlex Elder 
30407f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HOL_BLOCK_TIMER, endp_init_hol_block_timer,
30507f120bcSAlex Elder 	       0x00000830, 0x0070);
30607f120bcSAlex Elder 
30707f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070);
30807f120bcSAlex Elder 
30907f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp, 0x00000838, 0x0070);
31007f120bcSAlex Elder 
31107f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070);
31207f120bcSAlex Elder 
31307f120bcSAlex Elder IPA_REG_STRIDE(ENDP_STATUS, endp_status, 0x00000840, 0x0070);
31407f120bcSAlex Elder 
31507f120bcSAlex Elder IPA_REG_STRIDE(ENDP_FILTER_ROUTER_HSH_CFG, endp_filter_router_hsh_cfg,
31607f120bcSAlex Elder 	       0x0000085c, 0x0070);
31707f120bcSAlex Elder 
31807f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
31907f120bcSAlex Elder IPA_REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00003008 + 0x1000 * GSI_EE_AP);
32007f120bcSAlex Elder 
32107f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
32207f120bcSAlex Elder IPA_REG(IPA_IRQ_EN, ipa_irq_en, 0x0000300c + 0x1000 * GSI_EE_AP);
32307f120bcSAlex Elder 
32407f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
32507f120bcSAlex Elder IPA_REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00003010 + 0x1000 * GSI_EE_AP);
32607f120bcSAlex Elder 
32707f120bcSAlex Elder IPA_REG(IPA_IRQ_UC, ipa_irq_uc, 0x0000301c + 0x1000 * GSI_EE_AP);
32807f120bcSAlex Elder 
32907f120bcSAlex Elder /* Valid bits defined by ipa->available */
33007f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_INFO, irq_suspend_info, 0x00003030 + 0x1000 * GSI_EE_AP);
33107f120bcSAlex Elder 
33207f120bcSAlex Elder /* Valid bits defined by ipa->available */
33307f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_EN, irq_suspend_en, 0x00003034 + 0x1000 * GSI_EE_AP);
33407f120bcSAlex Elder 
33507f120bcSAlex Elder /* Valid bits defined by ipa->available */
33607f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_CLR, irq_suspend_clr, 0x00003038 + 0x1000 * GSI_EE_AP);
33707f120bcSAlex Elder 
33807f120bcSAlex Elder static const struct ipa_reg *ipa_reg_array[] = {
33907f120bcSAlex Elder 	[COMP_CFG]			= &ipa_reg_comp_cfg,
34007f120bcSAlex Elder 	[CLKON_CFG]			= &ipa_reg_clkon_cfg,
34107f120bcSAlex Elder 	[ROUTE]				= &ipa_reg_route,
34207f120bcSAlex Elder 	[SHARED_MEM_SIZE]		= &ipa_reg_shared_mem_size,
34307f120bcSAlex Elder 	[QSB_MAX_WRITES]		= &ipa_reg_qsb_max_writes,
34407f120bcSAlex Elder 	[QSB_MAX_READS]			= &ipa_reg_qsb_max_reads,
34507f120bcSAlex Elder 	[FILT_ROUT_HASH_EN]		= &ipa_reg_filt_rout_hash_en,
34607f120bcSAlex Elder 	[FILT_ROUT_HASH_FLUSH]		= &ipa_reg_filt_rout_hash_flush,
34707f120bcSAlex Elder 	[STATE_AGGR_ACTIVE]		= &ipa_reg_state_aggr_active,
34807f120bcSAlex Elder 	[IPA_BCR]			= &ipa_reg_ipa_bcr,
34907f120bcSAlex Elder 	[LOCAL_PKT_PROC_CNTXT]		= &ipa_reg_local_pkt_proc_cntxt,
35007f120bcSAlex Elder 	[AGGR_FORCE_CLOSE]		= &ipa_reg_aggr_force_close,
35107f120bcSAlex Elder 	[COUNTER_CFG]			= &ipa_reg_counter_cfg,
35207f120bcSAlex Elder 	[SRC_RSRC_GRP_01_RSRC_TYPE]	= &ipa_reg_src_rsrc_grp_01_rsrc_type,
35307f120bcSAlex Elder 	[SRC_RSRC_GRP_23_RSRC_TYPE]	= &ipa_reg_src_rsrc_grp_23_rsrc_type,
35407f120bcSAlex Elder 	[SRC_RSRC_GRP_45_RSRC_TYPE]	= &ipa_reg_src_rsrc_grp_45_rsrc_type,
35507f120bcSAlex Elder 	[SRC_RSRC_GRP_67_RSRC_TYPE]	= &ipa_reg_src_rsrc_grp_67_rsrc_type,
35607f120bcSAlex Elder 	[DST_RSRC_GRP_01_RSRC_TYPE]	= &ipa_reg_dst_rsrc_grp_01_rsrc_type,
35707f120bcSAlex Elder 	[DST_RSRC_GRP_23_RSRC_TYPE]	= &ipa_reg_dst_rsrc_grp_23_rsrc_type,
35807f120bcSAlex Elder 	[DST_RSRC_GRP_45_RSRC_TYPE]	= &ipa_reg_dst_rsrc_grp_45_rsrc_type,
35907f120bcSAlex Elder 	[DST_RSRC_GRP_67_RSRC_TYPE]	= &ipa_reg_dst_rsrc_grp_67_rsrc_type,
36007f120bcSAlex Elder 	[ENDP_INIT_CTRL]		= &ipa_reg_endp_init_ctrl,
36107f120bcSAlex Elder 	[ENDP_INIT_CFG]			= &ipa_reg_endp_init_cfg,
36207f120bcSAlex Elder 	[ENDP_INIT_NAT]			= &ipa_reg_endp_init_nat,
36307f120bcSAlex Elder 	[ENDP_INIT_HDR]			= &ipa_reg_endp_init_hdr,
36407f120bcSAlex Elder 	[ENDP_INIT_HDR_EXT]		= &ipa_reg_endp_init_hdr_ext,
36507f120bcSAlex Elder 	[ENDP_INIT_HDR_METADATA_MASK]	= &ipa_reg_endp_init_hdr_metadata_mask,
36607f120bcSAlex Elder 	[ENDP_INIT_MODE]		= &ipa_reg_endp_init_mode,
36707f120bcSAlex Elder 	[ENDP_INIT_AGGR]		= &ipa_reg_endp_init_aggr,
36807f120bcSAlex Elder 	[ENDP_INIT_HOL_BLOCK_EN]	= &ipa_reg_endp_init_hol_block_en,
36907f120bcSAlex Elder 	[ENDP_INIT_HOL_BLOCK_TIMER]	= &ipa_reg_endp_init_hol_block_timer,
37007f120bcSAlex Elder 	[ENDP_INIT_DEAGGR]		= &ipa_reg_endp_init_deaggr,
37107f120bcSAlex Elder 	[ENDP_INIT_RSRC_GRP]		= &ipa_reg_endp_init_rsrc_grp,
37207f120bcSAlex Elder 	[ENDP_INIT_SEQ]			= &ipa_reg_endp_init_seq,
37307f120bcSAlex Elder 	[ENDP_STATUS]			= &ipa_reg_endp_status,
37407f120bcSAlex Elder 	[ENDP_FILTER_ROUTER_HSH_CFG]	= &ipa_reg_endp_filter_router_hsh_cfg,
37507f120bcSAlex Elder 	[IPA_IRQ_STTS]			= &ipa_reg_ipa_irq_stts,
37607f120bcSAlex Elder 	[IPA_IRQ_EN]			= &ipa_reg_ipa_irq_en,
37707f120bcSAlex Elder 	[IPA_IRQ_CLR]			= &ipa_reg_ipa_irq_clr,
37807f120bcSAlex Elder 	[IPA_IRQ_UC]			= &ipa_reg_ipa_irq_uc,
37907f120bcSAlex Elder 	[IRQ_SUSPEND_INFO]		= &ipa_reg_irq_suspend_info,
38007f120bcSAlex Elder 	[IRQ_SUSPEND_EN]		= &ipa_reg_irq_suspend_en,
38107f120bcSAlex Elder 	[IRQ_SUSPEND_CLR]		= &ipa_reg_irq_suspend_clr,
38207f120bcSAlex Elder };
38307f120bcSAlex Elder 
38407f120bcSAlex Elder const struct ipa_regs ipa_regs_v3_1 = {
38507f120bcSAlex Elder 	.reg_count	= ARRAY_SIZE(ipa_reg_array),
38607f120bcSAlex Elder 	.reg		= ipa_reg_array,
38707f120bcSAlex Elder };
388