xref: /linux/drivers/net/ipa/reg/ipa_reg-v3.1.c (revision 1c418c4a929cae00780429fbceda7e163b5e0f71)
107f120bcSAlex Elder // SPDX-License-Identifier: GPL-2.0
207f120bcSAlex Elder 
307f120bcSAlex Elder /* Copyright (C) 2022 Linaro Ltd. */
407f120bcSAlex Elder 
507f120bcSAlex Elder #include <linux/types.h>
607f120bcSAlex Elder 
707f120bcSAlex Elder #include "../ipa.h"
807f120bcSAlex Elder #include "../ipa_reg.h"
907f120bcSAlex Elder 
1012c7ea7dSAlex Elder static const u32 ipa_reg_comp_cfg_fmask[] = {
1112c7ea7dSAlex Elder 	[COMP_CFG_ENABLE]				= BIT(0),
1212c7ea7dSAlex Elder 	[GSI_SNOC_BYPASS_DIS]				= BIT(1),
1312c7ea7dSAlex Elder 	[GEN_QMB_0_SNOC_BYPASS_DIS]			= BIT(2),
1412c7ea7dSAlex Elder 	[GEN_QMB_1_SNOC_BYPASS_DIS]			= BIT(3),
1512c7ea7dSAlex Elder 	[IPA_DCMP_FAST_CLK_EN]				= BIT(4),
1612c7ea7dSAlex Elder 						/* Bits 5-31 reserved */
1712c7ea7dSAlex Elder };
1812c7ea7dSAlex Elder 
1912c7ea7dSAlex Elder IPA_REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c);
2007f120bcSAlex Elder 
21479deb32SAlex Elder static const u32 ipa_reg_clkon_cfg_fmask[] = {
22479deb32SAlex Elder 	[CLKON_RX]					= BIT(0),
23479deb32SAlex Elder 	[CLKON_PROC]					= BIT(1),
24479deb32SAlex Elder 	[TX_WRAPPER]					= BIT(2),
25479deb32SAlex Elder 	[CLKON_MISC]					= BIT(3),
26479deb32SAlex Elder 	[RAM_ARB]					= BIT(4),
27479deb32SAlex Elder 	[FTCH_HPS]					= BIT(5),
28479deb32SAlex Elder 	[FTCH_DPS]					= BIT(6),
29479deb32SAlex Elder 	[CLKON_HPS]					= BIT(7),
30479deb32SAlex Elder 	[CLKON_DPS]					= BIT(8),
31479deb32SAlex Elder 	[RX_HPS_CMDQS]					= BIT(9),
32479deb32SAlex Elder 	[HPS_DPS_CMDQS]					= BIT(10),
33479deb32SAlex Elder 	[DPS_TX_CMDQS]					= BIT(11),
34479deb32SAlex Elder 	[RSRC_MNGR]					= BIT(12),
35479deb32SAlex Elder 	[CTX_HANDLER]					= BIT(13),
36479deb32SAlex Elder 	[ACK_MNGR]					= BIT(14),
37479deb32SAlex Elder 	[D_DCPH]					= BIT(15),
38479deb32SAlex Elder 	[H_DCPH]					= BIT(16),
39479deb32SAlex Elder 						/* Bits 17-31 reserved */
40479deb32SAlex Elder };
4107f120bcSAlex Elder 
42479deb32SAlex Elder IPA_REG_FIELDS(CLKON_CFG, clkon_cfg, 0x00000044);
43479deb32SAlex Elder 
44479deb32SAlex Elder static const u32 ipa_reg_route_fmask[] = {
45479deb32SAlex Elder 	[ROUTE_DIS]					= BIT(0),
46479deb32SAlex Elder 	[ROUTE_DEF_PIPE]				= GENMASK(5, 1),
47479deb32SAlex Elder 	[ROUTE_DEF_HDR_TABLE]				= BIT(6),
48479deb32SAlex Elder 	[ROUTE_DEF_HDR_OFST]				= GENMASK(16, 7),
49479deb32SAlex Elder 	[ROUTE_FRAG_DEF_PIPE]				= GENMASK(21, 17),
50479deb32SAlex Elder 						/* Bits 22-23 reserved */
51479deb32SAlex Elder 	[ROUTE_DEF_RETAIN_HDR]				= BIT(24),
52479deb32SAlex Elder 						/* Bits 25-31 reserved */
53479deb32SAlex Elder };
54479deb32SAlex Elder 
55479deb32SAlex Elder IPA_REG_FIELDS(ROUTE, route, 0x00000048);
5607f120bcSAlex Elder 
5762b9c009SAlex Elder static const u32 ipa_reg_shared_mem_size_fmask[] = {
5862b9c009SAlex Elder 	[MEM_SIZE]					= GENMASK(15, 0),
5962b9c009SAlex Elder 	[MEM_BADDR]					= GENMASK(31, 16),
6062b9c009SAlex Elder };
6107f120bcSAlex Elder 
6262b9c009SAlex Elder IPA_REG_FIELDS(SHARED_MEM_SIZE, shared_mem_size, 0x00000054);
6307f120bcSAlex Elder 
6462b9c009SAlex Elder static const u32 ipa_reg_qsb_max_writes_fmask[] = {
6562b9c009SAlex Elder 	[GEN_QMB_0_MAX_WRITES]				= GENMASK(3, 0),
6662b9c009SAlex Elder 	[GEN_QMB_1_MAX_WRITES]				= GENMASK(7, 4),
6762b9c009SAlex Elder 						/* Bits 8-31 reserved */
6862b9c009SAlex Elder };
6907f120bcSAlex Elder 
7062b9c009SAlex Elder IPA_REG_FIELDS(QSB_MAX_WRITES, qsb_max_writes, 0x00000074);
7107f120bcSAlex Elder 
7262b9c009SAlex Elder static const u32 ipa_reg_qsb_max_reads_fmask[] = {
7362b9c009SAlex Elder 	[GEN_QMB_0_MAX_READS]				= GENMASK(3, 0),
7462b9c009SAlex Elder 	[GEN_QMB_1_MAX_READS]				= GENMASK(7, 4),
7562b9c009SAlex Elder };
7662b9c009SAlex Elder 
7762b9c009SAlex Elder IPA_REG_FIELDS(QSB_MAX_READS, qsb_max_reads, 0x00000078);
7862b9c009SAlex Elder 
7962b9c009SAlex Elder static const u32 ipa_reg_filt_rout_hash_en_fmask[] = {
8062b9c009SAlex Elder 	[IPV6_ROUTER_HASH]				= BIT(0),
8162b9c009SAlex Elder 						/* Bits 1-3 reserved */
8262b9c009SAlex Elder 	[IPV6_FILTER_HASH]				= BIT(4),
8362b9c009SAlex Elder 						/* Bits 5-7 reserved */
8462b9c009SAlex Elder 	[IPV4_ROUTER_HASH]				= BIT(8),
8562b9c009SAlex Elder 						/* Bits 9-11 reserved */
8662b9c009SAlex Elder 	[IPV4_FILTER_HASH]				= BIT(12),
8762b9c009SAlex Elder 						/* Bits 13-31 reserved */
8862b9c009SAlex Elder };
8962b9c009SAlex Elder 
9062b9c009SAlex Elder IPA_REG_FIELDS(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x000008c);
9162b9c009SAlex Elder 
9262b9c009SAlex Elder static const u32 ipa_reg_filt_rout_hash_flush_fmask[] = {
9362b9c009SAlex Elder 	[IPV6_ROUTER_HASH]				= BIT(0),
9462b9c009SAlex Elder 						/* Bits 1-3 reserved */
9562b9c009SAlex Elder 	[IPV6_FILTER_HASH]				= BIT(4),
9662b9c009SAlex Elder 						/* Bits 5-7 reserved */
9762b9c009SAlex Elder 	[IPV4_ROUTER_HASH]				= BIT(8),
9862b9c009SAlex Elder 						/* Bits 9-11 reserved */
9962b9c009SAlex Elder 	[IPV4_FILTER_HASH]				= BIT(12),
10062b9c009SAlex Elder 						/* Bits 13-31 reserved */
10162b9c009SAlex Elder };
10262b9c009SAlex Elder 
10362b9c009SAlex Elder IPA_REG_FIELDS(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x0000090);
10407f120bcSAlex Elder 
10507f120bcSAlex Elder /* Valid bits defined by ipa->available */
10607f120bcSAlex Elder IPA_REG(STATE_AGGR_ACTIVE, state_aggr_active, 0x0000010c);
10707f120bcSAlex Elder 
10807f120bcSAlex Elder IPA_REG(IPA_BCR, ipa_bcr, 0x000001d0);
10907f120bcSAlex Elder 
110b5c35fa4SAlex Elder static const u32 ipa_reg_local_pkt_proc_cntxt_fmask[] = {
111b5c35fa4SAlex Elder 	[IPA_BASE_ADDR]					= GENMASK(16, 0),
112b5c35fa4SAlex Elder 						/* Bits 17-31 reserved */
113b5c35fa4SAlex Elder };
114b5c35fa4SAlex Elder 
11507f120bcSAlex Elder /* Offset must be a multiple of 8 */
116b5c35fa4SAlex Elder IPA_REG_FIELDS(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8);
11707f120bcSAlex Elder 
11807f120bcSAlex Elder /* Valid bits defined by ipa->available */
11907f120bcSAlex Elder IPA_REG(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec);
12007f120bcSAlex Elder 
121b5c35fa4SAlex Elder static const u32 ipa_reg_counter_cfg_fmask[] = {
122b5c35fa4SAlex Elder 	[EOT_COAL_GRANULARITY]				= GENMASK(3, 0),
123b5c35fa4SAlex Elder 	[AGGR_GRANULARITY]				= GENMASK(8, 4),
124b5c35fa4SAlex Elder 						/* Bits 5-31 reserved */
125b5c35fa4SAlex Elder };
126b5c35fa4SAlex Elder 
127b5c35fa4SAlex Elder IPA_REG_FIELDS(COUNTER_CFG, counter_cfg, 0x000001f0);
12807f120bcSAlex Elder 
129*1c418c4aSAlex Elder static const u32 ipa_reg_src_rsrc_grp_01_rsrc_type_fmask[] = {
130*1c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
131*1c418c4aSAlex Elder 						/* Bits 6-7 reserved */
132*1c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
133*1c418c4aSAlex Elder 						/* Bits 14-15 reserved */
134*1c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
135*1c418c4aSAlex Elder 						/* Bits 22-23 reserved */
136*1c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
137*1c418c4aSAlex Elder 						/* Bits 30-31 reserved */
138*1c418c4aSAlex Elder };
139*1c418c4aSAlex Elder 
140*1c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_01_RSRC_TYPE, src_rsrc_grp_01_rsrc_type,
14107f120bcSAlex Elder 		      0x00000400, 0x0020);
14207f120bcSAlex Elder 
143*1c418c4aSAlex Elder static const u32 ipa_reg_src_rsrc_grp_23_rsrc_type_fmask[] = {
144*1c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
145*1c418c4aSAlex Elder 						/* Bits 6-7 reserved */
146*1c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
147*1c418c4aSAlex Elder 						/* Bits 14-15 reserved */
148*1c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
149*1c418c4aSAlex Elder 						/* Bits 22-23 reserved */
150*1c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
151*1c418c4aSAlex Elder 						/* Bits 30-31 reserved */
152*1c418c4aSAlex Elder };
153*1c418c4aSAlex Elder 
154*1c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_23_RSRC_TYPE, src_rsrc_grp_23_rsrc_type,
15507f120bcSAlex Elder 		      0x00000404, 0x0020);
15607f120bcSAlex Elder 
157*1c418c4aSAlex Elder static const u32 ipa_reg_src_rsrc_grp_45_rsrc_type_fmask[] = {
158*1c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
159*1c418c4aSAlex Elder 						/* Bits 6-7 reserved */
160*1c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
161*1c418c4aSAlex Elder 						/* Bits 14-15 reserved */
162*1c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
163*1c418c4aSAlex Elder 						/* Bits 22-23 reserved */
164*1c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
165*1c418c4aSAlex Elder 						/* Bits 30-31 reserved */
166*1c418c4aSAlex Elder };
167*1c418c4aSAlex Elder 
168*1c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_45_RSRC_TYPE, src_rsrc_grp_45_rsrc_type,
16907f120bcSAlex Elder 		      0x00000408, 0x0020);
17007f120bcSAlex Elder 
171*1c418c4aSAlex Elder static const u32 ipa_reg_src_rsrc_grp_67_rsrc_type_fmask[] = {
172*1c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
173*1c418c4aSAlex Elder 						/* Bits 6-7 reserved */
174*1c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
175*1c418c4aSAlex Elder 						/* Bits 14-15 reserved */
176*1c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
177*1c418c4aSAlex Elder 						/* Bits 22-23 reserved */
178*1c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
179*1c418c4aSAlex Elder 						/* Bits 30-31 reserved */
180*1c418c4aSAlex Elder };
181*1c418c4aSAlex Elder 
182*1c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_67_RSRC_TYPE, src_rsrc_grp_67_rsrc_type,
18307f120bcSAlex Elder 		      0x0000040c, 0x0020);
18407f120bcSAlex Elder 
185*1c418c4aSAlex Elder static const u32 ipa_reg_dst_rsrc_grp_01_rsrc_type_fmask[] = {
186*1c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
187*1c418c4aSAlex Elder 						/* Bits 6-7 reserved */
188*1c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
189*1c418c4aSAlex Elder 						/* Bits 14-15 reserved */
190*1c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
191*1c418c4aSAlex Elder 						/* Bits 22-23 reserved */
192*1c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
193*1c418c4aSAlex Elder 						/* Bits 30-31 reserved */
194*1c418c4aSAlex Elder };
195*1c418c4aSAlex Elder 
196*1c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_01_RSRC_TYPE, dst_rsrc_grp_01_rsrc_type,
19707f120bcSAlex Elder 		      0x00000500, 0x0020);
19807f120bcSAlex Elder 
199*1c418c4aSAlex Elder static const u32 ipa_reg_dst_rsrc_grp_23_rsrc_type_fmask[] = {
200*1c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
201*1c418c4aSAlex Elder 						/* Bits 6-7 reserved */
202*1c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
203*1c418c4aSAlex Elder 						/* Bits 14-15 reserved */
204*1c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
205*1c418c4aSAlex Elder 						/* Bits 22-23 reserved */
206*1c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
207*1c418c4aSAlex Elder 						/* Bits 30-31 reserved */
208*1c418c4aSAlex Elder };
209*1c418c4aSAlex Elder 
210*1c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_23_RSRC_TYPE, dst_rsrc_grp_23_rsrc_type,
21107f120bcSAlex Elder 		      0x00000504, 0x0020);
21207f120bcSAlex Elder 
213*1c418c4aSAlex Elder static const u32 ipa_reg_dst_rsrc_grp_45_rsrc_type_fmask[] = {
214*1c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
215*1c418c4aSAlex Elder 						/* Bits 6-7 reserved */
216*1c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
217*1c418c4aSAlex Elder 						/* Bits 14-15 reserved */
218*1c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
219*1c418c4aSAlex Elder 						/* Bits 22-23 reserved */
220*1c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
221*1c418c4aSAlex Elder 						/* Bits 30-31 reserved */
222*1c418c4aSAlex Elder };
223*1c418c4aSAlex Elder 
224*1c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_45_RSRC_TYPE, dst_rsrc_grp_45_rsrc_type,
22507f120bcSAlex Elder 		      0x00000508, 0x0020);
22607f120bcSAlex Elder 
227*1c418c4aSAlex Elder static const u32 ipa_reg_dst_rsrc_grp_67_rsrc_type_fmask[] = {
228*1c418c4aSAlex Elder 	[X_MIN_LIM]					= GENMASK(5, 0),
229*1c418c4aSAlex Elder 						/* Bits 6-7 reserved */
230*1c418c4aSAlex Elder 	[X_MAX_LIM]					= GENMASK(13, 8),
231*1c418c4aSAlex Elder 						/* Bits 14-15 reserved */
232*1c418c4aSAlex Elder 	[Y_MIN_LIM]					= GENMASK(21, 16),
233*1c418c4aSAlex Elder 						/* Bits 22-23 reserved */
234*1c418c4aSAlex Elder 	[Y_MAX_LIM]					= GENMASK(29, 24),
235*1c418c4aSAlex Elder 						/* Bits 30-31 reserved */
236*1c418c4aSAlex Elder };
237*1c418c4aSAlex Elder 
238*1c418c4aSAlex Elder IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_67_RSRC_TYPE, dst_rsrc_grp_67_rsrc_type,
23907f120bcSAlex Elder 		      0x0000050c, 0x0020);
24007f120bcSAlex Elder 
24107f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_CTRL, endp_init_ctrl, 0x00000800, 0x0070);
24207f120bcSAlex Elder 
24307f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070);
24407f120bcSAlex Elder 
24507f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070);
24607f120bcSAlex Elder 
24707f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070);
24807f120bcSAlex Elder 
24907f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070);
25007f120bcSAlex Elder 
25107f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR_METADATA_MASK, endp_init_hdr_metadata_mask,
25207f120bcSAlex Elder 	       0x00000818, 0x0070);
25307f120bcSAlex Elder 
25407f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070);
25507f120bcSAlex Elder 
25607f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070);
25707f120bcSAlex Elder 
25807f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HOL_BLOCK_EN, endp_init_hol_block_en,
25907f120bcSAlex Elder 	       0x0000082c, 0x0070);
26007f120bcSAlex Elder 
26107f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HOL_BLOCK_TIMER, endp_init_hol_block_timer,
26207f120bcSAlex Elder 	       0x00000830, 0x0070);
26307f120bcSAlex Elder 
26407f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070);
26507f120bcSAlex Elder 
26607f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp, 0x00000838, 0x0070);
26707f120bcSAlex Elder 
26807f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070);
26907f120bcSAlex Elder 
27007f120bcSAlex Elder IPA_REG_STRIDE(ENDP_STATUS, endp_status, 0x00000840, 0x0070);
27107f120bcSAlex Elder 
27207f120bcSAlex Elder IPA_REG_STRIDE(ENDP_FILTER_ROUTER_HSH_CFG, endp_filter_router_hsh_cfg,
27307f120bcSAlex Elder 	       0x0000085c, 0x0070);
27407f120bcSAlex Elder 
27507f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
27607f120bcSAlex Elder IPA_REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00003008 + 0x1000 * GSI_EE_AP);
27707f120bcSAlex Elder 
27807f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
27907f120bcSAlex Elder IPA_REG(IPA_IRQ_EN, ipa_irq_en, 0x0000300c + 0x1000 * GSI_EE_AP);
28007f120bcSAlex Elder 
28107f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
28207f120bcSAlex Elder IPA_REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00003010 + 0x1000 * GSI_EE_AP);
28307f120bcSAlex Elder 
28407f120bcSAlex Elder IPA_REG(IPA_IRQ_UC, ipa_irq_uc, 0x0000301c + 0x1000 * GSI_EE_AP);
28507f120bcSAlex Elder 
28607f120bcSAlex Elder /* Valid bits defined by ipa->available */
28707f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_INFO, irq_suspend_info, 0x00003030 + 0x1000 * GSI_EE_AP);
28807f120bcSAlex Elder 
28907f120bcSAlex Elder /* Valid bits defined by ipa->available */
29007f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_EN, irq_suspend_en, 0x00003034 + 0x1000 * GSI_EE_AP);
29107f120bcSAlex Elder 
29207f120bcSAlex Elder /* Valid bits defined by ipa->available */
29307f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_CLR, irq_suspend_clr, 0x00003038 + 0x1000 * GSI_EE_AP);
29407f120bcSAlex Elder 
29507f120bcSAlex Elder static const struct ipa_reg *ipa_reg_array[] = {
29607f120bcSAlex Elder 	[COMP_CFG]			= &ipa_reg_comp_cfg,
29707f120bcSAlex Elder 	[CLKON_CFG]			= &ipa_reg_clkon_cfg,
29807f120bcSAlex Elder 	[ROUTE]				= &ipa_reg_route,
29907f120bcSAlex Elder 	[SHARED_MEM_SIZE]		= &ipa_reg_shared_mem_size,
30007f120bcSAlex Elder 	[QSB_MAX_WRITES]		= &ipa_reg_qsb_max_writes,
30107f120bcSAlex Elder 	[QSB_MAX_READS]			= &ipa_reg_qsb_max_reads,
30207f120bcSAlex Elder 	[FILT_ROUT_HASH_EN]		= &ipa_reg_filt_rout_hash_en,
30307f120bcSAlex Elder 	[FILT_ROUT_HASH_FLUSH]		= &ipa_reg_filt_rout_hash_flush,
30407f120bcSAlex Elder 	[STATE_AGGR_ACTIVE]		= &ipa_reg_state_aggr_active,
30507f120bcSAlex Elder 	[IPA_BCR]			= &ipa_reg_ipa_bcr,
30607f120bcSAlex Elder 	[LOCAL_PKT_PROC_CNTXT]		= &ipa_reg_local_pkt_proc_cntxt,
30707f120bcSAlex Elder 	[AGGR_FORCE_CLOSE]		= &ipa_reg_aggr_force_close,
30807f120bcSAlex Elder 	[COUNTER_CFG]			= &ipa_reg_counter_cfg,
30907f120bcSAlex Elder 	[SRC_RSRC_GRP_01_RSRC_TYPE]	= &ipa_reg_src_rsrc_grp_01_rsrc_type,
31007f120bcSAlex Elder 	[SRC_RSRC_GRP_23_RSRC_TYPE]	= &ipa_reg_src_rsrc_grp_23_rsrc_type,
31107f120bcSAlex Elder 	[SRC_RSRC_GRP_45_RSRC_TYPE]	= &ipa_reg_src_rsrc_grp_45_rsrc_type,
31207f120bcSAlex Elder 	[SRC_RSRC_GRP_67_RSRC_TYPE]	= &ipa_reg_src_rsrc_grp_67_rsrc_type,
31307f120bcSAlex Elder 	[DST_RSRC_GRP_01_RSRC_TYPE]	= &ipa_reg_dst_rsrc_grp_01_rsrc_type,
31407f120bcSAlex Elder 	[DST_RSRC_GRP_23_RSRC_TYPE]	= &ipa_reg_dst_rsrc_grp_23_rsrc_type,
31507f120bcSAlex Elder 	[DST_RSRC_GRP_45_RSRC_TYPE]	= &ipa_reg_dst_rsrc_grp_45_rsrc_type,
31607f120bcSAlex Elder 	[DST_RSRC_GRP_67_RSRC_TYPE]	= &ipa_reg_dst_rsrc_grp_67_rsrc_type,
31707f120bcSAlex Elder 	[ENDP_INIT_CTRL]		= &ipa_reg_endp_init_ctrl,
31807f120bcSAlex Elder 	[ENDP_INIT_CFG]			= &ipa_reg_endp_init_cfg,
31907f120bcSAlex Elder 	[ENDP_INIT_NAT]			= &ipa_reg_endp_init_nat,
32007f120bcSAlex Elder 	[ENDP_INIT_HDR]			= &ipa_reg_endp_init_hdr,
32107f120bcSAlex Elder 	[ENDP_INIT_HDR_EXT]		= &ipa_reg_endp_init_hdr_ext,
32207f120bcSAlex Elder 	[ENDP_INIT_HDR_METADATA_MASK]	= &ipa_reg_endp_init_hdr_metadata_mask,
32307f120bcSAlex Elder 	[ENDP_INIT_MODE]		= &ipa_reg_endp_init_mode,
32407f120bcSAlex Elder 	[ENDP_INIT_AGGR]		= &ipa_reg_endp_init_aggr,
32507f120bcSAlex Elder 	[ENDP_INIT_HOL_BLOCK_EN]	= &ipa_reg_endp_init_hol_block_en,
32607f120bcSAlex Elder 	[ENDP_INIT_HOL_BLOCK_TIMER]	= &ipa_reg_endp_init_hol_block_timer,
32707f120bcSAlex Elder 	[ENDP_INIT_DEAGGR]		= &ipa_reg_endp_init_deaggr,
32807f120bcSAlex Elder 	[ENDP_INIT_RSRC_GRP]		= &ipa_reg_endp_init_rsrc_grp,
32907f120bcSAlex Elder 	[ENDP_INIT_SEQ]			= &ipa_reg_endp_init_seq,
33007f120bcSAlex Elder 	[ENDP_STATUS]			= &ipa_reg_endp_status,
33107f120bcSAlex Elder 	[ENDP_FILTER_ROUTER_HSH_CFG]	= &ipa_reg_endp_filter_router_hsh_cfg,
33207f120bcSAlex Elder 	[IPA_IRQ_STTS]			= &ipa_reg_ipa_irq_stts,
33307f120bcSAlex Elder 	[IPA_IRQ_EN]			= &ipa_reg_ipa_irq_en,
33407f120bcSAlex Elder 	[IPA_IRQ_CLR]			= &ipa_reg_ipa_irq_clr,
33507f120bcSAlex Elder 	[IPA_IRQ_UC]			= &ipa_reg_ipa_irq_uc,
33607f120bcSAlex Elder 	[IRQ_SUSPEND_INFO]		= &ipa_reg_irq_suspend_info,
33707f120bcSAlex Elder 	[IRQ_SUSPEND_EN]		= &ipa_reg_irq_suspend_en,
33807f120bcSAlex Elder 	[IRQ_SUSPEND_CLR]		= &ipa_reg_irq_suspend_clr,
33907f120bcSAlex Elder };
34007f120bcSAlex Elder 
34107f120bcSAlex Elder const struct ipa_regs ipa_regs_v3_1 = {
34207f120bcSAlex Elder 	.reg_count	= ARRAY_SIZE(ipa_reg_array),
34307f120bcSAlex Elder 	.reg		= ipa_reg_array,
34407f120bcSAlex Elder };
345