xref: /linux/drivers/net/ipa/reg/gsi_reg-v3.5.1.c (revision 675f176b4dcc2b75adbcea7ba0e9a649527f53bd)
1 // SPDX-License-Identifier: GPL-2.0
2 
3 /* Copyright (C) 2023 Linaro Ltd. */
4 
5 #include <linux/types.h>
6 
7 #include "../gsi.h"
8 #include "../reg.h"
9 #include "../gsi_reg.h"
10 
11 /* The inter-EE IRQ registers are relative to gsi->virt_raw (IPA v3.5+) */
12 
13 REG(INTER_EE_SRC_CH_IRQ_MSK, inter_ee_src_ch_irq_msk,
14     0x0000c020 + 0x1000 * GSI_EE_AP);
15 
16 REG(INTER_EE_SRC_EV_CH_IRQ_MSK, inter_ee_src_ev_ch_irq_msk,
17     0x0000c024 + 0x1000 * GSI_EE_AP);
18 
19 /* All other register offsets are relative to gsi->virt */
20 
21 static const u32 reg_ch_c_cntxt_0_fmask[] = {
22 	[CHTYPE_PROTOCOL]				= GENMASK(2, 0),
23 	[CHTYPE_DIR]					= BIT(3),
24 	[CH_EE]						= GENMASK(7, 4),
25 	[CHID]						= GENMASK(12, 8),
26 						/* Bit 13 reserved */
27 	[ERINDEX]					= GENMASK(18, 14),
28 						/* Bit 19 reserved */
29 	[CHSTATE]					= GENMASK(23, 20),
30 	[ELEMENT_SIZE]					= GENMASK(31, 24),
31 };
32 
33 REG_STRIDE_FIELDS(CH_C_CNTXT_0, ch_c_cntxt_0,
34 		  0x0001c000 + 0x4000 * GSI_EE_AP, 0x80);
35 
36 static const u32 reg_ch_c_cntxt_1_fmask[] = {
37 	[CH_R_LENGTH]					= GENMASK(15, 0),
38 						/* Bits 16-31 reserved */
39 };
40 
41 REG_STRIDE_FIELDS(CH_C_CNTXT_1, ch_c_cntxt_1,
42 		  0x0001c004 + 0x4000 * GSI_EE_AP, 0x80);
43 
44 REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0001c008 + 0x4000 * GSI_EE_AP, 0x80);
45 
46 REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0001c00c + 0x4000 * GSI_EE_AP, 0x80);
47 
48 static const u32 reg_ch_c_qos_fmask[] = {
49 	[WRR_WEIGHT]					= GENMASK(3, 0),
50 						/* Bits 4-7 reserved */
51 	[MAX_PREFETCH]					= BIT(8),
52 	[USE_DB_ENG]					= BIT(9),
53 						/* Bits 10-31 reserved */
54 };
55 
56 REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0001c05c + 0x4000 * GSI_EE_AP, 0x80);
57 
58 static const u32 reg_error_log_fmask[] = {
59 	[ERR_ARG3]					= GENMASK(3, 0),
60 	[ERR_ARG2]					= GENMASK(7, 4),
61 	[ERR_ARG1]					= GENMASK(11, 8),
62 	[ERR_CODE]					= GENMASK(15, 12),
63 						/* Bits 16-18 reserved */
64 	[ERR_VIRT_IDX]					= GENMASK(23, 19),
65 	[ERR_TYPE]					= GENMASK(27, 24),
66 	[ERR_EE]					= GENMASK(31, 28),
67 };
68 
69 REG_FIELDS(ERROR_LOG, error_log, 0x0001f200 + 0x4000 * GSI_EE_AP);
70 
71 REG(ERROR_LOG_CLR, error_log_clr, 0x0001f210 + 0x4000 * GSI_EE_AP);
72 
73 REG_STRIDE(CH_C_SCRATCH_0, ch_c_scratch_0,
74 	   0x0001c060 + 0x4000 * GSI_EE_AP, 0x80);
75 
76 REG_STRIDE(CH_C_SCRATCH_1, ch_c_scratch_1,
77 	   0x0001c064 + 0x4000 * GSI_EE_AP, 0x80);
78 
79 REG_STRIDE(CH_C_SCRATCH_2, ch_c_scratch_2,
80 	   0x0001c068 + 0x4000 * GSI_EE_AP, 0x80);
81 
82 REG_STRIDE(CH_C_SCRATCH_3, ch_c_scratch_3,
83 	   0x0001c06c + 0x4000 * GSI_EE_AP, 0x80);
84 
85 static const u32 reg_ev_ch_e_cntxt_0_fmask[] = {
86 	[EV_CHTYPE]					= GENMASK(3, 0),
87 	[EV_EE]						= GENMASK(7, 4),
88 	[EV_EVCHID]					= GENMASK(15, 8),
89 	[EV_INTYPE]					= BIT(16),
90 						/* Bits 17-19 reserved */
91 	[EV_CHSTATE]					= GENMASK(23, 20),
92 	[EV_ELEMENT_SIZE]				= GENMASK(31, 24),
93 };
94 
95 REG_STRIDE_FIELDS(EV_CH_E_CNTXT_0, ev_ch_e_cntxt_0,
96 		  0x0001d000 + 0x4000 * GSI_EE_AP, 0x80);
97 
98 REG_STRIDE(EV_CH_E_CNTXT_1, ev_ch_e_cntxt_1,
99 	   0x0001d004 + 0x4000 * GSI_EE_AP, 0x80);
100 
101 REG_STRIDE(EV_CH_E_CNTXT_2, ev_ch_e_cntxt_2,
102 	   0x0001d008 + 0x4000 * GSI_EE_AP, 0x80);
103 
104 REG_STRIDE(EV_CH_E_CNTXT_3, ev_ch_e_cntxt_3,
105 	   0x0001d00c + 0x4000 * GSI_EE_AP, 0x80);
106 
107 REG_STRIDE(EV_CH_E_CNTXT_4, ev_ch_e_cntxt_4,
108 	   0x0001d010 + 0x4000 * GSI_EE_AP, 0x80);
109 
110 static const u32 reg_ev_ch_e_cntxt_8_fmask[] = {
111 	[EV_MODT]					= GENMASK(15, 0),
112 	[EV_MODC]					= GENMASK(23, 16),
113 	[EV_MOD_CNT]					= GENMASK(31, 24),
114 };
115 
116 REG_STRIDE_FIELDS(EV_CH_E_CNTXT_8, ev_ch_e_cntxt_8,
117 		  0x0001d020 + 0x4000 * GSI_EE_AP, 0x80);
118 
119 REG_STRIDE(EV_CH_E_CNTXT_9, ev_ch_e_cntxt_9,
120 	   0x0001d024 + 0x4000 * GSI_EE_AP, 0x80);
121 
122 REG_STRIDE(EV_CH_E_CNTXT_10, ev_ch_e_cntxt_10,
123 	   0x0001d028 + 0x4000 * GSI_EE_AP, 0x80);
124 
125 REG_STRIDE(EV_CH_E_CNTXT_11, ev_ch_e_cntxt_11,
126 	   0x0001d02c + 0x4000 * GSI_EE_AP, 0x80);
127 
128 REG_STRIDE(EV_CH_E_CNTXT_12, ev_ch_e_cntxt_12,
129 	   0x0001d030 + 0x4000 * GSI_EE_AP, 0x80);
130 
131 REG_STRIDE(EV_CH_E_CNTXT_13, ev_ch_e_cntxt_13,
132 	   0x0001d034 + 0x4000 * GSI_EE_AP, 0x80);
133 
134 REG_STRIDE(EV_CH_E_SCRATCH_0, ev_ch_e_scratch_0,
135 	   0x0001d048 + 0x4000 * GSI_EE_AP, 0x80);
136 
137 REG_STRIDE(EV_CH_E_SCRATCH_1, ev_ch_e_scratch_1,
138 	   0x0001d04c + 0x4000 * GSI_EE_AP, 0x80);
139 
140 REG_STRIDE(CH_C_DOORBELL_0, ch_c_doorbell_0,
141 	   0x0001e000 + 0x4000 * GSI_EE_AP, 0x08);
142 
143 REG_STRIDE(EV_CH_E_DOORBELL_0, ev_ch_e_doorbell_0,
144 	   0x0001e100 + 0x4000 * GSI_EE_AP, 0x08);
145 
146 static const u32 reg_gsi_status_fmask[] = {
147 	[ENABLED]					= BIT(0),
148 						/* Bits 1-31 reserved */
149 };
150 
151 REG_FIELDS(GSI_STATUS, gsi_status, 0x0001f000 + 0x4000 * GSI_EE_AP);
152 
153 static const u32 reg_ch_cmd_fmask[] = {
154 	[CH_CHID]					= GENMASK(7, 0),
155 	[CH_OPCODE]					= GENMASK(31, 24),
156 };
157 
158 REG_FIELDS(CH_CMD, ch_cmd, 0x0001f008 + 0x4000 * GSI_EE_AP);
159 
160 static const u32 reg_ev_ch_cmd_fmask[] = {
161 	[EV_CHID]					= GENMASK(7, 0),
162 	[EV_OPCODE]					= GENMASK(31, 24),
163 };
164 
165 REG_FIELDS(EV_CH_CMD, ev_ch_cmd, 0x0001f010 + 0x4000 * GSI_EE_AP);
166 
167 static const u32 reg_generic_cmd_fmask[] = {
168 	[GENERIC_OPCODE]				= GENMASK(4, 0),
169 	[GENERIC_CHID]					= GENMASK(9, 5),
170 	[GENERIC_EE]					= GENMASK(13, 10),
171 						/* Bits 14-31 reserved */
172 };
173 
174 REG_FIELDS(GENERIC_CMD, generic_cmd, 0x0001f018 + 0x4000 * GSI_EE_AP);
175 
176 static const u32 reg_hw_param_2_fmask[] = {
177 	[IRAM_SIZE]					= GENMASK(2, 0),
178 	[NUM_CH_PER_EE]					= GENMASK(7, 3),
179 	[NUM_EV_PER_EE]					= GENMASK(12, 8),
180 	[GSI_CH_PEND_TRANSLATE]				= BIT(13),
181 	[GSI_CH_FULL_LOGIC]				= BIT(14),
182 						/* Bits 15-31 reserved */
183 };
184 
185 REG_FIELDS(HW_PARAM_2, hw_param_2, 0x0001f040 + 0x4000 * GSI_EE_AP);
186 
187 REG(CNTXT_TYPE_IRQ, cntxt_type_irq, 0x0001f080 + 0x4000 * GSI_EE_AP);
188 
189 REG(CNTXT_TYPE_IRQ_MSK, cntxt_type_irq_msk, 0x0001f088 + 0x4000 * GSI_EE_AP);
190 
191 REG(CNTXT_SRC_CH_IRQ, cntxt_src_ch_irq, 0x0001f090 + 0x4000 * GSI_EE_AP);
192 
193 REG(CNTXT_SRC_EV_CH_IRQ, cntxt_src_ev_ch_irq, 0x0001f094 + 0x4000 * GSI_EE_AP);
194 
195 REG(CNTXT_SRC_CH_IRQ_MSK, cntxt_src_ch_irq_msk,
196     0x0001f098 + 0x4000 * GSI_EE_AP);
197 
198 REG(CNTXT_SRC_EV_CH_IRQ_MSK, cntxt_src_ev_ch_irq_msk,
199     0x0001f09c + 0x4000 * GSI_EE_AP);
200 
201 REG(CNTXT_SRC_CH_IRQ_CLR, cntxt_src_ch_irq_clr,
202     0x0001f0a0 + 0x4000 * GSI_EE_AP);
203 
204 REG(CNTXT_SRC_EV_CH_IRQ_CLR, cntxt_src_ev_ch_irq_clr,
205     0x0001f0a4 + 0x4000 * GSI_EE_AP);
206 
207 REG(CNTXT_SRC_IEOB_IRQ, cntxt_src_ieob_irq, 0x0001f0b0 + 0x4000 * GSI_EE_AP);
208 
209 REG(CNTXT_SRC_IEOB_IRQ_MSK, cntxt_src_ieob_irq_msk,
210     0x0001f0b8 + 0x4000 * GSI_EE_AP);
211 
212 REG(CNTXT_SRC_IEOB_IRQ_CLR, cntxt_src_ieob_irq_clr,
213     0x0001f0c0 + 0x4000 * GSI_EE_AP);
214 
215 REG(CNTXT_GLOB_IRQ_STTS, cntxt_glob_irq_stts, 0x0001f100 + 0x4000 * GSI_EE_AP);
216 
217 REG(CNTXT_GLOB_IRQ_EN, cntxt_glob_irq_en, 0x0001f108 + 0x4000 * GSI_EE_AP);
218 
219 REG(CNTXT_GLOB_IRQ_CLR, cntxt_glob_irq_clr, 0x0001f110 + 0x4000 * GSI_EE_AP);
220 
221 REG(CNTXT_GSI_IRQ_STTS, cntxt_gsi_irq_stts, 0x0001f118 + 0x4000 * GSI_EE_AP);
222 
223 REG(CNTXT_GSI_IRQ_EN, cntxt_gsi_irq_en, 0x0001f120 + 0x4000 * GSI_EE_AP);
224 
225 REG(CNTXT_GSI_IRQ_CLR, cntxt_gsi_irq_clr, 0x0001f128 + 0x4000 * GSI_EE_AP);
226 
227 static const u32 reg_cntxt_intset_fmask[] = {
228 	[INTYPE]					= BIT(0)
229 						/* Bits 1-31 reserved */
230 };
231 
232 REG_FIELDS(CNTXT_INTSET, cntxt_intset, 0x0001f180 + 0x4000 * GSI_EE_AP);
233 
234 static const u32 reg_cntxt_scratch_0_fmask[] = {
235 	[INTER_EE_RESULT]				= GENMASK(2, 0),
236 						/* Bits 3-4 reserved */
237 	[GENERIC_EE_RESULT]				= GENMASK(7, 5),
238 						/* Bits 8-31 reserved */
239 };
240 
241 REG_FIELDS(CNTXT_SCRATCH_0, cntxt_scratch_0, 0x0001f400 + 0x4000 * GSI_EE_AP);
242 
243 static const struct reg *reg_array[] = {
244 	[INTER_EE_SRC_CH_IRQ_MSK]	= &reg_inter_ee_src_ch_irq_msk,
245 	[INTER_EE_SRC_EV_CH_IRQ_MSK]	= &reg_inter_ee_src_ev_ch_irq_msk,
246 	[CH_C_CNTXT_0]			= &reg_ch_c_cntxt_0,
247 	[CH_C_CNTXT_1]			= &reg_ch_c_cntxt_1,
248 	[CH_C_CNTXT_2]			= &reg_ch_c_cntxt_2,
249 	[CH_C_CNTXT_3]			= &reg_ch_c_cntxt_3,
250 	[CH_C_QOS]			= &reg_ch_c_qos,
251 	[CH_C_SCRATCH_0]		= &reg_ch_c_scratch_0,
252 	[CH_C_SCRATCH_1]		= &reg_ch_c_scratch_1,
253 	[CH_C_SCRATCH_2]		= &reg_ch_c_scratch_2,
254 	[CH_C_SCRATCH_3]		= &reg_ch_c_scratch_3,
255 	[EV_CH_E_CNTXT_0]		= &reg_ev_ch_e_cntxt_0,
256 	[EV_CH_E_CNTXT_1]		= &reg_ev_ch_e_cntxt_1,
257 	[EV_CH_E_CNTXT_2]		= &reg_ev_ch_e_cntxt_2,
258 	[EV_CH_E_CNTXT_3]		= &reg_ev_ch_e_cntxt_3,
259 	[EV_CH_E_CNTXT_4]		= &reg_ev_ch_e_cntxt_4,
260 	[EV_CH_E_CNTXT_8]		= &reg_ev_ch_e_cntxt_8,
261 	[EV_CH_E_CNTXT_9]		= &reg_ev_ch_e_cntxt_9,
262 	[EV_CH_E_CNTXT_10]		= &reg_ev_ch_e_cntxt_10,
263 	[EV_CH_E_CNTXT_11]		= &reg_ev_ch_e_cntxt_11,
264 	[EV_CH_E_CNTXT_12]		= &reg_ev_ch_e_cntxt_12,
265 	[EV_CH_E_CNTXT_13]		= &reg_ev_ch_e_cntxt_13,
266 	[EV_CH_E_SCRATCH_0]		= &reg_ev_ch_e_scratch_0,
267 	[EV_CH_E_SCRATCH_1]		= &reg_ev_ch_e_scratch_1,
268 	[CH_C_DOORBELL_0]		= &reg_ch_c_doorbell_0,
269 	[EV_CH_E_DOORBELL_0]		= &reg_ev_ch_e_doorbell_0,
270 	[GSI_STATUS]			= &reg_gsi_status,
271 	[CH_CMD]			= &reg_ch_cmd,
272 	[EV_CH_CMD]			= &reg_ev_ch_cmd,
273 	[GENERIC_CMD]			= &reg_generic_cmd,
274 	[HW_PARAM_2]			= &reg_hw_param_2,
275 	[CNTXT_TYPE_IRQ]		= &reg_cntxt_type_irq,
276 	[CNTXT_TYPE_IRQ_MSK]		= &reg_cntxt_type_irq_msk,
277 	[CNTXT_SRC_CH_IRQ]		= &reg_cntxt_src_ch_irq,
278 	[CNTXT_SRC_EV_CH_IRQ]		= &reg_cntxt_src_ev_ch_irq,
279 	[CNTXT_SRC_CH_IRQ_MSK]		= &reg_cntxt_src_ch_irq_msk,
280 	[CNTXT_SRC_EV_CH_IRQ_MSK]	= &reg_cntxt_src_ev_ch_irq_msk,
281 	[CNTXT_SRC_CH_IRQ_CLR]		= &reg_cntxt_src_ch_irq_clr,
282 	[CNTXT_SRC_EV_CH_IRQ_CLR]	= &reg_cntxt_src_ev_ch_irq_clr,
283 	[CNTXT_SRC_IEOB_IRQ]		= &reg_cntxt_src_ieob_irq,
284 	[CNTXT_SRC_IEOB_IRQ_MSK]	= &reg_cntxt_src_ieob_irq_msk,
285 	[CNTXT_SRC_IEOB_IRQ_CLR]	= &reg_cntxt_src_ieob_irq_clr,
286 	[CNTXT_GLOB_IRQ_STTS]		= &reg_cntxt_glob_irq_stts,
287 	[CNTXT_GLOB_IRQ_EN]		= &reg_cntxt_glob_irq_en,
288 	[CNTXT_GLOB_IRQ_CLR]		= &reg_cntxt_glob_irq_clr,
289 	[CNTXT_GSI_IRQ_STTS]		= &reg_cntxt_gsi_irq_stts,
290 	[CNTXT_GSI_IRQ_EN]		= &reg_cntxt_gsi_irq_en,
291 	[CNTXT_GSI_IRQ_CLR]		= &reg_cntxt_gsi_irq_clr,
292 	[CNTXT_INTSET]			= &reg_cntxt_intset,
293 	[ERROR_LOG]			= &reg_error_log,
294 	[ERROR_LOG_CLR]			= &reg_error_log_clr,
295 	[CNTXT_SCRATCH_0]		= &reg_cntxt_scratch_0,
296 };
297 
298 const struct regs gsi_regs_v3_5_1 = {
299 	.reg_count	= ARRAY_SIZE(reg_array),
300 	.reg		= reg_array,
301 };
302