xref: /linux/drivers/net/ipa/ipa_endpoint.c (revision 153213f0554d5053d5f9385ae6b4f116c4dc1fb8)
184f9bd12SAlex Elder // SPDX-License-Identifier: GPL-2.0
284f9bd12SAlex Elder 
384f9bd12SAlex Elder /* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved.
4647a05f3SAlex Elder  * Copyright (C) 2019-2021 Linaro Ltd.
584f9bd12SAlex Elder  */
684f9bd12SAlex Elder 
784f9bd12SAlex Elder #include <linux/types.h>
884f9bd12SAlex Elder #include <linux/device.h>
984f9bd12SAlex Elder #include <linux/slab.h>
1084f9bd12SAlex Elder #include <linux/bitfield.h>
1184f9bd12SAlex Elder #include <linux/if_rmnet.h>
1284f9bd12SAlex Elder #include <linux/dma-direction.h>
1384f9bd12SAlex Elder 
1484f9bd12SAlex Elder #include "gsi.h"
1584f9bd12SAlex Elder #include "gsi_trans.h"
1684f9bd12SAlex Elder #include "ipa.h"
1784f9bd12SAlex Elder #include "ipa_data.h"
1884f9bd12SAlex Elder #include "ipa_endpoint.h"
1984f9bd12SAlex Elder #include "ipa_cmd.h"
2084f9bd12SAlex Elder #include "ipa_mem.h"
2184f9bd12SAlex Elder #include "ipa_modem.h"
2284f9bd12SAlex Elder #include "ipa_table.h"
2384f9bd12SAlex Elder #include "ipa_gsi.h"
242775cbc5SAlex Elder #include "ipa_power.h"
2584f9bd12SAlex Elder 
2684f9bd12SAlex Elder #define atomic_dec_not_zero(v)	atomic_add_unless((v), -1, 0)
2784f9bd12SAlex Elder 
289654d8c4SAlex Elder /* Hardware is told about receive buffers once a "batch" has been queued */
299654d8c4SAlex Elder #define IPA_REPLENISH_BATCH	16		/* Must be non-zero */
3084f9bd12SAlex Elder 
3184f9bd12SAlex Elder /* The amount of RX buffer space consumed by standard skb overhead */
3284f9bd12SAlex Elder #define IPA_RX_BUFFER_OVERHEAD	(PAGE_SIZE - SKB_MAX_ORDER(NET_SKB_PAD, 0))
3384f9bd12SAlex Elder 
348730f45dSAlex Elder /* Where to find the QMAP mux_id for a packet within modem-supplied metadata */
358730f45dSAlex Elder #define IPA_ENDPOINT_QMAP_METADATA_MASK		0x000000ff /* host byte order */
368730f45dSAlex Elder 
3784f9bd12SAlex Elder #define IPA_ENDPOINT_RESET_AGGR_RETRY_MAX	3
386bf754c7SAlex Elder #define IPA_AGGR_TIME_LIMIT			500	/* microseconds */
3984f9bd12SAlex Elder 
4084f9bd12SAlex Elder /** enum ipa_status_opcode - status element opcode hardware values */
4184f9bd12SAlex Elder enum ipa_status_opcode {
4284f9bd12SAlex Elder 	IPA_STATUS_OPCODE_PACKET		= 0x01,
4384f9bd12SAlex Elder 	IPA_STATUS_OPCODE_DROPPED_PACKET	= 0x04,
4484f9bd12SAlex Elder 	IPA_STATUS_OPCODE_SUSPENDED_PACKET	= 0x08,
4584f9bd12SAlex Elder 	IPA_STATUS_OPCODE_PACKET_2ND_PASS	= 0x40,
4684f9bd12SAlex Elder };
4784f9bd12SAlex Elder 
4884f9bd12SAlex Elder /** enum ipa_status_exception - status element exception type */
4984f9bd12SAlex Elder enum ipa_status_exception {
5084f9bd12SAlex Elder 	/* 0 means no exception */
5184f9bd12SAlex Elder 	IPA_STATUS_EXCEPTION_DEAGGR		= 0x01,
5284f9bd12SAlex Elder };
5384f9bd12SAlex Elder 
5484f9bd12SAlex Elder /* Status element provided by hardware */
5584f9bd12SAlex Elder struct ipa_status {
5684f9bd12SAlex Elder 	u8 opcode;		/* enum ipa_status_opcode */
5784f9bd12SAlex Elder 	u8 exception;		/* enum ipa_status_exception */
5884f9bd12SAlex Elder 	__le16 mask;
5984f9bd12SAlex Elder 	__le16 pkt_len;
6084f9bd12SAlex Elder 	u8 endp_src_idx;
6184f9bd12SAlex Elder 	u8 endp_dst_idx;
6284f9bd12SAlex Elder 	__le32 metadata;
6384f9bd12SAlex Elder 	__le32 flags1;
6484f9bd12SAlex Elder 	__le64 flags2;
6584f9bd12SAlex Elder 	__le32 flags3;
6684f9bd12SAlex Elder 	__le32 flags4;
6784f9bd12SAlex Elder };
6884f9bd12SAlex Elder 
6984f9bd12SAlex Elder /* Field masks for struct ipa_status structure fields */
70f6aba7b5SAlex Elder #define IPA_STATUS_MASK_TAG_VALID_FMASK		GENMASK(4, 4)
71f6aba7b5SAlex Elder #define IPA_STATUS_SRC_IDX_FMASK		GENMASK(4, 0)
7284f9bd12SAlex Elder #define IPA_STATUS_DST_IDX_FMASK		GENMASK(4, 0)
7384f9bd12SAlex Elder #define IPA_STATUS_FLAGS1_RT_RULE_ID_FMASK	GENMASK(31, 22)
74f6aba7b5SAlex Elder #define IPA_STATUS_FLAGS2_TAG_FMASK		GENMASK_ULL(63, 16)
7584f9bd12SAlex Elder 
76ed23f026SAlex Elder static u32 aggr_byte_limit_max(enum ipa_version version)
77ed23f026SAlex Elder {
78ed23f026SAlex Elder 	if (version < IPA_VERSION_4_5)
79ed23f026SAlex Elder 		return field_max(aggr_byte_limit_fmask(true));
80ed23f026SAlex Elder 
81ed23f026SAlex Elder 	return field_max(aggr_byte_limit_fmask(false));
82ed23f026SAlex Elder }
83ed23f026SAlex Elder 
8484f9bd12SAlex Elder static bool ipa_endpoint_data_valid_one(struct ipa *ipa, u32 count,
8584f9bd12SAlex Elder 			    const struct ipa_gsi_endpoint_data *all_data,
8684f9bd12SAlex Elder 			    const struct ipa_gsi_endpoint_data *data)
8784f9bd12SAlex Elder {
8884f9bd12SAlex Elder 	const struct ipa_gsi_endpoint_data *other_data;
8984f9bd12SAlex Elder 	struct device *dev = &ipa->pdev->dev;
9084f9bd12SAlex Elder 	enum ipa_endpoint_name other_name;
9184f9bd12SAlex Elder 
9284f9bd12SAlex Elder 	if (ipa_gsi_endpoint_data_empty(data))
9384f9bd12SAlex Elder 		return true;
9484f9bd12SAlex Elder 
9584f9bd12SAlex Elder 	if (!data->toward_ipa) {
96ed23f026SAlex Elder 		u32 buffer_size;
97ed23f026SAlex Elder 		u32 limit;
98ed23f026SAlex Elder 
9984f9bd12SAlex Elder 		if (data->endpoint.filter_support) {
10084f9bd12SAlex Elder 			dev_err(dev, "filtering not supported for "
10184f9bd12SAlex Elder 					"RX endpoint %u\n",
10284f9bd12SAlex Elder 				data->endpoint_id);
10384f9bd12SAlex Elder 			return false;
10484f9bd12SAlex Elder 		}
10584f9bd12SAlex Elder 
106ed23f026SAlex Elder 		/* Nothing more to check for non-AP RX */
107ed23f026SAlex Elder 		if (data->ee_id != GSI_EE_AP)
108ed23f026SAlex Elder 			return true;
109ed23f026SAlex Elder 
110ed23f026SAlex Elder 		buffer_size = data->endpoint.config.rx.buffer_size;
111ed23f026SAlex Elder 		/* The buffer size must hold an MTU plus overhead */
112ed23f026SAlex Elder 		limit = IPA_MTU + IPA_RX_BUFFER_OVERHEAD;
113ed23f026SAlex Elder 		if (buffer_size < limit) {
114ed23f026SAlex Elder 			dev_err(dev, "RX buffer size too small for RX endpoint %u (%u < %u)\n",
115ed23f026SAlex Elder 				data->endpoint_id, buffer_size, limit);
116ed23f026SAlex Elder 			return false;
117ed23f026SAlex Elder 		}
118ed23f026SAlex Elder 
119ed23f026SAlex Elder 		/* For an endpoint supporting receive aggregation, the
120ed23f026SAlex Elder 		 * aggregation byte limit defines the point at which an
121ed23f026SAlex Elder 		 * aggregation window will close.  It is programmed into the
122ed23f026SAlex Elder 		 * IPA hardware as a number of KB.  We don't use "hard byte
123ed23f026SAlex Elder 		 * limit" aggregation, so we need to supply enough space in
124ed23f026SAlex Elder 		 * a receive buffer to hold a complete MTU plus normal skb
125ed23f026SAlex Elder 		 * overhead *after* that aggregation byte limit has been
126ed23f026SAlex Elder 		 * crossed.
127ed23f026SAlex Elder 		 *
128ed23f026SAlex Elder 		 * This check just ensures the receive buffer size doesn't
129ed23f026SAlex Elder 		 * exceed what's representable in the aggregation limit field.
130ed23f026SAlex Elder 		 */
131ed23f026SAlex Elder 		if (data->endpoint.config.aggregation) {
132ed23f026SAlex Elder 			limit += SZ_1K * aggr_byte_limit_max(ipa->version);
133c5794097SAlex Elder 			if (buffer_size - NET_SKB_PAD > limit) {
134ed23f026SAlex Elder 				dev_err(dev, "RX buffer size too large for aggregated RX endpoint %u (%u > %u)\n",
135c5794097SAlex Elder 					data->endpoint_id,
136c5794097SAlex Elder 					buffer_size - NET_SKB_PAD, limit);
137ed23f026SAlex Elder 
138ed23f026SAlex Elder 				return false;
139ed23f026SAlex Elder 			}
140ed23f026SAlex Elder 		}
141ed23f026SAlex Elder 
14284f9bd12SAlex Elder 		return true;	/* Nothing more to check for RX */
14384f9bd12SAlex Elder 	}
14484f9bd12SAlex Elder 
14584f9bd12SAlex Elder 	if (data->endpoint.config.status_enable) {
14684f9bd12SAlex Elder 		other_name = data->endpoint.config.tx.status_endpoint;
14784f9bd12SAlex Elder 		if (other_name >= count) {
14884f9bd12SAlex Elder 			dev_err(dev, "status endpoint name %u out of range "
14984f9bd12SAlex Elder 					"for endpoint %u\n",
15084f9bd12SAlex Elder 				other_name, data->endpoint_id);
15184f9bd12SAlex Elder 			return false;
15284f9bd12SAlex Elder 		}
15384f9bd12SAlex Elder 
15484f9bd12SAlex Elder 		/* Status endpoint must be defined... */
15584f9bd12SAlex Elder 		other_data = &all_data[other_name];
15684f9bd12SAlex Elder 		if (ipa_gsi_endpoint_data_empty(other_data)) {
15784f9bd12SAlex Elder 			dev_err(dev, "DMA endpoint name %u undefined "
15884f9bd12SAlex Elder 					"for endpoint %u\n",
15984f9bd12SAlex Elder 				other_name, data->endpoint_id);
16084f9bd12SAlex Elder 			return false;
16184f9bd12SAlex Elder 		}
16284f9bd12SAlex Elder 
16384f9bd12SAlex Elder 		/* ...and has to be an RX endpoint... */
16484f9bd12SAlex Elder 		if (other_data->toward_ipa) {
16584f9bd12SAlex Elder 			dev_err(dev,
16684f9bd12SAlex Elder 				"status endpoint for endpoint %u not RX\n",
16784f9bd12SAlex Elder 				data->endpoint_id);
16884f9bd12SAlex Elder 			return false;
16984f9bd12SAlex Elder 		}
17084f9bd12SAlex Elder 
17184f9bd12SAlex Elder 		/* ...and if it's to be an AP endpoint... */
17284f9bd12SAlex Elder 		if (other_data->ee_id == GSI_EE_AP) {
17384f9bd12SAlex Elder 			/* ...make sure it has status enabled. */
17484f9bd12SAlex Elder 			if (!other_data->endpoint.config.status_enable) {
17584f9bd12SAlex Elder 				dev_err(dev,
17684f9bd12SAlex Elder 					"status not enabled for endpoint %u\n",
17784f9bd12SAlex Elder 					other_data->endpoint_id);
17884f9bd12SAlex Elder 				return false;
17984f9bd12SAlex Elder 			}
18084f9bd12SAlex Elder 		}
18184f9bd12SAlex Elder 	}
18284f9bd12SAlex Elder 
18384f9bd12SAlex Elder 	if (data->endpoint.config.dma_mode) {
18484f9bd12SAlex Elder 		other_name = data->endpoint.config.dma_endpoint;
18584f9bd12SAlex Elder 		if (other_name >= count) {
18684f9bd12SAlex Elder 			dev_err(dev, "DMA endpoint name %u out of range "
18784f9bd12SAlex Elder 					"for endpoint %u\n",
18884f9bd12SAlex Elder 				other_name, data->endpoint_id);
18984f9bd12SAlex Elder 			return false;
19084f9bd12SAlex Elder 		}
19184f9bd12SAlex Elder 
19284f9bd12SAlex Elder 		other_data = &all_data[other_name];
19384f9bd12SAlex Elder 		if (ipa_gsi_endpoint_data_empty(other_data)) {
19484f9bd12SAlex Elder 			dev_err(dev, "DMA endpoint name %u undefined "
19584f9bd12SAlex Elder 					"for endpoint %u\n",
19684f9bd12SAlex Elder 				other_name, data->endpoint_id);
19784f9bd12SAlex Elder 			return false;
19884f9bd12SAlex Elder 		}
19984f9bd12SAlex Elder 	}
20084f9bd12SAlex Elder 
20184f9bd12SAlex Elder 	return true;
20284f9bd12SAlex Elder }
20384f9bd12SAlex Elder 
20484f9bd12SAlex Elder static bool ipa_endpoint_data_valid(struct ipa *ipa, u32 count,
20584f9bd12SAlex Elder 				    const struct ipa_gsi_endpoint_data *data)
20684f9bd12SAlex Elder {
20784f9bd12SAlex Elder 	const struct ipa_gsi_endpoint_data *dp = data;
20884f9bd12SAlex Elder 	struct device *dev = &ipa->pdev->dev;
20984f9bd12SAlex Elder 	enum ipa_endpoint_name name;
21084f9bd12SAlex Elder 
21184f9bd12SAlex Elder 	if (count > IPA_ENDPOINT_COUNT) {
21284f9bd12SAlex Elder 		dev_err(dev, "too many endpoints specified (%u > %u)\n",
21384f9bd12SAlex Elder 			count, IPA_ENDPOINT_COUNT);
21484f9bd12SAlex Elder 		return false;
21584f9bd12SAlex Elder 	}
21684f9bd12SAlex Elder 
21784f9bd12SAlex Elder 	/* Make sure needed endpoints have defined data */
21884f9bd12SAlex Elder 	if (ipa_gsi_endpoint_data_empty(&data[IPA_ENDPOINT_AP_COMMAND_TX])) {
21984f9bd12SAlex Elder 		dev_err(dev, "command TX endpoint not defined\n");
22084f9bd12SAlex Elder 		return false;
22184f9bd12SAlex Elder 	}
22284f9bd12SAlex Elder 	if (ipa_gsi_endpoint_data_empty(&data[IPA_ENDPOINT_AP_LAN_RX])) {
22384f9bd12SAlex Elder 		dev_err(dev, "LAN RX endpoint not defined\n");
22484f9bd12SAlex Elder 		return false;
22584f9bd12SAlex Elder 	}
22684f9bd12SAlex Elder 	if (ipa_gsi_endpoint_data_empty(&data[IPA_ENDPOINT_AP_MODEM_TX])) {
22784f9bd12SAlex Elder 		dev_err(dev, "AP->modem TX endpoint not defined\n");
22884f9bd12SAlex Elder 		return false;
22984f9bd12SAlex Elder 	}
23084f9bd12SAlex Elder 	if (ipa_gsi_endpoint_data_empty(&data[IPA_ENDPOINT_AP_MODEM_RX])) {
23184f9bd12SAlex Elder 		dev_err(dev, "AP<-modem RX endpoint not defined\n");
23284f9bd12SAlex Elder 		return false;
23384f9bd12SAlex Elder 	}
23484f9bd12SAlex Elder 
23584f9bd12SAlex Elder 	for (name = 0; name < count; name++, dp++)
23684f9bd12SAlex Elder 		if (!ipa_endpoint_data_valid_one(ipa, count, data, dp))
23784f9bd12SAlex Elder 			return false;
23884f9bd12SAlex Elder 
23984f9bd12SAlex Elder 	return true;
24084f9bd12SAlex Elder }
24184f9bd12SAlex Elder 
24284f9bd12SAlex Elder /* Allocate a transaction to use on a non-command endpoint */
24384f9bd12SAlex Elder static struct gsi_trans *ipa_endpoint_trans_alloc(struct ipa_endpoint *endpoint,
24484f9bd12SAlex Elder 						  u32 tre_count)
24584f9bd12SAlex Elder {
24684f9bd12SAlex Elder 	struct gsi *gsi = &endpoint->ipa->gsi;
24784f9bd12SAlex Elder 	u32 channel_id = endpoint->channel_id;
24884f9bd12SAlex Elder 	enum dma_data_direction direction;
24984f9bd12SAlex Elder 
25084f9bd12SAlex Elder 	direction = endpoint->toward_ipa ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
25184f9bd12SAlex Elder 
25284f9bd12SAlex Elder 	return gsi_channel_trans_alloc(gsi, channel_id, tre_count, direction);
25384f9bd12SAlex Elder }
25484f9bd12SAlex Elder 
25584f9bd12SAlex Elder /* suspend_delay represents suspend for RX, delay for TX endpoints.
2564c9d631aSAlex Elder  * Note that suspend is not supported starting with IPA v4.0, and
2574c9d631aSAlex Elder  * delay mode should not be used starting with IPA v4.2.
25884f9bd12SAlex Elder  */
2594900bf34SAlex Elder static bool
26084f9bd12SAlex Elder ipa_endpoint_init_ctrl(struct ipa_endpoint *endpoint, bool suspend_delay)
26184f9bd12SAlex Elder {
26284f9bd12SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_CTRL_N_OFFSET(endpoint->endpoint_id);
26384f9bd12SAlex Elder 	struct ipa *ipa = endpoint->ipa;
2644900bf34SAlex Elder 	bool state;
26584f9bd12SAlex Elder 	u32 mask;
26684f9bd12SAlex Elder 	u32 val;
26784f9bd12SAlex Elder 
2685bc55884SAlex Elder 	if (endpoint->toward_ipa)
2694c9d631aSAlex Elder 		WARN_ON(ipa->version >= IPA_VERSION_4_2);
2705bc55884SAlex Elder 	else
2715bc55884SAlex Elder 		WARN_ON(ipa->version >= IPA_VERSION_4_0);
2725bc55884SAlex Elder 
27384f9bd12SAlex Elder 	mask = endpoint->toward_ipa ? ENDP_DELAY_FMASK : ENDP_SUSPEND_FMASK;
27484f9bd12SAlex Elder 
27584f9bd12SAlex Elder 	val = ioread32(ipa->reg_virt + offset);
2764900bf34SAlex Elder 	state = !!(val & mask);
2775bc55884SAlex Elder 
2785bc55884SAlex Elder 	/* Don't bother if it's already in the requested state */
2794900bf34SAlex Elder 	if (suspend_delay != state) {
28084f9bd12SAlex Elder 		val ^= mask;
28184f9bd12SAlex Elder 		iowrite32(val, ipa->reg_virt + offset);
2824900bf34SAlex Elder 	}
28384f9bd12SAlex Elder 
2844900bf34SAlex Elder 	return state;
28584f9bd12SAlex Elder }
28684f9bd12SAlex Elder 
2874c9d631aSAlex Elder /* We don't care what the previous state was for delay mode */
2884fa95248SAlex Elder static void
2894fa95248SAlex Elder ipa_endpoint_program_delay(struct ipa_endpoint *endpoint, bool enable)
2904fa95248SAlex Elder {
2914c9d631aSAlex Elder 	/* Delay mode should not be used for IPA v4.2+ */
2924c9d631aSAlex Elder 	WARN_ON(endpoint->ipa->version >= IPA_VERSION_4_2);
2935bc55884SAlex Elder 	WARN_ON(!endpoint->toward_ipa);
2944fa95248SAlex Elder 
2954fa95248SAlex Elder 	(void)ipa_endpoint_init_ctrl(endpoint, enable);
2964fa95248SAlex Elder }
2974fa95248SAlex Elder 
298fff89971SAlex Elder static bool ipa_endpoint_aggr_active(struct ipa_endpoint *endpoint)
299fff89971SAlex Elder {
300fff89971SAlex Elder 	u32 mask = BIT(endpoint->endpoint_id);
301fff89971SAlex Elder 	struct ipa *ipa = endpoint->ipa;
302fff89971SAlex Elder 	u32 offset;
303fff89971SAlex Elder 	u32 val;
304fff89971SAlex Elder 
3055bc55884SAlex Elder 	WARN_ON(!(mask & ipa->available));
3065bc55884SAlex Elder 
307fff89971SAlex Elder 	offset = ipa_reg_state_aggr_active_offset(ipa->version);
308fff89971SAlex Elder 	val = ioread32(ipa->reg_virt + offset);
309fff89971SAlex Elder 
310fff89971SAlex Elder 	return !!(val & mask);
311fff89971SAlex Elder }
312fff89971SAlex Elder 
313fff89971SAlex Elder static void ipa_endpoint_force_close(struct ipa_endpoint *endpoint)
314fff89971SAlex Elder {
315fff89971SAlex Elder 	u32 mask = BIT(endpoint->endpoint_id);
316fff89971SAlex Elder 	struct ipa *ipa = endpoint->ipa;
317fff89971SAlex Elder 
3185bc55884SAlex Elder 	WARN_ON(!(mask & ipa->available));
3195bc55884SAlex Elder 
320fff89971SAlex Elder 	iowrite32(mask, ipa->reg_virt + IPA_REG_AGGR_FORCE_CLOSE_OFFSET);
321fff89971SAlex Elder }
322fff89971SAlex Elder 
323fff89971SAlex Elder /**
324fff89971SAlex Elder  * ipa_endpoint_suspend_aggr() - Emulate suspend interrupt
325e3eea08eSAlex Elder  * @endpoint:	Endpoint on which to emulate a suspend
326fff89971SAlex Elder  *
327fff89971SAlex Elder  *  Emulate suspend IPA interrupt to unsuspend an endpoint suspended
328fff89971SAlex Elder  *  with an open aggregation frame.  This is to work around a hardware
329fff89971SAlex Elder  *  issue in IPA version 3.5.1 where the suspend interrupt will not be
330fff89971SAlex Elder  *  generated when it should be.
331fff89971SAlex Elder  */
332fff89971SAlex Elder static void ipa_endpoint_suspend_aggr(struct ipa_endpoint *endpoint)
333fff89971SAlex Elder {
334fff89971SAlex Elder 	struct ipa *ipa = endpoint->ipa;
335fff89971SAlex Elder 
336660e52d6SAlex Elder 	if (!endpoint->config.aggregation)
337fff89971SAlex Elder 		return;
338fff89971SAlex Elder 
339fff89971SAlex Elder 	/* Nothing to do if the endpoint doesn't have aggregation open */
340fff89971SAlex Elder 	if (!ipa_endpoint_aggr_active(endpoint))
341fff89971SAlex Elder 		return;
342fff89971SAlex Elder 
343fff89971SAlex Elder 	/* Force close aggregation */
344fff89971SAlex Elder 	ipa_endpoint_force_close(endpoint);
345fff89971SAlex Elder 
346fff89971SAlex Elder 	ipa_interrupt_simulate_suspend(ipa->interrupt);
347fff89971SAlex Elder }
348fff89971SAlex Elder 
349fff89971SAlex Elder /* Returns previous suspend state (true means suspend was enabled) */
3504fa95248SAlex Elder static bool
3514fa95248SAlex Elder ipa_endpoint_program_suspend(struct ipa_endpoint *endpoint, bool enable)
3524fa95248SAlex Elder {
353fff89971SAlex Elder 	bool suspended;
354fff89971SAlex Elder 
355d7f3087bSAlex Elder 	if (endpoint->ipa->version >= IPA_VERSION_4_0)
356b07f283eSAlex Elder 		return enable;	/* For IPA v4.0+, no change made */
357b07f283eSAlex Elder 
3585bc55884SAlex Elder 	WARN_ON(endpoint->toward_ipa);
3594fa95248SAlex Elder 
360fff89971SAlex Elder 	suspended = ipa_endpoint_init_ctrl(endpoint, enable);
361fff89971SAlex Elder 
362fff89971SAlex Elder 	/* A client suspended with an open aggregation frame will not
363fff89971SAlex Elder 	 * generate a SUSPEND IPA interrupt.  If enabling suspend, have
364fff89971SAlex Elder 	 * ipa_endpoint_suspend_aggr() handle this.
365fff89971SAlex Elder 	 */
366fff89971SAlex Elder 	if (enable && !suspended)
367fff89971SAlex Elder 		ipa_endpoint_suspend_aggr(endpoint);
368fff89971SAlex Elder 
369fff89971SAlex Elder 	return suspended;
3704fa95248SAlex Elder }
3714fa95248SAlex Elder 
3724c9d631aSAlex Elder /* Put all modem RX endpoints into suspend mode, and stop transmission
3734c9d631aSAlex Elder  * on all modem TX endpoints.  Prior to IPA v4.2, endpoint DELAY mode is
3744c9d631aSAlex Elder  * used for TX endpoints; starting with IPA v4.2 we use GSI channel flow
3754c9d631aSAlex Elder  * control instead.
3764c9d631aSAlex Elder  */
37784f9bd12SAlex Elder void ipa_endpoint_modem_pause_all(struct ipa *ipa, bool enable)
37884f9bd12SAlex Elder {
37984f9bd12SAlex Elder 	u32 endpoint_id;
38084f9bd12SAlex Elder 
38184f9bd12SAlex Elder 	for (endpoint_id = 0; endpoint_id < IPA_ENDPOINT_MAX; endpoint_id++) {
38284f9bd12SAlex Elder 		struct ipa_endpoint *endpoint = &ipa->endpoint[endpoint_id];
38384f9bd12SAlex Elder 
38484f9bd12SAlex Elder 		if (endpoint->ee_id != GSI_EE_MODEM)
38584f9bd12SAlex Elder 			continue;
38684f9bd12SAlex Elder 
3874c9d631aSAlex Elder 		if (!endpoint->toward_ipa)
3884c9d631aSAlex Elder 			(void)ipa_endpoint_program_suspend(endpoint, enable);
3894c9d631aSAlex Elder 		else if (ipa->version < IPA_VERSION_4_2)
3904fa95248SAlex Elder 			ipa_endpoint_program_delay(endpoint, enable);
391b07f283eSAlex Elder 		else
3924c9d631aSAlex Elder 			gsi_modem_channel_flow_control(&ipa->gsi,
3934c9d631aSAlex Elder 						       endpoint->channel_id,
3944c9d631aSAlex Elder 						       enable);
39584f9bd12SAlex Elder 	}
39684f9bd12SAlex Elder }
39784f9bd12SAlex Elder 
39884f9bd12SAlex Elder /* Reset all modem endpoints to use the default exception endpoint */
39984f9bd12SAlex Elder int ipa_endpoint_modem_exception_reset_all(struct ipa *ipa)
40084f9bd12SAlex Elder {
40184f9bd12SAlex Elder 	u32 initialized = ipa->initialized;
40284f9bd12SAlex Elder 	struct gsi_trans *trans;
40384f9bd12SAlex Elder 	u32 count;
40484f9bd12SAlex Elder 
40584f9bd12SAlex Elder 	/* We need one command per modem TX endpoint.  We can get an upper
40684f9bd12SAlex Elder 	 * bound on that by assuming all initialized endpoints are modem->IPA.
40784f9bd12SAlex Elder 	 * That won't happen, and we could be more precise, but this is fine
408602a1c76SAlex Elder 	 * for now.  End the transaction with commands to clear the pipeline.
40984f9bd12SAlex Elder 	 */
410aa56e3e5SAlex Elder 	count = hweight32(initialized) + ipa_cmd_pipeline_clear_count();
41184f9bd12SAlex Elder 	trans = ipa_cmd_trans_alloc(ipa, count);
41284f9bd12SAlex Elder 	if (!trans) {
41384f9bd12SAlex Elder 		dev_err(&ipa->pdev->dev,
41484f9bd12SAlex Elder 			"no transaction to reset modem exception endpoints\n");
41584f9bd12SAlex Elder 		return -EBUSY;
41684f9bd12SAlex Elder 	}
41784f9bd12SAlex Elder 
41884f9bd12SAlex Elder 	while (initialized) {
41984f9bd12SAlex Elder 		u32 endpoint_id = __ffs(initialized);
42084f9bd12SAlex Elder 		struct ipa_endpoint *endpoint;
42184f9bd12SAlex Elder 		u32 offset;
42284f9bd12SAlex Elder 
42384f9bd12SAlex Elder 		initialized ^= BIT(endpoint_id);
42484f9bd12SAlex Elder 
42584f9bd12SAlex Elder 		/* We only reset modem TX endpoints */
42684f9bd12SAlex Elder 		endpoint = &ipa->endpoint[endpoint_id];
42784f9bd12SAlex Elder 		if (!(endpoint->ee_id == GSI_EE_MODEM && endpoint->toward_ipa))
42884f9bd12SAlex Elder 			continue;
42984f9bd12SAlex Elder 
43084f9bd12SAlex Elder 		offset = IPA_REG_ENDP_STATUS_N_OFFSET(endpoint_id);
43184f9bd12SAlex Elder 
43284f9bd12SAlex Elder 		/* Value written is 0, and all bits are updated.  That
43384f9bd12SAlex Elder 		 * means status is disabled on the endpoint, and as a
43484f9bd12SAlex Elder 		 * result all other fields in the register are ignored.
43584f9bd12SAlex Elder 		 */
43684f9bd12SAlex Elder 		ipa_cmd_register_write_add(trans, offset, 0, ~0, false);
43784f9bd12SAlex Elder 	}
43884f9bd12SAlex Elder 
439aa56e3e5SAlex Elder 	ipa_cmd_pipeline_clear_add(trans);
44084f9bd12SAlex Elder 
44184f9bd12SAlex Elder 	/* XXX This should have a 1 second timeout */
44284f9bd12SAlex Elder 	gsi_trans_commit_wait(trans);
44384f9bd12SAlex Elder 
44451c48ce2SAlex Elder 	ipa_cmd_pipeline_clear_wait(ipa);
44551c48ce2SAlex Elder 
44684f9bd12SAlex Elder 	return 0;
44784f9bd12SAlex Elder }
44884f9bd12SAlex Elder 
44984f9bd12SAlex Elder static void ipa_endpoint_init_cfg(struct ipa_endpoint *endpoint)
45084f9bd12SAlex Elder {
45184f9bd12SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_CFG_N_OFFSET(endpoint->endpoint_id);
4525567d4d9SAlex Elder 	enum ipa_cs_offload_en enabled;
45384f9bd12SAlex Elder 	u32 val = 0;
45484f9bd12SAlex Elder 
45584f9bd12SAlex Elder 	/* FRAG_OFFLOAD_EN is 0 */
456660e52d6SAlex Elder 	if (endpoint->config.checksum) {
4575567d4d9SAlex Elder 		enum ipa_version version = endpoint->ipa->version;
4585567d4d9SAlex Elder 
45984f9bd12SAlex Elder 		if (endpoint->toward_ipa) {
46084f9bd12SAlex Elder 			u32 checksum_offset;
46184f9bd12SAlex Elder 
46284f9bd12SAlex Elder 			/* Checksum header offset is in 4-byte units */
46384f9bd12SAlex Elder 			checksum_offset = sizeof(struct rmnet_map_header);
46484f9bd12SAlex Elder 			checksum_offset /= sizeof(u32);
46584f9bd12SAlex Elder 			val |= u32_encode_bits(checksum_offset,
46684f9bd12SAlex Elder 					       CS_METADATA_HDR_OFFSET_FMASK);
4675567d4d9SAlex Elder 
4685567d4d9SAlex Elder 			enabled = version < IPA_VERSION_4_5
4695567d4d9SAlex Elder 					? IPA_CS_OFFLOAD_UL
4705567d4d9SAlex Elder 					: IPA_CS_OFFLOAD_INLINE;
47184f9bd12SAlex Elder 		} else {
4725567d4d9SAlex Elder 			enabled = version < IPA_VERSION_4_5
4735567d4d9SAlex Elder 					? IPA_CS_OFFLOAD_DL
4745567d4d9SAlex Elder 					: IPA_CS_OFFLOAD_INLINE;
47584f9bd12SAlex Elder 		}
47684f9bd12SAlex Elder 	} else {
4775567d4d9SAlex Elder 		enabled = IPA_CS_OFFLOAD_NONE;
47884f9bd12SAlex Elder 	}
4795567d4d9SAlex Elder 	val |= u32_encode_bits(enabled, CS_OFFLOAD_EN_FMASK);
48084f9bd12SAlex Elder 	/* CS_GEN_QMB_MASTER_SEL is 0 */
48184f9bd12SAlex Elder 
48284f9bd12SAlex Elder 	iowrite32(val, endpoint->ipa->reg_virt + offset);
48384f9bd12SAlex Elder }
48484f9bd12SAlex Elder 
485647a05f3SAlex Elder static void ipa_endpoint_init_nat(struct ipa_endpoint *endpoint)
486647a05f3SAlex Elder {
487647a05f3SAlex Elder 	u32 offset;
488647a05f3SAlex Elder 	u32 val;
489647a05f3SAlex Elder 
490647a05f3SAlex Elder 	if (!endpoint->toward_ipa)
491647a05f3SAlex Elder 		return;
492647a05f3SAlex Elder 
493647a05f3SAlex Elder 	offset = IPA_REG_ENDP_INIT_NAT_N_OFFSET(endpoint->endpoint_id);
494647a05f3SAlex Elder 	val = u32_encode_bits(IPA_NAT_BYPASS, NAT_EN_FMASK);
495647a05f3SAlex Elder 
496647a05f3SAlex Elder 	iowrite32(val, endpoint->ipa->reg_virt + offset);
497647a05f3SAlex Elder }
498647a05f3SAlex Elder 
4995567d4d9SAlex Elder static u32
5005567d4d9SAlex Elder ipa_qmap_header_size(enum ipa_version version, struct ipa_endpoint *endpoint)
5015567d4d9SAlex Elder {
5025567d4d9SAlex Elder 	u32 header_size = sizeof(struct rmnet_map_header);
5035567d4d9SAlex Elder 
5045567d4d9SAlex Elder 	/* Without checksum offload, we just have the MAP header */
505660e52d6SAlex Elder 	if (!endpoint->config.checksum)
5065567d4d9SAlex Elder 		return header_size;
5075567d4d9SAlex Elder 
5085567d4d9SAlex Elder 	if (version < IPA_VERSION_4_5) {
5095567d4d9SAlex Elder 		/* Checksum header inserted for AP TX endpoints only */
5105567d4d9SAlex Elder 		if (endpoint->toward_ipa)
5115567d4d9SAlex Elder 			header_size += sizeof(struct rmnet_map_ul_csum_header);
5125567d4d9SAlex Elder 	} else {
5135567d4d9SAlex Elder 		/* Checksum header is used in both directions */
5145567d4d9SAlex Elder 		header_size += sizeof(struct rmnet_map_v5_csum_header);
5155567d4d9SAlex Elder 	}
5165567d4d9SAlex Elder 
5175567d4d9SAlex Elder 	return header_size;
5185567d4d9SAlex Elder }
5195567d4d9SAlex Elder 
5208730f45dSAlex Elder /**
521e3eea08eSAlex Elder  * ipa_endpoint_init_hdr() - Initialize HDR endpoint configuration register
522e3eea08eSAlex Elder  * @endpoint:	Endpoint pointer
523e3eea08eSAlex Elder  *
5248730f45dSAlex Elder  * We program QMAP endpoints so each packet received is preceded by a QMAP
5258730f45dSAlex Elder  * header structure.  The QMAP header contains a 1-byte mux_id and 2-byte
5268730f45dSAlex Elder  * packet size field, and we have the IPA hardware populate both for each
5278730f45dSAlex Elder  * received packet.  The header is configured (in the HDR_EXT register)
5288730f45dSAlex Elder  * to use big endian format.
5298730f45dSAlex Elder  *
5308730f45dSAlex Elder  * The packet size is written into the QMAP header's pkt_len field.  That
5318730f45dSAlex Elder  * location is defined here using the HDR_OFST_PKT_SIZE field.
5328730f45dSAlex Elder  *
5338730f45dSAlex Elder  * The mux_id comes from a 4-byte metadata value supplied with each packet
5348730f45dSAlex Elder  * by the modem.  It is *not* a QMAP header, but it does contain the mux_id
5358730f45dSAlex Elder  * value that we want, in its low-order byte.  A bitmask defined in the
5368730f45dSAlex Elder  * endpoint's METADATA_MASK register defines which byte within the modem
5378730f45dSAlex Elder  * metadata contains the mux_id.  And the OFST_METADATA field programmed
5388730f45dSAlex Elder  * here indicates where the extracted byte should be placed within the QMAP
5398730f45dSAlex Elder  * header.
5408730f45dSAlex Elder  */
54184f9bd12SAlex Elder static void ipa_endpoint_init_hdr(struct ipa_endpoint *endpoint)
54284f9bd12SAlex Elder {
54384f9bd12SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_HDR_N_OFFSET(endpoint->endpoint_id);
5441af15c2aSAlex Elder 	struct ipa *ipa = endpoint->ipa;
54584f9bd12SAlex Elder 	u32 val = 0;
54684f9bd12SAlex Elder 
547660e52d6SAlex Elder 	if (endpoint->config.qmap) {
5481af15c2aSAlex Elder 		enum ipa_version version = ipa->version;
5495567d4d9SAlex Elder 		size_t header_size;
55084f9bd12SAlex Elder 
5515567d4d9SAlex Elder 		header_size = ipa_qmap_header_size(version, endpoint);
5525567d4d9SAlex Elder 		val = ipa_header_size_encoded(version, header_size);
55384f9bd12SAlex Elder 
554f330fda3SAlex Elder 		/* Define how to fill fields in a received QMAP header */
5558730f45dSAlex Elder 		if (!endpoint->toward_ipa) {
5561af15c2aSAlex Elder 			u32 offset;	/* Field offset within header */
5578730f45dSAlex Elder 
5588730f45dSAlex Elder 			/* Where IPA will write the metadata value */
5591af15c2aSAlex Elder 			offset = offsetof(struct rmnet_map_header, mux_id);
5601af15c2aSAlex Elder 			val |= ipa_metadata_offset_encoded(version, offset);
5618730f45dSAlex Elder 
5628730f45dSAlex Elder 			/* Where IPA will write the length */
5631af15c2aSAlex Elder 			offset = offsetof(struct rmnet_map_header, pkt_len);
5641af15c2aSAlex Elder 			/* Upper bits are stored in HDR_EXT with IPA v4.5 */
565d7f3087bSAlex Elder 			if (version >= IPA_VERSION_4_5)
5661af15c2aSAlex Elder 				offset &= field_mask(HDR_OFST_PKT_SIZE_FMASK);
5671af15c2aSAlex Elder 
56884f9bd12SAlex Elder 			val |= HDR_OFST_PKT_SIZE_VALID_FMASK;
5691af15c2aSAlex Elder 			val |= u32_encode_bits(offset, HDR_OFST_PKT_SIZE_FMASK);
57084f9bd12SAlex Elder 		}
5718730f45dSAlex Elder 		/* For QMAP TX, metadata offset is 0 (modem assumes this) */
5728730f45dSAlex Elder 		val |= HDR_OFST_METADATA_VALID_FMASK;
5738730f45dSAlex Elder 
5748730f45dSAlex Elder 		/* HDR_ADDITIONAL_CONST_LEN is 0; (RX only) */
57584f9bd12SAlex Elder 		/* HDR_A5_MUX is 0 */
57684f9bd12SAlex Elder 		/* HDR_LEN_INC_DEAGG_HDR is 0 */
5778bfc4e21SAlex Elder 		/* HDR_METADATA_REG_VALID is 0 (TX only, version < v4.5) */
57884f9bd12SAlex Elder 	}
57984f9bd12SAlex Elder 
5801af15c2aSAlex Elder 	iowrite32(val, ipa->reg_virt + offset);
58184f9bd12SAlex Elder }
58284f9bd12SAlex Elder 
58384f9bd12SAlex Elder static void ipa_endpoint_init_hdr_ext(struct ipa_endpoint *endpoint)
58484f9bd12SAlex Elder {
58584f9bd12SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_HDR_EXT_N_OFFSET(endpoint->endpoint_id);
586660e52d6SAlex Elder 	u32 pad_align = endpoint->config.rx.pad_align;
5871af15c2aSAlex Elder 	struct ipa *ipa = endpoint->ipa;
58884f9bd12SAlex Elder 	u32 val = 0;
58984f9bd12SAlex Elder 
590660e52d6SAlex Elder 	if (endpoint->config.qmap) {
591332ef7c8SAlex Elder 		/* We have a header, so we must specify its endianness */
59284f9bd12SAlex Elder 		val |= HDR_ENDIANNESS_FMASK;	/* big endian */
593f330fda3SAlex Elder 
594332ef7c8SAlex Elder 		/* A QMAP header contains a 6 bit pad field at offset 0.
595332ef7c8SAlex Elder 		 * The RMNet driver assumes this field is meaningful in
596332ef7c8SAlex Elder 		 * packets it receives, and assumes the header's payload
597332ef7c8SAlex Elder 		 * length includes that padding.  The RMNet driver does
598332ef7c8SAlex Elder 		 * *not* pad packets it sends, however, so the pad field
599332ef7c8SAlex Elder 		 * (although 0) should be ignored.
600f330fda3SAlex Elder 		 */
601332ef7c8SAlex Elder 		if (!endpoint->toward_ipa) {
60284f9bd12SAlex Elder 			val |= HDR_TOTAL_LEN_OR_PAD_VALID_FMASK;
60384f9bd12SAlex Elder 			/* HDR_TOTAL_LEN_OR_PAD is 0 (pad, not total_len) */
604f330fda3SAlex Elder 			val |= HDR_PAYLOAD_LEN_INC_PADDING_FMASK;
60584f9bd12SAlex Elder 			/* HDR_TOTAL_LEN_OR_PAD_OFFSET is 0 */
606f330fda3SAlex Elder 		}
607332ef7c8SAlex Elder 	}
608f330fda3SAlex Elder 
609f330fda3SAlex Elder 	/* HDR_PAYLOAD_LEN_INC_PADDING is 0 */
61084f9bd12SAlex Elder 	if (!endpoint->toward_ipa)
61184f9bd12SAlex Elder 		val |= u32_encode_bits(pad_align, HDR_PAD_TO_ALIGNMENT_FMASK);
61284f9bd12SAlex Elder 
6131af15c2aSAlex Elder 	/* IPA v4.5 adds some most-significant bits to a few fields,
6141af15c2aSAlex Elder 	 * two of which are defined in the HDR (not HDR_EXT) register.
6151af15c2aSAlex Elder 	 */
616d7f3087bSAlex Elder 	if (ipa->version >= IPA_VERSION_4_5) {
6171af15c2aSAlex Elder 		/* HDR_TOTAL_LEN_OR_PAD_OFFSET is 0, so MSB is 0 */
618660e52d6SAlex Elder 		if (endpoint->config.qmap && !endpoint->toward_ipa) {
6191af15c2aSAlex Elder 			u32 offset;
62084f9bd12SAlex Elder 
6211af15c2aSAlex Elder 			offset = offsetof(struct rmnet_map_header, pkt_len);
6221af15c2aSAlex Elder 			offset >>= hweight32(HDR_OFST_PKT_SIZE_FMASK);
6231af15c2aSAlex Elder 			val |= u32_encode_bits(offset,
6241af15c2aSAlex Elder 					       HDR_OFST_PKT_SIZE_MSB_FMASK);
6251af15c2aSAlex Elder 			/* HDR_ADDITIONAL_CONST_LEN is 0 so MSB is 0 */
6261af15c2aSAlex Elder 		}
6271af15c2aSAlex Elder 	}
6281af15c2aSAlex Elder 	iowrite32(val, ipa->reg_virt + offset);
6291af15c2aSAlex Elder }
63084f9bd12SAlex Elder 
63184f9bd12SAlex Elder static void ipa_endpoint_init_hdr_metadata_mask(struct ipa_endpoint *endpoint)
63284f9bd12SAlex Elder {
63384f9bd12SAlex Elder 	u32 endpoint_id = endpoint->endpoint_id;
63484f9bd12SAlex Elder 	u32 val = 0;
63584f9bd12SAlex Elder 	u32 offset;
63684f9bd12SAlex Elder 
637fb57c3eaSAlex Elder 	if (endpoint->toward_ipa)
638fb57c3eaSAlex Elder 		return;		/* Register not valid for TX endpoints */
639fb57c3eaSAlex Elder 
64084f9bd12SAlex Elder 	offset = IPA_REG_ENDP_INIT_HDR_METADATA_MASK_N_OFFSET(endpoint_id);
64184f9bd12SAlex Elder 
6428730f45dSAlex Elder 	/* Note that HDR_ENDIANNESS indicates big endian header fields */
643660e52d6SAlex Elder 	if (endpoint->config.qmap)
644088f8a23SAlex Elder 		val = (__force u32)cpu_to_be32(IPA_ENDPOINT_QMAP_METADATA_MASK);
64584f9bd12SAlex Elder 
64684f9bd12SAlex Elder 	iowrite32(val, endpoint->ipa->reg_virt + offset);
64784f9bd12SAlex Elder }
64884f9bd12SAlex Elder 
64984f9bd12SAlex Elder static void ipa_endpoint_init_mode(struct ipa_endpoint *endpoint)
65084f9bd12SAlex Elder {
65184f9bd12SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_MODE_N_OFFSET(endpoint->endpoint_id);
65284f9bd12SAlex Elder 	u32 val;
65384f9bd12SAlex Elder 
654fb57c3eaSAlex Elder 	if (!endpoint->toward_ipa)
655fb57c3eaSAlex Elder 		return;		/* Register not valid for RX endpoints */
656fb57c3eaSAlex Elder 
657660e52d6SAlex Elder 	if (endpoint->config.dma_mode) {
658660e52d6SAlex Elder 		enum ipa_endpoint_name name = endpoint->config.dma_endpoint;
65984f9bd12SAlex Elder 		u32 dma_endpoint_id;
66084f9bd12SAlex Elder 
66184f9bd12SAlex Elder 		dma_endpoint_id = endpoint->ipa->name_map[name]->endpoint_id;
66284f9bd12SAlex Elder 
66384f9bd12SAlex Elder 		val = u32_encode_bits(IPA_DMA, MODE_FMASK);
66484f9bd12SAlex Elder 		val |= u32_encode_bits(dma_endpoint_id, DEST_PIPE_INDEX_FMASK);
66584f9bd12SAlex Elder 	} else {
66684f9bd12SAlex Elder 		val = u32_encode_bits(IPA_BASIC, MODE_FMASK);
66784f9bd12SAlex Elder 	}
66800b9102aSAlex Elder 	/* All other bits unspecified (and 0) */
66984f9bd12SAlex Elder 
67084f9bd12SAlex Elder 	iowrite32(val, endpoint->ipa->reg_virt + offset);
67184f9bd12SAlex Elder }
67284f9bd12SAlex Elder 
67384f9bd12SAlex Elder /* Compute the aggregation size value to use for a given buffer size */
67484f9bd12SAlex Elder static u32 ipa_aggr_size_kb(u32 rx_buffer_size)
67584f9bd12SAlex Elder {
67684f9bd12SAlex Elder 	/* We don't use "hard byte limit" aggregation, so we define the
67784f9bd12SAlex Elder 	 * aggregation limit such that our buffer has enough space *after*
67884f9bd12SAlex Elder 	 * that limit to receive a full MTU of data, plus overhead.
67984f9bd12SAlex Elder 	 */
68084f9bd12SAlex Elder 	rx_buffer_size -= IPA_MTU + IPA_RX_BUFFER_OVERHEAD;
68184f9bd12SAlex Elder 
68284f9bd12SAlex Elder 	return rx_buffer_size / SZ_1K;
68384f9bd12SAlex Elder }
68484f9bd12SAlex Elder 
6856bf754c7SAlex Elder /* Encoded values for AGGR endpoint register fields */
6866bf754c7SAlex Elder static u32 aggr_byte_limit_encoded(enum ipa_version version, u32 limit)
6876bf754c7SAlex Elder {
6886bf754c7SAlex Elder 	if (version < IPA_VERSION_4_5)
6896bf754c7SAlex Elder 		return u32_encode_bits(limit, aggr_byte_limit_fmask(true));
6906bf754c7SAlex Elder 
6916bf754c7SAlex Elder 	return u32_encode_bits(limit, aggr_byte_limit_fmask(false));
6926bf754c7SAlex Elder }
6936bf754c7SAlex Elder 
69419547041SAlex Elder /* Encode the aggregation timer limit (microseconds) based on IPA version */
6956bf754c7SAlex Elder static u32 aggr_time_limit_encoded(enum ipa_version version, u32 limit)
6966bf754c7SAlex Elder {
69719547041SAlex Elder 	u32 gran_sel;
69819547041SAlex Elder 	u32 fmask;
69919547041SAlex Elder 	u32 val;
7006bf754c7SAlex Elder 
70119547041SAlex Elder 	if (version < IPA_VERSION_4_5) {
70219547041SAlex Elder 		/* We set aggregation granularity in ipa_hardware_config() */
70319547041SAlex Elder 		limit = DIV_ROUND_CLOSEST(limit, IPA_AGGR_GRANULARITY);
70419547041SAlex Elder 
70519547041SAlex Elder 		return u32_encode_bits(limit, aggr_time_limit_fmask(true));
70619547041SAlex Elder 	}
70719547041SAlex Elder 
70819547041SAlex Elder 	/* IPA v4.5 expresses the time limit using Qtime.  The AP has
70919547041SAlex Elder 	 * pulse generators 0 and 1 available, which were configured
71019547041SAlex Elder 	 * in ipa_qtime_config() to have granularity 100 usec and
71119547041SAlex Elder 	 * 1 msec, respectively.  Use pulse generator 0 if possible,
71219547041SAlex Elder 	 * otherwise fall back to pulse generator 1.
71319547041SAlex Elder 	 */
71419547041SAlex Elder 	fmask = aggr_time_limit_fmask(false);
71519547041SAlex Elder 	val = DIV_ROUND_CLOSEST(limit, 100);
71619547041SAlex Elder 	if (val > field_max(fmask)) {
71719547041SAlex Elder 		/* Have to use pulse generator 1 (millisecond granularity) */
71819547041SAlex Elder 		gran_sel = AGGR_GRAN_SEL_FMASK;
71919547041SAlex Elder 		val = DIV_ROUND_CLOSEST(limit, 1000);
72019547041SAlex Elder 	} else {
72119547041SAlex Elder 		/* We can use pulse generator 0 (100 usec granularity) */
72219547041SAlex Elder 		gran_sel = 0;
72319547041SAlex Elder 	}
72419547041SAlex Elder 
72519547041SAlex Elder 	return gran_sel | u32_encode_bits(val, fmask);
7266bf754c7SAlex Elder }
7276bf754c7SAlex Elder 
7286bf754c7SAlex Elder static u32 aggr_sw_eof_active_encoded(enum ipa_version version, bool enabled)
7296bf754c7SAlex Elder {
7306bf754c7SAlex Elder 	u32 val = enabled ? 1 : 0;
7316bf754c7SAlex Elder 
7326bf754c7SAlex Elder 	if (version < IPA_VERSION_4_5)
7336bf754c7SAlex Elder 		return u32_encode_bits(val, aggr_sw_eof_active_fmask(true));
7346bf754c7SAlex Elder 
7356bf754c7SAlex Elder 	return u32_encode_bits(val, aggr_sw_eof_active_fmask(false));
7366bf754c7SAlex Elder }
7376bf754c7SAlex Elder 
73884f9bd12SAlex Elder static void ipa_endpoint_init_aggr(struct ipa_endpoint *endpoint)
73984f9bd12SAlex Elder {
74084f9bd12SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_AGGR_N_OFFSET(endpoint->endpoint_id);
7416bf754c7SAlex Elder 	enum ipa_version version = endpoint->ipa->version;
74284f9bd12SAlex Elder 	u32 val = 0;
74384f9bd12SAlex Elder 
744660e52d6SAlex Elder 	if (endpoint->config.aggregation) {
74584f9bd12SAlex Elder 		if (!endpoint->toward_ipa) {
746cf4e73a1SAlex Elder 			const struct ipa_endpoint_rx *rx_config;
747c5794097SAlex Elder 			u32 buffer_size;
7486bf754c7SAlex Elder 			bool close_eof;
74984f9bd12SAlex Elder 			u32 limit;
75084f9bd12SAlex Elder 
751660e52d6SAlex Elder 			rx_config = &endpoint->config.rx;
75284f9bd12SAlex Elder 			val |= u32_encode_bits(IPA_ENABLE_AGGR, AGGR_EN_FMASK);
75384f9bd12SAlex Elder 			val |= u32_encode_bits(IPA_GENERIC, AGGR_TYPE_FMASK);
7549e88cb5fSAlex Elder 
755cf4e73a1SAlex Elder 			buffer_size = rx_config->buffer_size;
756c5794097SAlex Elder 			limit = ipa_aggr_size_kb(buffer_size - NET_SKB_PAD);
7576bf754c7SAlex Elder 			val |= aggr_byte_limit_encoded(version, limit);
7581d86652bSAlex Elder 
7596bf754c7SAlex Elder 			limit = IPA_AGGR_TIME_LIMIT;
7606bf754c7SAlex Elder 			val |= aggr_time_limit_encoded(version, limit);
7611d86652bSAlex Elder 
7629e88cb5fSAlex Elder 			/* AGGR_PKT_LIMIT is 0 (unlimited) */
7639e88cb5fSAlex Elder 
764cf4e73a1SAlex Elder 			close_eof = rx_config->aggr_close_eof;
7656bf754c7SAlex Elder 			val |= aggr_sw_eof_active_encoded(version, close_eof);
76684f9bd12SAlex Elder 		} else {
76784f9bd12SAlex Elder 			val |= u32_encode_bits(IPA_ENABLE_DEAGGR,
76884f9bd12SAlex Elder 					       AGGR_EN_FMASK);
76984f9bd12SAlex Elder 			val |= u32_encode_bits(IPA_QCMAP, AGGR_TYPE_FMASK);
77084f9bd12SAlex Elder 			/* other fields ignored */
77184f9bd12SAlex Elder 		}
77284f9bd12SAlex Elder 		/* AGGR_FORCE_CLOSE is 0 */
7738bfc4e21SAlex Elder 		/* AGGR_GRAN_SEL is 0 for IPA v4.5 */
77484f9bd12SAlex Elder 	} else {
77584f9bd12SAlex Elder 		val |= u32_encode_bits(IPA_BYPASS_AGGR, AGGR_EN_FMASK);
77684f9bd12SAlex Elder 		/* other fields ignored */
77784f9bd12SAlex Elder 	}
77884f9bd12SAlex Elder 
77984f9bd12SAlex Elder 	iowrite32(val, endpoint->ipa->reg_virt + offset);
78084f9bd12SAlex Elder }
78184f9bd12SAlex Elder 
78263e5afc8SAlex Elder /* Return the Qtime-based head-of-line blocking timer value that
78363e5afc8SAlex Elder  * represents the given number of microseconds.  The result
78463e5afc8SAlex Elder  * includes both the timer value and the selected timer granularity.
785f13a8c31SAlex Elder  */
78663e5afc8SAlex Elder static u32 hol_block_timer_qtime_val(struct ipa *ipa, u32 microseconds)
78763e5afc8SAlex Elder {
78863e5afc8SAlex Elder 	u32 gran_sel;
78963e5afc8SAlex Elder 	u32 val;
79063e5afc8SAlex Elder 
79163e5afc8SAlex Elder 	/* IPA v4.5 expresses time limits using Qtime.  The AP has
79263e5afc8SAlex Elder 	 * pulse generators 0 and 1 available, which were configured
79363e5afc8SAlex Elder 	 * in ipa_qtime_config() to have granularity 100 usec and
79463e5afc8SAlex Elder 	 * 1 msec, respectively.  Use pulse generator 0 if possible,
79563e5afc8SAlex Elder 	 * otherwise fall back to pulse generator 1.
79663e5afc8SAlex Elder 	 */
79763e5afc8SAlex Elder 	val = DIV_ROUND_CLOSEST(microseconds, 100);
79863e5afc8SAlex Elder 	if (val > field_max(TIME_LIMIT_FMASK)) {
79963e5afc8SAlex Elder 		/* Have to use pulse generator 1 (millisecond granularity) */
80063e5afc8SAlex Elder 		gran_sel = GRAN_SEL_FMASK;
80163e5afc8SAlex Elder 		val = DIV_ROUND_CLOSEST(microseconds, 1000);
80263e5afc8SAlex Elder 	} else {
80363e5afc8SAlex Elder 		/* We can use pulse generator 0 (100 usec granularity) */
80463e5afc8SAlex Elder 		gran_sel = 0;
80563e5afc8SAlex Elder 	}
80663e5afc8SAlex Elder 
80763e5afc8SAlex Elder 	return gran_sel | u32_encode_bits(val, TIME_LIMIT_FMASK);
80863e5afc8SAlex Elder }
80963e5afc8SAlex Elder 
81063e5afc8SAlex Elder /* The head-of-line blocking timer is defined as a tick count.  For
81163e5afc8SAlex Elder  * IPA version 4.5 the tick count is based on the Qtimer, which is
81263e5afc8SAlex Elder  * derived from the 19.2 MHz SoC XO clock.  For older IPA versions
81363e5afc8SAlex Elder  * each tick represents 128 cycles of the IPA core clock.
81463e5afc8SAlex Elder  *
81563e5afc8SAlex Elder  * Return the encoded value that should be written to that register
81663e5afc8SAlex Elder  * that represents the timeout period provided.  For IPA v4.2 this
81763e5afc8SAlex Elder  * encodes a base and scale value, while for earlier versions the
81863e5afc8SAlex Elder  * value is a simple tick count.
81963e5afc8SAlex Elder  */
82063e5afc8SAlex Elder static u32 hol_block_timer_val(struct ipa *ipa, u32 microseconds)
82184f9bd12SAlex Elder {
822f13a8c31SAlex Elder 	u32 width;
82384f9bd12SAlex Elder 	u32 scale;
824f13a8c31SAlex Elder 	u64 ticks;
825f13a8c31SAlex Elder 	u64 rate;
826f13a8c31SAlex Elder 	u32 high;
82784f9bd12SAlex Elder 	u32 val;
82884f9bd12SAlex Elder 
82984f9bd12SAlex Elder 	if (!microseconds)
830f13a8c31SAlex Elder 		return 0;	/* Nothing to compute if timer period is 0 */
83184f9bd12SAlex Elder 
832d7f3087bSAlex Elder 	if (ipa->version >= IPA_VERSION_4_5)
83363e5afc8SAlex Elder 		return hol_block_timer_qtime_val(ipa, microseconds);
83463e5afc8SAlex Elder 
835f13a8c31SAlex Elder 	/* Use 64 bit arithmetic to avoid overflow... */
8367aa0e8b8SAlex Elder 	rate = ipa_core_clock_rate(ipa);
837f13a8c31SAlex Elder 	ticks = DIV_ROUND_CLOSEST(microseconds * rate, 128 * USEC_PER_SEC);
838f13a8c31SAlex Elder 	/* ...but we still need to fit into a 32-bit register */
839f13a8c31SAlex Elder 	WARN_ON(ticks > U32_MAX);
84084f9bd12SAlex Elder 
8416833a096SAlex Elder 	/* IPA v3.5.1 through v4.1 just record the tick count */
8426833a096SAlex Elder 	if (ipa->version < IPA_VERSION_4_2)
843f13a8c31SAlex Elder 		return (u32)ticks;
84484f9bd12SAlex Elder 
845f13a8c31SAlex Elder 	/* For IPA v4.2, the tick count is represented by base and
846f13a8c31SAlex Elder 	 * scale fields within the 32-bit timer register, where:
847f13a8c31SAlex Elder 	 *     ticks = base << scale;
848f13a8c31SAlex Elder 	 * The best precision is achieved when the base value is as
849f13a8c31SAlex Elder 	 * large as possible.  Find the highest set bit in the tick
850f13a8c31SAlex Elder 	 * count, and extract the number of bits in the base field
851497abc87SPeng Li 	 * such that high bit is included.
852f13a8c31SAlex Elder 	 */
853f13a8c31SAlex Elder 	high = fls(ticks);		/* 1..32 */
854f13a8c31SAlex Elder 	width = HWEIGHT32(BASE_VALUE_FMASK);
855f13a8c31SAlex Elder 	scale = high > width ? high - width : 0;
856f13a8c31SAlex Elder 	if (scale) {
857f13a8c31SAlex Elder 		/* If we're scaling, round up to get a closer result */
858f13a8c31SAlex Elder 		ticks += 1 << (scale - 1);
859f13a8c31SAlex Elder 		/* High bit was set, so rounding might have affected it */
860f13a8c31SAlex Elder 		if (fls(ticks) != high)
861f13a8c31SAlex Elder 			scale++;
862f13a8c31SAlex Elder 	}
86384f9bd12SAlex Elder 
86484f9bd12SAlex Elder 	val = u32_encode_bits(scale, SCALE_FMASK);
865f13a8c31SAlex Elder 	val |= u32_encode_bits(ticks >> scale, BASE_VALUE_FMASK);
86684f9bd12SAlex Elder 
86784f9bd12SAlex Elder 	return val;
86884f9bd12SAlex Elder }
86984f9bd12SAlex Elder 
870f13a8c31SAlex Elder /* If microseconds is 0, timeout is immediate */
871f13a8c31SAlex Elder static void ipa_endpoint_init_hol_block_timer(struct ipa_endpoint *endpoint,
87284f9bd12SAlex Elder 					      u32 microseconds)
87384f9bd12SAlex Elder {
87484f9bd12SAlex Elder 	u32 endpoint_id = endpoint->endpoint_id;
87584f9bd12SAlex Elder 	struct ipa *ipa = endpoint->ipa;
87684f9bd12SAlex Elder 	u32 offset;
87784f9bd12SAlex Elder 	u32 val;
87884f9bd12SAlex Elder 
879816316caSAlex Elder 	/* This should only be changed when HOL_BLOCK_EN is disabled */
88084f9bd12SAlex Elder 	offset = IPA_REG_ENDP_INIT_HOL_BLOCK_TIMER_N_OFFSET(endpoint_id);
88163e5afc8SAlex Elder 	val = hol_block_timer_val(ipa, microseconds);
88284f9bd12SAlex Elder 	iowrite32(val, ipa->reg_virt + offset);
88384f9bd12SAlex Elder }
88484f9bd12SAlex Elder 
88584f9bd12SAlex Elder static void
886e6aab6b9SAlex Elder ipa_endpoint_init_hol_block_en(struct ipa_endpoint *endpoint, bool enable)
88784f9bd12SAlex Elder {
88884f9bd12SAlex Elder 	u32 endpoint_id = endpoint->endpoint_id;
88984f9bd12SAlex Elder 	u32 offset;
89084f9bd12SAlex Elder 	u32 val;
89184f9bd12SAlex Elder 
892547c8788SAlex Elder 	val = enable ? HOL_BLOCK_EN_FMASK : 0;
89384f9bd12SAlex Elder 	offset = IPA_REG_ENDP_INIT_HOL_BLOCK_EN_N_OFFSET(endpoint_id);
89484f9bd12SAlex Elder 	iowrite32(val, endpoint->ipa->reg_virt + offset);
8956e228d8cSAlex Elder 	/* When enabling, the register must be written twice for IPA v4.5+ */
8966e228d8cSAlex Elder 	if (enable && endpoint->ipa->version >= IPA_VERSION_4_5)
8976e228d8cSAlex Elder 		iowrite32(val, endpoint->ipa->reg_virt + offset);
89884f9bd12SAlex Elder }
89984f9bd12SAlex Elder 
900e6aab6b9SAlex Elder /* Assumes HOL_BLOCK is in disabled state */
901e6aab6b9SAlex Elder static void ipa_endpoint_init_hol_block_enable(struct ipa_endpoint *endpoint,
902e6aab6b9SAlex Elder 					       u32 microseconds)
903e6aab6b9SAlex Elder {
904e6aab6b9SAlex Elder 	ipa_endpoint_init_hol_block_timer(endpoint, microseconds);
905e6aab6b9SAlex Elder 	ipa_endpoint_init_hol_block_en(endpoint, true);
906e6aab6b9SAlex Elder }
907e6aab6b9SAlex Elder 
908e6aab6b9SAlex Elder static void ipa_endpoint_init_hol_block_disable(struct ipa_endpoint *endpoint)
909e6aab6b9SAlex Elder {
910e6aab6b9SAlex Elder 	ipa_endpoint_init_hol_block_en(endpoint, false);
911e6aab6b9SAlex Elder }
912e6aab6b9SAlex Elder 
91384f9bd12SAlex Elder void ipa_endpoint_modem_hol_block_clear_all(struct ipa *ipa)
91484f9bd12SAlex Elder {
91584f9bd12SAlex Elder 	u32 i;
91684f9bd12SAlex Elder 
91784f9bd12SAlex Elder 	for (i = 0; i < IPA_ENDPOINT_MAX; i++) {
91884f9bd12SAlex Elder 		struct ipa_endpoint *endpoint = &ipa->endpoint[i];
91984f9bd12SAlex Elder 
920f8d34dfdSAlex Elder 		if (endpoint->toward_ipa || endpoint->ee_id != GSI_EE_MODEM)
92184f9bd12SAlex Elder 			continue;
92284f9bd12SAlex Elder 
923e6aab6b9SAlex Elder 		ipa_endpoint_init_hol_block_disable(endpoint);
924e6aab6b9SAlex Elder 		ipa_endpoint_init_hol_block_enable(endpoint, 0);
92584f9bd12SAlex Elder 	}
92684f9bd12SAlex Elder }
92784f9bd12SAlex Elder 
92884f9bd12SAlex Elder static void ipa_endpoint_init_deaggr(struct ipa_endpoint *endpoint)
92984f9bd12SAlex Elder {
93084f9bd12SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_DEAGGR_N_OFFSET(endpoint->endpoint_id);
93184f9bd12SAlex Elder 	u32 val = 0;
93284f9bd12SAlex Elder 
933fb57c3eaSAlex Elder 	if (!endpoint->toward_ipa)
934fb57c3eaSAlex Elder 		return;		/* Register not valid for RX endpoints */
935fb57c3eaSAlex Elder 
93684f9bd12SAlex Elder 	/* DEAGGR_HDR_LEN is 0 */
93784f9bd12SAlex Elder 	/* PACKET_OFFSET_VALID is 0 */
93884f9bd12SAlex Elder 	/* PACKET_OFFSET_LOCATION is ignored (not valid) */
93984f9bd12SAlex Elder 	/* MAX_PACKET_LEN is 0 (not enforced) */
94084f9bd12SAlex Elder 
94184f9bd12SAlex Elder 	iowrite32(val, endpoint->ipa->reg_virt + offset);
94284f9bd12SAlex Elder }
94384f9bd12SAlex Elder 
9442d265342SAlex Elder static void ipa_endpoint_init_rsrc_grp(struct ipa_endpoint *endpoint)
9452d265342SAlex Elder {
9462d265342SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_RSRC_GRP_N_OFFSET(endpoint->endpoint_id);
9472d265342SAlex Elder 	struct ipa *ipa = endpoint->ipa;
9482d265342SAlex Elder 	u32 val;
9492d265342SAlex Elder 
950660e52d6SAlex Elder 	val = rsrc_grp_encoded(ipa->version, endpoint->config.resource_group);
9512d265342SAlex Elder 	iowrite32(val, ipa->reg_virt + offset);
9522d265342SAlex Elder }
9532d265342SAlex Elder 
95484f9bd12SAlex Elder static void ipa_endpoint_init_seq(struct ipa_endpoint *endpoint)
95584f9bd12SAlex Elder {
95684f9bd12SAlex Elder 	u32 offset = IPA_REG_ENDP_INIT_SEQ_N_OFFSET(endpoint->endpoint_id);
95784f9bd12SAlex Elder 	u32 val = 0;
95884f9bd12SAlex Elder 
959fb57c3eaSAlex Elder 	if (!endpoint->toward_ipa)
960fb57c3eaSAlex Elder 		return;		/* Register not valid for RX endpoints */
961fb57c3eaSAlex Elder 
9628ee5df65SAlex Elder 	/* Low-order byte configures primary packet processing */
963660e52d6SAlex Elder 	val |= u32_encode_bits(endpoint->config.tx.seq_type, SEQ_TYPE_FMASK);
9648ee5df65SAlex Elder 
9658ee5df65SAlex Elder 	/* Second byte configures replicated packet processing */
966660e52d6SAlex Elder 	val |= u32_encode_bits(endpoint->config.tx.seq_rep_type,
9671690d8a7SAlex Elder 			       SEQ_REP_TYPE_FMASK);
96884f9bd12SAlex Elder 
96984f9bd12SAlex Elder 	iowrite32(val, endpoint->ipa->reg_virt + offset);
97084f9bd12SAlex Elder }
97184f9bd12SAlex Elder 
97284f9bd12SAlex Elder /**
97384f9bd12SAlex Elder  * ipa_endpoint_skb_tx() - Transmit a socket buffer
97484f9bd12SAlex Elder  * @endpoint:	Endpoint pointer
97584f9bd12SAlex Elder  * @skb:	Socket buffer to send
97684f9bd12SAlex Elder  *
97784f9bd12SAlex Elder  * Returns:	0 if successful, or a negative error code
97884f9bd12SAlex Elder  */
97984f9bd12SAlex Elder int ipa_endpoint_skb_tx(struct ipa_endpoint *endpoint, struct sk_buff *skb)
98084f9bd12SAlex Elder {
98184f9bd12SAlex Elder 	struct gsi_trans *trans;
98284f9bd12SAlex Elder 	u32 nr_frags;
98384f9bd12SAlex Elder 	int ret;
98484f9bd12SAlex Elder 
98584f9bd12SAlex Elder 	/* Make sure source endpoint's TLV FIFO has enough entries to
98684f9bd12SAlex Elder 	 * hold the linear portion of the skb and all its fragments.
98784f9bd12SAlex Elder 	 * If not, see if we can linearize it before giving up.
98884f9bd12SAlex Elder 	 */
98984f9bd12SAlex Elder 	nr_frags = skb_shinfo(skb)->nr_frags;
99084f9bd12SAlex Elder 	if (1 + nr_frags > endpoint->trans_tre_max) {
99184f9bd12SAlex Elder 		if (skb_linearize(skb))
99284f9bd12SAlex Elder 			return -E2BIG;
99384f9bd12SAlex Elder 		nr_frags = 0;
99484f9bd12SAlex Elder 	}
99584f9bd12SAlex Elder 
99684f9bd12SAlex Elder 	trans = ipa_endpoint_trans_alloc(endpoint, 1 + nr_frags);
99784f9bd12SAlex Elder 	if (!trans)
99884f9bd12SAlex Elder 		return -EBUSY;
99984f9bd12SAlex Elder 
100084f9bd12SAlex Elder 	ret = gsi_trans_skb_add(trans, skb);
100184f9bd12SAlex Elder 	if (ret)
100284f9bd12SAlex Elder 		goto err_trans_free;
100384f9bd12SAlex Elder 	trans->data = skb;	/* transaction owns skb now */
100484f9bd12SAlex Elder 
100584f9bd12SAlex Elder 	gsi_trans_commit(trans, !netdev_xmit_more());
100684f9bd12SAlex Elder 
100784f9bd12SAlex Elder 	return 0;
100884f9bd12SAlex Elder 
100984f9bd12SAlex Elder err_trans_free:
101084f9bd12SAlex Elder 	gsi_trans_free(trans);
101184f9bd12SAlex Elder 
101284f9bd12SAlex Elder 	return -ENOMEM;
101384f9bd12SAlex Elder }
101484f9bd12SAlex Elder 
101584f9bd12SAlex Elder static void ipa_endpoint_status(struct ipa_endpoint *endpoint)
101684f9bd12SAlex Elder {
101784f9bd12SAlex Elder 	u32 endpoint_id = endpoint->endpoint_id;
101884f9bd12SAlex Elder 	struct ipa *ipa = endpoint->ipa;
101984f9bd12SAlex Elder 	u32 val = 0;
102084f9bd12SAlex Elder 	u32 offset;
102184f9bd12SAlex Elder 
102284f9bd12SAlex Elder 	offset = IPA_REG_ENDP_STATUS_N_OFFSET(endpoint_id);
102384f9bd12SAlex Elder 
1024660e52d6SAlex Elder 	if (endpoint->config.status_enable) {
102584f9bd12SAlex Elder 		val |= STATUS_EN_FMASK;
102684f9bd12SAlex Elder 		if (endpoint->toward_ipa) {
102784f9bd12SAlex Elder 			enum ipa_endpoint_name name;
102884f9bd12SAlex Elder 			u32 status_endpoint_id;
102984f9bd12SAlex Elder 
1030660e52d6SAlex Elder 			name = endpoint->config.tx.status_endpoint;
103184f9bd12SAlex Elder 			status_endpoint_id = ipa->name_map[name]->endpoint_id;
103284f9bd12SAlex Elder 
103384f9bd12SAlex Elder 			val |= u32_encode_bits(status_endpoint_id,
103484f9bd12SAlex Elder 					       STATUS_ENDP_FMASK);
103584f9bd12SAlex Elder 		}
10368bfc4e21SAlex Elder 		/* STATUS_LOCATION is 0, meaning status element precedes
10378bfc4e21SAlex Elder 		 * packet (not present for IPA v4.5)
10388bfc4e21SAlex Elder 		 */
10398bfc4e21SAlex Elder 		/* STATUS_PKT_SUPPRESS_FMASK is 0 (not present for v3.5.1) */
104084f9bd12SAlex Elder 	}
104184f9bd12SAlex Elder 
104284f9bd12SAlex Elder 	iowrite32(val, ipa->reg_virt + offset);
104384f9bd12SAlex Elder }
104484f9bd12SAlex Elder 
10456a606b90SAlex Elder static int ipa_endpoint_replenish_one(struct ipa_endpoint *endpoint,
10466a606b90SAlex Elder 				      struct gsi_trans *trans)
104784f9bd12SAlex Elder {
104884f9bd12SAlex Elder 	struct page *page;
1049ed23f026SAlex Elder 	u32 buffer_size;
105084f9bd12SAlex Elder 	u32 offset;
105184f9bd12SAlex Elder 	u32 len;
105284f9bd12SAlex Elder 	int ret;
105384f9bd12SAlex Elder 
1054660e52d6SAlex Elder 	buffer_size = endpoint->config.rx.buffer_size;
1055ed23f026SAlex Elder 	page = dev_alloc_pages(get_order(buffer_size));
105684f9bd12SAlex Elder 	if (!page)
10576a606b90SAlex Elder 		return -ENOMEM;
105884f9bd12SAlex Elder 
105984f9bd12SAlex Elder 	/* Offset the buffer to make space for skb headroom */
106084f9bd12SAlex Elder 	offset = NET_SKB_PAD;
1061ed23f026SAlex Elder 	len = buffer_size - offset;
106284f9bd12SAlex Elder 
106384f9bd12SAlex Elder 	ret = gsi_trans_page_add(trans, page, len, offset);
106484f9bd12SAlex Elder 	if (ret)
10656a606b90SAlex Elder 		__free_pages(page, get_order(buffer_size));
10666a606b90SAlex Elder 	else
106784f9bd12SAlex Elder 		trans->data = page;	/* transaction owns page now */
106884f9bd12SAlex Elder 
10696a606b90SAlex Elder 	return ret;
107084f9bd12SAlex Elder }
107184f9bd12SAlex Elder 
107284f9bd12SAlex Elder /**
10739af5ccf3SAlex Elder  * ipa_endpoint_replenish() - Replenish endpoint receive buffers
1074e3eea08eSAlex Elder  * @endpoint:	Endpoint to be replenished
107584f9bd12SAlex Elder  *
10769af5ccf3SAlex Elder  * The IPA hardware can hold a fixed number of receive buffers for an RX
10779af5ccf3SAlex Elder  * endpoint, based on the number of entries in the underlying channel ring
10789af5ccf3SAlex Elder  * buffer.  If an endpoint's "backlog" is non-zero, it indicates how many
10799af5ccf3SAlex Elder  * more receive buffers can be supplied to the hardware.  Replenishing for
1080a9bec7aeSAlex Elder  * an endpoint can be disabled, in which case buffers are not queued to
1081a9bec7aeSAlex Elder  * the hardware.
108284f9bd12SAlex Elder  */
10834b22d841SAlex Elder static void ipa_endpoint_replenish(struct ipa_endpoint *endpoint)
108484f9bd12SAlex Elder {
10856a606b90SAlex Elder 	struct gsi_trans *trans;
108684f9bd12SAlex Elder 
10874b22d841SAlex Elder 	if (!test_bit(IPA_REPLENISH_ENABLED, endpoint->replenish_flags))
108884f9bd12SAlex Elder 		return;
108984f9bd12SAlex Elder 
10904b22d841SAlex Elder 	/* Skip it if it's already active */
10914b22d841SAlex Elder 	if (test_and_set_bit(IPA_REPLENISH_ACTIVE, endpoint->replenish_flags))
1092998c0bd2SAlex Elder 		return;
1093998c0bd2SAlex Elder 
1094d0ac30e7SAlex Elder 	while ((trans = ipa_endpoint_trans_alloc(endpoint, 1))) {
10959654d8c4SAlex Elder 		bool doorbell;
10969654d8c4SAlex Elder 
10976a606b90SAlex Elder 		if (ipa_endpoint_replenish_one(endpoint, trans))
10986a606b90SAlex Elder 			goto try_again_later;
1099b9dbabc5SAlex Elder 
1100b9dbabc5SAlex Elder 
1101b9dbabc5SAlex Elder 		/* Ring the doorbell if we've got a full batch */
11029654d8c4SAlex Elder 		doorbell = !(++endpoint->replenish_count % IPA_REPLENISH_BATCH);
11039654d8c4SAlex Elder 		gsi_trans_commit(trans, doorbell);
1104b9dbabc5SAlex Elder 	}
1105998c0bd2SAlex Elder 
1106998c0bd2SAlex Elder 	clear_bit(IPA_REPLENISH_ACTIVE, endpoint->replenish_flags);
1107998c0bd2SAlex Elder 
110884f9bd12SAlex Elder 	return;
110984f9bd12SAlex Elder 
111084f9bd12SAlex Elder try_again_later:
11116a606b90SAlex Elder 	gsi_trans_free(trans);
1112998c0bd2SAlex Elder 	clear_bit(IPA_REPLENISH_ACTIVE, endpoint->replenish_flags);
1113998c0bd2SAlex Elder 
111484f9bd12SAlex Elder 	/* Whenever a receive buffer transaction completes we'll try to
111584f9bd12SAlex Elder 	 * replenish again.  It's unlikely, but if we fail to supply even
111684f9bd12SAlex Elder 	 * one buffer, nothing will trigger another replenish attempt.
11175fc7f9baSAlex Elder 	 * If the hardware has no receive buffers queued, schedule work to
11185fc7f9baSAlex Elder 	 * try replenishing again.
111984f9bd12SAlex Elder 	 */
11205fc7f9baSAlex Elder 	if (gsi_channel_trans_idle(&endpoint->ipa->gsi, endpoint->channel_id))
112184f9bd12SAlex Elder 		schedule_delayed_work(&endpoint->replenish_work,
112284f9bd12SAlex Elder 				      msecs_to_jiffies(1));
112384f9bd12SAlex Elder }
112484f9bd12SAlex Elder 
112584f9bd12SAlex Elder static void ipa_endpoint_replenish_enable(struct ipa_endpoint *endpoint)
112684f9bd12SAlex Elder {
1127c1aaa01dSAlex Elder 	set_bit(IPA_REPLENISH_ENABLED, endpoint->replenish_flags);
112884f9bd12SAlex Elder 
112984f9bd12SAlex Elder 	/* Start replenishing if hardware currently has no buffers */
11305fc7f9baSAlex Elder 	if (gsi_channel_trans_idle(&endpoint->ipa->gsi, endpoint->channel_id))
11314b22d841SAlex Elder 		ipa_endpoint_replenish(endpoint);
113284f9bd12SAlex Elder }
113384f9bd12SAlex Elder 
113484f9bd12SAlex Elder static void ipa_endpoint_replenish_disable(struct ipa_endpoint *endpoint)
113584f9bd12SAlex Elder {
1136c1aaa01dSAlex Elder 	clear_bit(IPA_REPLENISH_ENABLED, endpoint->replenish_flags);
113784f9bd12SAlex Elder }
113884f9bd12SAlex Elder 
113984f9bd12SAlex Elder static void ipa_endpoint_replenish_work(struct work_struct *work)
114084f9bd12SAlex Elder {
114184f9bd12SAlex Elder 	struct delayed_work *dwork = to_delayed_work(work);
114284f9bd12SAlex Elder 	struct ipa_endpoint *endpoint;
114384f9bd12SAlex Elder 
114484f9bd12SAlex Elder 	endpoint = container_of(dwork, struct ipa_endpoint, replenish_work);
114584f9bd12SAlex Elder 
11464b22d841SAlex Elder 	ipa_endpoint_replenish(endpoint);
114784f9bd12SAlex Elder }
114884f9bd12SAlex Elder 
114984f9bd12SAlex Elder static void ipa_endpoint_skb_copy(struct ipa_endpoint *endpoint,
115084f9bd12SAlex Elder 				  void *data, u32 len, u32 extra)
115184f9bd12SAlex Elder {
115284f9bd12SAlex Elder 	struct sk_buff *skb;
115384f9bd12SAlex Elder 
11541b65bbccSAlex Elder 	if (!endpoint->netdev)
11551b65bbccSAlex Elder 		return;
11561b65bbccSAlex Elder 
115784f9bd12SAlex Elder 	skb = __dev_alloc_skb(len, GFP_ATOMIC);
115830b338ffSAlex Elder 	if (skb) {
11591b65bbccSAlex Elder 		/* Copy the data into the socket buffer and receive it */
116084f9bd12SAlex Elder 		skb_put(skb, len);
116184f9bd12SAlex Elder 		memcpy(skb->data, data, len);
116284f9bd12SAlex Elder 		skb->truesize += extra;
116330b338ffSAlex Elder 	}
116484f9bd12SAlex Elder 
116584f9bd12SAlex Elder 	ipa_modem_skb_rx(endpoint->netdev, skb);
116684f9bd12SAlex Elder }
116784f9bd12SAlex Elder 
116884f9bd12SAlex Elder static bool ipa_endpoint_skb_build(struct ipa_endpoint *endpoint,
116984f9bd12SAlex Elder 				   struct page *page, u32 len)
117084f9bd12SAlex Elder {
1171660e52d6SAlex Elder 	u32 buffer_size = endpoint->config.rx.buffer_size;
117284f9bd12SAlex Elder 	struct sk_buff *skb;
117384f9bd12SAlex Elder 
117484f9bd12SAlex Elder 	/* Nothing to do if there's no netdev */
117584f9bd12SAlex Elder 	if (!endpoint->netdev)
117684f9bd12SAlex Elder 		return false;
117784f9bd12SAlex Elder 
1178ed23f026SAlex Elder 	WARN_ON(len > SKB_WITH_OVERHEAD(buffer_size - NET_SKB_PAD));
11795bc55884SAlex Elder 
1180ed23f026SAlex Elder 	skb = build_skb(page_address(page), buffer_size);
118184f9bd12SAlex Elder 	if (skb) {
118284f9bd12SAlex Elder 		/* Reserve the headroom and account for the data */
118384f9bd12SAlex Elder 		skb_reserve(skb, NET_SKB_PAD);
118484f9bd12SAlex Elder 		skb_put(skb, len);
118584f9bd12SAlex Elder 	}
118684f9bd12SAlex Elder 
118784f9bd12SAlex Elder 	/* Receive the buffer (or record drop if unable to build it) */
118884f9bd12SAlex Elder 	ipa_modem_skb_rx(endpoint->netdev, skb);
118984f9bd12SAlex Elder 
119084f9bd12SAlex Elder 	return skb != NULL;
119184f9bd12SAlex Elder }
119284f9bd12SAlex Elder 
119384f9bd12SAlex Elder /* The format of a packet status element is the same for several status
119445921390SAlex Elder  * types (opcodes).  Other types aren't currently supported.
119584f9bd12SAlex Elder  */
119684f9bd12SAlex Elder static bool ipa_status_format_packet(enum ipa_status_opcode opcode)
119784f9bd12SAlex Elder {
119884f9bd12SAlex Elder 	switch (opcode) {
119984f9bd12SAlex Elder 	case IPA_STATUS_OPCODE_PACKET:
120084f9bd12SAlex Elder 	case IPA_STATUS_OPCODE_DROPPED_PACKET:
120184f9bd12SAlex Elder 	case IPA_STATUS_OPCODE_SUSPENDED_PACKET:
120284f9bd12SAlex Elder 	case IPA_STATUS_OPCODE_PACKET_2ND_PASS:
120384f9bd12SAlex Elder 		return true;
120484f9bd12SAlex Elder 	default:
120584f9bd12SAlex Elder 		return false;
120684f9bd12SAlex Elder 	}
120784f9bd12SAlex Elder }
120884f9bd12SAlex Elder 
120984f9bd12SAlex Elder static bool ipa_endpoint_status_skip(struct ipa_endpoint *endpoint,
121084f9bd12SAlex Elder 				     const struct ipa_status *status)
121184f9bd12SAlex Elder {
121284f9bd12SAlex Elder 	u32 endpoint_id;
121384f9bd12SAlex Elder 
121484f9bd12SAlex Elder 	if (!ipa_status_format_packet(status->opcode))
121584f9bd12SAlex Elder 		return true;
121684f9bd12SAlex Elder 	if (!status->pkt_len)
121784f9bd12SAlex Elder 		return true;
1218c13899f1SAlex Elder 	endpoint_id = u8_get_bits(status->endp_dst_idx,
121984f9bd12SAlex Elder 				  IPA_STATUS_DST_IDX_FMASK);
122084f9bd12SAlex Elder 	if (endpoint_id != endpoint->endpoint_id)
122184f9bd12SAlex Elder 		return true;
122284f9bd12SAlex Elder 
122384f9bd12SAlex Elder 	return false;	/* Don't skip this packet, process it */
122484f9bd12SAlex Elder }
122584f9bd12SAlex Elder 
1226f6aba7b5SAlex Elder static bool ipa_endpoint_status_tag(struct ipa_endpoint *endpoint,
1227f6aba7b5SAlex Elder 				    const struct ipa_status *status)
1228f6aba7b5SAlex Elder {
122951c48ce2SAlex Elder 	struct ipa_endpoint *command_endpoint;
123051c48ce2SAlex Elder 	struct ipa *ipa = endpoint->ipa;
123151c48ce2SAlex Elder 	u32 endpoint_id;
123251c48ce2SAlex Elder 
123351c48ce2SAlex Elder 	if (!le16_get_bits(status->mask, IPA_STATUS_MASK_TAG_VALID_FMASK))
123451c48ce2SAlex Elder 		return false;	/* No valid tag */
123551c48ce2SAlex Elder 
123651c48ce2SAlex Elder 	/* The status contains a valid tag.  We know the packet was sent to
123751c48ce2SAlex Elder 	 * this endpoint (already verified by ipa_endpoint_status_skip()).
123851c48ce2SAlex Elder 	 * If the packet came from the AP->command TX endpoint we know
123951c48ce2SAlex Elder 	 * this packet was sent as part of the pipeline clear process.
124051c48ce2SAlex Elder 	 */
124151c48ce2SAlex Elder 	endpoint_id = u8_get_bits(status->endp_src_idx,
124251c48ce2SAlex Elder 				  IPA_STATUS_SRC_IDX_FMASK);
124351c48ce2SAlex Elder 	command_endpoint = ipa->name_map[IPA_ENDPOINT_AP_COMMAND_TX];
124451c48ce2SAlex Elder 	if (endpoint_id == command_endpoint->endpoint_id) {
124551c48ce2SAlex Elder 		complete(&ipa->completion);
124651c48ce2SAlex Elder 	} else {
124751c48ce2SAlex Elder 		dev_err(&ipa->pdev->dev,
124851c48ce2SAlex Elder 			"unexpected tagged packet from endpoint %u\n",
124951c48ce2SAlex Elder 			endpoint_id);
125051c48ce2SAlex Elder 	}
125151c48ce2SAlex Elder 
125251c48ce2SAlex Elder 	return true;
1253f6aba7b5SAlex Elder }
1254f6aba7b5SAlex Elder 
125584f9bd12SAlex Elder /* Return whether the status indicates the packet should be dropped */
1256f6aba7b5SAlex Elder static bool ipa_endpoint_status_drop(struct ipa_endpoint *endpoint,
1257f6aba7b5SAlex Elder 				     const struct ipa_status *status)
125884f9bd12SAlex Elder {
125984f9bd12SAlex Elder 	u32 val;
126084f9bd12SAlex Elder 
1261f6aba7b5SAlex Elder 	/* If the status indicates a tagged transfer, we'll drop the packet */
1262f6aba7b5SAlex Elder 	if (ipa_endpoint_status_tag(endpoint, status))
1263f6aba7b5SAlex Elder 		return true;
1264f6aba7b5SAlex Elder 
1265ab4f71e5SAlex Elder 	/* Deaggregation exceptions we drop; all other types we consume */
126684f9bd12SAlex Elder 	if (status->exception)
126784f9bd12SAlex Elder 		return status->exception == IPA_STATUS_EXCEPTION_DEAGGR;
126884f9bd12SAlex Elder 
126984f9bd12SAlex Elder 	/* Drop the packet if it fails to match a routing rule; otherwise no */
127084f9bd12SAlex Elder 	val = le32_get_bits(status->flags1, IPA_STATUS_FLAGS1_RT_RULE_ID_FMASK);
127184f9bd12SAlex Elder 
127284f9bd12SAlex Elder 	return val == field_max(IPA_STATUS_FLAGS1_RT_RULE_ID_FMASK);
127384f9bd12SAlex Elder }
127484f9bd12SAlex Elder 
127584f9bd12SAlex Elder static void ipa_endpoint_status_parse(struct ipa_endpoint *endpoint,
127684f9bd12SAlex Elder 				      struct page *page, u32 total_len)
127784f9bd12SAlex Elder {
1278660e52d6SAlex Elder 	u32 buffer_size = endpoint->config.rx.buffer_size;
127984f9bd12SAlex Elder 	void *data = page_address(page) + NET_SKB_PAD;
1280ed23f026SAlex Elder 	u32 unused = buffer_size - total_len;
128184f9bd12SAlex Elder 	u32 resid = total_len;
128284f9bd12SAlex Elder 
128384f9bd12SAlex Elder 	while (resid) {
128484f9bd12SAlex Elder 		const struct ipa_status *status = data;
128584f9bd12SAlex Elder 		u32 align;
128684f9bd12SAlex Elder 		u32 len;
128784f9bd12SAlex Elder 
128884f9bd12SAlex Elder 		if (resid < sizeof(*status)) {
128984f9bd12SAlex Elder 			dev_err(&endpoint->ipa->pdev->dev,
129084f9bd12SAlex Elder 				"short message (%u bytes < %zu byte status)\n",
129184f9bd12SAlex Elder 				resid, sizeof(*status));
129284f9bd12SAlex Elder 			break;
129384f9bd12SAlex Elder 		}
129484f9bd12SAlex Elder 
129584f9bd12SAlex Elder 		/* Skip over status packets that lack packet data */
129684f9bd12SAlex Elder 		if (ipa_endpoint_status_skip(endpoint, status)) {
129784f9bd12SAlex Elder 			data += sizeof(*status);
129884f9bd12SAlex Elder 			resid -= sizeof(*status);
129984f9bd12SAlex Elder 			continue;
130084f9bd12SAlex Elder 		}
130184f9bd12SAlex Elder 
1302162fbc6fSAlex Elder 		/* Compute the amount of buffer space consumed by the packet,
1303162fbc6fSAlex Elder 		 * including the status element.  If the hardware is configured
1304162fbc6fSAlex Elder 		 * to pad packet data to an aligned boundary, account for that.
1305162fbc6fSAlex Elder 		 * And if checksum offload is enabled a trailer containing
1306162fbc6fSAlex Elder 		 * computed checksum information will be appended.
130784f9bd12SAlex Elder 		 */
1308660e52d6SAlex Elder 		align = endpoint->config.rx.pad_align ? : 1;
130984f9bd12SAlex Elder 		len = le16_to_cpu(status->pkt_len);
131084f9bd12SAlex Elder 		len = sizeof(*status) + ALIGN(len, align);
1311660e52d6SAlex Elder 		if (endpoint->config.checksum)
131284f9bd12SAlex Elder 			len += sizeof(struct rmnet_map_dl_csum_trailer);
131384f9bd12SAlex Elder 
1314f6aba7b5SAlex Elder 		if (!ipa_endpoint_status_drop(endpoint, status)) {
1315162fbc6fSAlex Elder 			void *data2;
1316162fbc6fSAlex Elder 			u32 extra;
1317162fbc6fSAlex Elder 			u32 len2;
131884f9bd12SAlex Elder 
131984f9bd12SAlex Elder 			/* Client receives only packet data (no status) */
1320162fbc6fSAlex Elder 			data2 = data + sizeof(*status);
1321162fbc6fSAlex Elder 			len2 = le16_to_cpu(status->pkt_len);
1322162fbc6fSAlex Elder 
1323162fbc6fSAlex Elder 			/* Have the true size reflect the extra unused space in
1324162fbc6fSAlex Elder 			 * the original receive buffer.  Distribute the "cost"
1325162fbc6fSAlex Elder 			 * proportionately across all aggregated packets in the
1326162fbc6fSAlex Elder 			 * buffer.
1327162fbc6fSAlex Elder 			 */
1328162fbc6fSAlex Elder 			extra = DIV_ROUND_CLOSEST(unused * len, total_len);
132984f9bd12SAlex Elder 			ipa_endpoint_skb_copy(endpoint, data2, len2, extra);
133084f9bd12SAlex Elder 		}
133184f9bd12SAlex Elder 
133284f9bd12SAlex Elder 		/* Consume status and the full packet it describes */
133384f9bd12SAlex Elder 		data += len;
133484f9bd12SAlex Elder 		resid -= len;
133584f9bd12SAlex Elder 	}
133684f9bd12SAlex Elder }
133784f9bd12SAlex Elder 
133884f9bd12SAlex Elder /* Complete a TX transaction, command or from ipa_endpoint_skb_tx() */
133984f9bd12SAlex Elder static void ipa_endpoint_tx_complete(struct ipa_endpoint *endpoint,
134084f9bd12SAlex Elder 				     struct gsi_trans *trans)
134184f9bd12SAlex Elder {
134284f9bd12SAlex Elder }
134384f9bd12SAlex Elder 
134484f9bd12SAlex Elder /* Complete transaction initiated in ipa_endpoint_replenish_one() */
134584f9bd12SAlex Elder static void ipa_endpoint_rx_complete(struct ipa_endpoint *endpoint,
134684f9bd12SAlex Elder 				     struct gsi_trans *trans)
134784f9bd12SAlex Elder {
134884f9bd12SAlex Elder 	struct page *page;
134984f9bd12SAlex Elder 
135084f9bd12SAlex Elder 	if (trans->cancelled)
13515d6ac24fSAlex Elder 		goto done;
135284f9bd12SAlex Elder 
135384f9bd12SAlex Elder 	/* Parse or build a socket buffer using the actual received length */
135484f9bd12SAlex Elder 	page = trans->data;
1355660e52d6SAlex Elder 	if (endpoint->config.status_enable)
135684f9bd12SAlex Elder 		ipa_endpoint_status_parse(endpoint, page, trans->len);
135784f9bd12SAlex Elder 	else if (ipa_endpoint_skb_build(endpoint, page, trans->len))
135884f9bd12SAlex Elder 		trans->data = NULL;	/* Pages have been consumed */
13595d6ac24fSAlex Elder done:
13605d6ac24fSAlex Elder 	ipa_endpoint_replenish(endpoint);
136184f9bd12SAlex Elder }
136284f9bd12SAlex Elder 
136384f9bd12SAlex Elder void ipa_endpoint_trans_complete(struct ipa_endpoint *endpoint,
136484f9bd12SAlex Elder 				 struct gsi_trans *trans)
136584f9bd12SAlex Elder {
136684f9bd12SAlex Elder 	if (endpoint->toward_ipa)
136784f9bd12SAlex Elder 		ipa_endpoint_tx_complete(endpoint, trans);
136884f9bd12SAlex Elder 	else
136984f9bd12SAlex Elder 		ipa_endpoint_rx_complete(endpoint, trans);
137084f9bd12SAlex Elder }
137184f9bd12SAlex Elder 
137284f9bd12SAlex Elder void ipa_endpoint_trans_release(struct ipa_endpoint *endpoint,
137384f9bd12SAlex Elder 				struct gsi_trans *trans)
137484f9bd12SAlex Elder {
137584f9bd12SAlex Elder 	if (endpoint->toward_ipa) {
137684f9bd12SAlex Elder 		struct ipa *ipa = endpoint->ipa;
137784f9bd12SAlex Elder 
137884f9bd12SAlex Elder 		/* Nothing to do for command transactions */
137984f9bd12SAlex Elder 		if (endpoint != ipa->name_map[IPA_ENDPOINT_AP_COMMAND_TX]) {
138084f9bd12SAlex Elder 			struct sk_buff *skb = trans->data;
138184f9bd12SAlex Elder 
138284f9bd12SAlex Elder 			if (skb)
138384f9bd12SAlex Elder 				dev_kfree_skb_any(skb);
138484f9bd12SAlex Elder 		}
138584f9bd12SAlex Elder 	} else {
138684f9bd12SAlex Elder 		struct page *page = trans->data;
138784f9bd12SAlex Elder 
1388ed23f026SAlex Elder 		if (page) {
1389660e52d6SAlex Elder 			u32 buffer_size = endpoint->config.rx.buffer_size;
1390ed23f026SAlex Elder 
1391ed23f026SAlex Elder 			__free_pages(page, get_order(buffer_size));
1392ed23f026SAlex Elder 		}
139384f9bd12SAlex Elder 	}
139484f9bd12SAlex Elder }
139584f9bd12SAlex Elder 
139684f9bd12SAlex Elder void ipa_endpoint_default_route_set(struct ipa *ipa, u32 endpoint_id)
139784f9bd12SAlex Elder {
139884f9bd12SAlex Elder 	u32 val;
139984f9bd12SAlex Elder 
140084f9bd12SAlex Elder 	/* ROUTE_DIS is 0 */
140184f9bd12SAlex Elder 	val = u32_encode_bits(endpoint_id, ROUTE_DEF_PIPE_FMASK);
140284f9bd12SAlex Elder 	val |= ROUTE_DEF_HDR_TABLE_FMASK;
140384f9bd12SAlex Elder 	val |= u32_encode_bits(0, ROUTE_DEF_HDR_OFST_FMASK);
140484f9bd12SAlex Elder 	val |= u32_encode_bits(endpoint_id, ROUTE_FRAG_DEF_PIPE_FMASK);
140584f9bd12SAlex Elder 	val |= ROUTE_DEF_RETAIN_HDR_FMASK;
140684f9bd12SAlex Elder 
140784f9bd12SAlex Elder 	iowrite32(val, ipa->reg_virt + IPA_REG_ROUTE_OFFSET);
140884f9bd12SAlex Elder }
140984f9bd12SAlex Elder 
141084f9bd12SAlex Elder void ipa_endpoint_default_route_clear(struct ipa *ipa)
141184f9bd12SAlex Elder {
141284f9bd12SAlex Elder 	ipa_endpoint_default_route_set(ipa, 0);
141384f9bd12SAlex Elder }
141484f9bd12SAlex Elder 
141584f9bd12SAlex Elder /**
141684f9bd12SAlex Elder  * ipa_endpoint_reset_rx_aggr() - Reset RX endpoint with aggregation active
141784f9bd12SAlex Elder  * @endpoint:	Endpoint to be reset
141884f9bd12SAlex Elder  *
141984f9bd12SAlex Elder  * If aggregation is active on an RX endpoint when a reset is performed
142084f9bd12SAlex Elder  * on its underlying GSI channel, a special sequence of actions must be
142184f9bd12SAlex Elder  * taken to ensure the IPA pipeline is properly cleared.
142284f9bd12SAlex Elder  *
1423e3eea08eSAlex Elder  * Return:	0 if successful, or a negative error code
142484f9bd12SAlex Elder  */
142584f9bd12SAlex Elder static int ipa_endpoint_reset_rx_aggr(struct ipa_endpoint *endpoint)
142684f9bd12SAlex Elder {
142784f9bd12SAlex Elder 	struct device *dev = &endpoint->ipa->pdev->dev;
142884f9bd12SAlex Elder 	struct ipa *ipa = endpoint->ipa;
142984f9bd12SAlex Elder 	struct gsi *gsi = &ipa->gsi;
14304fa95248SAlex Elder 	bool suspended = false;
143184f9bd12SAlex Elder 	dma_addr_t addr;
143284f9bd12SAlex Elder 	u32 retries;
143384f9bd12SAlex Elder 	u32 len = 1;
143484f9bd12SAlex Elder 	void *virt;
143584f9bd12SAlex Elder 	int ret;
143684f9bd12SAlex Elder 
143784f9bd12SAlex Elder 	virt = kzalloc(len, GFP_KERNEL);
143884f9bd12SAlex Elder 	if (!virt)
143984f9bd12SAlex Elder 		return -ENOMEM;
144084f9bd12SAlex Elder 
144184f9bd12SAlex Elder 	addr = dma_map_single(dev, virt, len, DMA_FROM_DEVICE);
144284f9bd12SAlex Elder 	if (dma_mapping_error(dev, addr)) {
144384f9bd12SAlex Elder 		ret = -ENOMEM;
144484f9bd12SAlex Elder 		goto out_kfree;
144584f9bd12SAlex Elder 	}
144684f9bd12SAlex Elder 
144784f9bd12SAlex Elder 	/* Force close aggregation before issuing the reset */
144884f9bd12SAlex Elder 	ipa_endpoint_force_close(endpoint);
144984f9bd12SAlex Elder 
145084f9bd12SAlex Elder 	/* Reset and reconfigure the channel with the doorbell engine
145184f9bd12SAlex Elder 	 * disabled.  Then poll until we know aggregation is no longer
145284f9bd12SAlex Elder 	 * active.  We'll re-enable the doorbell (if appropriate) when
145384f9bd12SAlex Elder 	 * we reset again below.
145484f9bd12SAlex Elder 	 */
145584f9bd12SAlex Elder 	gsi_channel_reset(gsi, endpoint->channel_id, false);
145684f9bd12SAlex Elder 
145784f9bd12SAlex Elder 	/* Make sure the channel isn't suspended */
14584fa95248SAlex Elder 	suspended = ipa_endpoint_program_suspend(endpoint, false);
145984f9bd12SAlex Elder 
146084f9bd12SAlex Elder 	/* Start channel and do a 1 byte read */
146184f9bd12SAlex Elder 	ret = gsi_channel_start(gsi, endpoint->channel_id);
146284f9bd12SAlex Elder 	if (ret)
146384f9bd12SAlex Elder 		goto out_suspend_again;
146484f9bd12SAlex Elder 
146584f9bd12SAlex Elder 	ret = gsi_trans_read_byte(gsi, endpoint->channel_id, addr);
146684f9bd12SAlex Elder 	if (ret)
146784f9bd12SAlex Elder 		goto err_endpoint_stop;
146884f9bd12SAlex Elder 
146984f9bd12SAlex Elder 	/* Wait for aggregation to be closed on the channel */
147084f9bd12SAlex Elder 	retries = IPA_ENDPOINT_RESET_AGGR_RETRY_MAX;
147184f9bd12SAlex Elder 	do {
147284f9bd12SAlex Elder 		if (!ipa_endpoint_aggr_active(endpoint))
147384f9bd12SAlex Elder 			break;
147474401946SAlex Elder 		usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC);
147584f9bd12SAlex Elder 	} while (retries--);
147684f9bd12SAlex Elder 
147784f9bd12SAlex Elder 	/* Check one last time */
147884f9bd12SAlex Elder 	if (ipa_endpoint_aggr_active(endpoint))
147984f9bd12SAlex Elder 		dev_err(dev, "endpoint %u still active during reset\n",
148084f9bd12SAlex Elder 			endpoint->endpoint_id);
148184f9bd12SAlex Elder 
148284f9bd12SAlex Elder 	gsi_trans_read_byte_done(gsi, endpoint->channel_id);
148384f9bd12SAlex Elder 
1484f30dcb7dSAlex Elder 	ret = gsi_channel_stop(gsi, endpoint->channel_id);
148584f9bd12SAlex Elder 	if (ret)
148684f9bd12SAlex Elder 		goto out_suspend_again;
148784f9bd12SAlex Elder 
1488497abc87SPeng Li 	/* Finally, reset and reconfigure the channel again (re-enabling
148984f9bd12SAlex Elder 	 * the doorbell engine if appropriate).  Sleep for 1 millisecond to
149084f9bd12SAlex Elder 	 * complete the channel reset sequence.  Finish by suspending the
149184f9bd12SAlex Elder 	 * channel again (if necessary).
149284f9bd12SAlex Elder 	 */
1493ce54993dSAlex Elder 	gsi_channel_reset(gsi, endpoint->channel_id, true);
149484f9bd12SAlex Elder 
149574401946SAlex Elder 	usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC);
149684f9bd12SAlex Elder 
149784f9bd12SAlex Elder 	goto out_suspend_again;
149884f9bd12SAlex Elder 
149984f9bd12SAlex Elder err_endpoint_stop:
1500f30dcb7dSAlex Elder 	(void)gsi_channel_stop(gsi, endpoint->channel_id);
150184f9bd12SAlex Elder out_suspend_again:
15024fa95248SAlex Elder 	if (suspended)
15034fa95248SAlex Elder 		(void)ipa_endpoint_program_suspend(endpoint, true);
150484f9bd12SAlex Elder 	dma_unmap_single(dev, addr, len, DMA_FROM_DEVICE);
150584f9bd12SAlex Elder out_kfree:
150684f9bd12SAlex Elder 	kfree(virt);
150784f9bd12SAlex Elder 
150884f9bd12SAlex Elder 	return ret;
150984f9bd12SAlex Elder }
151084f9bd12SAlex Elder 
151184f9bd12SAlex Elder static void ipa_endpoint_reset(struct ipa_endpoint *endpoint)
151284f9bd12SAlex Elder {
151384f9bd12SAlex Elder 	u32 channel_id = endpoint->channel_id;
151484f9bd12SAlex Elder 	struct ipa *ipa = endpoint->ipa;
151584f9bd12SAlex Elder 	bool special;
151684f9bd12SAlex Elder 	int ret = 0;
151784f9bd12SAlex Elder 
151884f9bd12SAlex Elder 	/* On IPA v3.5.1, if an RX endpoint is reset while aggregation
151984f9bd12SAlex Elder 	 * is active, we need to handle things specially to recover.
152084f9bd12SAlex Elder 	 * All other cases just need to reset the underlying GSI channel.
152184f9bd12SAlex Elder 	 */
1522d7f3087bSAlex Elder 	special = ipa->version < IPA_VERSION_4_0 && !endpoint->toward_ipa &&
1523660e52d6SAlex Elder 			endpoint->config.aggregation;
1524ce54993dSAlex Elder 	if (special && ipa_endpoint_aggr_active(endpoint))
152584f9bd12SAlex Elder 		ret = ipa_endpoint_reset_rx_aggr(endpoint);
152684f9bd12SAlex Elder 	else
1527ce54993dSAlex Elder 		gsi_channel_reset(&ipa->gsi, channel_id, true);
152884f9bd12SAlex Elder 
152984f9bd12SAlex Elder 	if (ret)
153084f9bd12SAlex Elder 		dev_err(&ipa->pdev->dev,
153184f9bd12SAlex Elder 			"error %d resetting channel %u for endpoint %u\n",
153284f9bd12SAlex Elder 			ret, endpoint->channel_id, endpoint->endpoint_id);
153384f9bd12SAlex Elder }
153484f9bd12SAlex Elder 
153584f9bd12SAlex Elder static void ipa_endpoint_program(struct ipa_endpoint *endpoint)
153684f9bd12SAlex Elder {
15374c9d631aSAlex Elder 	if (endpoint->toward_ipa) {
15384c9d631aSAlex Elder 		/* Newer versions of IPA use GSI channel flow control
15394c9d631aSAlex Elder 		 * instead of endpoint DELAY mode to prevent sending data.
15404c9d631aSAlex Elder 		 * Flow control is disabled for newly-allocated channels,
15414c9d631aSAlex Elder 		 * and we can assume flow control is not (ever) enabled
15424c9d631aSAlex Elder 		 * for AP TX channels.
15434c9d631aSAlex Elder 		 */
15444c9d631aSAlex Elder 		if (endpoint->ipa->version < IPA_VERSION_4_2)
1545a4dcad34SAlex Elder 			ipa_endpoint_program_delay(endpoint, false);
15464c9d631aSAlex Elder 	} else {
15474c9d631aSAlex Elder 		/* Ensure suspend mode is off on all AP RX endpoints */
1548fb57c3eaSAlex Elder 		(void)ipa_endpoint_program_suspend(endpoint, false);
15494c9d631aSAlex Elder 	}
1550fb57c3eaSAlex Elder 	ipa_endpoint_init_cfg(endpoint);
1551647a05f3SAlex Elder 	ipa_endpoint_init_nat(endpoint);
1552fb57c3eaSAlex Elder 	ipa_endpoint_init_hdr(endpoint);
155384f9bd12SAlex Elder 	ipa_endpoint_init_hdr_ext(endpoint);
1554fb57c3eaSAlex Elder 	ipa_endpoint_init_hdr_metadata_mask(endpoint);
1555fb57c3eaSAlex Elder 	ipa_endpoint_init_mode(endpoint);
155684f9bd12SAlex Elder 	ipa_endpoint_init_aggr(endpoint);
1557*153213f0SAlex Elder 	if (!endpoint->toward_ipa) {
1558*153213f0SAlex Elder 		if (endpoint->config.rx.holb_drop)
1559*153213f0SAlex Elder 			ipa_endpoint_init_hol_block_enable(endpoint, 0);
1560*153213f0SAlex Elder 		else
156101c36637SAlex Elder 			ipa_endpoint_init_hol_block_disable(endpoint);
1562*153213f0SAlex Elder 	}
156384f9bd12SAlex Elder 	ipa_endpoint_init_deaggr(endpoint);
15642d265342SAlex Elder 	ipa_endpoint_init_rsrc_grp(endpoint);
156584f9bd12SAlex Elder 	ipa_endpoint_init_seq(endpoint);
156684f9bd12SAlex Elder 	ipa_endpoint_status(endpoint);
156784f9bd12SAlex Elder }
156884f9bd12SAlex Elder 
156984f9bd12SAlex Elder int ipa_endpoint_enable_one(struct ipa_endpoint *endpoint)
157084f9bd12SAlex Elder {
157184f9bd12SAlex Elder 	struct ipa *ipa = endpoint->ipa;
157284f9bd12SAlex Elder 	struct gsi *gsi = &ipa->gsi;
157384f9bd12SAlex Elder 	int ret;
157484f9bd12SAlex Elder 
157584f9bd12SAlex Elder 	ret = gsi_channel_start(gsi, endpoint->channel_id);
157684f9bd12SAlex Elder 	if (ret) {
157784f9bd12SAlex Elder 		dev_err(&ipa->pdev->dev,
157884f9bd12SAlex Elder 			"error %d starting %cX channel %u for endpoint %u\n",
157984f9bd12SAlex Elder 			ret, endpoint->toward_ipa ? 'T' : 'R',
158084f9bd12SAlex Elder 			endpoint->channel_id, endpoint->endpoint_id);
158184f9bd12SAlex Elder 		return ret;
158284f9bd12SAlex Elder 	}
158384f9bd12SAlex Elder 
158484f9bd12SAlex Elder 	if (!endpoint->toward_ipa) {
158584f9bd12SAlex Elder 		ipa_interrupt_suspend_enable(ipa->interrupt,
158684f9bd12SAlex Elder 					     endpoint->endpoint_id);
158784f9bd12SAlex Elder 		ipa_endpoint_replenish_enable(endpoint);
158884f9bd12SAlex Elder 	}
158984f9bd12SAlex Elder 
159084f9bd12SAlex Elder 	ipa->enabled |= BIT(endpoint->endpoint_id);
159184f9bd12SAlex Elder 
159284f9bd12SAlex Elder 	return 0;
159384f9bd12SAlex Elder }
159484f9bd12SAlex Elder 
159584f9bd12SAlex Elder void ipa_endpoint_disable_one(struct ipa_endpoint *endpoint)
159684f9bd12SAlex Elder {
159784f9bd12SAlex Elder 	u32 mask = BIT(endpoint->endpoint_id);
159884f9bd12SAlex Elder 	struct ipa *ipa = endpoint->ipa;
1599f30dcb7dSAlex Elder 	struct gsi *gsi = &ipa->gsi;
160084f9bd12SAlex Elder 	int ret;
160184f9bd12SAlex Elder 
1602f30dcb7dSAlex Elder 	if (!(ipa->enabled & mask))
160384f9bd12SAlex Elder 		return;
160484f9bd12SAlex Elder 
1605f30dcb7dSAlex Elder 	ipa->enabled ^= mask;
160684f9bd12SAlex Elder 
160784f9bd12SAlex Elder 	if (!endpoint->toward_ipa) {
160884f9bd12SAlex Elder 		ipa_endpoint_replenish_disable(endpoint);
160984f9bd12SAlex Elder 		ipa_interrupt_suspend_disable(ipa->interrupt,
161084f9bd12SAlex Elder 					      endpoint->endpoint_id);
161184f9bd12SAlex Elder 	}
161284f9bd12SAlex Elder 
161384f9bd12SAlex Elder 	/* Note that if stop fails, the channel's state is not well-defined */
1614f30dcb7dSAlex Elder 	ret = gsi_channel_stop(gsi, endpoint->channel_id);
161584f9bd12SAlex Elder 	if (ret)
161684f9bd12SAlex Elder 		dev_err(&ipa->pdev->dev,
161784f9bd12SAlex Elder 			"error %d attempting to stop endpoint %u\n", ret,
161884f9bd12SAlex Elder 			endpoint->endpoint_id);
161984f9bd12SAlex Elder }
162084f9bd12SAlex Elder 
162184f9bd12SAlex Elder void ipa_endpoint_suspend_one(struct ipa_endpoint *endpoint)
162284f9bd12SAlex Elder {
162384f9bd12SAlex Elder 	struct device *dev = &endpoint->ipa->pdev->dev;
162484f9bd12SAlex Elder 	struct gsi *gsi = &endpoint->ipa->gsi;
162584f9bd12SAlex Elder 	int ret;
162684f9bd12SAlex Elder 
162784f9bd12SAlex Elder 	if (!(endpoint->ipa->enabled & BIT(endpoint->endpoint_id)))
162884f9bd12SAlex Elder 		return;
162984f9bd12SAlex Elder 
1630ab4f71e5SAlex Elder 	if (!endpoint->toward_ipa) {
163184f9bd12SAlex Elder 		ipa_endpoint_replenish_disable(endpoint);
16324fa95248SAlex Elder 		(void)ipa_endpoint_program_suspend(endpoint, true);
1633ab4f71e5SAlex Elder 	}
163484f9bd12SAlex Elder 
1635decfef0fSAlex Elder 	ret = gsi_channel_suspend(gsi, endpoint->channel_id);
163684f9bd12SAlex Elder 	if (ret)
163784f9bd12SAlex Elder 		dev_err(dev, "error %d suspending channel %u\n", ret,
163884f9bd12SAlex Elder 			endpoint->channel_id);
163984f9bd12SAlex Elder }
164084f9bd12SAlex Elder 
164184f9bd12SAlex Elder void ipa_endpoint_resume_one(struct ipa_endpoint *endpoint)
164284f9bd12SAlex Elder {
164384f9bd12SAlex Elder 	struct device *dev = &endpoint->ipa->pdev->dev;
164484f9bd12SAlex Elder 	struct gsi *gsi = &endpoint->ipa->gsi;
164584f9bd12SAlex Elder 	int ret;
164684f9bd12SAlex Elder 
164784f9bd12SAlex Elder 	if (!(endpoint->ipa->enabled & BIT(endpoint->endpoint_id)))
164884f9bd12SAlex Elder 		return;
164984f9bd12SAlex Elder 
1650b07f283eSAlex Elder 	if (!endpoint->toward_ipa)
16514fa95248SAlex Elder 		(void)ipa_endpoint_program_suspend(endpoint, false);
165284f9bd12SAlex Elder 
1653decfef0fSAlex Elder 	ret = gsi_channel_resume(gsi, endpoint->channel_id);
165484f9bd12SAlex Elder 	if (ret)
165584f9bd12SAlex Elder 		dev_err(dev, "error %d resuming channel %u\n", ret,
165684f9bd12SAlex Elder 			endpoint->channel_id);
165784f9bd12SAlex Elder 	else if (!endpoint->toward_ipa)
165884f9bd12SAlex Elder 		ipa_endpoint_replenish_enable(endpoint);
165984f9bd12SAlex Elder }
166084f9bd12SAlex Elder 
166184f9bd12SAlex Elder void ipa_endpoint_suspend(struct ipa *ipa)
166284f9bd12SAlex Elder {
1663d1704382SAlex Elder 	if (!ipa->setup_complete)
1664d1704382SAlex Elder 		return;
1665d1704382SAlex Elder 
166684f9bd12SAlex Elder 	if (ipa->modem_netdev)
166784f9bd12SAlex Elder 		ipa_modem_suspend(ipa->modem_netdev);
166884f9bd12SAlex Elder 
166984f9bd12SAlex Elder 	ipa_endpoint_suspend_one(ipa->name_map[IPA_ENDPOINT_AP_LAN_RX]);
167084f9bd12SAlex Elder 	ipa_endpoint_suspend_one(ipa->name_map[IPA_ENDPOINT_AP_COMMAND_TX]);
167184f9bd12SAlex Elder }
167284f9bd12SAlex Elder 
167384f9bd12SAlex Elder void ipa_endpoint_resume(struct ipa *ipa)
167484f9bd12SAlex Elder {
1675d1704382SAlex Elder 	if (!ipa->setup_complete)
1676d1704382SAlex Elder 		return;
1677d1704382SAlex Elder 
167884f9bd12SAlex Elder 	ipa_endpoint_resume_one(ipa->name_map[IPA_ENDPOINT_AP_COMMAND_TX]);
167984f9bd12SAlex Elder 	ipa_endpoint_resume_one(ipa->name_map[IPA_ENDPOINT_AP_LAN_RX]);
168084f9bd12SAlex Elder 
168184f9bd12SAlex Elder 	if (ipa->modem_netdev)
168284f9bd12SAlex Elder 		ipa_modem_resume(ipa->modem_netdev);
168384f9bd12SAlex Elder }
168484f9bd12SAlex Elder 
168584f9bd12SAlex Elder static void ipa_endpoint_setup_one(struct ipa_endpoint *endpoint)
168684f9bd12SAlex Elder {
168784f9bd12SAlex Elder 	struct gsi *gsi = &endpoint->ipa->gsi;
168884f9bd12SAlex Elder 	u32 channel_id = endpoint->channel_id;
168984f9bd12SAlex Elder 
169084f9bd12SAlex Elder 	/* Only AP endpoints get set up */
169184f9bd12SAlex Elder 	if (endpoint->ee_id != GSI_EE_AP)
169284f9bd12SAlex Elder 		return;
169384f9bd12SAlex Elder 
169484f9bd12SAlex Elder 	endpoint->trans_tre_max = gsi_channel_trans_tre_max(gsi, channel_id);
169584f9bd12SAlex Elder 	if (!endpoint->toward_ipa) {
169684f9bd12SAlex Elder 		/* RX transactions require a single TRE, so the maximum
169784f9bd12SAlex Elder 		 * backlog is the same as the maximum outstanding TREs.
169884f9bd12SAlex Elder 		 */
1699c1aaa01dSAlex Elder 		clear_bit(IPA_REPLENISH_ENABLED, endpoint->replenish_flags);
1700998c0bd2SAlex Elder 		clear_bit(IPA_REPLENISH_ACTIVE, endpoint->replenish_flags);
170184f9bd12SAlex Elder 		INIT_DELAYED_WORK(&endpoint->replenish_work,
170284f9bd12SAlex Elder 				  ipa_endpoint_replenish_work);
170384f9bd12SAlex Elder 	}
170484f9bd12SAlex Elder 
170584f9bd12SAlex Elder 	ipa_endpoint_program(endpoint);
170684f9bd12SAlex Elder 
170784f9bd12SAlex Elder 	endpoint->ipa->set_up |= BIT(endpoint->endpoint_id);
170884f9bd12SAlex Elder }
170984f9bd12SAlex Elder 
171084f9bd12SAlex Elder static void ipa_endpoint_teardown_one(struct ipa_endpoint *endpoint)
171184f9bd12SAlex Elder {
171284f9bd12SAlex Elder 	endpoint->ipa->set_up &= ~BIT(endpoint->endpoint_id);
171384f9bd12SAlex Elder 
171484f9bd12SAlex Elder 	if (!endpoint->toward_ipa)
171584f9bd12SAlex Elder 		cancel_delayed_work_sync(&endpoint->replenish_work);
171684f9bd12SAlex Elder 
171784f9bd12SAlex Elder 	ipa_endpoint_reset(endpoint);
171884f9bd12SAlex Elder }
171984f9bd12SAlex Elder 
172084f9bd12SAlex Elder void ipa_endpoint_setup(struct ipa *ipa)
172184f9bd12SAlex Elder {
172284f9bd12SAlex Elder 	u32 initialized = ipa->initialized;
172384f9bd12SAlex Elder 
172484f9bd12SAlex Elder 	ipa->set_up = 0;
172584f9bd12SAlex Elder 	while (initialized) {
172684f9bd12SAlex Elder 		u32 endpoint_id = __ffs(initialized);
172784f9bd12SAlex Elder 
172884f9bd12SAlex Elder 		initialized ^= BIT(endpoint_id);
172984f9bd12SAlex Elder 
173084f9bd12SAlex Elder 		ipa_endpoint_setup_one(&ipa->endpoint[endpoint_id]);
173184f9bd12SAlex Elder 	}
173284f9bd12SAlex Elder }
173384f9bd12SAlex Elder 
173484f9bd12SAlex Elder void ipa_endpoint_teardown(struct ipa *ipa)
173584f9bd12SAlex Elder {
173684f9bd12SAlex Elder 	u32 set_up = ipa->set_up;
173784f9bd12SAlex Elder 
173884f9bd12SAlex Elder 	while (set_up) {
173984f9bd12SAlex Elder 		u32 endpoint_id = __fls(set_up);
174084f9bd12SAlex Elder 
174184f9bd12SAlex Elder 		set_up ^= BIT(endpoint_id);
174284f9bd12SAlex Elder 
174384f9bd12SAlex Elder 		ipa_endpoint_teardown_one(&ipa->endpoint[endpoint_id]);
174484f9bd12SAlex Elder 	}
174584f9bd12SAlex Elder 	ipa->set_up = 0;
174684f9bd12SAlex Elder }
174784f9bd12SAlex Elder 
174884f9bd12SAlex Elder int ipa_endpoint_config(struct ipa *ipa)
174984f9bd12SAlex Elder {
175084f9bd12SAlex Elder 	struct device *dev = &ipa->pdev->dev;
175184f9bd12SAlex Elder 	u32 initialized;
175284f9bd12SAlex Elder 	u32 rx_base;
175384f9bd12SAlex Elder 	u32 rx_mask;
175484f9bd12SAlex Elder 	u32 tx_mask;
175584f9bd12SAlex Elder 	int ret = 0;
175684f9bd12SAlex Elder 	u32 max;
175784f9bd12SAlex Elder 	u32 val;
175884f9bd12SAlex Elder 
1759110971d1SAlex Elder 	/* Prior to IPAv3.5, the FLAVOR_0 register was not supported.
1760110971d1SAlex Elder 	 * Furthermore, the endpoints were not grouped such that TX
1761110971d1SAlex Elder 	 * endpoint numbers started with 0 and RX endpoints had numbers
1762110971d1SAlex Elder 	 * higher than all TX endpoints, so we can't do the simple
1763110971d1SAlex Elder 	 * direction check used for newer hardware below.
1764110971d1SAlex Elder 	 *
1765110971d1SAlex Elder 	 * For hardware that doesn't support the FLAVOR_0 register,
1766110971d1SAlex Elder 	 * just set the available mask to support any endpoint, and
1767110971d1SAlex Elder 	 * assume the configuration is valid.
1768110971d1SAlex Elder 	 */
1769110971d1SAlex Elder 	if (ipa->version < IPA_VERSION_3_5) {
1770110971d1SAlex Elder 		ipa->available = ~0;
1771110971d1SAlex Elder 		return 0;
1772110971d1SAlex Elder 	}
1773110971d1SAlex Elder 
177484f9bd12SAlex Elder 	/* Find out about the endpoints supplied by the hardware, and ensure
177584f9bd12SAlex Elder 	 * the highest one doesn't exceed the number we support.
177684f9bd12SAlex Elder 	 */
177784f9bd12SAlex Elder 	val = ioread32(ipa->reg_virt + IPA_REG_FLAVOR_0_OFFSET);
177884f9bd12SAlex Elder 
177984f9bd12SAlex Elder 	/* Our RX is an IPA producer */
1780716a115bSAlex Elder 	rx_base = u32_get_bits(val, IPA_PROD_LOWEST_FMASK);
1781716a115bSAlex Elder 	max = rx_base + u32_get_bits(val, IPA_MAX_PROD_PIPES_FMASK);
178284f9bd12SAlex Elder 	if (max > IPA_ENDPOINT_MAX) {
178384f9bd12SAlex Elder 		dev_err(dev, "too many endpoints (%u > %u)\n",
178484f9bd12SAlex Elder 			max, IPA_ENDPOINT_MAX);
178584f9bd12SAlex Elder 		return -EINVAL;
178684f9bd12SAlex Elder 	}
178784f9bd12SAlex Elder 	rx_mask = GENMASK(max - 1, rx_base);
178884f9bd12SAlex Elder 
178984f9bd12SAlex Elder 	/* Our TX is an IPA consumer */
1790716a115bSAlex Elder 	max = u32_get_bits(val, IPA_MAX_CONS_PIPES_FMASK);
179184f9bd12SAlex Elder 	tx_mask = GENMASK(max - 1, 0);
179284f9bd12SAlex Elder 
179384f9bd12SAlex Elder 	ipa->available = rx_mask | tx_mask;
179484f9bd12SAlex Elder 
179584f9bd12SAlex Elder 	/* Check for initialized endpoints not supported by the hardware */
179684f9bd12SAlex Elder 	if (ipa->initialized & ~ipa->available) {
179784f9bd12SAlex Elder 		dev_err(dev, "unavailable endpoint id(s) 0x%08x\n",
179884f9bd12SAlex Elder 			ipa->initialized & ~ipa->available);
179984f9bd12SAlex Elder 		ret = -EINVAL;		/* Report other errors too */
180084f9bd12SAlex Elder 	}
180184f9bd12SAlex Elder 
180284f9bd12SAlex Elder 	initialized = ipa->initialized;
180384f9bd12SAlex Elder 	while (initialized) {
180484f9bd12SAlex Elder 		u32 endpoint_id = __ffs(initialized);
180584f9bd12SAlex Elder 		struct ipa_endpoint *endpoint;
180684f9bd12SAlex Elder 
180784f9bd12SAlex Elder 		initialized ^= BIT(endpoint_id);
180884f9bd12SAlex Elder 
180984f9bd12SAlex Elder 		/* Make sure it's pointing in the right direction */
181084f9bd12SAlex Elder 		endpoint = &ipa->endpoint[endpoint_id];
1811602a1c76SAlex Elder 		if ((endpoint_id < rx_base) != endpoint->toward_ipa) {
181284f9bd12SAlex Elder 			dev_err(dev, "endpoint id %u wrong direction\n",
181384f9bd12SAlex Elder 				endpoint_id);
181484f9bd12SAlex Elder 			ret = -EINVAL;
181584f9bd12SAlex Elder 		}
181684f9bd12SAlex Elder 	}
181784f9bd12SAlex Elder 
181884f9bd12SAlex Elder 	return ret;
181984f9bd12SAlex Elder }
182084f9bd12SAlex Elder 
182184f9bd12SAlex Elder void ipa_endpoint_deconfig(struct ipa *ipa)
182284f9bd12SAlex Elder {
182384f9bd12SAlex Elder 	ipa->available = 0;	/* Nothing more to do */
182484f9bd12SAlex Elder }
182584f9bd12SAlex Elder 
182684f9bd12SAlex Elder static void ipa_endpoint_init_one(struct ipa *ipa, enum ipa_endpoint_name name,
182784f9bd12SAlex Elder 				  const struct ipa_gsi_endpoint_data *data)
182884f9bd12SAlex Elder {
182984f9bd12SAlex Elder 	struct ipa_endpoint *endpoint;
183084f9bd12SAlex Elder 
183184f9bd12SAlex Elder 	endpoint = &ipa->endpoint[data->endpoint_id];
183284f9bd12SAlex Elder 
183384f9bd12SAlex Elder 	if (data->ee_id == GSI_EE_AP)
183484f9bd12SAlex Elder 		ipa->channel_map[data->channel_id] = endpoint;
183584f9bd12SAlex Elder 	ipa->name_map[name] = endpoint;
183684f9bd12SAlex Elder 
183784f9bd12SAlex Elder 	endpoint->ipa = ipa;
183884f9bd12SAlex Elder 	endpoint->ee_id = data->ee_id;
183984f9bd12SAlex Elder 	endpoint->channel_id = data->channel_id;
184084f9bd12SAlex Elder 	endpoint->endpoint_id = data->endpoint_id;
184184f9bd12SAlex Elder 	endpoint->toward_ipa = data->toward_ipa;
1842660e52d6SAlex Elder 	endpoint->config = data->endpoint.config;
184384f9bd12SAlex Elder 
184484f9bd12SAlex Elder 	ipa->initialized |= BIT(endpoint->endpoint_id);
184584f9bd12SAlex Elder }
184684f9bd12SAlex Elder 
1847602a1c76SAlex Elder static void ipa_endpoint_exit_one(struct ipa_endpoint *endpoint)
184884f9bd12SAlex Elder {
184984f9bd12SAlex Elder 	endpoint->ipa->initialized &= ~BIT(endpoint->endpoint_id);
185084f9bd12SAlex Elder 
185184f9bd12SAlex Elder 	memset(endpoint, 0, sizeof(*endpoint));
185284f9bd12SAlex Elder }
185384f9bd12SAlex Elder 
185484f9bd12SAlex Elder void ipa_endpoint_exit(struct ipa *ipa)
185584f9bd12SAlex Elder {
185684f9bd12SAlex Elder 	u32 initialized = ipa->initialized;
185784f9bd12SAlex Elder 
185884f9bd12SAlex Elder 	while (initialized) {
185984f9bd12SAlex Elder 		u32 endpoint_id = __fls(initialized);
186084f9bd12SAlex Elder 
186184f9bd12SAlex Elder 		initialized ^= BIT(endpoint_id);
186284f9bd12SAlex Elder 
186384f9bd12SAlex Elder 		ipa_endpoint_exit_one(&ipa->endpoint[endpoint_id]);
186484f9bd12SAlex Elder 	}
186584f9bd12SAlex Elder 	memset(ipa->name_map, 0, sizeof(ipa->name_map));
186684f9bd12SAlex Elder 	memset(ipa->channel_map, 0, sizeof(ipa->channel_map));
186784f9bd12SAlex Elder }
186884f9bd12SAlex Elder 
186984f9bd12SAlex Elder /* Returns a bitmask of endpoints that support filtering, or 0 on error */
187084f9bd12SAlex Elder u32 ipa_endpoint_init(struct ipa *ipa, u32 count,
187184f9bd12SAlex Elder 		      const struct ipa_gsi_endpoint_data *data)
187284f9bd12SAlex Elder {
187384f9bd12SAlex Elder 	enum ipa_endpoint_name name;
187484f9bd12SAlex Elder 	u32 filter_map;
187584f9bd12SAlex Elder 
18769654d8c4SAlex Elder 	BUILD_BUG_ON(!IPA_REPLENISH_BATCH);
18779654d8c4SAlex Elder 
187884f9bd12SAlex Elder 	if (!ipa_endpoint_data_valid(ipa, count, data))
187984f9bd12SAlex Elder 		return 0;	/* Error */
188084f9bd12SAlex Elder 
188184f9bd12SAlex Elder 	ipa->initialized = 0;
188284f9bd12SAlex Elder 
188384f9bd12SAlex Elder 	filter_map = 0;
188484f9bd12SAlex Elder 	for (name = 0; name < count; name++, data++) {
188584f9bd12SAlex Elder 		if (ipa_gsi_endpoint_data_empty(data))
188684f9bd12SAlex Elder 			continue;	/* Skip over empty slots */
188784f9bd12SAlex Elder 
188884f9bd12SAlex Elder 		ipa_endpoint_init_one(ipa, name, data);
188984f9bd12SAlex Elder 
189084f9bd12SAlex Elder 		if (data->endpoint.filter_support)
189184f9bd12SAlex Elder 			filter_map |= BIT(data->endpoint_id);
189284f9bd12SAlex Elder 	}
189384f9bd12SAlex Elder 
189484f9bd12SAlex Elder 	if (!ipa_filter_map_valid(ipa, filter_map))
189584f9bd12SAlex Elder 		goto err_endpoint_exit;
189684f9bd12SAlex Elder 
189784f9bd12SAlex Elder 	return filter_map;	/* Non-zero bitmask */
189884f9bd12SAlex Elder 
189984f9bd12SAlex Elder err_endpoint_exit:
190084f9bd12SAlex Elder 	ipa_endpoint_exit(ipa);
190184f9bd12SAlex Elder 
190284f9bd12SAlex Elder 	return 0;	/* Error */
190384f9bd12SAlex Elder }
1904