1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 28a3b7a25Sdanborkmann@iogearbox.net /* 38a3b7a25Sdanborkmann@iogearbox.net * Definitions for Xilinx Axi Ethernet device driver. 48a3b7a25Sdanborkmann@iogearbox.net * 58a3b7a25Sdanborkmann@iogearbox.net * Copyright (c) 2009 Secret Lab Technologies, Ltd. 659a54f30SMichal Simek * Copyright (c) 2010 - 2012 Xilinx, Inc. All rights reserved. 78a3b7a25Sdanborkmann@iogearbox.net */ 88a3b7a25Sdanborkmann@iogearbox.net 98a3b7a25Sdanborkmann@iogearbox.net #ifndef XILINX_AXIENET_H 108a3b7a25Sdanborkmann@iogearbox.net #define XILINX_AXIENET_H 118a3b7a25Sdanborkmann@iogearbox.net 128a3b7a25Sdanborkmann@iogearbox.net #include <linux/netdevice.h> 138a3b7a25Sdanborkmann@iogearbox.net #include <linux/spinlock.h> 148a3b7a25Sdanborkmann@iogearbox.net #include <linux/interrupt.h> 15f080a8c3SSrikanth Thokala #include <linux/if_vlan.h> 16f5203a3dSRobert Hancock #include <linux/phylink.h> 176a91b846SRadhey Shyam Pandey #include <linux/skbuff.h> 188a3b7a25Sdanborkmann@iogearbox.net 198a3b7a25Sdanborkmann@iogearbox.net /* Packet size info */ 208a3b7a25Sdanborkmann@iogearbox.net #define XAE_HDR_SIZE 14 /* Size of Ethernet header */ 218a3b7a25Sdanborkmann@iogearbox.net #define XAE_TRL_SIZE 4 /* Size of Ethernet trailer (FCS) */ 228a3b7a25Sdanborkmann@iogearbox.net #define XAE_MTU 1500 /* Max MTU of an Ethernet frame */ 238a3b7a25Sdanborkmann@iogearbox.net #define XAE_JUMBO_MTU 9000 /* Max MTU of a jumbo Eth. frame */ 248a3b7a25Sdanborkmann@iogearbox.net 258a3b7a25Sdanborkmann@iogearbox.net #define XAE_MAX_FRAME_SIZE (XAE_MTU + XAE_HDR_SIZE + XAE_TRL_SIZE) 26f080a8c3SSrikanth Thokala #define XAE_MAX_VLAN_FRAME_SIZE (XAE_MTU + VLAN_ETH_HLEN + XAE_TRL_SIZE) 278a3b7a25Sdanborkmann@iogearbox.net #define XAE_MAX_JUMBO_FRAME_SIZE (XAE_JUMBO_MTU + XAE_HDR_SIZE + XAE_TRL_SIZE) 288a3b7a25Sdanborkmann@iogearbox.net 298a3b7a25Sdanborkmann@iogearbox.net /* Configuration options */ 308a3b7a25Sdanborkmann@iogearbox.net 318a3b7a25Sdanborkmann@iogearbox.net /* Accept all incoming packets. Default: disabled (cleared) */ 328a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_PROMISC (1 << 0) 338a3b7a25Sdanborkmann@iogearbox.net 348a3b7a25Sdanborkmann@iogearbox.net /* Jumbo frame support for Tx & Rx. Default: disabled (cleared) */ 358a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_JUMBO (1 << 1) 368a3b7a25Sdanborkmann@iogearbox.net 378a3b7a25Sdanborkmann@iogearbox.net /* VLAN Rx & Tx frame support. Default: disabled (cleared) */ 388a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_VLAN (1 << 2) 398a3b7a25Sdanborkmann@iogearbox.net 408a3b7a25Sdanborkmann@iogearbox.net /* Enable recognition of flow control frames on Rx. Default: enabled (set) */ 418a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FLOW_CONTROL (1 << 4) 428a3b7a25Sdanborkmann@iogearbox.net 438a3b7a25Sdanborkmann@iogearbox.net /* Strip FCS and PAD from incoming frames. Note: PAD from VLAN frames is not 44850a7503SMichal Simek * stripped. Default: disabled (set) 45850a7503SMichal Simek */ 468a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FCS_STRIP (1 << 5) 478a3b7a25Sdanborkmann@iogearbox.net 488a3b7a25Sdanborkmann@iogearbox.net /* Generate FCS field and add PAD automatically for outgoing frames. 49850a7503SMichal Simek * Default: enabled (set) 50850a7503SMichal Simek */ 518a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FCS_INSERT (1 << 6) 528a3b7a25Sdanborkmann@iogearbox.net 538a3b7a25Sdanborkmann@iogearbox.net /* Enable Length/Type error checking for incoming frames. When this option is 548a3b7a25Sdanborkmann@iogearbox.net * set, the MAC will filter frames that have a mismatched type/length field 558a3b7a25Sdanborkmann@iogearbox.net * and if XAE_OPTION_REPORT_RXERR is set, the user is notified when these 568a3b7a25Sdanborkmann@iogearbox.net * types of frames are encountered. When this option is cleared, the MAC will 57850a7503SMichal Simek * allow these types of frames to be received. Default: enabled (set) 58850a7503SMichal Simek */ 598a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_LENTYPE_ERR (1 << 7) 608a3b7a25Sdanborkmann@iogearbox.net 618a3b7a25Sdanborkmann@iogearbox.net /* Enable the transmitter. Default: enabled (set) */ 628a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_TXEN (1 << 11) 638a3b7a25Sdanborkmann@iogearbox.net 648a3b7a25Sdanborkmann@iogearbox.net /* Enable the receiver. Default: enabled (set) */ 658a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_RXEN (1 << 12) 668a3b7a25Sdanborkmann@iogearbox.net 678a3b7a25Sdanborkmann@iogearbox.net /* Default options set when device is initialized or reset */ 688a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_DEFAULTS \ 698a3b7a25Sdanborkmann@iogearbox.net (XAE_OPTION_TXEN | \ 708a3b7a25Sdanborkmann@iogearbox.net XAE_OPTION_FLOW_CONTROL | \ 718a3b7a25Sdanborkmann@iogearbox.net XAE_OPTION_RXEN) 728a3b7a25Sdanborkmann@iogearbox.net 738a3b7a25Sdanborkmann@iogearbox.net /* Axi DMA Register definitions */ 748a3b7a25Sdanborkmann@iogearbox.net 758a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_CR_OFFSET 0x00000000 /* Channel control */ 768a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_SR_OFFSET 0x00000004 /* Status */ 778a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_CDESC_OFFSET 0x00000008 /* Current descriptor pointer */ 788a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_TDESC_OFFSET 0x00000010 /* Tail descriptor pointer */ 798a3b7a25Sdanborkmann@iogearbox.net 808a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_CR_OFFSET 0x00000030 /* Channel control */ 818a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_SR_OFFSET 0x00000034 /* Status */ 828a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_CDESC_OFFSET 0x00000038 /* Current descriptor pointer */ 838a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_TDESC_OFFSET 0x00000040 /* Tail descriptor pointer */ 848a3b7a25Sdanborkmann@iogearbox.net 858a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_CR_RUNSTOP_MASK 0x00000001 /* Start/stop DMA channel */ 868a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_CR_RESET_MASK 0x00000004 /* Reset DMA engine */ 878a3b7a25Sdanborkmann@iogearbox.net 88489d4d77SRobert Hancock #define XAXIDMA_SR_HALT_MASK 0x00000001 /* Indicates DMA channel halted */ 89489d4d77SRobert Hancock 908a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_NDESC_OFFSET 0x00 /* Next descriptor pointer */ 918a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_BUFA_OFFSET 0x08 /* Buffer address */ 928a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_LEN_OFFSET 0x18 /* Control/buffer length */ 938a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_OFFSET 0x1C /* Status */ 948a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR0_OFFSET 0x20 /* User IP specific word0 */ 958a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR1_OFFSET 0x24 /* User IP specific word1 */ 968a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR2_OFFSET 0x28 /* User IP specific word2 */ 978a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR3_OFFSET 0x2C /* User IP specific word3 */ 988a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR4_OFFSET 0x30 /* User IP specific word4 */ 998a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_ID_OFFSET 0x34 /* Sw ID */ 1008a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_STSCNTRL_OFFSET 0x38 /* Whether has stscntrl strm */ 1018a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_OFFSET 0x3C /* Whether has DRE */ 1028a3b7a25Sdanborkmann@iogearbox.net 1038a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_SHIFT 8 /* Whether has DRE shift */ 1048a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_MASK 0xF00 /* Whether has DRE mask */ 1058a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_WORDLEN_MASK 0xFF /* Whether has DRE mask */ 1068a3b7a25Sdanborkmann@iogearbox.net 1078a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_LENGTH_MASK 0x007FFFFF /* Requested len */ 1088a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXSOF_MASK 0x08000000 /* First tx packet */ 1098a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXEOF_MASK 0x04000000 /* Last tx packet */ 1108a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_ALL_MASK 0x0C000000 /* All control bits */ 1118a3b7a25Sdanborkmann@iogearbox.net 1128a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DELAY_MASK 0xFF000000 /* Delay timeout counter */ 1138a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_COALESCE_MASK 0x00FF0000 /* Coalesce counter */ 1148a3b7a25Sdanborkmann@iogearbox.net 1158a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DELAY_SHIFT 24 1168a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_COALESCE_SHIFT 16 1178a3b7a25Sdanborkmann@iogearbox.net 1188a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_IOC_MASK 0x00001000 /* Completion intr */ 1198a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_DELAY_MASK 0x00002000 /* Delay interrupt */ 1208a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_ERROR_MASK 0x00004000 /* Error interrupt */ 1218a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_ALL_MASK 0x00007000 /* All interrupts */ 1228a3b7a25Sdanborkmann@iogearbox.net 1230b79b8dcSRobert Hancock /* Default TX/RX Threshold and delay timer values for SGDMA mode */ 1248a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DFT_TX_THRESHOLD 24 1250b79b8dcSRobert Hancock #define XAXIDMA_DFT_TX_USEC 50 12640da5d68SRobert Hancock #define XAXIDMA_DFT_RX_THRESHOLD 1 1270b79b8dcSRobert Hancock #define XAXIDMA_DFT_RX_USEC 50 1288a3b7a25Sdanborkmann@iogearbox.net 1298a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXSOF_MASK 0x08000000 /* First tx packet */ 1308a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXEOF_MASK 0x04000000 /* Last tx packet */ 1318a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_ALL_MASK 0x0C000000 /* All control bits */ 1328a3b7a25Sdanborkmann@iogearbox.net 1338a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK 0x007FFFFF /* Actual len */ 1348a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_COMPLETE_MASK 0x80000000 /* Completed */ 1358a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_DEC_ERR_MASK 0x40000000 /* Decode error */ 1368a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_SLV_ERR_MASK 0x20000000 /* Slave error */ 1378a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_INT_ERR_MASK 0x10000000 /* Internal err */ 1388a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ALL_ERR_MASK 0x70000000 /* All errors */ 1398a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_RXSOF_MASK 0x08000000 /* First rx pkt */ 1408a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_RXEOF_MASK 0x04000000 /* Last rx pkt */ 1418a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ALL_MASK 0xFC000000 /* All status bits */ 1428a3b7a25Sdanborkmann@iogearbox.net 1438a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_MINIMUM_ALIGNMENT 0x40 1448a3b7a25Sdanborkmann@iogearbox.net 1458a3b7a25Sdanborkmann@iogearbox.net /* Axi Ethernet registers definition */ 1468a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_OFFSET 0x00000000 /* Reset and Address filter */ 1478a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPF_OFFSET 0x00000004 /* Tx Pause Frame */ 1488a3b7a25Sdanborkmann@iogearbox.net #define XAE_IFGP_OFFSET 0x00000008 /* Tx Inter-frame gap adjustment*/ 1498a3b7a25Sdanborkmann@iogearbox.net #define XAE_IS_OFFSET 0x0000000C /* Interrupt status */ 1508a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_OFFSET 0x00000010 /* Interrupt pending */ 1518a3b7a25Sdanborkmann@iogearbox.net #define XAE_IE_OFFSET 0x00000014 /* Interrupt enable */ 1528a3b7a25Sdanborkmann@iogearbox.net #define XAE_TTAG_OFFSET 0x00000018 /* Tx VLAN TAG */ 1538a3b7a25Sdanborkmann@iogearbox.net #define XAE_RTAG_OFFSET 0x0000001C /* Rx VLAN TAG */ 1548a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAWL_OFFSET 0x00000020 /* Unicast address word lower */ 1558a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAWU_OFFSET 0x00000024 /* Unicast address word upper */ 1568a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID0_OFFSET 0x00000028 /* VLAN TPID0 register */ 1578a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID1_OFFSET 0x0000002C /* VLAN TPID1 register */ 1588a3b7a25Sdanborkmann@iogearbox.net #define XAE_PPST_OFFSET 0x00000030 /* PCS PMA Soft Temac Status Reg */ 1598a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW0_OFFSET 0x00000400 /* Rx Configuration Word 0 */ 1608a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_OFFSET 0x00000404 /* Rx Configuration Word 1 */ 1618a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_OFFSET 0x00000408 /* Tx Configuration */ 1628a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_OFFSET 0x0000040C /* Flow Control Configuration */ 1639ff2f816SRadhey Shyam Pandey #define XAE_EMMC_OFFSET 0x00000410 /* MAC speed configuration */ 1649ff2f816SRadhey Shyam Pandey #define XAE_PHYC_OFFSET 0x00000414 /* RX Max Frame Configuration */ 165f735c40eSAndre Przywara #define XAE_ID_OFFSET 0x000004F8 /* Identification register */ 1669ff2f816SRadhey Shyam Pandey #define XAE_MDIO_MC_OFFSET 0x00000500 /* MDIO Setup */ 1679ff2f816SRadhey Shyam Pandey #define XAE_MDIO_MCR_OFFSET 0x00000504 /* MDIO Control */ 1689ff2f816SRadhey Shyam Pandey #define XAE_MDIO_MWD_OFFSET 0x00000508 /* MDIO Write Data */ 1699ff2f816SRadhey Shyam Pandey #define XAE_MDIO_MRD_OFFSET 0x0000050C /* MDIO Read Data */ 1708a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAW0_OFFSET 0x00000700 /* Unicast address word 0 */ 1718a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAW1_OFFSET 0x00000704 /* Unicast address word 1 */ 1729ff2f816SRadhey Shyam Pandey #define XAE_FMI_OFFSET 0x00000708 /* Frame Filter Control */ 173797a68c9SSean Anderson #define XAE_FFE_OFFSET 0x0000070C /* Frame Filter Enable */ 1748a3b7a25Sdanborkmann@iogearbox.net #define XAE_AF0_OFFSET 0x00000710 /* Address Filter 0 */ 1758a3b7a25Sdanborkmann@iogearbox.net #define XAE_AF1_OFFSET 0x00000714 /* Address Filter 1 */ 1768a3b7a25Sdanborkmann@iogearbox.net 1778a3b7a25Sdanborkmann@iogearbox.net #define XAE_TX_VLAN_DATA_OFFSET 0x00004000 /* TX VLAN data table address */ 1788a3b7a25Sdanborkmann@iogearbox.net #define XAE_RX_VLAN_DATA_OFFSET 0x00008000 /* RX VLAN data table address */ 1798a3b7a25Sdanborkmann@iogearbox.net #define XAE_MCAST_TABLE_OFFSET 0x00020000 /* Multicast table address */ 1808a3b7a25Sdanborkmann@iogearbox.net 1818a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet RAF register */ 182850a7503SMichal Simek /* Reject receive multicast destination address */ 183850a7503SMichal Simek #define XAE_RAF_MCSTREJ_MASK 0x00000002 184850a7503SMichal Simek /* Reject receive broadcast destination address */ 185850a7503SMichal Simek #define XAE_RAF_BCSTREJ_MASK 0x00000004 1868a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVTAGMODE_MASK 0x00000018 /* Tx VLAN TAG mode */ 1878a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVTAGMODE_MASK 0x00000060 /* Rx VLAN TAG mode */ 1888a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVSTRPMODE_MASK 0x00000180 /* Tx VLAN STRIP mode */ 1898a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVSTRPMODE_MASK 0x00000600 /* Rx VLAN STRIP mode */ 1908a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_NEWFNCENBL_MASK 0x00000800 /* New function mode */ 19135ed87adSColin Ian King /* Extended Multicast Filtering mode */ 192850a7503SMichal Simek #define XAE_RAF_EMULTIFLTRENBL_MASK 0x00001000 1938a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_STATSRST_MASK 0x00002000 /* Stats. Counter Reset */ 1948a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXBADFRMEN_MASK 0x00004000 /* Recv Bad Frame Enable */ 1958a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVTAGMODE_SHIFT 3 /* Tx Tag mode shift bits */ 1968a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVTAGMODE_SHIFT 5 /* Rx Tag mode shift bits */ 1978a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVSTRPMODE_SHIFT 7 /* Tx strip mode shift bits*/ 1988a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVSTRPMODE_SHIFT 9 /* Rx Strip mode shift bits*/ 1998a3b7a25Sdanborkmann@iogearbox.net 2008a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet TPF and IFGP registers */ 2018a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPF_TPFV_MASK 0x0000FFFF /* Tx pause frame value */ 202850a7503SMichal Simek /* Transmit inter-frame gap adjustment value */ 203850a7503SMichal Simek #define XAE_IFGP0_IFGP_MASK 0x0000007F 2048a3b7a25Sdanborkmann@iogearbox.net 2058a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet IS, IE and IP registers, Same masks apply 206850a7503SMichal Simek * for all 3 registers. 207850a7503SMichal Simek */ 208850a7503SMichal Simek /* Hard register access complete */ 209850a7503SMichal Simek #define XAE_INT_HARDACSCMPLT_MASK 0x00000001 210850a7503SMichal Simek /* Auto negotiation complete */ 211850a7503SMichal Simek #define XAE_INT_AUTONEG_MASK 0x00000002 2128a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXCMPIT_MASK 0x00000004 /* Rx complete */ 2138a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXRJECT_MASK 0x00000008 /* Rx frame rejected */ 2148a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXFIFOOVR_MASK 0x00000010 /* Rx fifo overrun */ 2158a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_TXCMPIT_MASK 0x00000020 /* Tx complete */ 2168a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXDCMLOCK_MASK 0x00000040 /* Rx Dcm Lock */ 2178a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_MGTRDY_MASK 0x00000080 /* MGT clock Lock */ 2188a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_PHYRSTCMPLT_MASK 0x00000100 /* Phy Reset complete */ 2198a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_ALL_MASK 0x0000003F /* All the ints */ 2208a3b7a25Sdanborkmann@iogearbox.net 221850a7503SMichal Simek /* INT bits that indicate receive errors */ 2228a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RECV_ERROR_MASK \ 223850a7503SMichal Simek (XAE_INT_RXRJECT_MASK | XAE_INT_RXFIFOOVR_MASK) 2248a3b7a25Sdanborkmann@iogearbox.net 2258a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet VLAN TPID Word 0 register */ 2268a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_0_MASK 0x0000FFFF /* TPID 0 */ 2278a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_1_MASK 0xFFFF0000 /* TPID 1 */ 2288a3b7a25Sdanborkmann@iogearbox.net 2298a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet VLAN TPID Word 1 register */ 2308a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_2_MASK 0x0000FFFF /* TPID 0 */ 2318a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_3_MASK 0xFFFF0000 /* TPID 1 */ 2328a3b7a25Sdanborkmann@iogearbox.net 2338a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet RCW1 register */ 2348a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_RST_MASK 0x80000000 /* Reset */ 2358a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_JUM_MASK 0x40000000 /* Jumbo frame enable */ 236850a7503SMichal Simek /* In-Band FCS enable (FCS not stripped) */ 237850a7503SMichal Simek #define XAE_RCW1_FCS_MASK 0x20000000 2388a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_RX_MASK 0x10000000 /* Receiver enable */ 2398a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_VLAN_MASK 0x08000000 /* VLAN frame enable */ 240850a7503SMichal Simek /* Length/type field valid check disable */ 241850a7503SMichal Simek #define XAE_RCW1_LT_DIS_MASK 0x02000000 242850a7503SMichal Simek /* Control frame Length check disable */ 243850a7503SMichal Simek #define XAE_RCW1_CL_DIS_MASK 0x01000000 244850a7503SMichal Simek /* Pause frame source address bits [47:32]. Bits [31:0] are 245850a7503SMichal Simek * stored in register RCW0 246850a7503SMichal Simek */ 247850a7503SMichal Simek #define XAE_RCW1_PAUSEADDR_MASK 0x0000FFFF 2488a3b7a25Sdanborkmann@iogearbox.net 2498a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet TC register */ 2508a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_RST_MASK 0x80000000 /* Reset */ 2518a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_JUM_MASK 0x40000000 /* Jumbo frame enable */ 252850a7503SMichal Simek /* In-Band FCS enable (FCS not generated) */ 253850a7503SMichal Simek #define XAE_TC_FCS_MASK 0x20000000 2548a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_TX_MASK 0x10000000 /* Transmitter enable */ 2558a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_VLAN_MASK 0x08000000 /* VLAN frame enable */ 256850a7503SMichal Simek /* Inter-frame gap adjustment enable */ 257850a7503SMichal Simek #define XAE_TC_IFG_MASK 0x02000000 2588a3b7a25Sdanborkmann@iogearbox.net 2598a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet FCC register */ 2608a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_FCRX_MASK 0x20000000 /* Rx flow control enable */ 2618a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_FCTX_MASK 0x40000000 /* Tx flow control enable */ 2628a3b7a25Sdanborkmann@iogearbox.net 2638a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet EMMC register */ 2648a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPEED_MASK 0xC0000000 /* Link speed */ 2658a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_RGMII_MASK 0x20000000 /* RGMII mode enable */ 2668a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_SGMII_MASK 0x10000000 /* SGMII mode enable */ 2678a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_GPCS_MASK 0x08000000 /* 1000BaseX mode enable */ 2688a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_HOST_MASK 0x04000000 /* Host interface enable */ 2698a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_TX16BIT 0x02000000 /* 16 bit Tx client enable */ 2708a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_RX16BIT 0x01000000 /* 16 bit Rx client enable */ 2718a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_10 0x00000000 /* Link Speed mask for 10 Mbit */ 2728a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_100 0x40000000 /* Link Speed mask for 100 Mbit */ 2738a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_1000 0x80000000 /* Link Speed mask for 1000 Mbit */ 2748a3b7a25Sdanborkmann@iogearbox.net 2758a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet PHYC register */ 2768a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGMIILINKSPEED_MASK 0xC0000000 /* SGMII link speed mask*/ 2778a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIILINKSPEED_MASK 0x0000000C /* RGMII link speed */ 2788a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIIHD_MASK 0x00000002 /* RGMII Half-duplex */ 2798a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIILINK_MASK 0x00000001 /* RGMII link status */ 2808a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_10 0x00000000 /* RGMII link 10 Mbit */ 2818a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_100 0x00000004 /* RGMII link 100 Mbit */ 2828a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_1000 0x00000008 /* RGMII link 1000 Mbit */ 2838a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_10 0x00000000 /* SGMII link 10 Mbit */ 2848a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_100 0x40000000 /* SGMII link 100 Mbit */ 2858a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_1000 0x80000000 /* SGMII link 1000 Mbit */ 2868a3b7a25Sdanborkmann@iogearbox.net 2878a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MC register */ 2888a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_MDIOEN_MASK 0x00000040 /* MII management enable */ 2898a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_CLOCK_DIVIDE_MAX 0x3F /* Maximum MDIO divisor */ 2908a3b7a25Sdanborkmann@iogearbox.net 2918a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MCR register */ 2928a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_PHYAD_MASK 0x1F000000 /* Phy Address Mask */ 2938a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_PHYAD_SHIFT 24 /* Phy Address Shift */ 2948a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_REGAD_MASK 0x001F0000 /* Reg Address Mask */ 2958a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_REGAD_SHIFT 16 /* Reg Address Shift */ 2968a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_MASK 0x0000C000 /* Operation Code Mask */ 2978a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_SHIFT 13 /* Operation Code Shift */ 2988a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_READ_MASK 0x00008000 /* Op Code Read Mask */ 2998a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_WRITE_MASK 0x00004000 /* Op Code Write Mask */ 3008a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_INITIATE_MASK 0x00000800 /* Ready Mask */ 3018a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_READY_MASK 0x00000080 /* Ready Mask */ 3028a3b7a25Sdanborkmann@iogearbox.net 3038a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MIS, MIP, MIE, MIC registers */ 3048a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_INT_MIIM_RDY_MASK 0x00000001 /* MIIM Interrupt */ 3058a3b7a25Sdanborkmann@iogearbox.net 3068a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet UAW1 register */ 307850a7503SMichal Simek /* Station address bits [47:32]; Station address 308850a7503SMichal Simek * bits [31:0] are stored in register UAW0 309850a7503SMichal Simek */ 310850a7503SMichal Simek #define XAE_UAW1_UNICASTADDR_MASK 0x0000FFFF 3118a3b7a25Sdanborkmann@iogearbox.net 3129ff2f816SRadhey Shyam Pandey /* Bit masks for Axi Ethernet FMC register */ 3138a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_PM_MASK 0x80000000 /* Promis. mode enable */ 3148a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_IND_MASK 0x00000003 /* Index Mask */ 3158a3b7a25Sdanborkmann@iogearbox.net 3168a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_DIV_DFT 29 /* Default MDIO clock divisor */ 3178a3b7a25Sdanborkmann@iogearbox.net 3188a3b7a25Sdanborkmann@iogearbox.net /* Defines for different options for C_PHY_TYPE parameter in Axi Ethernet IP */ 3198a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_MII 0 3208a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_GMII 1 3218a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_RGMII_1_3 2 3228a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_RGMII_2_0 3 3238a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_SGMII 4 3248a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_1000BASE_X 5 3258a3b7a25Sdanborkmann@iogearbox.net 326850a7503SMichal Simek /* Total number of entries in the hardware multicast table. */ 327850a7503SMichal Simek #define XAE_MULTICAST_CAM_TABLE_NUM 4 3288a3b7a25Sdanborkmann@iogearbox.net 3298a3b7a25Sdanborkmann@iogearbox.net /* Axi Ethernet Synthesis features */ 3308a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_PARTIAL_RX_CSUM (1 << 0) 3318a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_PARTIAL_TX_CSUM (1 << 1) 3328a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_FULL_RX_CSUM (1 << 2) 3338a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_FULL_TX_CSUM (1 << 3) 3344e958f33SAndre Przywara #define XAE_FEATURE_DMA_64BIT (1 << 4) 3358a3b7a25Sdanborkmann@iogearbox.net 3368a3b7a25Sdanborkmann@iogearbox.net #define XAE_NO_CSUM_OFFLOAD 0 3378a3b7a25Sdanborkmann@iogearbox.net 3388a3b7a25Sdanborkmann@iogearbox.net #define XAE_FULL_CSUM_STATUS_MASK 0x00000038 3398a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_UDP_CSUM_VALIDATED 0x00000003 3408a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_TCP_CSUM_VALIDATED 0x00000002 3418a3b7a25Sdanborkmann@iogearbox.net 3428a3b7a25Sdanborkmann@iogearbox.net #define DELAY_OF_ONE_MILLISEC 1000 3438a3b7a25Sdanborkmann@iogearbox.net 3446c8f06bbSRobert Hancock /* Xilinx PCS/PMA PHY register for switching 1000BaseX or SGMII */ 3456c8f06bbSRobert Hancock #define XLNX_MII_STD_SELECT_REG 0x11 3466c8f06bbSRobert Hancock #define XLNX_MII_STD_SELECT_SGMII BIT(0) 3476c8f06bbSRobert Hancock 3488a3b7a25Sdanborkmann@iogearbox.net /** 3498a3b7a25Sdanborkmann@iogearbox.net * struct axidma_bd - Axi Dma buffer descriptor layout 3508a3b7a25Sdanborkmann@iogearbox.net * @next: MM2S/S2MM Next Descriptor Pointer 3514e958f33SAndre Przywara * @next_msb: MM2S/S2MM Next Descriptor Pointer (high 32 bits) 3528a3b7a25Sdanborkmann@iogearbox.net * @phys: MM2S/S2MM Buffer Address 3534e958f33SAndre Przywara * @phys_msb: MM2S/S2MM Buffer Address (high 32 bits) 3548a3b7a25Sdanborkmann@iogearbox.net * @reserved3: Reserved and not used 3558a3b7a25Sdanborkmann@iogearbox.net * @reserved4: Reserved and not used 3568a3b7a25Sdanborkmann@iogearbox.net * @cntrl: MM2S/S2MM Control value 3578a3b7a25Sdanborkmann@iogearbox.net * @status: MM2S/S2MM Status value 3588a3b7a25Sdanborkmann@iogearbox.net * @app0: MM2S/S2MM User Application Field 0. 3598a3b7a25Sdanborkmann@iogearbox.net * @app1: MM2S/S2MM User Application Field 1. 3608a3b7a25Sdanborkmann@iogearbox.net * @app2: MM2S/S2MM User Application Field 2. 3618a3b7a25Sdanborkmann@iogearbox.net * @app3: MM2S/S2MM User Application Field 3. 3628a3b7a25Sdanborkmann@iogearbox.net * @app4: MM2S/S2MM User Application Field 4. 36306c2a5cdSSuraj Gupta * @skb: Pointer to SKB transferred using DMA 3648a3b7a25Sdanborkmann@iogearbox.net */ 3658a3b7a25Sdanborkmann@iogearbox.net struct axidma_bd { 3668a3b7a25Sdanborkmann@iogearbox.net u32 next; /* Physical address of next buffer descriptor */ 3674e958f33SAndre Przywara u32 next_msb; /* high 32 bits for IP >= v7.1, reserved on older IP */ 3688a3b7a25Sdanborkmann@iogearbox.net u32 phys; 3694e958f33SAndre Przywara u32 phys_msb; /* for IP >= v7.1, reserved for older IP */ 3708a3b7a25Sdanborkmann@iogearbox.net u32 reserved3; 3718a3b7a25Sdanborkmann@iogearbox.net u32 reserved4; 3728a3b7a25Sdanborkmann@iogearbox.net u32 cntrl; 3738a3b7a25Sdanborkmann@iogearbox.net u32 status; 3748a3b7a25Sdanborkmann@iogearbox.net u32 app0; 3758a3b7a25Sdanborkmann@iogearbox.net u32 app1; /* TX start << 16 | insert */ 3768a3b7a25Sdanborkmann@iogearbox.net u32 app2; /* TX csum seed */ 3778a3b7a25Sdanborkmann@iogearbox.net u32 app3; 37823e6b2dcSRobert Hancock u32 app4; /* Last field used by HW */ 37923e6b2dcSRobert Hancock struct sk_buff *skb; 38023e6b2dcSRobert Hancock } __aligned(XAXIDMA_BD_MINIMUM_ALIGNMENT); 3818a3b7a25Sdanborkmann@iogearbox.net 382b11bfb9aSRobert Hancock #define XAE_NUM_MISC_CLOCKS 3 383b11bfb9aSRobert Hancock 3848a3b7a25Sdanborkmann@iogearbox.net /** 3856a91b846SRadhey Shyam Pandey * struct skbuf_dma_descriptor - skb for each dma descriptor 3866a91b846SRadhey Shyam Pandey * @sgl: Pointer for sglist. 3876a91b846SRadhey Shyam Pandey * @desc: Pointer to dma descriptor. 3886a91b846SRadhey Shyam Pandey * @dma_address: dma address of sglist. 3896a91b846SRadhey Shyam Pandey * @skb: Pointer to SKB transferred using DMA 3906a91b846SRadhey Shyam Pandey * @sg_len: number of entries in the sglist. 3916a91b846SRadhey Shyam Pandey */ 3926a91b846SRadhey Shyam Pandey struct skbuf_dma_descriptor { 3936a91b846SRadhey Shyam Pandey struct scatterlist sgl[MAX_SKB_FRAGS + 1]; 3946a91b846SRadhey Shyam Pandey struct dma_async_tx_descriptor *desc; 3956a91b846SRadhey Shyam Pandey dma_addr_t dma_address; 3966a91b846SRadhey Shyam Pandey struct sk_buff *skb; 3976a91b846SRadhey Shyam Pandey int sg_len; 3986a91b846SRadhey Shyam Pandey }; 3996a91b846SRadhey Shyam Pandey 4006a91b846SRadhey Shyam Pandey /** 4018a3b7a25Sdanborkmann@iogearbox.net * struct axienet_local - axienet private per device data 4028a3b7a25Sdanborkmann@iogearbox.net * @ndev: Pointer for net_device to which it will be attached. 4038a3b7a25Sdanborkmann@iogearbox.net * @dev: Pointer to device structure 4046c8f06bbSRobert Hancock * @phylink: Pointer to phylink instance 4056c8f06bbSRobert Hancock * @phylink_config: phylink configuration settings 4066c8f06bbSRobert Hancock * @pcs_phy: Reference to PCS/PMA PHY if used 4077a86be6aSRussell King (Oracle) * @pcs: phylink pcs structure for PCS PHY 4086c8f06bbSRobert Hancock * @switch_x_sgmii: Whether switchable 1000BaseX/SGMII mode is enabled in the core 409b11bfb9aSRobert Hancock * @axi_clk: AXI4-Lite bus clock 410b11bfb9aSRobert Hancock * @misc_clks: Misc ethernet clocks (AXI4-Stream, Ref, MGT clocks) 4118a3b7a25Sdanborkmann@iogearbox.net * @mii_bus: Pointer to MII bus structure 4126c3cbaa0SRadhey Shyam Pandey * @mii_clk_div: MII bus clock divider value 41388a972d7SRobert Hancock * @regs_start: Resource start for axienet device addresses 4148a3b7a25Sdanborkmann@iogearbox.net * @regs: Base address for the axienet_local device address space 4158a3b7a25Sdanborkmann@iogearbox.net * @dma_regs: Base address for the axidma device address space 4169e2bc267SRobert Hancock * @napi_rx: NAPI RX control structure 417cc37610cSRobert Hancock * @rx_dma_cr: Nominal content of RX DMA control register 4189e2bc267SRobert Hancock * @rx_bd_v: Virtual address of the RX buffer descriptor ring 4199e2bc267SRobert Hancock * @rx_bd_p: Physical address(start address) of the RX buffer descr. ring 4209e2bc267SRobert Hancock * @rx_bd_num: Size of RX buffer descriptor ring 4219e2bc267SRobert Hancock * @rx_bd_ci: Stores the index of the Rx buffer descriptor in the ring being 4229e2bc267SRobert Hancock * accessed currently. 423cb45a8bfSRobert Hancock * @rx_packets: RX packet count for statistics 424cb45a8bfSRobert Hancock * @rx_bytes: RX byte count for statistics 425cb45a8bfSRobert Hancock * @rx_stat_sync: Synchronization object for RX stats 4269e2bc267SRobert Hancock * @napi_tx: NAPI TX control structure 4279e2bc267SRobert Hancock * @tx_dma_cr: Nominal content of TX DMA control register 4289e2bc267SRobert Hancock * @tx_bd_v: Virtual address of the TX buffer descriptor ring 4299e2bc267SRobert Hancock * @tx_bd_p: Physical address(start address) of the TX buffer descr. ring 4309e2bc267SRobert Hancock * @tx_bd_num: Size of TX buffer descriptor ring 4319e2bc267SRobert Hancock * @tx_bd_ci: Stores the next Tx buffer descriptor in the ring that may be 4329e2bc267SRobert Hancock * complete. Only updated at runtime by TX NAPI poll. 4339e2bc267SRobert Hancock * @tx_bd_tail: Stores the index of the next Tx buffer descriptor in the ring 4349e2bc267SRobert Hancock * to be populated. 435cb45a8bfSRobert Hancock * @tx_packets: TX packet count for statistics 436cb45a8bfSRobert Hancock * @tx_bytes: TX byte count for statistics 437cb45a8bfSRobert Hancock * @tx_stat_sync: Synchronization object for TX stats 4386c8f06bbSRobert Hancock * @dma_err_task: Work structure to process Axi DMA errors 439*858430dbSSean Anderson * @stopping: Set when @dma_err_task shouldn't do anything because we are 440*858430dbSSean Anderson * about to stop the device. 4418a3b7a25Sdanborkmann@iogearbox.net * @tx_irq: Axidma TX IRQ number 4428a3b7a25Sdanborkmann@iogearbox.net * @rx_irq: Axidma RX IRQ number 4436c8f06bbSRobert Hancock * @eth_irq: Ethernet core IRQ number 444ee06b172SAlvaro G. M * @phy_mode: Phy type to identify between MII/GMII/RGMII/SGMII/1000 Base-X 4458a3b7a25Sdanborkmann@iogearbox.net * @options: AxiEthernet option word 4468a3b7a25Sdanborkmann@iogearbox.net * @features: Stores the extended features supported by the axienet hw 4478a3b7a25Sdanborkmann@iogearbox.net * @max_frm_size: Stores the maximum size of the frame that can be that 4488a3b7a25Sdanborkmann@iogearbox.net * Txed/Rxed in the existing hardware. If jumbo option is 4498a3b7a25Sdanborkmann@iogearbox.net * supported, the maximum frame size would be 9k. Else it is 4508a3b7a25Sdanborkmann@iogearbox.net * 1522 bytes (assuming support for basic VLAN) 451f080a8c3SSrikanth Thokala * @rxmem: Stores rx memory size for jumbo frame handling. 452b0d081c5SMichal Simek * @csum_offload_on_tx_path: Stores the checksum selection on TX side. 453b0d081c5SMichal Simek * @csum_offload_on_rx_path: Stores the checksum selection on RX side. 454b0d081c5SMichal Simek * @coalesce_count_rx: Store the irq coalesce on RX side. 4550b79b8dcSRobert Hancock * @coalesce_usec_rx: IRQ coalesce delay for RX 456b0d081c5SMichal Simek * @coalesce_count_tx: Store the irq coalesce on TX side. 4570b79b8dcSRobert Hancock * @coalesce_usec_tx: IRQ coalesce delay for TX 4586b1b40f7SSarath Babu Naidu Gaddam * @use_dmaengine: flag to check dmaengine framework usage. 4596a91b846SRadhey Shyam Pandey * @tx_chan: TX DMA channel. 4606a91b846SRadhey Shyam Pandey * @rx_chan: RX DMA channel. 4616a91b846SRadhey Shyam Pandey * @tx_skb_ring: Pointer to TX skb ring buffer array. 4626a91b846SRadhey Shyam Pandey * @rx_skb_ring: Pointer to RX skb ring buffer array. 4636a91b846SRadhey Shyam Pandey * @tx_ring_head: TX skb ring buffer head index. 4646a91b846SRadhey Shyam Pandey * @tx_ring_tail: TX skb ring buffer tail index. 4656a91b846SRadhey Shyam Pandey * @rx_ring_head: RX skb ring buffer head index. 4666a91b846SRadhey Shyam Pandey * @rx_ring_tail: RX skb ring buffer tail index. 4678a3b7a25Sdanborkmann@iogearbox.net */ 4688a3b7a25Sdanborkmann@iogearbox.net struct axienet_local { 4698a3b7a25Sdanborkmann@iogearbox.net struct net_device *ndev; 4708a3b7a25Sdanborkmann@iogearbox.net struct device *dev; 4718a3b7a25Sdanborkmann@iogearbox.net 472f5203a3dSRobert Hancock struct phylink *phylink; 473f5203a3dSRobert Hancock struct phylink_config phylink_config; 474f5203a3dSRobert Hancock 4751a025560SRobert Hancock struct mdio_device *pcs_phy; 4767a86be6aSRussell King (Oracle) struct phylink_pcs pcs; 4771a025560SRobert Hancock 4786c8f06bbSRobert Hancock bool switch_x_sgmii; 4796c8f06bbSRobert Hancock 480b11bfb9aSRobert Hancock struct clk *axi_clk; 481b11bfb9aSRobert Hancock struct clk_bulk_data misc_clks[XAE_NUM_MISC_CLOCKS]; 48209a0354cSRobert Hancock 4836c8f06bbSRobert Hancock struct mii_bus *mii_bus; 4846c8f06bbSRobert Hancock u8 mii_clk_div; 4858a3b7a25Sdanborkmann@iogearbox.net 48688a972d7SRobert Hancock resource_size_t regs_start; 4878a3b7a25Sdanborkmann@iogearbox.net void __iomem *regs; 4888a3b7a25Sdanborkmann@iogearbox.net void __iomem *dma_regs; 4898a3b7a25Sdanborkmann@iogearbox.net 4909e2bc267SRobert Hancock struct napi_struct napi_rx; 491cc37610cSRobert Hancock u32 rx_dma_cr; 4929e2bc267SRobert Hancock struct axidma_bd *rx_bd_v; 4939e2bc267SRobert Hancock dma_addr_t rx_bd_p; 4949e2bc267SRobert Hancock u32 rx_bd_num; 4959e2bc267SRobert Hancock u32 rx_bd_ci; 496cb45a8bfSRobert Hancock u64_stats_t rx_packets; 497cb45a8bfSRobert Hancock u64_stats_t rx_bytes; 498cb45a8bfSRobert Hancock struct u64_stats_sync rx_stat_sync; 4999e2bc267SRobert Hancock 5009e2bc267SRobert Hancock struct napi_struct napi_tx; 5019e2bc267SRobert Hancock u32 tx_dma_cr; 5029e2bc267SRobert Hancock struct axidma_bd *tx_bd_v; 5039e2bc267SRobert Hancock dma_addr_t tx_bd_p; 5049e2bc267SRobert Hancock u32 tx_bd_num; 5059e2bc267SRobert Hancock u32 tx_bd_ci; 5069e2bc267SRobert Hancock u32 tx_bd_tail; 507cb45a8bfSRobert Hancock u64_stats_t tx_packets; 508cb45a8bfSRobert Hancock u64_stats_t tx_bytes; 509cb45a8bfSRobert Hancock struct u64_stats_sync tx_stat_sync; 510cc37610cSRobert Hancock 51124201a64SAndre Przywara struct work_struct dma_err_task; 512*858430dbSSean Anderson bool stopping; 5138a3b7a25Sdanborkmann@iogearbox.net 5148a3b7a25Sdanborkmann@iogearbox.net int tx_irq; 5158a3b7a25Sdanborkmann@iogearbox.net int rx_irq; 516522856ceSRobert Hancock int eth_irq; 517ee06b172SAlvaro G. M phy_interface_t phy_mode; 5188a3b7a25Sdanborkmann@iogearbox.net 5196c8f06bbSRobert Hancock u32 options; 5208a3b7a25Sdanborkmann@iogearbox.net u32 features; 5218a3b7a25Sdanborkmann@iogearbox.net 5228a3b7a25Sdanborkmann@iogearbox.net u32 max_frm_size; 523f080a8c3SSrikanth Thokala u32 rxmem; 5248a3b7a25Sdanborkmann@iogearbox.net 5258a3b7a25Sdanborkmann@iogearbox.net int csum_offload_on_tx_path; 5268a3b7a25Sdanborkmann@iogearbox.net int csum_offload_on_rx_path; 5278a3b7a25Sdanborkmann@iogearbox.net 5288a3b7a25Sdanborkmann@iogearbox.net u32 coalesce_count_rx; 5290b79b8dcSRobert Hancock u32 coalesce_usec_rx; 5308a3b7a25Sdanborkmann@iogearbox.net u32 coalesce_count_tx; 5310b79b8dcSRobert Hancock u32 coalesce_usec_tx; 5326b1b40f7SSarath Babu Naidu Gaddam u8 use_dmaengine; 5336a91b846SRadhey Shyam Pandey struct dma_chan *tx_chan; 5346a91b846SRadhey Shyam Pandey struct dma_chan *rx_chan; 5356a91b846SRadhey Shyam Pandey struct skbuf_dma_descriptor **tx_skb_ring; 5366a91b846SRadhey Shyam Pandey struct skbuf_dma_descriptor **rx_skb_ring; 5376a91b846SRadhey Shyam Pandey int tx_ring_head; 5386a91b846SRadhey Shyam Pandey int tx_ring_tail; 5396a91b846SRadhey Shyam Pandey int rx_ring_head; 5406a91b846SRadhey Shyam Pandey int rx_ring_tail; 5418a3b7a25Sdanborkmann@iogearbox.net }; 5428a3b7a25Sdanborkmann@iogearbox.net 5438a3b7a25Sdanborkmann@iogearbox.net /** 54406c2a5cdSSuraj Gupta * struct axienet_option - Used to set axi ethernet hardware options 5458a3b7a25Sdanborkmann@iogearbox.net * @opt: Option to be set. 5468a3b7a25Sdanborkmann@iogearbox.net * @reg: Register offset to be written for setting the option 5478a3b7a25Sdanborkmann@iogearbox.net * @m_or: Mask to be ORed for setting the option in the register 5488a3b7a25Sdanborkmann@iogearbox.net */ 5498a3b7a25Sdanborkmann@iogearbox.net struct axienet_option { 5508a3b7a25Sdanborkmann@iogearbox.net u32 opt; 5518a3b7a25Sdanborkmann@iogearbox.net u32 reg; 5528a3b7a25Sdanborkmann@iogearbox.net u32 m_or; 5538a3b7a25Sdanborkmann@iogearbox.net }; 5548a3b7a25Sdanborkmann@iogearbox.net 5558a3b7a25Sdanborkmann@iogearbox.net /** 5568a3b7a25Sdanborkmann@iogearbox.net * axienet_ior - Memory mapped Axi Ethernet register read 5578a3b7a25Sdanborkmann@iogearbox.net * @lp: Pointer to axienet local structure 5588a3b7a25Sdanborkmann@iogearbox.net * @offset: Address offset from the base address of Axi Ethernet core 5598a3b7a25Sdanborkmann@iogearbox.net * 560b0d081c5SMichal Simek * Return: The contents of the Axi Ethernet register 5618a3b7a25Sdanborkmann@iogearbox.net * 5628a3b7a25Sdanborkmann@iogearbox.net * This function returns the contents of the corresponding register. 5638a3b7a25Sdanborkmann@iogearbox.net */ 5648a3b7a25Sdanborkmann@iogearbox.net static inline u32 axienet_ior(struct axienet_local *lp, off_t offset) 5658a3b7a25Sdanborkmann@iogearbox.net { 566d85f5f3eSRobert Hancock return ioread32(lp->regs + offset); 5678a3b7a25Sdanborkmann@iogearbox.net } 5688a3b7a25Sdanborkmann@iogearbox.net 569882119ffSKurt Kanzenbach static inline u32 axinet_ior_read_mcr(struct axienet_local *lp) 570882119ffSKurt Kanzenbach { 571882119ffSKurt Kanzenbach return axienet_ior(lp, XAE_MDIO_MCR_OFFSET); 572882119ffSKurt Kanzenbach } 573882119ffSKurt Kanzenbach 574de9c7854SDaniel Mack static inline void axienet_lock_mii(struct axienet_local *lp) 575de9c7854SDaniel Mack { 576de9c7854SDaniel Mack if (lp->mii_bus) 577de9c7854SDaniel Mack mutex_lock(&lp->mii_bus->mdio_lock); 578de9c7854SDaniel Mack } 579de9c7854SDaniel Mack 580de9c7854SDaniel Mack static inline void axienet_unlock_mii(struct axienet_local *lp) 581de9c7854SDaniel Mack { 582de9c7854SDaniel Mack if (lp->mii_bus) 583de9c7854SDaniel Mack mutex_unlock(&lp->mii_bus->mdio_lock); 584de9c7854SDaniel Mack } 585de9c7854SDaniel Mack 5868a3b7a25Sdanborkmann@iogearbox.net /** 5878a3b7a25Sdanborkmann@iogearbox.net * axienet_iow - Memory mapped Axi Ethernet register write 5888a3b7a25Sdanborkmann@iogearbox.net * @lp: Pointer to axienet local structure 5898a3b7a25Sdanborkmann@iogearbox.net * @offset: Address offset from the base address of Axi Ethernet core 5908a3b7a25Sdanborkmann@iogearbox.net * @value: Value to be written into the Axi Ethernet register 5918a3b7a25Sdanborkmann@iogearbox.net * 5928a3b7a25Sdanborkmann@iogearbox.net * This function writes the desired value into the corresponding Axi Ethernet 5938a3b7a25Sdanborkmann@iogearbox.net * register. 5948a3b7a25Sdanborkmann@iogearbox.net */ 5958a3b7a25Sdanborkmann@iogearbox.net static inline void axienet_iow(struct axienet_local *lp, off_t offset, 5968a3b7a25Sdanborkmann@iogearbox.net u32 value) 5978a3b7a25Sdanborkmann@iogearbox.net { 598d85f5f3eSRobert Hancock iowrite32(value, lp->regs + offset); 5998a3b7a25Sdanborkmann@iogearbox.net } 6008a3b7a25Sdanborkmann@iogearbox.net 60100be43a7SAndy Chiu /** 60200be43a7SAndy Chiu * axienet_dma_out32 - Memory mapped Axi DMA register write. 60300be43a7SAndy Chiu * @lp: Pointer to axienet local structure 60400be43a7SAndy Chiu * @reg: Address offset from the base address of the Axi DMA core 60500be43a7SAndy Chiu * @value: Value to be written into the Axi DMA register 60600be43a7SAndy Chiu * 60700be43a7SAndy Chiu * This function writes the desired value into the corresponding Axi DMA 60800be43a7SAndy Chiu * register. 60900be43a7SAndy Chiu */ 61000be43a7SAndy Chiu 61100be43a7SAndy Chiu static inline void axienet_dma_out32(struct axienet_local *lp, 61200be43a7SAndy Chiu off_t reg, u32 value) 61300be43a7SAndy Chiu { 61400be43a7SAndy Chiu iowrite32(value, lp->dma_regs + reg); 61500be43a7SAndy Chiu } 61600be43a7SAndy Chiu 6175f7b8415SDavid S. Miller #if defined(CONFIG_64BIT) && defined(iowrite64) 618b690f8dfSAndy Chiu /** 619b690f8dfSAndy Chiu * axienet_dma_out64 - Memory mapped Axi DMA register write. 620b690f8dfSAndy Chiu * @lp: Pointer to axienet local structure 621b690f8dfSAndy Chiu * @reg: Address offset from the base address of the Axi DMA core 622b690f8dfSAndy Chiu * @value: Value to be written into the Axi DMA register 623b690f8dfSAndy Chiu * 624b690f8dfSAndy Chiu * This function writes the desired value into the corresponding Axi DMA 625b690f8dfSAndy Chiu * register. 626b690f8dfSAndy Chiu */ 627b690f8dfSAndy Chiu static inline void axienet_dma_out64(struct axienet_local *lp, 628b690f8dfSAndy Chiu off_t reg, u64 value) 629b690f8dfSAndy Chiu { 630b690f8dfSAndy Chiu iowrite64(value, lp->dma_regs + reg); 631b690f8dfSAndy Chiu } 632b690f8dfSAndy Chiu 6335f7b8415SDavid S. Miller static inline void axienet_dma_out_addr(struct axienet_local *lp, off_t reg, 63400be43a7SAndy Chiu dma_addr_t addr) 63500be43a7SAndy Chiu { 63600be43a7SAndy Chiu if (lp->features & XAE_FEATURE_DMA_64BIT) 637b690f8dfSAndy Chiu axienet_dma_out64(lp, reg, addr); 638b690f8dfSAndy Chiu else 639b690f8dfSAndy Chiu axienet_dma_out32(lp, reg, lower_32_bits(addr)); 64000be43a7SAndy Chiu } 64100be43a7SAndy Chiu 64200be43a7SAndy Chiu #else /* CONFIG_64BIT */ 64300be43a7SAndy Chiu 6445f7b8415SDavid S. Miller static inline void axienet_dma_out_addr(struct axienet_local *lp, off_t reg, 64500be43a7SAndy Chiu dma_addr_t addr) 64600be43a7SAndy Chiu { 64700be43a7SAndy Chiu axienet_dma_out32(lp, reg, lower_32_bits(addr)); 64800be43a7SAndy Chiu } 64900be43a7SAndy Chiu 65000be43a7SAndy Chiu #endif /* CONFIG_64BIT */ 65100be43a7SAndy Chiu 6528a3b7a25Sdanborkmann@iogearbox.net /* Function prototypes visible in xilinx_axienet_mdio.c for other files */ 65309a0354cSRobert Hancock int axienet_mdio_setup(struct axienet_local *lp); 6548a3b7a25Sdanborkmann@iogearbox.net void axienet_mdio_teardown(struct axienet_local *lp); 6558a3b7a25Sdanborkmann@iogearbox.net 6568a3b7a25Sdanborkmann@iogearbox.net #endif /* XILINX_AXI_ENET_H */ 657