xref: /linux/drivers/net/ethernet/xilinx/xilinx_axienet.h (revision 850a7503b09304fcc818d5eea51bb7dc51790bc6)
18a3b7a25Sdanborkmann@iogearbox.net /*
28a3b7a25Sdanborkmann@iogearbox.net  * Definitions for Xilinx Axi Ethernet device driver.
38a3b7a25Sdanborkmann@iogearbox.net  *
48a3b7a25Sdanborkmann@iogearbox.net  * Copyright (c) 2009 Secret Lab Technologies, Ltd.
559a54f30SMichal Simek  * Copyright (c) 2010 - 2012 Xilinx, Inc. All rights reserved.
68a3b7a25Sdanborkmann@iogearbox.net  */
78a3b7a25Sdanborkmann@iogearbox.net 
88a3b7a25Sdanborkmann@iogearbox.net #ifndef XILINX_AXIENET_H
98a3b7a25Sdanborkmann@iogearbox.net #define XILINX_AXIENET_H
108a3b7a25Sdanborkmann@iogearbox.net 
118a3b7a25Sdanborkmann@iogearbox.net #include <linux/netdevice.h>
128a3b7a25Sdanborkmann@iogearbox.net #include <linux/spinlock.h>
138a3b7a25Sdanborkmann@iogearbox.net #include <linux/interrupt.h>
14f080a8c3SSrikanth Thokala #include <linux/if_vlan.h>
158a3b7a25Sdanborkmann@iogearbox.net 
168a3b7a25Sdanborkmann@iogearbox.net /* Packet size info */
178a3b7a25Sdanborkmann@iogearbox.net #define XAE_HDR_SIZE			14 /* Size of Ethernet header */
188a3b7a25Sdanborkmann@iogearbox.net #define XAE_TRL_SIZE			 4 /* Size of Ethernet trailer (FCS) */
198a3b7a25Sdanborkmann@iogearbox.net #define XAE_MTU			      1500 /* Max MTU of an Ethernet frame */
208a3b7a25Sdanborkmann@iogearbox.net #define XAE_JUMBO_MTU		      9000 /* Max MTU of a jumbo Eth. frame */
218a3b7a25Sdanborkmann@iogearbox.net 
228a3b7a25Sdanborkmann@iogearbox.net #define XAE_MAX_FRAME_SIZE	 (XAE_MTU + XAE_HDR_SIZE + XAE_TRL_SIZE)
23f080a8c3SSrikanth Thokala #define XAE_MAX_VLAN_FRAME_SIZE  (XAE_MTU + VLAN_ETH_HLEN + XAE_TRL_SIZE)
248a3b7a25Sdanborkmann@iogearbox.net #define XAE_MAX_JUMBO_FRAME_SIZE (XAE_JUMBO_MTU + XAE_HDR_SIZE + XAE_TRL_SIZE)
258a3b7a25Sdanborkmann@iogearbox.net 
268a3b7a25Sdanborkmann@iogearbox.net /* Configuration options */
278a3b7a25Sdanborkmann@iogearbox.net 
288a3b7a25Sdanborkmann@iogearbox.net /* Accept all incoming packets. Default: disabled (cleared) */
298a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_PROMISC			(1 << 0)
308a3b7a25Sdanborkmann@iogearbox.net 
318a3b7a25Sdanborkmann@iogearbox.net /* Jumbo frame support for Tx & Rx. Default: disabled (cleared) */
328a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_JUMBO			(1 << 1)
338a3b7a25Sdanborkmann@iogearbox.net 
348a3b7a25Sdanborkmann@iogearbox.net /* VLAN Rx & Tx frame support. Default: disabled (cleared) */
358a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_VLAN				(1 << 2)
368a3b7a25Sdanborkmann@iogearbox.net 
378a3b7a25Sdanborkmann@iogearbox.net /* Enable recognition of flow control frames on Rx. Default: enabled (set) */
388a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FLOW_CONTROL			(1 << 4)
398a3b7a25Sdanborkmann@iogearbox.net 
408a3b7a25Sdanborkmann@iogearbox.net /* Strip FCS and PAD from incoming frames. Note: PAD from VLAN frames is not
41*850a7503SMichal Simek  * stripped. Default: disabled (set)
42*850a7503SMichal Simek  */
438a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FCS_STRIP			(1 << 5)
448a3b7a25Sdanborkmann@iogearbox.net 
458a3b7a25Sdanborkmann@iogearbox.net /* Generate FCS field and add PAD automatically for outgoing frames.
46*850a7503SMichal Simek  * Default: enabled (set)
47*850a7503SMichal Simek  */
488a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FCS_INSERT			(1 << 6)
498a3b7a25Sdanborkmann@iogearbox.net 
508a3b7a25Sdanborkmann@iogearbox.net /* Enable Length/Type error checking for incoming frames. When this option is
518a3b7a25Sdanborkmann@iogearbox.net  * set, the MAC will filter frames that have a mismatched type/length field
528a3b7a25Sdanborkmann@iogearbox.net  * and if XAE_OPTION_REPORT_RXERR is set, the user is notified when these
538a3b7a25Sdanborkmann@iogearbox.net  * types of frames are encountered. When this option is cleared, the MAC will
54*850a7503SMichal Simek  * allow these types of frames to be received. Default: enabled (set)
55*850a7503SMichal Simek  */
568a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_LENTYPE_ERR			(1 << 7)
578a3b7a25Sdanborkmann@iogearbox.net 
588a3b7a25Sdanborkmann@iogearbox.net /* Enable the transmitter. Default: enabled (set) */
598a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_TXEN				(1 << 11)
608a3b7a25Sdanborkmann@iogearbox.net 
618a3b7a25Sdanborkmann@iogearbox.net /*  Enable the receiver. Default: enabled (set) */
628a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_RXEN				(1 << 12)
638a3b7a25Sdanborkmann@iogearbox.net 
648a3b7a25Sdanborkmann@iogearbox.net /*  Default options set when device is initialized or reset */
658a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_DEFAULTS				   \
668a3b7a25Sdanborkmann@iogearbox.net 				(XAE_OPTION_TXEN |	   \
678a3b7a25Sdanborkmann@iogearbox.net 				 XAE_OPTION_FLOW_CONTROL | \
688a3b7a25Sdanborkmann@iogearbox.net 				 XAE_OPTION_RXEN)
698a3b7a25Sdanborkmann@iogearbox.net 
708a3b7a25Sdanborkmann@iogearbox.net /* Axi DMA Register definitions */
718a3b7a25Sdanborkmann@iogearbox.net 
728a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_CR_OFFSET	0x00000000 /* Channel control */
738a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_SR_OFFSET	0x00000004 /* Status */
748a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_CDESC_OFFSET	0x00000008 /* Current descriptor pointer */
758a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_TDESC_OFFSET	0x00000010 /* Tail descriptor pointer */
768a3b7a25Sdanborkmann@iogearbox.net 
778a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_CR_OFFSET	0x00000030 /* Channel control */
788a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_SR_OFFSET	0x00000034 /* Status */
798a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_CDESC_OFFSET	0x00000038 /* Current descriptor pointer */
808a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_TDESC_OFFSET	0x00000040 /* Tail descriptor pointer */
818a3b7a25Sdanborkmann@iogearbox.net 
828a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_CR_RUNSTOP_MASK	0x00000001 /* Start/stop DMA channel */
838a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_CR_RESET_MASK	0x00000004 /* Reset DMA engine */
848a3b7a25Sdanborkmann@iogearbox.net 
858a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_NDESC_OFFSET		0x00 /* Next descriptor pointer */
868a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_BUFA_OFFSET		0x08 /* Buffer address */
878a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_LEN_OFFSET	0x18 /* Control/buffer length */
888a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_OFFSET		0x1C /* Status */
898a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR0_OFFSET		0x20 /* User IP specific word0 */
908a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR1_OFFSET		0x24 /* User IP specific word1 */
918a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR2_OFFSET		0x28 /* User IP specific word2 */
928a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR3_OFFSET		0x2C /* User IP specific word3 */
938a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR4_OFFSET		0x30 /* User IP specific word4 */
948a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_ID_OFFSET		0x34 /* Sw ID */
958a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_STSCNTRL_OFFSET	0x38 /* Whether has stscntrl strm */
968a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_OFFSET	0x3C /* Whether has DRE */
978a3b7a25Sdanborkmann@iogearbox.net 
988a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_SHIFT	8 /* Whether has DRE shift */
998a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_MASK		0xF00 /* Whether has DRE mask */
1008a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_WORDLEN_MASK		0xFF /* Whether has DRE mask */
1018a3b7a25Sdanborkmann@iogearbox.net 
1028a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_LENGTH_MASK	0x007FFFFF /* Requested len */
1038a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXSOF_MASK	0x08000000 /* First tx packet */
1048a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXEOF_MASK	0x04000000 /* Last tx packet */
1058a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_ALL_MASK	0x0C000000 /* All control bits */
1068a3b7a25Sdanborkmann@iogearbox.net 
1078a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DELAY_MASK		0xFF000000 /* Delay timeout counter */
1088a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_COALESCE_MASK		0x00FF0000 /* Coalesce counter */
1098a3b7a25Sdanborkmann@iogearbox.net 
1108a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DELAY_SHIFT		24
1118a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_COALESCE_SHIFT		16
1128a3b7a25Sdanborkmann@iogearbox.net 
1138a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_IOC_MASK		0x00001000 /* Completion intr */
1148a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_DELAY_MASK		0x00002000 /* Delay interrupt */
1158a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_ERROR_MASK		0x00004000 /* Error interrupt */
1168a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_ALL_MASK		0x00007000 /* All interrupts */
1178a3b7a25Sdanborkmann@iogearbox.net 
1188a3b7a25Sdanborkmann@iogearbox.net /* Default TX/RX Threshold and waitbound values for SGDMA mode */
1198a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DFT_TX_THRESHOLD	24
1208a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DFT_TX_WAITBOUND	254
1218a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DFT_RX_THRESHOLD	24
1228a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DFT_RX_WAITBOUND	254
1238a3b7a25Sdanborkmann@iogearbox.net 
1248a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXSOF_MASK	0x08000000 /* First tx packet */
1258a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXEOF_MASK	0x04000000 /* Last tx packet */
1268a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_ALL_MASK	0x0C000000 /* All control bits */
1278a3b7a25Sdanborkmann@iogearbox.net 
1288a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK	0x007FFFFF /* Actual len */
1298a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_COMPLETE_MASK	0x80000000 /* Completed */
1308a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_DEC_ERR_MASK	0x40000000 /* Decode error */
1318a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_SLV_ERR_MASK	0x20000000 /* Slave error */
1328a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_INT_ERR_MASK	0x10000000 /* Internal err */
1338a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ALL_ERR_MASK	0x70000000 /* All errors */
1348a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_RXSOF_MASK	0x08000000 /* First rx pkt */
1358a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_RXEOF_MASK	0x04000000 /* Last rx pkt */
1368a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ALL_MASK		0xFC000000 /* All status bits */
1378a3b7a25Sdanborkmann@iogearbox.net 
1388a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_MINIMUM_ALIGNMENT	0x40
1398a3b7a25Sdanborkmann@iogearbox.net 
1408a3b7a25Sdanborkmann@iogearbox.net /* Axi Ethernet registers definition */
1418a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_OFFSET		0x00000000 /* Reset and Address filter */
1428a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPF_OFFSET		0x00000004 /* Tx Pause Frame */
1438a3b7a25Sdanborkmann@iogearbox.net #define XAE_IFGP_OFFSET		0x00000008 /* Tx Inter-frame gap adjustment*/
1448a3b7a25Sdanborkmann@iogearbox.net #define XAE_IS_OFFSET		0x0000000C /* Interrupt status */
1458a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_OFFSET		0x00000010 /* Interrupt pending */
1468a3b7a25Sdanborkmann@iogearbox.net #define XAE_IE_OFFSET		0x00000014 /* Interrupt enable */
1478a3b7a25Sdanborkmann@iogearbox.net #define XAE_TTAG_OFFSET		0x00000018 /* Tx VLAN TAG */
1488a3b7a25Sdanborkmann@iogearbox.net #define XAE_RTAG_OFFSET		0x0000001C /* Rx VLAN TAG */
1498a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAWL_OFFSET		0x00000020 /* Unicast address word lower */
1508a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAWU_OFFSET		0x00000024 /* Unicast address word upper */
1518a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID0_OFFSET	0x00000028 /* VLAN TPID0 register */
1528a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID1_OFFSET	0x0000002C /* VLAN TPID1 register */
1538a3b7a25Sdanborkmann@iogearbox.net #define XAE_PPST_OFFSET		0x00000030 /* PCS PMA Soft Temac Status Reg */
1548a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW0_OFFSET		0x00000400 /* Rx Configuration Word 0 */
1558a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_OFFSET		0x00000404 /* Rx Configuration Word 1 */
1568a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_OFFSET		0x00000408 /* Tx Configuration */
1578a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_OFFSET		0x0000040C /* Flow Control Configuration */
1588a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_OFFSET		0x00000410 /* EMAC mode configuration */
1598a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_OFFSET		0x00000414 /* RGMII/SGMII configuration */
1608a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_OFFSET	0x00000500 /* MII Management Config */
1618a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OFFSET	0x00000504 /* MII Management Control */
1628a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MWD_OFFSET	0x00000508 /* MII Management Write Data */
1638a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MRD_OFFSET	0x0000050C /* MII Management Read Data */
1648a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MIS_OFFSET	0x00000600 /* MII Management Interrupt Status */
165*850a7503SMichal Simek /* MII Mgmt Interrupt Pending register offset */
166*850a7503SMichal Simek #define XAE_MDIO_MIP_OFFSET	0x00000620
167*850a7503SMichal Simek /* MII Management Interrupt Enable register offset */
168*850a7503SMichal Simek #define XAE_MDIO_MIE_OFFSET	0x00000640
169*850a7503SMichal Simek /* MII Management Interrupt Clear register offset. */
170*850a7503SMichal Simek #define XAE_MDIO_MIC_OFFSET	0x00000660
1718a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAW0_OFFSET		0x00000700 /* Unicast address word 0 */
1728a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAW1_OFFSET		0x00000704 /* Unicast address word 1 */
1738a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_OFFSET		0x00000708 /* Filter Mask Index */
1748a3b7a25Sdanborkmann@iogearbox.net #define XAE_AF0_OFFSET		0x00000710 /* Address Filter 0 */
1758a3b7a25Sdanborkmann@iogearbox.net #define XAE_AF1_OFFSET		0x00000714 /* Address Filter 1 */
1768a3b7a25Sdanborkmann@iogearbox.net 
1778a3b7a25Sdanborkmann@iogearbox.net #define XAE_TX_VLAN_DATA_OFFSET 0x00004000 /* TX VLAN data table address */
1788a3b7a25Sdanborkmann@iogearbox.net #define XAE_RX_VLAN_DATA_OFFSET 0x00008000 /* RX VLAN data table address */
1798a3b7a25Sdanborkmann@iogearbox.net #define XAE_MCAST_TABLE_OFFSET	0x00020000 /* Multicast table address */
1808a3b7a25Sdanborkmann@iogearbox.net 
1818a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet RAF register */
182*850a7503SMichal Simek /* Reject receive multicast destination address */
183*850a7503SMichal Simek #define XAE_RAF_MCSTREJ_MASK		0x00000002
184*850a7503SMichal Simek /* Reject receive broadcast destination address */
185*850a7503SMichal Simek #define XAE_RAF_BCSTREJ_MASK		0x00000004
1868a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVTAGMODE_MASK		0x00000018 /* Tx VLAN TAG mode */
1878a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVTAGMODE_MASK		0x00000060 /* Rx VLAN TAG mode */
1888a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVSTRPMODE_MASK	0x00000180 /* Tx VLAN STRIP mode */
1898a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVSTRPMODE_MASK	0x00000600 /* Rx VLAN STRIP mode */
1908a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_NEWFNCENBL_MASK		0x00000800 /* New function mode */
191*850a7503SMichal Simek /* Exteneded Multicast Filtering mode */
192*850a7503SMichal Simek #define XAE_RAF_EMULTIFLTRENBL_MASK	0x00001000
1938a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_STATSRST_MASK		0x00002000 /* Stats. Counter Reset */
1948a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXBADFRMEN_MASK		0x00004000 /* Recv Bad Frame Enable */
1958a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVTAGMODE_SHIFT	3 /* Tx Tag mode shift bits */
1968a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVTAGMODE_SHIFT	5 /* Rx Tag mode shift bits */
1978a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVSTRPMODE_SHIFT	7 /* Tx strip mode shift bits*/
1988a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVSTRPMODE_SHIFT	9 /* Rx Strip mode shift bits*/
1998a3b7a25Sdanborkmann@iogearbox.net 
2008a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet TPF and IFGP registers */
2018a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPF_TPFV_MASK		0x0000FFFF /* Tx pause frame value */
202*850a7503SMichal Simek /* Transmit inter-frame gap adjustment value */
203*850a7503SMichal Simek #define XAE_IFGP0_IFGP_MASK		0x0000007F
2048a3b7a25Sdanborkmann@iogearbox.net 
2058a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet IS, IE and IP registers, Same masks apply
206*850a7503SMichal Simek  * for all 3 registers.
207*850a7503SMichal Simek  */
208*850a7503SMichal Simek /* Hard register access complete */
209*850a7503SMichal Simek #define XAE_INT_HARDACSCMPLT_MASK	0x00000001
210*850a7503SMichal Simek /* Auto negotiation complete */
211*850a7503SMichal Simek #define XAE_INT_AUTONEG_MASK		0x00000002
2128a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXCMPIT_MASK		0x00000004 /* Rx complete */
2138a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXRJECT_MASK		0x00000008 /* Rx frame rejected */
2148a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXFIFOOVR_MASK		0x00000010 /* Rx fifo overrun */
2158a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_TXCMPIT_MASK		0x00000020 /* Tx complete */
2168a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXDCMLOCK_MASK		0x00000040 /* Rx Dcm Lock */
2178a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_MGTRDY_MASK		0x00000080 /* MGT clock Lock */
2188a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_PHYRSTCMPLT_MASK	0x00000100 /* Phy Reset complete */
2198a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_ALL_MASK		0x0000003F /* All the ints */
2208a3b7a25Sdanborkmann@iogearbox.net 
221*850a7503SMichal Simek /* INT bits that indicate receive errors */
2228a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RECV_ERROR_MASK				\
223*850a7503SMichal Simek 	(XAE_INT_RXRJECT_MASK | XAE_INT_RXFIFOOVR_MASK)
2248a3b7a25Sdanborkmann@iogearbox.net 
2258a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet VLAN TPID Word 0 register */
2268a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_0_MASK		0x0000FFFF /* TPID 0 */
2278a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_1_MASK		0xFFFF0000 /* TPID 1 */
2288a3b7a25Sdanborkmann@iogearbox.net 
2298a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet VLAN TPID Word 1 register */
2308a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_2_MASK		0x0000FFFF /* TPID 0 */
2318a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_3_MASK		0xFFFF0000 /* TPID 1 */
2328a3b7a25Sdanborkmann@iogearbox.net 
2338a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet RCW1 register */
2348a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_RST_MASK	0x80000000 /* Reset */
2358a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_JUM_MASK	0x40000000 /* Jumbo frame enable */
236*850a7503SMichal Simek /* In-Band FCS enable (FCS not stripped) */
237*850a7503SMichal Simek #define XAE_RCW1_FCS_MASK	0x20000000
2388a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_RX_MASK	0x10000000 /* Receiver enable */
2398a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_VLAN_MASK	0x08000000 /* VLAN frame enable */
240*850a7503SMichal Simek /* Length/type field valid check disable */
241*850a7503SMichal Simek #define XAE_RCW1_LT_DIS_MASK	0x02000000
242*850a7503SMichal Simek /* Control frame Length check disable */
243*850a7503SMichal Simek #define XAE_RCW1_CL_DIS_MASK	0x01000000
244*850a7503SMichal Simek /* Pause frame source address bits [47:32]. Bits [31:0] are
245*850a7503SMichal Simek  * stored in register RCW0
246*850a7503SMichal Simek  */
247*850a7503SMichal Simek #define XAE_RCW1_PAUSEADDR_MASK 0x0000FFFF
2488a3b7a25Sdanborkmann@iogearbox.net 
2498a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet TC register */
2508a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_RST_MASK		0x80000000 /* Reset */
2518a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_JUM_MASK		0x40000000 /* Jumbo frame enable */
252*850a7503SMichal Simek /* In-Band FCS enable (FCS not generated) */
253*850a7503SMichal Simek #define XAE_TC_FCS_MASK		0x20000000
2548a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_TX_MASK		0x10000000 /* Transmitter enable */
2558a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_VLAN_MASK	0x08000000 /* VLAN frame enable */
256*850a7503SMichal Simek /* Inter-frame gap adjustment enable */
257*850a7503SMichal Simek #define XAE_TC_IFG_MASK		0x02000000
2588a3b7a25Sdanborkmann@iogearbox.net 
2598a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet FCC register */
2608a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_FCRX_MASK	0x20000000 /* Rx flow control enable */
2618a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_FCTX_MASK	0x40000000 /* Tx flow control enable */
2628a3b7a25Sdanborkmann@iogearbox.net 
2638a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet EMMC register */
2648a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPEED_MASK	0xC0000000 /* Link speed */
2658a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_RGMII_MASK	0x20000000 /* RGMII mode enable */
2668a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_SGMII_MASK	0x10000000 /* SGMII mode enable */
2678a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_GPCS_MASK	0x08000000 /* 1000BaseX mode enable */
2688a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_HOST_MASK	0x04000000 /* Host interface enable */
2698a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_TX16BIT	0x02000000 /* 16 bit Tx client enable */
2708a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_RX16BIT	0x01000000 /* 16 bit Rx client enable */
2718a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_10	0x00000000 /* Link Speed mask for 10 Mbit */
2728a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_100	0x40000000 /* Link Speed mask for 100 Mbit */
2738a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_1000	0x80000000 /* Link Speed mask for 1000 Mbit */
2748a3b7a25Sdanborkmann@iogearbox.net 
2758a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet PHYC register */
2768a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGMIILINKSPEED_MASK	0xC0000000 /* SGMII link speed mask*/
2778a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIILINKSPEED_MASK	0x0000000C /* RGMII link speed */
2788a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIIHD_MASK		0x00000002 /* RGMII Half-duplex */
2798a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIILINK_MASK		0x00000001 /* RGMII link status */
2808a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_10		0x00000000 /* RGMII link 10 Mbit */
2818a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_100		0x00000004 /* RGMII link 100 Mbit */
2828a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_1000		0x00000008 /* RGMII link 1000 Mbit */
2838a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_10		0x00000000 /* SGMII link 10 Mbit */
2848a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_100		0x40000000 /* SGMII link 100 Mbit */
2858a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_1000		0x80000000 /* SGMII link 1000 Mbit */
2868a3b7a25Sdanborkmann@iogearbox.net 
2878a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MC register */
2888a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_MDIOEN_MASK		0x00000040 /* MII management enable */
2898a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_CLOCK_DIVIDE_MAX	0x3F	   /* Maximum MDIO divisor */
2908a3b7a25Sdanborkmann@iogearbox.net 
2918a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MCR register */
2928a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_PHYAD_MASK		0x1F000000 /* Phy Address Mask */
2938a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_PHYAD_SHIFT	24	   /* Phy Address Shift */
2948a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_REGAD_MASK		0x001F0000 /* Reg Address Mask */
2958a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_REGAD_SHIFT	16	   /* Reg Address Shift */
2968a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_MASK		0x0000C000 /* Operation Code Mask */
2978a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_SHIFT		13	   /* Operation Code Shift */
2988a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_READ_MASK	0x00008000 /* Op Code Read Mask */
2998a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_WRITE_MASK	0x00004000 /* Op Code Write Mask */
3008a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_INITIATE_MASK	0x00000800 /* Ready Mask */
3018a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_READY_MASK		0x00000080 /* Ready Mask */
3028a3b7a25Sdanborkmann@iogearbox.net 
3038a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MIS, MIP, MIE, MIC registers */
3048a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_INT_MIIM_RDY_MASK	0x00000001 /* MIIM Interrupt */
3058a3b7a25Sdanborkmann@iogearbox.net 
3068a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet UAW1 register */
307*850a7503SMichal Simek /* Station address bits [47:32]; Station address
308*850a7503SMichal Simek  * bits [31:0] are stored in register UAW0
309*850a7503SMichal Simek  */
310*850a7503SMichal Simek #define XAE_UAW1_UNICASTADDR_MASK	0x0000FFFF
3118a3b7a25Sdanborkmann@iogearbox.net 
3128a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet FMI register */
3138a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_PM_MASK			0x80000000 /* Promis. mode enable */
3148a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_IND_MASK		0x00000003 /* Index Mask */
3158a3b7a25Sdanborkmann@iogearbox.net 
3168a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_DIV_DFT		29 /* Default MDIO clock divisor */
3178a3b7a25Sdanborkmann@iogearbox.net 
3188a3b7a25Sdanborkmann@iogearbox.net /* Defines for different options for C_PHY_TYPE parameter in Axi Ethernet IP */
3198a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_MII		0
3208a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_GMII		1
3218a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_RGMII_1_3		2
3228a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_RGMII_2_0		3
3238a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_SGMII		4
3248a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_1000BASE_X		5
3258a3b7a25Sdanborkmann@iogearbox.net 
326*850a7503SMichal Simek  /* Total number of entries in the hardware multicast table. */
327*850a7503SMichal Simek #define XAE_MULTICAST_CAM_TABLE_NUM	4
3288a3b7a25Sdanborkmann@iogearbox.net 
3298a3b7a25Sdanborkmann@iogearbox.net /* Axi Ethernet Synthesis features */
3308a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_PARTIAL_RX_CSUM	(1 << 0)
3318a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_PARTIAL_TX_CSUM	(1 << 1)
3328a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_FULL_RX_CSUM	(1 << 2)
3338a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_FULL_TX_CSUM	(1 << 3)
3348a3b7a25Sdanborkmann@iogearbox.net 
3358a3b7a25Sdanborkmann@iogearbox.net #define XAE_NO_CSUM_OFFLOAD		0
3368a3b7a25Sdanborkmann@iogearbox.net 
3378a3b7a25Sdanborkmann@iogearbox.net #define XAE_FULL_CSUM_STATUS_MASK	0x00000038
3388a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_UDP_CSUM_VALIDATED	0x00000003
3398a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_TCP_CSUM_VALIDATED	0x00000002
3408a3b7a25Sdanborkmann@iogearbox.net 
3418a3b7a25Sdanborkmann@iogearbox.net #define DELAY_OF_ONE_MILLISEC		1000
3428a3b7a25Sdanborkmann@iogearbox.net 
3438a3b7a25Sdanborkmann@iogearbox.net /**
3448a3b7a25Sdanborkmann@iogearbox.net  * struct axidma_bd - Axi Dma buffer descriptor layout
3458a3b7a25Sdanborkmann@iogearbox.net  * @next:         MM2S/S2MM Next Descriptor Pointer
3468a3b7a25Sdanborkmann@iogearbox.net  * @reserved1:    Reserved and not used
3478a3b7a25Sdanborkmann@iogearbox.net  * @phys:         MM2S/S2MM Buffer Address
3488a3b7a25Sdanborkmann@iogearbox.net  * @reserved2:    Reserved and not used
3498a3b7a25Sdanborkmann@iogearbox.net  * @reserved3:    Reserved and not used
3508a3b7a25Sdanborkmann@iogearbox.net  * @reserved4:    Reserved and not used
3518a3b7a25Sdanborkmann@iogearbox.net  * @cntrl:        MM2S/S2MM Control value
3528a3b7a25Sdanborkmann@iogearbox.net  * @status:       MM2S/S2MM Status value
3538a3b7a25Sdanborkmann@iogearbox.net  * @app0:         MM2S/S2MM User Application Field 0.
3548a3b7a25Sdanborkmann@iogearbox.net  * @app1:         MM2S/S2MM User Application Field 1.
3558a3b7a25Sdanborkmann@iogearbox.net  * @app2:         MM2S/S2MM User Application Field 2.
3568a3b7a25Sdanborkmann@iogearbox.net  * @app3:         MM2S/S2MM User Application Field 3.
3578a3b7a25Sdanborkmann@iogearbox.net  * @app4:         MM2S/S2MM User Application Field 4.
3588a3b7a25Sdanborkmann@iogearbox.net  * @sw_id_offset: MM2S/S2MM Sw ID
3598a3b7a25Sdanborkmann@iogearbox.net  * @reserved5:    Reserved and not used
3608a3b7a25Sdanborkmann@iogearbox.net  * @reserved6:    Reserved and not used
3618a3b7a25Sdanborkmann@iogearbox.net  */
3628a3b7a25Sdanborkmann@iogearbox.net struct axidma_bd {
3638a3b7a25Sdanborkmann@iogearbox.net 	u32 next;	/* Physical address of next buffer descriptor */
3648a3b7a25Sdanborkmann@iogearbox.net 	u32 reserved1;
3658a3b7a25Sdanborkmann@iogearbox.net 	u32 phys;
3668a3b7a25Sdanborkmann@iogearbox.net 	u32 reserved2;
3678a3b7a25Sdanborkmann@iogearbox.net 	u32 reserved3;
3688a3b7a25Sdanborkmann@iogearbox.net 	u32 reserved4;
3698a3b7a25Sdanborkmann@iogearbox.net 	u32 cntrl;
3708a3b7a25Sdanborkmann@iogearbox.net 	u32 status;
3718a3b7a25Sdanborkmann@iogearbox.net 	u32 app0;
3728a3b7a25Sdanborkmann@iogearbox.net 	u32 app1;	/* TX start << 16 | insert */
3738a3b7a25Sdanborkmann@iogearbox.net 	u32 app2;	/* TX csum seed */
3748a3b7a25Sdanborkmann@iogearbox.net 	u32 app3;
3758a3b7a25Sdanborkmann@iogearbox.net 	u32 app4;
3768a3b7a25Sdanborkmann@iogearbox.net 	u32 sw_id_offset;
3778a3b7a25Sdanborkmann@iogearbox.net 	u32 reserved5;
3788a3b7a25Sdanborkmann@iogearbox.net 	u32 reserved6;
3798a3b7a25Sdanborkmann@iogearbox.net };
3808a3b7a25Sdanborkmann@iogearbox.net 
3818a3b7a25Sdanborkmann@iogearbox.net /**
3828a3b7a25Sdanborkmann@iogearbox.net  * struct axienet_local - axienet private per device data
3838a3b7a25Sdanborkmann@iogearbox.net  * @ndev:	Pointer for net_device to which it will be attached.
3848a3b7a25Sdanborkmann@iogearbox.net  * @dev:	Pointer to device structure
3858a3b7a25Sdanborkmann@iogearbox.net  * @phy_dev:	Pointer to PHY device structure attached to the axienet_local
3868a3b7a25Sdanborkmann@iogearbox.net  * @phy_node:	Pointer to device node structure
3878a3b7a25Sdanborkmann@iogearbox.net  * @mii_bus:	Pointer to MII bus structure
3888a3b7a25Sdanborkmann@iogearbox.net  * @mdio_irqs:	IRQs table for MDIO bus required in mii_bus structure
3898a3b7a25Sdanborkmann@iogearbox.net  * @regs:	Base address for the axienet_local device address space
3908a3b7a25Sdanborkmann@iogearbox.net  * @dma_regs:	Base address for the axidma device address space
3918a3b7a25Sdanborkmann@iogearbox.net  * @dma_err_tasklet: Tasklet structure to process Axi DMA errors
3928a3b7a25Sdanborkmann@iogearbox.net  * @tx_irq:	Axidma TX IRQ number
3938a3b7a25Sdanborkmann@iogearbox.net  * @rx_irq:	Axidma RX IRQ number
3948a3b7a25Sdanborkmann@iogearbox.net  * @phy_type:	Phy type to identify between MII/GMII/RGMII/SGMII/1000 Base-X
3958a3b7a25Sdanborkmann@iogearbox.net  * @options:	AxiEthernet option word
3968a3b7a25Sdanborkmann@iogearbox.net  * @last_link:	Phy link state in which the PHY was negotiated earlier
3978a3b7a25Sdanborkmann@iogearbox.net  * @features:	Stores the extended features supported by the axienet hw
3988a3b7a25Sdanborkmann@iogearbox.net  * @tx_bd_v:	Virtual address of the TX buffer descriptor ring
3998a3b7a25Sdanborkmann@iogearbox.net  * @tx_bd_p:	Physical address(start address) of the TX buffer descr. ring
4008a3b7a25Sdanborkmann@iogearbox.net  * @rx_bd_v:	Virtual address of the RX buffer descriptor ring
4018a3b7a25Sdanborkmann@iogearbox.net  * @rx_bd_p:	Physical address(start address) of the RX buffer descr. ring
4028a3b7a25Sdanborkmann@iogearbox.net  * @tx_bd_ci:	Stores the index of the Tx buffer descriptor in the ring being
4038a3b7a25Sdanborkmann@iogearbox.net  *		accessed currently. Used while alloc. BDs before a TX starts
4048a3b7a25Sdanborkmann@iogearbox.net  * @tx_bd_tail:	Stores the index of the Tx buffer descriptor in the ring being
4058a3b7a25Sdanborkmann@iogearbox.net  *		accessed currently. Used while processing BDs after the TX
4068a3b7a25Sdanborkmann@iogearbox.net  *		completed.
4078a3b7a25Sdanborkmann@iogearbox.net  * @rx_bd_ci:	Stores the index of the Rx buffer descriptor in the ring being
4088a3b7a25Sdanborkmann@iogearbox.net  *		accessed currently.
4098a3b7a25Sdanborkmann@iogearbox.net  * @max_frm_size: Stores the maximum size of the frame that can be that
4108a3b7a25Sdanborkmann@iogearbox.net  *		  Txed/Rxed in the existing hardware. If jumbo option is
4118a3b7a25Sdanborkmann@iogearbox.net  *		  supported, the maximum frame size would be 9k. Else it is
4128a3b7a25Sdanborkmann@iogearbox.net  *		  1522 bytes (assuming support for basic VLAN)
413f080a8c3SSrikanth Thokala  * @rxmem:	Stores rx memory size for jumbo frame handling.
4148a3b7a25Sdanborkmann@iogearbox.net  */
4158a3b7a25Sdanborkmann@iogearbox.net struct axienet_local {
4168a3b7a25Sdanborkmann@iogearbox.net 	struct net_device *ndev;
4178a3b7a25Sdanborkmann@iogearbox.net 	struct device *dev;
4188a3b7a25Sdanborkmann@iogearbox.net 
4198a3b7a25Sdanborkmann@iogearbox.net 	/* Connection to PHY device */
4208a3b7a25Sdanborkmann@iogearbox.net 	struct phy_device *phy_dev;	/* Pointer to PHY device */
4218a3b7a25Sdanborkmann@iogearbox.net 	struct device_node *phy_node;
4228a3b7a25Sdanborkmann@iogearbox.net 
4238a3b7a25Sdanborkmann@iogearbox.net 	/* MDIO bus data */
4248a3b7a25Sdanborkmann@iogearbox.net 	struct mii_bus *mii_bus;	/* MII bus reference */
4258a3b7a25Sdanborkmann@iogearbox.net 	int mdio_irqs[PHY_MAX_ADDR];	/* IRQs table for MDIO bus */
4268a3b7a25Sdanborkmann@iogearbox.net 
4278a3b7a25Sdanborkmann@iogearbox.net 	/* IO registers, dma functions and IRQs */
4288a3b7a25Sdanborkmann@iogearbox.net 	void __iomem *regs;
4298a3b7a25Sdanborkmann@iogearbox.net 	void __iomem *dma_regs;
4308a3b7a25Sdanborkmann@iogearbox.net 
4318a3b7a25Sdanborkmann@iogearbox.net 	struct tasklet_struct dma_err_tasklet;
4328a3b7a25Sdanborkmann@iogearbox.net 
4338a3b7a25Sdanborkmann@iogearbox.net 	int tx_irq;
4348a3b7a25Sdanborkmann@iogearbox.net 	int rx_irq;
4358a3b7a25Sdanborkmann@iogearbox.net 	u32 phy_type;
4368a3b7a25Sdanborkmann@iogearbox.net 
4378a3b7a25Sdanborkmann@iogearbox.net 	u32 options;			/* Current options word */
4388a3b7a25Sdanborkmann@iogearbox.net 	u32 last_link;
4398a3b7a25Sdanborkmann@iogearbox.net 	u32 features;
4408a3b7a25Sdanborkmann@iogearbox.net 
4418a3b7a25Sdanborkmann@iogearbox.net 	/* Buffer descriptors */
4428a3b7a25Sdanborkmann@iogearbox.net 	struct axidma_bd *tx_bd_v;
4438a3b7a25Sdanborkmann@iogearbox.net 	dma_addr_t tx_bd_p;
4448a3b7a25Sdanborkmann@iogearbox.net 	struct axidma_bd *rx_bd_v;
4458a3b7a25Sdanborkmann@iogearbox.net 	dma_addr_t rx_bd_p;
4468a3b7a25Sdanborkmann@iogearbox.net 	u32 tx_bd_ci;
4478a3b7a25Sdanborkmann@iogearbox.net 	u32 tx_bd_tail;
4488a3b7a25Sdanborkmann@iogearbox.net 	u32 rx_bd_ci;
4498a3b7a25Sdanborkmann@iogearbox.net 
4508a3b7a25Sdanborkmann@iogearbox.net 	u32 max_frm_size;
451f080a8c3SSrikanth Thokala 	u32 rxmem;
4528a3b7a25Sdanborkmann@iogearbox.net 
4538a3b7a25Sdanborkmann@iogearbox.net 	int csum_offload_on_tx_path;
4548a3b7a25Sdanborkmann@iogearbox.net 	int csum_offload_on_rx_path;
4558a3b7a25Sdanborkmann@iogearbox.net 
4568a3b7a25Sdanborkmann@iogearbox.net 	u32 coalesce_count_rx;
4578a3b7a25Sdanborkmann@iogearbox.net 	u32 coalesce_count_tx;
4588a3b7a25Sdanborkmann@iogearbox.net };
4598a3b7a25Sdanborkmann@iogearbox.net 
4608a3b7a25Sdanborkmann@iogearbox.net /**
4618a3b7a25Sdanborkmann@iogearbox.net  * struct axiethernet_option - Used to set axi ethernet hardware options
4628a3b7a25Sdanborkmann@iogearbox.net  * @opt:	Option to be set.
4638a3b7a25Sdanborkmann@iogearbox.net  * @reg:	Register offset to be written for setting the option
4648a3b7a25Sdanborkmann@iogearbox.net  * @m_or:	Mask to be ORed for setting the option in the register
4658a3b7a25Sdanborkmann@iogearbox.net  */
4668a3b7a25Sdanborkmann@iogearbox.net struct axienet_option {
4678a3b7a25Sdanborkmann@iogearbox.net 	u32 opt;
4688a3b7a25Sdanborkmann@iogearbox.net 	u32 reg;
4698a3b7a25Sdanborkmann@iogearbox.net 	u32 m_or;
4708a3b7a25Sdanborkmann@iogearbox.net };
4718a3b7a25Sdanborkmann@iogearbox.net 
4728a3b7a25Sdanborkmann@iogearbox.net /**
4738a3b7a25Sdanborkmann@iogearbox.net  * axienet_ior - Memory mapped Axi Ethernet register read
4748a3b7a25Sdanborkmann@iogearbox.net  * @lp:         Pointer to axienet local structure
4758a3b7a25Sdanborkmann@iogearbox.net  * @offset:     Address offset from the base address of Axi Ethernet core
4768a3b7a25Sdanborkmann@iogearbox.net  *
4778a3b7a25Sdanborkmann@iogearbox.net  * returns: The contents of the Axi Ethernet register
4788a3b7a25Sdanborkmann@iogearbox.net  *
4798a3b7a25Sdanborkmann@iogearbox.net  * This function returns the contents of the corresponding register.
4808a3b7a25Sdanborkmann@iogearbox.net  */
4818a3b7a25Sdanborkmann@iogearbox.net static inline u32 axienet_ior(struct axienet_local *lp, off_t offset)
4828a3b7a25Sdanborkmann@iogearbox.net {
4838a3b7a25Sdanborkmann@iogearbox.net 	return in_be32(lp->regs + offset);
4848a3b7a25Sdanborkmann@iogearbox.net }
4858a3b7a25Sdanborkmann@iogearbox.net 
4868a3b7a25Sdanborkmann@iogearbox.net /**
4878a3b7a25Sdanborkmann@iogearbox.net  * axienet_iow - Memory mapped Axi Ethernet register write
4888a3b7a25Sdanborkmann@iogearbox.net  * @lp:         Pointer to axienet local structure
4898a3b7a25Sdanborkmann@iogearbox.net  * @offset:     Address offset from the base address of Axi Ethernet core
4908a3b7a25Sdanborkmann@iogearbox.net  * @value:      Value to be written into the Axi Ethernet register
4918a3b7a25Sdanborkmann@iogearbox.net  *
4928a3b7a25Sdanborkmann@iogearbox.net  * This function writes the desired value into the corresponding Axi Ethernet
4938a3b7a25Sdanborkmann@iogearbox.net  * register.
4948a3b7a25Sdanborkmann@iogearbox.net  */
4958a3b7a25Sdanborkmann@iogearbox.net static inline void axienet_iow(struct axienet_local *lp, off_t offset,
4968a3b7a25Sdanborkmann@iogearbox.net 			       u32 value)
4978a3b7a25Sdanborkmann@iogearbox.net {
4988a3b7a25Sdanborkmann@iogearbox.net 	out_be32((lp->regs + offset), value);
4998a3b7a25Sdanborkmann@iogearbox.net }
5008a3b7a25Sdanborkmann@iogearbox.net 
5018a3b7a25Sdanborkmann@iogearbox.net /* Function prototypes visible in xilinx_axienet_mdio.c for other files */
5028a3b7a25Sdanborkmann@iogearbox.net int axienet_mdio_setup(struct axienet_local *lp, struct device_node *np);
5038a3b7a25Sdanborkmann@iogearbox.net int axienet_mdio_wait_until_ready(struct axienet_local *lp);
5048a3b7a25Sdanborkmann@iogearbox.net void axienet_mdio_teardown(struct axienet_local *lp);
5058a3b7a25Sdanborkmann@iogearbox.net 
5068a3b7a25Sdanborkmann@iogearbox.net #endif /* XILINX_AXI_ENET_H */
507