xref: /linux/drivers/net/ethernet/xilinx/xilinx_axienet.h (revision 5f7b84151a89f6f3a8d1db4db2bc4f5b270d66ee)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
28a3b7a25Sdanborkmann@iogearbox.net /*
38a3b7a25Sdanborkmann@iogearbox.net  * Definitions for Xilinx Axi Ethernet device driver.
48a3b7a25Sdanborkmann@iogearbox.net  *
58a3b7a25Sdanborkmann@iogearbox.net  * Copyright (c) 2009 Secret Lab Technologies, Ltd.
659a54f30SMichal Simek  * Copyright (c) 2010 - 2012 Xilinx, Inc. All rights reserved.
78a3b7a25Sdanborkmann@iogearbox.net  */
88a3b7a25Sdanborkmann@iogearbox.net 
98a3b7a25Sdanborkmann@iogearbox.net #ifndef XILINX_AXIENET_H
108a3b7a25Sdanborkmann@iogearbox.net #define XILINX_AXIENET_H
118a3b7a25Sdanborkmann@iogearbox.net 
128a3b7a25Sdanborkmann@iogearbox.net #include <linux/netdevice.h>
138a3b7a25Sdanborkmann@iogearbox.net #include <linux/spinlock.h>
148a3b7a25Sdanborkmann@iogearbox.net #include <linux/interrupt.h>
15f080a8c3SSrikanth Thokala #include <linux/if_vlan.h>
16f5203a3dSRobert Hancock #include <linux/phylink.h>
178a3b7a25Sdanborkmann@iogearbox.net 
188a3b7a25Sdanborkmann@iogearbox.net /* Packet size info */
198a3b7a25Sdanborkmann@iogearbox.net #define XAE_HDR_SIZE			14 /* Size of Ethernet header */
208a3b7a25Sdanborkmann@iogearbox.net #define XAE_TRL_SIZE			 4 /* Size of Ethernet trailer (FCS) */
218a3b7a25Sdanborkmann@iogearbox.net #define XAE_MTU			      1500 /* Max MTU of an Ethernet frame */
228a3b7a25Sdanborkmann@iogearbox.net #define XAE_JUMBO_MTU		      9000 /* Max MTU of a jumbo Eth. frame */
238a3b7a25Sdanborkmann@iogearbox.net 
248a3b7a25Sdanborkmann@iogearbox.net #define XAE_MAX_FRAME_SIZE	 (XAE_MTU + XAE_HDR_SIZE + XAE_TRL_SIZE)
25f080a8c3SSrikanth Thokala #define XAE_MAX_VLAN_FRAME_SIZE  (XAE_MTU + VLAN_ETH_HLEN + XAE_TRL_SIZE)
268a3b7a25Sdanborkmann@iogearbox.net #define XAE_MAX_JUMBO_FRAME_SIZE (XAE_JUMBO_MTU + XAE_HDR_SIZE + XAE_TRL_SIZE)
278a3b7a25Sdanborkmann@iogearbox.net 
288a3b7a25Sdanborkmann@iogearbox.net /* Configuration options */
298a3b7a25Sdanborkmann@iogearbox.net 
308a3b7a25Sdanborkmann@iogearbox.net /* Accept all incoming packets. Default: disabled (cleared) */
318a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_PROMISC			(1 << 0)
328a3b7a25Sdanborkmann@iogearbox.net 
338a3b7a25Sdanborkmann@iogearbox.net /* Jumbo frame support for Tx & Rx. Default: disabled (cleared) */
348a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_JUMBO			(1 << 1)
358a3b7a25Sdanborkmann@iogearbox.net 
368a3b7a25Sdanborkmann@iogearbox.net /* VLAN Rx & Tx frame support. Default: disabled (cleared) */
378a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_VLAN				(1 << 2)
388a3b7a25Sdanborkmann@iogearbox.net 
398a3b7a25Sdanborkmann@iogearbox.net /* Enable recognition of flow control frames on Rx. Default: enabled (set) */
408a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FLOW_CONTROL			(1 << 4)
418a3b7a25Sdanborkmann@iogearbox.net 
428a3b7a25Sdanborkmann@iogearbox.net /* Strip FCS and PAD from incoming frames. Note: PAD from VLAN frames is not
43850a7503SMichal Simek  * stripped. Default: disabled (set)
44850a7503SMichal Simek  */
458a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FCS_STRIP			(1 << 5)
468a3b7a25Sdanborkmann@iogearbox.net 
478a3b7a25Sdanborkmann@iogearbox.net /* Generate FCS field and add PAD automatically for outgoing frames.
48850a7503SMichal Simek  * Default: enabled (set)
49850a7503SMichal Simek  */
508a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FCS_INSERT			(1 << 6)
518a3b7a25Sdanborkmann@iogearbox.net 
528a3b7a25Sdanborkmann@iogearbox.net /* Enable Length/Type error checking for incoming frames. When this option is
538a3b7a25Sdanborkmann@iogearbox.net  * set, the MAC will filter frames that have a mismatched type/length field
548a3b7a25Sdanborkmann@iogearbox.net  * and if XAE_OPTION_REPORT_RXERR is set, the user is notified when these
558a3b7a25Sdanborkmann@iogearbox.net  * types of frames are encountered. When this option is cleared, the MAC will
56850a7503SMichal Simek  * allow these types of frames to be received. Default: enabled (set)
57850a7503SMichal Simek  */
588a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_LENTYPE_ERR			(1 << 7)
598a3b7a25Sdanborkmann@iogearbox.net 
608a3b7a25Sdanborkmann@iogearbox.net /* Enable the transmitter. Default: enabled (set) */
618a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_TXEN				(1 << 11)
628a3b7a25Sdanborkmann@iogearbox.net 
638a3b7a25Sdanborkmann@iogearbox.net /*  Enable the receiver. Default: enabled (set) */
648a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_RXEN				(1 << 12)
658a3b7a25Sdanborkmann@iogearbox.net 
668a3b7a25Sdanborkmann@iogearbox.net /*  Default options set when device is initialized or reset */
678a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_DEFAULTS				   \
688a3b7a25Sdanborkmann@iogearbox.net 				(XAE_OPTION_TXEN |	   \
698a3b7a25Sdanborkmann@iogearbox.net 				 XAE_OPTION_FLOW_CONTROL | \
708a3b7a25Sdanborkmann@iogearbox.net 				 XAE_OPTION_RXEN)
718a3b7a25Sdanborkmann@iogearbox.net 
728a3b7a25Sdanborkmann@iogearbox.net /* Axi DMA Register definitions */
738a3b7a25Sdanborkmann@iogearbox.net 
748a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_CR_OFFSET	0x00000000 /* Channel control */
758a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_SR_OFFSET	0x00000004 /* Status */
768a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_CDESC_OFFSET	0x00000008 /* Current descriptor pointer */
778a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_TDESC_OFFSET	0x00000010 /* Tail descriptor pointer */
788a3b7a25Sdanborkmann@iogearbox.net 
798a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_CR_OFFSET	0x00000030 /* Channel control */
808a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_SR_OFFSET	0x00000034 /* Status */
818a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_CDESC_OFFSET	0x00000038 /* Current descriptor pointer */
828a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_TDESC_OFFSET	0x00000040 /* Tail descriptor pointer */
838a3b7a25Sdanborkmann@iogearbox.net 
848a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_CR_RUNSTOP_MASK	0x00000001 /* Start/stop DMA channel */
858a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_CR_RESET_MASK	0x00000004 /* Reset DMA engine */
868a3b7a25Sdanborkmann@iogearbox.net 
87489d4d77SRobert Hancock #define XAXIDMA_SR_HALT_MASK	0x00000001 /* Indicates DMA channel halted */
88489d4d77SRobert Hancock 
898a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_NDESC_OFFSET		0x00 /* Next descriptor pointer */
908a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_BUFA_OFFSET		0x08 /* Buffer address */
918a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_LEN_OFFSET	0x18 /* Control/buffer length */
928a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_OFFSET		0x1C /* Status */
938a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR0_OFFSET		0x20 /* User IP specific word0 */
948a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR1_OFFSET		0x24 /* User IP specific word1 */
958a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR2_OFFSET		0x28 /* User IP specific word2 */
968a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR3_OFFSET		0x2C /* User IP specific word3 */
978a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR4_OFFSET		0x30 /* User IP specific word4 */
988a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_ID_OFFSET		0x34 /* Sw ID */
998a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_STSCNTRL_OFFSET	0x38 /* Whether has stscntrl strm */
1008a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_OFFSET	0x3C /* Whether has DRE */
1018a3b7a25Sdanborkmann@iogearbox.net 
1028a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_SHIFT	8 /* Whether has DRE shift */
1038a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_MASK		0xF00 /* Whether has DRE mask */
1048a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_WORDLEN_MASK		0xFF /* Whether has DRE mask */
1058a3b7a25Sdanborkmann@iogearbox.net 
1068a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_LENGTH_MASK	0x007FFFFF /* Requested len */
1078a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXSOF_MASK	0x08000000 /* First tx packet */
1088a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXEOF_MASK	0x04000000 /* Last tx packet */
1098a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_ALL_MASK	0x0C000000 /* All control bits */
1108a3b7a25Sdanborkmann@iogearbox.net 
1118a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DELAY_MASK		0xFF000000 /* Delay timeout counter */
1128a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_COALESCE_MASK		0x00FF0000 /* Coalesce counter */
1138a3b7a25Sdanborkmann@iogearbox.net 
1148a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DELAY_SHIFT		24
1158a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_COALESCE_SHIFT		16
1168a3b7a25Sdanborkmann@iogearbox.net 
1178a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_IOC_MASK		0x00001000 /* Completion intr */
1188a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_DELAY_MASK		0x00002000 /* Delay interrupt */
1198a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_ERROR_MASK		0x00004000 /* Error interrupt */
1208a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_ALL_MASK		0x00007000 /* All interrupts */
1218a3b7a25Sdanborkmann@iogearbox.net 
1220b79b8dcSRobert Hancock /* Default TX/RX Threshold and delay timer values for SGDMA mode */
1238a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DFT_TX_THRESHOLD	24
1240b79b8dcSRobert Hancock #define XAXIDMA_DFT_TX_USEC		50
12540da5d68SRobert Hancock #define XAXIDMA_DFT_RX_THRESHOLD	1
1260b79b8dcSRobert Hancock #define XAXIDMA_DFT_RX_USEC		50
1278a3b7a25Sdanborkmann@iogearbox.net 
1288a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXSOF_MASK	0x08000000 /* First tx packet */
1298a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXEOF_MASK	0x04000000 /* Last tx packet */
1308a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_ALL_MASK	0x0C000000 /* All control bits */
1318a3b7a25Sdanborkmann@iogearbox.net 
1328a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK	0x007FFFFF /* Actual len */
1338a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_COMPLETE_MASK	0x80000000 /* Completed */
1348a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_DEC_ERR_MASK	0x40000000 /* Decode error */
1358a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_SLV_ERR_MASK	0x20000000 /* Slave error */
1368a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_INT_ERR_MASK	0x10000000 /* Internal err */
1378a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ALL_ERR_MASK	0x70000000 /* All errors */
1388a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_RXSOF_MASK	0x08000000 /* First rx pkt */
1398a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_RXEOF_MASK	0x04000000 /* Last rx pkt */
1408a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ALL_MASK		0xFC000000 /* All status bits */
1418a3b7a25Sdanborkmann@iogearbox.net 
1428a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_MINIMUM_ALIGNMENT	0x40
1438a3b7a25Sdanborkmann@iogearbox.net 
1448a3b7a25Sdanborkmann@iogearbox.net /* Axi Ethernet registers definition */
1458a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_OFFSET		0x00000000 /* Reset and Address filter */
1468a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPF_OFFSET		0x00000004 /* Tx Pause Frame */
1478a3b7a25Sdanborkmann@iogearbox.net #define XAE_IFGP_OFFSET		0x00000008 /* Tx Inter-frame gap adjustment*/
1488a3b7a25Sdanborkmann@iogearbox.net #define XAE_IS_OFFSET		0x0000000C /* Interrupt status */
1498a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_OFFSET		0x00000010 /* Interrupt pending */
1508a3b7a25Sdanborkmann@iogearbox.net #define XAE_IE_OFFSET		0x00000014 /* Interrupt enable */
1518a3b7a25Sdanborkmann@iogearbox.net #define XAE_TTAG_OFFSET		0x00000018 /* Tx VLAN TAG */
1528a3b7a25Sdanborkmann@iogearbox.net #define XAE_RTAG_OFFSET		0x0000001C /* Rx VLAN TAG */
1538a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAWL_OFFSET		0x00000020 /* Unicast address word lower */
1548a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAWU_OFFSET		0x00000024 /* Unicast address word upper */
1558a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID0_OFFSET	0x00000028 /* VLAN TPID0 register */
1568a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID1_OFFSET	0x0000002C /* VLAN TPID1 register */
1578a3b7a25Sdanborkmann@iogearbox.net #define XAE_PPST_OFFSET		0x00000030 /* PCS PMA Soft Temac Status Reg */
1588a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW0_OFFSET		0x00000400 /* Rx Configuration Word 0 */
1598a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_OFFSET		0x00000404 /* Rx Configuration Word 1 */
1608a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_OFFSET		0x00000408 /* Tx Configuration */
1618a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_OFFSET		0x0000040C /* Flow Control Configuration */
1628a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_OFFSET		0x00000410 /* EMAC mode configuration */
1638a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_OFFSET		0x00000414 /* RGMII/SGMII configuration */
164f735c40eSAndre Przywara #define XAE_ID_OFFSET		0x000004F8 /* Identification register */
1658a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_OFFSET	0x00000500 /* MII Management Config */
1668a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OFFSET	0x00000504 /* MII Management Control */
1678a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MWD_OFFSET	0x00000508 /* MII Management Write Data */
1688a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MRD_OFFSET	0x0000050C /* MII Management Read Data */
1698a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAW0_OFFSET		0x00000700 /* Unicast address word 0 */
1708a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAW1_OFFSET		0x00000704 /* Unicast address word 1 */
1718a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_OFFSET		0x00000708 /* Filter Mask Index */
1728a3b7a25Sdanborkmann@iogearbox.net #define XAE_AF0_OFFSET		0x00000710 /* Address Filter 0 */
1738a3b7a25Sdanborkmann@iogearbox.net #define XAE_AF1_OFFSET		0x00000714 /* Address Filter 1 */
1748a3b7a25Sdanborkmann@iogearbox.net 
1758a3b7a25Sdanborkmann@iogearbox.net #define XAE_TX_VLAN_DATA_OFFSET 0x00004000 /* TX VLAN data table address */
1768a3b7a25Sdanborkmann@iogearbox.net #define XAE_RX_VLAN_DATA_OFFSET 0x00008000 /* RX VLAN data table address */
1778a3b7a25Sdanborkmann@iogearbox.net #define XAE_MCAST_TABLE_OFFSET	0x00020000 /* Multicast table address */
1788a3b7a25Sdanborkmann@iogearbox.net 
1798a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet RAF register */
180850a7503SMichal Simek /* Reject receive multicast destination address */
181850a7503SMichal Simek #define XAE_RAF_MCSTREJ_MASK		0x00000002
182850a7503SMichal Simek /* Reject receive broadcast destination address */
183850a7503SMichal Simek #define XAE_RAF_BCSTREJ_MASK		0x00000004
1848a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVTAGMODE_MASK		0x00000018 /* Tx VLAN TAG mode */
1858a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVTAGMODE_MASK		0x00000060 /* Rx VLAN TAG mode */
1868a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVSTRPMODE_MASK	0x00000180 /* Tx VLAN STRIP mode */
1878a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVSTRPMODE_MASK	0x00000600 /* Rx VLAN STRIP mode */
1888a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_NEWFNCENBL_MASK		0x00000800 /* New function mode */
18935ed87adSColin Ian King /* Extended Multicast Filtering mode */
190850a7503SMichal Simek #define XAE_RAF_EMULTIFLTRENBL_MASK	0x00001000
1918a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_STATSRST_MASK		0x00002000 /* Stats. Counter Reset */
1928a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXBADFRMEN_MASK		0x00004000 /* Recv Bad Frame Enable */
1938a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVTAGMODE_SHIFT	3 /* Tx Tag mode shift bits */
1948a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVTAGMODE_SHIFT	5 /* Rx Tag mode shift bits */
1958a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVSTRPMODE_SHIFT	7 /* Tx strip mode shift bits*/
1968a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVSTRPMODE_SHIFT	9 /* Rx Strip mode shift bits*/
1978a3b7a25Sdanborkmann@iogearbox.net 
1988a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet TPF and IFGP registers */
1998a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPF_TPFV_MASK		0x0000FFFF /* Tx pause frame value */
200850a7503SMichal Simek /* Transmit inter-frame gap adjustment value */
201850a7503SMichal Simek #define XAE_IFGP0_IFGP_MASK		0x0000007F
2028a3b7a25Sdanborkmann@iogearbox.net 
2038a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet IS, IE and IP registers, Same masks apply
204850a7503SMichal Simek  * for all 3 registers.
205850a7503SMichal Simek  */
206850a7503SMichal Simek /* Hard register access complete */
207850a7503SMichal Simek #define XAE_INT_HARDACSCMPLT_MASK	0x00000001
208850a7503SMichal Simek /* Auto negotiation complete */
209850a7503SMichal Simek #define XAE_INT_AUTONEG_MASK		0x00000002
2108a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXCMPIT_MASK		0x00000004 /* Rx complete */
2118a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXRJECT_MASK		0x00000008 /* Rx frame rejected */
2128a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXFIFOOVR_MASK		0x00000010 /* Rx fifo overrun */
2138a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_TXCMPIT_MASK		0x00000020 /* Tx complete */
2148a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXDCMLOCK_MASK		0x00000040 /* Rx Dcm Lock */
2158a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_MGTRDY_MASK		0x00000080 /* MGT clock Lock */
2168a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_PHYRSTCMPLT_MASK	0x00000100 /* Phy Reset complete */
2178a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_ALL_MASK		0x0000003F /* All the ints */
2188a3b7a25Sdanborkmann@iogearbox.net 
219850a7503SMichal Simek /* INT bits that indicate receive errors */
2208a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RECV_ERROR_MASK				\
221850a7503SMichal Simek 	(XAE_INT_RXRJECT_MASK | XAE_INT_RXFIFOOVR_MASK)
2228a3b7a25Sdanborkmann@iogearbox.net 
2238a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet VLAN TPID Word 0 register */
2248a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_0_MASK		0x0000FFFF /* TPID 0 */
2258a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_1_MASK		0xFFFF0000 /* TPID 1 */
2268a3b7a25Sdanborkmann@iogearbox.net 
2278a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet VLAN TPID Word 1 register */
2288a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_2_MASK		0x0000FFFF /* TPID 0 */
2298a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_3_MASK		0xFFFF0000 /* TPID 1 */
2308a3b7a25Sdanborkmann@iogearbox.net 
2318a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet RCW1 register */
2328a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_RST_MASK	0x80000000 /* Reset */
2338a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_JUM_MASK	0x40000000 /* Jumbo frame enable */
234850a7503SMichal Simek /* In-Band FCS enable (FCS not stripped) */
235850a7503SMichal Simek #define XAE_RCW1_FCS_MASK	0x20000000
2368a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_RX_MASK	0x10000000 /* Receiver enable */
2378a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_VLAN_MASK	0x08000000 /* VLAN frame enable */
238850a7503SMichal Simek /* Length/type field valid check disable */
239850a7503SMichal Simek #define XAE_RCW1_LT_DIS_MASK	0x02000000
240850a7503SMichal Simek /* Control frame Length check disable */
241850a7503SMichal Simek #define XAE_RCW1_CL_DIS_MASK	0x01000000
242850a7503SMichal Simek /* Pause frame source address bits [47:32]. Bits [31:0] are
243850a7503SMichal Simek  * stored in register RCW0
244850a7503SMichal Simek  */
245850a7503SMichal Simek #define XAE_RCW1_PAUSEADDR_MASK 0x0000FFFF
2468a3b7a25Sdanborkmann@iogearbox.net 
2478a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet TC register */
2488a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_RST_MASK		0x80000000 /* Reset */
2498a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_JUM_MASK		0x40000000 /* Jumbo frame enable */
250850a7503SMichal Simek /* In-Band FCS enable (FCS not generated) */
251850a7503SMichal Simek #define XAE_TC_FCS_MASK		0x20000000
2528a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_TX_MASK		0x10000000 /* Transmitter enable */
2538a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_VLAN_MASK	0x08000000 /* VLAN frame enable */
254850a7503SMichal Simek /* Inter-frame gap adjustment enable */
255850a7503SMichal Simek #define XAE_TC_IFG_MASK		0x02000000
2568a3b7a25Sdanborkmann@iogearbox.net 
2578a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet FCC register */
2588a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_FCRX_MASK	0x20000000 /* Rx flow control enable */
2598a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_FCTX_MASK	0x40000000 /* Tx flow control enable */
2608a3b7a25Sdanborkmann@iogearbox.net 
2618a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet EMMC register */
2628a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPEED_MASK	0xC0000000 /* Link speed */
2638a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_RGMII_MASK	0x20000000 /* RGMII mode enable */
2648a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_SGMII_MASK	0x10000000 /* SGMII mode enable */
2658a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_GPCS_MASK	0x08000000 /* 1000BaseX mode enable */
2668a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_HOST_MASK	0x04000000 /* Host interface enable */
2678a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_TX16BIT	0x02000000 /* 16 bit Tx client enable */
2688a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_RX16BIT	0x01000000 /* 16 bit Rx client enable */
2698a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_10	0x00000000 /* Link Speed mask for 10 Mbit */
2708a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_100	0x40000000 /* Link Speed mask for 100 Mbit */
2718a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_1000	0x80000000 /* Link Speed mask for 1000 Mbit */
2728a3b7a25Sdanborkmann@iogearbox.net 
2738a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet PHYC register */
2748a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGMIILINKSPEED_MASK	0xC0000000 /* SGMII link speed mask*/
2758a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIILINKSPEED_MASK	0x0000000C /* RGMII link speed */
2768a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIIHD_MASK		0x00000002 /* RGMII Half-duplex */
2778a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIILINK_MASK		0x00000001 /* RGMII link status */
2788a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_10		0x00000000 /* RGMII link 10 Mbit */
2798a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_100		0x00000004 /* RGMII link 100 Mbit */
2808a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_1000		0x00000008 /* RGMII link 1000 Mbit */
2818a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_10		0x00000000 /* SGMII link 10 Mbit */
2828a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_100		0x40000000 /* SGMII link 100 Mbit */
2838a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_1000		0x80000000 /* SGMII link 1000 Mbit */
2848a3b7a25Sdanborkmann@iogearbox.net 
2858a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MC register */
2868a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_MDIOEN_MASK		0x00000040 /* MII management enable */
2878a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_CLOCK_DIVIDE_MAX	0x3F	   /* Maximum MDIO divisor */
2888a3b7a25Sdanborkmann@iogearbox.net 
2898a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MCR register */
2908a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_PHYAD_MASK		0x1F000000 /* Phy Address Mask */
2918a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_PHYAD_SHIFT	24	   /* Phy Address Shift */
2928a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_REGAD_MASK		0x001F0000 /* Reg Address Mask */
2938a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_REGAD_SHIFT	16	   /* Reg Address Shift */
2948a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_MASK		0x0000C000 /* Operation Code Mask */
2958a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_SHIFT		13	   /* Operation Code Shift */
2968a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_READ_MASK	0x00008000 /* Op Code Read Mask */
2978a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_WRITE_MASK	0x00004000 /* Op Code Write Mask */
2988a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_INITIATE_MASK	0x00000800 /* Ready Mask */
2998a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_READY_MASK		0x00000080 /* Ready Mask */
3008a3b7a25Sdanborkmann@iogearbox.net 
3018a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MIS, MIP, MIE, MIC registers */
3028a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_INT_MIIM_RDY_MASK	0x00000001 /* MIIM Interrupt */
3038a3b7a25Sdanborkmann@iogearbox.net 
3048a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet UAW1 register */
305850a7503SMichal Simek /* Station address bits [47:32]; Station address
306850a7503SMichal Simek  * bits [31:0] are stored in register UAW0
307850a7503SMichal Simek  */
308850a7503SMichal Simek #define XAE_UAW1_UNICASTADDR_MASK	0x0000FFFF
3098a3b7a25Sdanborkmann@iogearbox.net 
3108a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet FMI register */
3118a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_PM_MASK			0x80000000 /* Promis. mode enable */
3128a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_IND_MASK		0x00000003 /* Index Mask */
3138a3b7a25Sdanborkmann@iogearbox.net 
3148a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_DIV_DFT		29 /* Default MDIO clock divisor */
3158a3b7a25Sdanborkmann@iogearbox.net 
3168a3b7a25Sdanborkmann@iogearbox.net /* Defines for different options for C_PHY_TYPE parameter in Axi Ethernet IP */
3178a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_MII		0
3188a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_GMII		1
3198a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_RGMII_1_3		2
3208a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_RGMII_2_0		3
3218a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_SGMII		4
3228a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_1000BASE_X		5
3238a3b7a25Sdanborkmann@iogearbox.net 
324850a7503SMichal Simek  /* Total number of entries in the hardware multicast table. */
325850a7503SMichal Simek #define XAE_MULTICAST_CAM_TABLE_NUM	4
3268a3b7a25Sdanborkmann@iogearbox.net 
3278a3b7a25Sdanborkmann@iogearbox.net /* Axi Ethernet Synthesis features */
3288a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_PARTIAL_RX_CSUM	(1 << 0)
3298a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_PARTIAL_TX_CSUM	(1 << 1)
3308a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_FULL_RX_CSUM	(1 << 2)
3318a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_FULL_TX_CSUM	(1 << 3)
3324e958f33SAndre Przywara #define XAE_FEATURE_DMA_64BIT		(1 << 4)
3338a3b7a25Sdanborkmann@iogearbox.net 
3348a3b7a25Sdanborkmann@iogearbox.net #define XAE_NO_CSUM_OFFLOAD		0
3358a3b7a25Sdanborkmann@iogearbox.net 
3368a3b7a25Sdanborkmann@iogearbox.net #define XAE_FULL_CSUM_STATUS_MASK	0x00000038
3378a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_UDP_CSUM_VALIDATED	0x00000003
3388a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_TCP_CSUM_VALIDATED	0x00000002
3398a3b7a25Sdanborkmann@iogearbox.net 
3408a3b7a25Sdanborkmann@iogearbox.net #define DELAY_OF_ONE_MILLISEC		1000
3418a3b7a25Sdanborkmann@iogearbox.net 
3426c8f06bbSRobert Hancock /* Xilinx PCS/PMA PHY register for switching 1000BaseX or SGMII */
3436c8f06bbSRobert Hancock #define XLNX_MII_STD_SELECT_REG		0x11
3446c8f06bbSRobert Hancock #define XLNX_MII_STD_SELECT_SGMII	BIT(0)
3456c8f06bbSRobert Hancock 
3468a3b7a25Sdanborkmann@iogearbox.net /**
3478a3b7a25Sdanborkmann@iogearbox.net  * struct axidma_bd - Axi Dma buffer descriptor layout
3488a3b7a25Sdanborkmann@iogearbox.net  * @next:         MM2S/S2MM Next Descriptor Pointer
3494e958f33SAndre Przywara  * @next_msb:     MM2S/S2MM Next Descriptor Pointer (high 32 bits)
3508a3b7a25Sdanborkmann@iogearbox.net  * @phys:         MM2S/S2MM Buffer Address
3514e958f33SAndre Przywara  * @phys_msb:     MM2S/S2MM Buffer Address (high 32 bits)
3528a3b7a25Sdanborkmann@iogearbox.net  * @reserved3:    Reserved and not used
3538a3b7a25Sdanborkmann@iogearbox.net  * @reserved4:    Reserved and not used
3548a3b7a25Sdanborkmann@iogearbox.net  * @cntrl:        MM2S/S2MM Control value
3558a3b7a25Sdanborkmann@iogearbox.net  * @status:       MM2S/S2MM Status value
3568a3b7a25Sdanborkmann@iogearbox.net  * @app0:         MM2S/S2MM User Application Field 0.
3578a3b7a25Sdanborkmann@iogearbox.net  * @app1:         MM2S/S2MM User Application Field 1.
3588a3b7a25Sdanborkmann@iogearbox.net  * @app2:         MM2S/S2MM User Application Field 2.
3598a3b7a25Sdanborkmann@iogearbox.net  * @app3:         MM2S/S2MM User Application Field 3.
3608a3b7a25Sdanborkmann@iogearbox.net  * @app4:         MM2S/S2MM User Application Field 4.
3618a3b7a25Sdanborkmann@iogearbox.net  */
3628a3b7a25Sdanborkmann@iogearbox.net struct axidma_bd {
3638a3b7a25Sdanborkmann@iogearbox.net 	u32 next;	/* Physical address of next buffer descriptor */
3644e958f33SAndre Przywara 	u32 next_msb;	/* high 32 bits for IP >= v7.1, reserved on older IP */
3658a3b7a25Sdanborkmann@iogearbox.net 	u32 phys;
3664e958f33SAndre Przywara 	u32 phys_msb;	/* for IP >= v7.1, reserved for older IP */
3678a3b7a25Sdanborkmann@iogearbox.net 	u32 reserved3;
3688a3b7a25Sdanborkmann@iogearbox.net 	u32 reserved4;
3698a3b7a25Sdanborkmann@iogearbox.net 	u32 cntrl;
3708a3b7a25Sdanborkmann@iogearbox.net 	u32 status;
3718a3b7a25Sdanborkmann@iogearbox.net 	u32 app0;
3728a3b7a25Sdanborkmann@iogearbox.net 	u32 app1;	/* TX start << 16 | insert */
3738a3b7a25Sdanborkmann@iogearbox.net 	u32 app2;	/* TX csum seed */
3748a3b7a25Sdanborkmann@iogearbox.net 	u32 app3;
37523e6b2dcSRobert Hancock 	u32 app4;   /* Last field used by HW */
37623e6b2dcSRobert Hancock 	struct sk_buff *skb;
37723e6b2dcSRobert Hancock } __aligned(XAXIDMA_BD_MINIMUM_ALIGNMENT);
3788a3b7a25Sdanborkmann@iogearbox.net 
379b11bfb9aSRobert Hancock #define XAE_NUM_MISC_CLOCKS 3
380b11bfb9aSRobert Hancock 
3818a3b7a25Sdanborkmann@iogearbox.net /**
3828a3b7a25Sdanborkmann@iogearbox.net  * struct axienet_local - axienet private per device data
3838a3b7a25Sdanborkmann@iogearbox.net  * @ndev:	Pointer for net_device to which it will be attached.
3848a3b7a25Sdanborkmann@iogearbox.net  * @dev:	Pointer to device structure
3858a3b7a25Sdanborkmann@iogearbox.net  * @phy_node:	Pointer to device node structure
3866c8f06bbSRobert Hancock  * @phylink:	Pointer to phylink instance
3876c8f06bbSRobert Hancock  * @phylink_config: phylink configuration settings
3886c8f06bbSRobert Hancock  * @pcs_phy:	Reference to PCS/PMA PHY if used
3897a86be6aSRussell King (Oracle)  * @pcs:	phylink pcs structure for PCS PHY
3906c8f06bbSRobert Hancock  * @switch_x_sgmii: Whether switchable 1000BaseX/SGMII mode is enabled in the core
391b11bfb9aSRobert Hancock  * @axi_clk:	AXI4-Lite bus clock
392b11bfb9aSRobert Hancock  * @misc_clks:	Misc ethernet clocks (AXI4-Stream, Ref, MGT clocks)
3938a3b7a25Sdanborkmann@iogearbox.net  * @mii_bus:	Pointer to MII bus structure
3946c3cbaa0SRadhey Shyam Pandey  * @mii_clk_div: MII bus clock divider value
39588a972d7SRobert Hancock  * @regs_start: Resource start for axienet device addresses
3968a3b7a25Sdanborkmann@iogearbox.net  * @regs:	Base address for the axienet_local device address space
3978a3b7a25Sdanborkmann@iogearbox.net  * @dma_regs:	Base address for the axidma device address space
3989e2bc267SRobert Hancock  * @napi_rx:	NAPI RX control structure
399cc37610cSRobert Hancock  * @rx_dma_cr:  Nominal content of RX DMA control register
4009e2bc267SRobert Hancock  * @rx_bd_v:	Virtual address of the RX buffer descriptor ring
4019e2bc267SRobert Hancock  * @rx_bd_p:	Physical address(start address) of the RX buffer descr. ring
4029e2bc267SRobert Hancock  * @rx_bd_num:	Size of RX buffer descriptor ring
4039e2bc267SRobert Hancock  * @rx_bd_ci:	Stores the index of the Rx buffer descriptor in the ring being
4049e2bc267SRobert Hancock  *		accessed currently.
4059e2bc267SRobert Hancock  * @napi_tx:	NAPI TX control structure
4069e2bc267SRobert Hancock  * @tx_dma_cr:  Nominal content of TX DMA control register
4079e2bc267SRobert Hancock  * @tx_bd_v:	Virtual address of the TX buffer descriptor ring
4089e2bc267SRobert Hancock  * @tx_bd_p:	Physical address(start address) of the TX buffer descr. ring
4099e2bc267SRobert Hancock  * @tx_bd_num:	Size of TX buffer descriptor ring
4109e2bc267SRobert Hancock  * @tx_bd_ci:	Stores the next Tx buffer descriptor in the ring that may be
4119e2bc267SRobert Hancock  *		complete. Only updated at runtime by TX NAPI poll.
4129e2bc267SRobert Hancock  * @tx_bd_tail:	Stores the index of the next Tx buffer descriptor in the ring
4139e2bc267SRobert Hancock  *              to be populated.
4146c8f06bbSRobert Hancock  * @dma_err_task: Work structure to process Axi DMA errors
4158a3b7a25Sdanborkmann@iogearbox.net  * @tx_irq:	Axidma TX IRQ number
4168a3b7a25Sdanborkmann@iogearbox.net  * @rx_irq:	Axidma RX IRQ number
4176c8f06bbSRobert Hancock  * @eth_irq:	Ethernet core IRQ number
418ee06b172SAlvaro G. M  * @phy_mode:	Phy type to identify between MII/GMII/RGMII/SGMII/1000 Base-X
4198a3b7a25Sdanborkmann@iogearbox.net  * @options:	AxiEthernet option word
4208a3b7a25Sdanborkmann@iogearbox.net  * @features:	Stores the extended features supported by the axienet hw
4218a3b7a25Sdanborkmann@iogearbox.net  * @max_frm_size: Stores the maximum size of the frame that can be that
4228a3b7a25Sdanborkmann@iogearbox.net  *		  Txed/Rxed in the existing hardware. If jumbo option is
4238a3b7a25Sdanborkmann@iogearbox.net  *		  supported, the maximum frame size would be 9k. Else it is
4248a3b7a25Sdanborkmann@iogearbox.net  *		  1522 bytes (assuming support for basic VLAN)
425f080a8c3SSrikanth Thokala  * @rxmem:	Stores rx memory size for jumbo frame handling.
426b0d081c5SMichal Simek  * @csum_offload_on_tx_path:	Stores the checksum selection on TX side.
427b0d081c5SMichal Simek  * @csum_offload_on_rx_path:	Stores the checksum selection on RX side.
428b0d081c5SMichal Simek  * @coalesce_count_rx:	Store the irq coalesce on RX side.
4290b79b8dcSRobert Hancock  * @coalesce_usec_rx:	IRQ coalesce delay for RX
430b0d081c5SMichal Simek  * @coalesce_count_tx:	Store the irq coalesce on TX side.
4310b79b8dcSRobert Hancock  * @coalesce_usec_tx:	IRQ coalesce delay for TX
4328a3b7a25Sdanborkmann@iogearbox.net  */
4338a3b7a25Sdanborkmann@iogearbox.net struct axienet_local {
4348a3b7a25Sdanborkmann@iogearbox.net 	struct net_device *ndev;
4358a3b7a25Sdanborkmann@iogearbox.net 	struct device *dev;
4368a3b7a25Sdanborkmann@iogearbox.net 
437f5203a3dSRobert Hancock 	struct phylink *phylink;
438f5203a3dSRobert Hancock 	struct phylink_config phylink_config;
439f5203a3dSRobert Hancock 
4401a025560SRobert Hancock 	struct mdio_device *pcs_phy;
4417a86be6aSRussell King (Oracle) 	struct phylink_pcs pcs;
4421a025560SRobert Hancock 
4436c8f06bbSRobert Hancock 	bool switch_x_sgmii;
4446c8f06bbSRobert Hancock 
445b11bfb9aSRobert Hancock 	struct clk *axi_clk;
446b11bfb9aSRobert Hancock 	struct clk_bulk_data misc_clks[XAE_NUM_MISC_CLOCKS];
44709a0354cSRobert Hancock 
4486c8f06bbSRobert Hancock 	struct mii_bus *mii_bus;
4496c8f06bbSRobert Hancock 	u8 mii_clk_div;
4508a3b7a25Sdanborkmann@iogearbox.net 
45188a972d7SRobert Hancock 	resource_size_t regs_start;
4528a3b7a25Sdanborkmann@iogearbox.net 	void __iomem *regs;
4538a3b7a25Sdanborkmann@iogearbox.net 	void __iomem *dma_regs;
4548a3b7a25Sdanborkmann@iogearbox.net 
4559e2bc267SRobert Hancock 	struct napi_struct napi_rx;
456cc37610cSRobert Hancock 	u32 rx_dma_cr;
4579e2bc267SRobert Hancock 	struct axidma_bd *rx_bd_v;
4589e2bc267SRobert Hancock 	dma_addr_t rx_bd_p;
4599e2bc267SRobert Hancock 	u32 rx_bd_num;
4609e2bc267SRobert Hancock 	u32 rx_bd_ci;
4619e2bc267SRobert Hancock 
4629e2bc267SRobert Hancock 	struct napi_struct napi_tx;
4639e2bc267SRobert Hancock 	u32 tx_dma_cr;
4649e2bc267SRobert Hancock 	struct axidma_bd *tx_bd_v;
4659e2bc267SRobert Hancock 	dma_addr_t tx_bd_p;
4669e2bc267SRobert Hancock 	u32 tx_bd_num;
4679e2bc267SRobert Hancock 	u32 tx_bd_ci;
4689e2bc267SRobert Hancock 	u32 tx_bd_tail;
469cc37610cSRobert Hancock 
47024201a64SAndre Przywara 	struct work_struct dma_err_task;
4718a3b7a25Sdanborkmann@iogearbox.net 
4728a3b7a25Sdanborkmann@iogearbox.net 	int tx_irq;
4738a3b7a25Sdanborkmann@iogearbox.net 	int rx_irq;
474522856ceSRobert Hancock 	int eth_irq;
475ee06b172SAlvaro G. M 	phy_interface_t phy_mode;
4768a3b7a25Sdanborkmann@iogearbox.net 
4776c8f06bbSRobert Hancock 	u32 options;
4788a3b7a25Sdanborkmann@iogearbox.net 	u32 features;
4798a3b7a25Sdanborkmann@iogearbox.net 
4808a3b7a25Sdanborkmann@iogearbox.net 	u32 max_frm_size;
481f080a8c3SSrikanth Thokala 	u32 rxmem;
4828a3b7a25Sdanborkmann@iogearbox.net 
4838a3b7a25Sdanborkmann@iogearbox.net 	int csum_offload_on_tx_path;
4848a3b7a25Sdanborkmann@iogearbox.net 	int csum_offload_on_rx_path;
4858a3b7a25Sdanborkmann@iogearbox.net 
4868a3b7a25Sdanborkmann@iogearbox.net 	u32 coalesce_count_rx;
4870b79b8dcSRobert Hancock 	u32 coalesce_usec_rx;
4888a3b7a25Sdanborkmann@iogearbox.net 	u32 coalesce_count_tx;
4890b79b8dcSRobert Hancock 	u32 coalesce_usec_tx;
4908a3b7a25Sdanborkmann@iogearbox.net };
4918a3b7a25Sdanborkmann@iogearbox.net 
4928a3b7a25Sdanborkmann@iogearbox.net /**
4938a3b7a25Sdanborkmann@iogearbox.net  * struct axiethernet_option - Used to set axi ethernet hardware options
4948a3b7a25Sdanborkmann@iogearbox.net  * @opt:	Option to be set.
4958a3b7a25Sdanborkmann@iogearbox.net  * @reg:	Register offset to be written for setting the option
4968a3b7a25Sdanborkmann@iogearbox.net  * @m_or:	Mask to be ORed for setting the option in the register
4978a3b7a25Sdanborkmann@iogearbox.net  */
4988a3b7a25Sdanborkmann@iogearbox.net struct axienet_option {
4998a3b7a25Sdanborkmann@iogearbox.net 	u32 opt;
5008a3b7a25Sdanborkmann@iogearbox.net 	u32 reg;
5018a3b7a25Sdanborkmann@iogearbox.net 	u32 m_or;
5028a3b7a25Sdanborkmann@iogearbox.net };
5038a3b7a25Sdanborkmann@iogearbox.net 
5048a3b7a25Sdanborkmann@iogearbox.net /**
5058a3b7a25Sdanborkmann@iogearbox.net  * axienet_ior - Memory mapped Axi Ethernet register read
5068a3b7a25Sdanborkmann@iogearbox.net  * @lp:         Pointer to axienet local structure
5078a3b7a25Sdanborkmann@iogearbox.net  * @offset:     Address offset from the base address of Axi Ethernet core
5088a3b7a25Sdanborkmann@iogearbox.net  *
509b0d081c5SMichal Simek  * Return: The contents of the Axi Ethernet register
5108a3b7a25Sdanborkmann@iogearbox.net  *
5118a3b7a25Sdanborkmann@iogearbox.net  * This function returns the contents of the corresponding register.
5128a3b7a25Sdanborkmann@iogearbox.net  */
5138a3b7a25Sdanborkmann@iogearbox.net static inline u32 axienet_ior(struct axienet_local *lp, off_t offset)
5148a3b7a25Sdanborkmann@iogearbox.net {
515d85f5f3eSRobert Hancock 	return ioread32(lp->regs + offset);
5168a3b7a25Sdanborkmann@iogearbox.net }
5178a3b7a25Sdanborkmann@iogearbox.net 
518882119ffSKurt Kanzenbach static inline u32 axinet_ior_read_mcr(struct axienet_local *lp)
519882119ffSKurt Kanzenbach {
520882119ffSKurt Kanzenbach 	return axienet_ior(lp, XAE_MDIO_MCR_OFFSET);
521882119ffSKurt Kanzenbach }
522882119ffSKurt Kanzenbach 
523de9c7854SDaniel Mack static inline void axienet_lock_mii(struct axienet_local *lp)
524de9c7854SDaniel Mack {
525de9c7854SDaniel Mack 	if (lp->mii_bus)
526de9c7854SDaniel Mack 		mutex_lock(&lp->mii_bus->mdio_lock);
527de9c7854SDaniel Mack }
528de9c7854SDaniel Mack 
529de9c7854SDaniel Mack static inline void axienet_unlock_mii(struct axienet_local *lp)
530de9c7854SDaniel Mack {
531de9c7854SDaniel Mack 	if (lp->mii_bus)
532de9c7854SDaniel Mack 		mutex_unlock(&lp->mii_bus->mdio_lock);
533de9c7854SDaniel Mack }
534de9c7854SDaniel Mack 
5358a3b7a25Sdanborkmann@iogearbox.net /**
5368a3b7a25Sdanborkmann@iogearbox.net  * axienet_iow - Memory mapped Axi Ethernet register write
5378a3b7a25Sdanborkmann@iogearbox.net  * @lp:         Pointer to axienet local structure
5388a3b7a25Sdanborkmann@iogearbox.net  * @offset:     Address offset from the base address of Axi Ethernet core
5398a3b7a25Sdanborkmann@iogearbox.net  * @value:      Value to be written into the Axi Ethernet register
5408a3b7a25Sdanborkmann@iogearbox.net  *
5418a3b7a25Sdanborkmann@iogearbox.net  * This function writes the desired value into the corresponding Axi Ethernet
5428a3b7a25Sdanborkmann@iogearbox.net  * register.
5438a3b7a25Sdanborkmann@iogearbox.net  */
5448a3b7a25Sdanborkmann@iogearbox.net static inline void axienet_iow(struct axienet_local *lp, off_t offset,
5458a3b7a25Sdanborkmann@iogearbox.net 			       u32 value)
5468a3b7a25Sdanborkmann@iogearbox.net {
547d85f5f3eSRobert Hancock 	iowrite32(value, lp->regs + offset);
5488a3b7a25Sdanborkmann@iogearbox.net }
5498a3b7a25Sdanborkmann@iogearbox.net 
55000be43a7SAndy Chiu /**
55100be43a7SAndy Chiu  * axienet_dma_out32 - Memory mapped Axi DMA register write.
55200be43a7SAndy Chiu  * @lp:		Pointer to axienet local structure
55300be43a7SAndy Chiu  * @reg:	Address offset from the base address of the Axi DMA core
55400be43a7SAndy Chiu  * @value:	Value to be written into the Axi DMA register
55500be43a7SAndy Chiu  *
55600be43a7SAndy Chiu  * This function writes the desired value into the corresponding Axi DMA
55700be43a7SAndy Chiu  * register.
55800be43a7SAndy Chiu  */
55900be43a7SAndy Chiu 
56000be43a7SAndy Chiu static inline void axienet_dma_out32(struct axienet_local *lp,
56100be43a7SAndy Chiu 				     off_t reg, u32 value)
56200be43a7SAndy Chiu {
56300be43a7SAndy Chiu 	iowrite32(value, lp->dma_regs + reg);
56400be43a7SAndy Chiu }
56500be43a7SAndy Chiu 
566*5f7b8415SDavid S. Miller #if defined(CONFIG_64BIT) && defined(iowrite64)
567b690f8dfSAndy Chiu /**
568b690f8dfSAndy Chiu  * axienet_dma_out64 - Memory mapped Axi DMA register write.
569b690f8dfSAndy Chiu  * @lp:		Pointer to axienet local structure
570b690f8dfSAndy Chiu  * @reg:	Address offset from the base address of the Axi DMA core
571b690f8dfSAndy Chiu  * @value:	Value to be written into the Axi DMA register
572b690f8dfSAndy Chiu  *
573b690f8dfSAndy Chiu  * This function writes the desired value into the corresponding Axi DMA
574b690f8dfSAndy Chiu  * register.
575b690f8dfSAndy Chiu  */
576b690f8dfSAndy Chiu static inline void axienet_dma_out64(struct axienet_local *lp,
577b690f8dfSAndy Chiu 				     off_t reg, u64 value)
578b690f8dfSAndy Chiu {
579b690f8dfSAndy Chiu 	iowrite64(value, lp->dma_regs + reg);
580b690f8dfSAndy Chiu }
581b690f8dfSAndy Chiu 
582*5f7b8415SDavid S. Miller static inline void axienet_dma_out_addr(struct axienet_local *lp, off_t reg,
58300be43a7SAndy Chiu 					dma_addr_t addr)
58400be43a7SAndy Chiu {
58500be43a7SAndy Chiu 	if (lp->features & XAE_FEATURE_DMA_64BIT)
586b690f8dfSAndy Chiu 		axienet_dma_out64(lp, reg, addr);
587b690f8dfSAndy Chiu 	else
588b690f8dfSAndy Chiu 		axienet_dma_out32(lp, reg, lower_32_bits(addr));
58900be43a7SAndy Chiu }
59000be43a7SAndy Chiu 
59100be43a7SAndy Chiu #else /* CONFIG_64BIT */
59200be43a7SAndy Chiu 
593*5f7b8415SDavid S. Miller static inline void axienet_dma_out_addr(struct axienet_local *lp, off_t reg,
59400be43a7SAndy Chiu 				 dma_addr_t addr)
59500be43a7SAndy Chiu {
59600be43a7SAndy Chiu 	axienet_dma_out32(lp, reg, lower_32_bits(addr));
59700be43a7SAndy Chiu }
59800be43a7SAndy Chiu 
59900be43a7SAndy Chiu #endif /* CONFIG_64BIT */
60000be43a7SAndy Chiu 
6018a3b7a25Sdanborkmann@iogearbox.net /* Function prototypes visible in xilinx_axienet_mdio.c for other files */
6027789e9edSRobert Hancock int axienet_mdio_enable(struct axienet_local *lp);
6037789e9edSRobert Hancock void axienet_mdio_disable(struct axienet_local *lp);
60409a0354cSRobert Hancock int axienet_mdio_setup(struct axienet_local *lp);
6058a3b7a25Sdanborkmann@iogearbox.net void axienet_mdio_teardown(struct axienet_local *lp);
6068a3b7a25Sdanborkmann@iogearbox.net 
6078a3b7a25Sdanborkmann@iogearbox.net #endif /* XILINX_AXI_ENET_H */
608