xref: /linux/drivers/net/ethernet/wangxun/txgbe/txgbe_phy.c (revision e7d759f31ca295d589f7420719c311870bb3166f)
1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright (c) 2015 - 2023 Beijing WangXun Technology Co., Ltd. */
3 
4 #include <linux/gpio/machine.h>
5 #include <linux/gpio/driver.h>
6 #include <linux/gpio/property.h>
7 #include <linux/clk-provider.h>
8 #include <linux/clkdev.h>
9 #include <linux/i2c.h>
10 #include <linux/pci.h>
11 #include <linux/platform_device.h>
12 #include <linux/regmap.h>
13 #include <linux/pcs/pcs-xpcs.h>
14 #include <linux/phylink.h>
15 
16 #include "../libwx/wx_type.h"
17 #include "../libwx/wx_lib.h"
18 #include "../libwx/wx_hw.h"
19 #include "txgbe_type.h"
20 #include "txgbe_phy.h"
21 #include "txgbe_hw.h"
22 
23 static int txgbe_swnodes_register(struct txgbe *txgbe)
24 {
25 	struct txgbe_nodes *nodes = &txgbe->nodes;
26 	struct pci_dev *pdev = txgbe->wx->pdev;
27 	struct software_node *swnodes;
28 	u32 id;
29 
30 	id = pci_dev_id(pdev);
31 
32 	snprintf(nodes->gpio_name, sizeof(nodes->gpio_name), "txgbe_gpio-%x", id);
33 	snprintf(nodes->i2c_name, sizeof(nodes->i2c_name), "txgbe_i2c-%x", id);
34 	snprintf(nodes->sfp_name, sizeof(nodes->sfp_name), "txgbe_sfp-%x", id);
35 	snprintf(nodes->phylink_name, sizeof(nodes->phylink_name), "txgbe_phylink-%x", id);
36 
37 	swnodes = nodes->swnodes;
38 
39 	/* GPIO 0: tx fault
40 	 * GPIO 1: tx disable
41 	 * GPIO 2: sfp module absent
42 	 * GPIO 3: rx signal lost
43 	 * GPIO 4: rate select, 1G(0) 10G(1)
44 	 * GPIO 5: rate select, 1G(0) 10G(1)
45 	 */
46 	nodes->gpio_props[0] = PROPERTY_ENTRY_STRING("pinctrl-names", "default");
47 	swnodes[SWNODE_GPIO] = NODE_PROP(nodes->gpio_name, nodes->gpio_props);
48 	nodes->gpio0_ref[0] = SOFTWARE_NODE_REFERENCE(&swnodes[SWNODE_GPIO], 0, GPIO_ACTIVE_HIGH);
49 	nodes->gpio1_ref[0] = SOFTWARE_NODE_REFERENCE(&swnodes[SWNODE_GPIO], 1, GPIO_ACTIVE_HIGH);
50 	nodes->gpio2_ref[0] = SOFTWARE_NODE_REFERENCE(&swnodes[SWNODE_GPIO], 2, GPIO_ACTIVE_LOW);
51 	nodes->gpio3_ref[0] = SOFTWARE_NODE_REFERENCE(&swnodes[SWNODE_GPIO], 3, GPIO_ACTIVE_HIGH);
52 	nodes->gpio4_ref[0] = SOFTWARE_NODE_REFERENCE(&swnodes[SWNODE_GPIO], 4, GPIO_ACTIVE_HIGH);
53 	nodes->gpio5_ref[0] = SOFTWARE_NODE_REFERENCE(&swnodes[SWNODE_GPIO], 5, GPIO_ACTIVE_HIGH);
54 
55 	nodes->i2c_props[0] = PROPERTY_ENTRY_STRING("compatible", "snps,designware-i2c");
56 	nodes->i2c_props[1] = PROPERTY_ENTRY_BOOL("wx,i2c-snps-model");
57 	nodes->i2c_props[2] = PROPERTY_ENTRY_U32("clock-frequency", I2C_MAX_STANDARD_MODE_FREQ);
58 	swnodes[SWNODE_I2C] = NODE_PROP(nodes->i2c_name, nodes->i2c_props);
59 	nodes->i2c_ref[0] = SOFTWARE_NODE_REFERENCE(&swnodes[SWNODE_I2C]);
60 
61 	nodes->sfp_props[0] = PROPERTY_ENTRY_STRING("compatible", "sff,sfp");
62 	nodes->sfp_props[1] = PROPERTY_ENTRY_REF_ARRAY("i2c-bus", nodes->i2c_ref);
63 	nodes->sfp_props[2] = PROPERTY_ENTRY_REF_ARRAY("tx-fault-gpios", nodes->gpio0_ref);
64 	nodes->sfp_props[3] = PROPERTY_ENTRY_REF_ARRAY("tx-disable-gpios", nodes->gpio1_ref);
65 	nodes->sfp_props[4] = PROPERTY_ENTRY_REF_ARRAY("mod-def0-gpios", nodes->gpio2_ref);
66 	nodes->sfp_props[5] = PROPERTY_ENTRY_REF_ARRAY("los-gpios", nodes->gpio3_ref);
67 	nodes->sfp_props[6] = PROPERTY_ENTRY_REF_ARRAY("rate-select1-gpios", nodes->gpio4_ref);
68 	nodes->sfp_props[7] = PROPERTY_ENTRY_REF_ARRAY("rate-select0-gpios", nodes->gpio5_ref);
69 	swnodes[SWNODE_SFP] = NODE_PROP(nodes->sfp_name, nodes->sfp_props);
70 	nodes->sfp_ref[0] = SOFTWARE_NODE_REFERENCE(&swnodes[SWNODE_SFP]);
71 
72 	nodes->phylink_props[0] = PROPERTY_ENTRY_STRING("managed", "in-band-status");
73 	nodes->phylink_props[1] = PROPERTY_ENTRY_REF_ARRAY("sfp", nodes->sfp_ref);
74 	swnodes[SWNODE_PHYLINK] = NODE_PROP(nodes->phylink_name, nodes->phylink_props);
75 
76 	nodes->group[SWNODE_GPIO] = &swnodes[SWNODE_GPIO];
77 	nodes->group[SWNODE_I2C] = &swnodes[SWNODE_I2C];
78 	nodes->group[SWNODE_SFP] = &swnodes[SWNODE_SFP];
79 	nodes->group[SWNODE_PHYLINK] = &swnodes[SWNODE_PHYLINK];
80 
81 	return software_node_register_node_group(nodes->group);
82 }
83 
84 static int txgbe_pcs_read(struct mii_bus *bus, int addr, int devnum, int regnum)
85 {
86 	struct wx *wx  = bus->priv;
87 	u32 offset, val;
88 
89 	if (addr)
90 		return -EOPNOTSUPP;
91 
92 	offset = devnum << 16 | regnum;
93 
94 	/* Set the LAN port indicator to IDA_ADDR */
95 	wr32(wx, TXGBE_XPCS_IDA_ADDR, offset);
96 
97 	/* Read the data from IDA_DATA register */
98 	val = rd32(wx, TXGBE_XPCS_IDA_DATA);
99 
100 	return (u16)val;
101 }
102 
103 static int txgbe_pcs_write(struct mii_bus *bus, int addr, int devnum, int regnum, u16 val)
104 {
105 	struct wx *wx = bus->priv;
106 	u32 offset;
107 
108 	if (addr)
109 		return -EOPNOTSUPP;
110 
111 	offset = devnum << 16 | regnum;
112 
113 	/* Set the LAN port indicator to IDA_ADDR */
114 	wr32(wx, TXGBE_XPCS_IDA_ADDR, offset);
115 
116 	/* Write the data to IDA_DATA register */
117 	wr32(wx, TXGBE_XPCS_IDA_DATA, val);
118 
119 	return 0;
120 }
121 
122 static int txgbe_mdio_pcs_init(struct txgbe *txgbe)
123 {
124 	struct mii_bus *mii_bus;
125 	struct dw_xpcs *xpcs;
126 	struct pci_dev *pdev;
127 	struct wx *wx;
128 	int ret = 0;
129 
130 	wx = txgbe->wx;
131 	pdev = wx->pdev;
132 
133 	mii_bus = devm_mdiobus_alloc(&pdev->dev);
134 	if (!mii_bus)
135 		return -ENOMEM;
136 
137 	mii_bus->name = "txgbe_pcs_mdio_bus";
138 	mii_bus->read_c45 = &txgbe_pcs_read;
139 	mii_bus->write_c45 = &txgbe_pcs_write;
140 	mii_bus->parent = &pdev->dev;
141 	mii_bus->phy_mask = ~0;
142 	mii_bus->priv = wx;
143 	snprintf(mii_bus->id, MII_BUS_ID_SIZE, "txgbe_pcs-%x",
144 		 pci_dev_id(pdev));
145 
146 	ret = devm_mdiobus_register(&pdev->dev, mii_bus);
147 	if (ret)
148 		return ret;
149 
150 	xpcs = xpcs_create_mdiodev(mii_bus, 0, PHY_INTERFACE_MODE_10GBASER);
151 	if (IS_ERR(xpcs))
152 		return PTR_ERR(xpcs);
153 
154 	txgbe->xpcs = xpcs;
155 
156 	return 0;
157 }
158 
159 static struct phylink_pcs *txgbe_phylink_mac_select(struct phylink_config *config,
160 						    phy_interface_t interface)
161 {
162 	struct wx *wx = phylink_to_wx(config);
163 	struct txgbe *txgbe = wx->priv;
164 
165 	if (interface == PHY_INTERFACE_MODE_10GBASER)
166 		return &txgbe->xpcs->pcs;
167 
168 	return NULL;
169 }
170 
171 static void txgbe_mac_config(struct phylink_config *config, unsigned int mode,
172 			     const struct phylink_link_state *state)
173 {
174 }
175 
176 static void txgbe_mac_link_down(struct phylink_config *config,
177 				unsigned int mode, phy_interface_t interface)
178 {
179 	struct wx *wx = phylink_to_wx(config);
180 
181 	wr32m(wx, WX_MAC_TX_CFG, WX_MAC_TX_CFG_TE, 0);
182 }
183 
184 static void txgbe_mac_link_up(struct phylink_config *config,
185 			      struct phy_device *phy,
186 			      unsigned int mode, phy_interface_t interface,
187 			      int speed, int duplex,
188 			      bool tx_pause, bool rx_pause)
189 {
190 	struct wx *wx = phylink_to_wx(config);
191 	u32 txcfg, wdg;
192 
193 	wx_fc_enable(wx, tx_pause, rx_pause);
194 
195 	txcfg = rd32(wx, WX_MAC_TX_CFG);
196 	txcfg &= ~WX_MAC_TX_CFG_SPEED_MASK;
197 
198 	switch (speed) {
199 	case SPEED_10000:
200 		txcfg |= WX_MAC_TX_CFG_SPEED_10G;
201 		break;
202 	case SPEED_1000:
203 	case SPEED_100:
204 	case SPEED_10:
205 		txcfg |= WX_MAC_TX_CFG_SPEED_1G;
206 		break;
207 	default:
208 		break;
209 	}
210 
211 	wr32(wx, WX_MAC_TX_CFG, txcfg | WX_MAC_TX_CFG_TE);
212 
213 	/* Re configure MAC Rx */
214 	wr32m(wx, WX_MAC_RX_CFG, WX_MAC_RX_CFG_RE, WX_MAC_RX_CFG_RE);
215 	wr32(wx, WX_MAC_PKT_FLT, WX_MAC_PKT_FLT_PR);
216 	wdg = rd32(wx, WX_MAC_WDG_TIMEOUT);
217 	wr32(wx, WX_MAC_WDG_TIMEOUT, wdg);
218 }
219 
220 static int txgbe_mac_prepare(struct phylink_config *config, unsigned int mode,
221 			     phy_interface_t interface)
222 {
223 	struct wx *wx = phylink_to_wx(config);
224 
225 	wr32m(wx, WX_MAC_TX_CFG, WX_MAC_TX_CFG_TE, 0);
226 	wr32m(wx, WX_MAC_RX_CFG, WX_MAC_RX_CFG_RE, 0);
227 
228 	return txgbe_disable_sec_tx_path(wx);
229 }
230 
231 static int txgbe_mac_finish(struct phylink_config *config, unsigned int mode,
232 			    phy_interface_t interface)
233 {
234 	struct wx *wx = phylink_to_wx(config);
235 
236 	txgbe_enable_sec_tx_path(wx);
237 	wr32m(wx, WX_MAC_RX_CFG, WX_MAC_RX_CFG_RE, WX_MAC_RX_CFG_RE);
238 
239 	return 0;
240 }
241 
242 static const struct phylink_mac_ops txgbe_mac_ops = {
243 	.mac_select_pcs = txgbe_phylink_mac_select,
244 	.mac_prepare = txgbe_mac_prepare,
245 	.mac_finish = txgbe_mac_finish,
246 	.mac_config = txgbe_mac_config,
247 	.mac_link_down = txgbe_mac_link_down,
248 	.mac_link_up = txgbe_mac_link_up,
249 };
250 
251 static int txgbe_phylink_init(struct txgbe *txgbe)
252 {
253 	struct fwnode_handle *fwnode = NULL;
254 	struct phylink_config *config;
255 	struct wx *wx = txgbe->wx;
256 	phy_interface_t phy_mode;
257 	struct phylink *phylink;
258 
259 	config = &wx->phylink_config;
260 	config->dev = &wx->netdev->dev;
261 	config->type = PHYLINK_NETDEV;
262 	config->mac_capabilities = MAC_10000FD | MAC_1000FD | MAC_100FD |
263 				   MAC_SYM_PAUSE | MAC_ASYM_PAUSE;
264 
265 	if (wx->media_type == sp_media_copper) {
266 		phy_mode = PHY_INTERFACE_MODE_XAUI;
267 		__set_bit(PHY_INTERFACE_MODE_XAUI, config->supported_interfaces);
268 	} else {
269 		phy_mode = PHY_INTERFACE_MODE_10GBASER;
270 		fwnode = software_node_fwnode(txgbe->nodes.group[SWNODE_PHYLINK]);
271 		__set_bit(PHY_INTERFACE_MODE_10GBASER, config->supported_interfaces);
272 		__set_bit(PHY_INTERFACE_MODE_1000BASEX, config->supported_interfaces);
273 		__set_bit(PHY_INTERFACE_MODE_SGMII, config->supported_interfaces);
274 	}
275 
276 	phylink = phylink_create(config, fwnode, phy_mode, &txgbe_mac_ops);
277 	if (IS_ERR(phylink))
278 		return PTR_ERR(phylink);
279 
280 	if (wx->phydev) {
281 		int ret;
282 
283 		ret = phylink_connect_phy(phylink, wx->phydev);
284 		if (ret) {
285 			phylink_destroy(phylink);
286 			return ret;
287 		}
288 	}
289 
290 	wx->phylink = phylink;
291 
292 	return 0;
293 }
294 
295 static int txgbe_gpio_get(struct gpio_chip *chip, unsigned int offset)
296 {
297 	struct wx *wx = gpiochip_get_data(chip);
298 	int val;
299 
300 	val = rd32m(wx, WX_GPIO_EXT, BIT(offset));
301 
302 	return !!(val & BIT(offset));
303 }
304 
305 static int txgbe_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
306 {
307 	struct wx *wx = gpiochip_get_data(chip);
308 	u32 val;
309 
310 	val = rd32(wx, WX_GPIO_DDR);
311 	if (BIT(offset) & val)
312 		return GPIO_LINE_DIRECTION_OUT;
313 
314 	return GPIO_LINE_DIRECTION_IN;
315 }
316 
317 static int txgbe_gpio_direction_in(struct gpio_chip *chip, unsigned int offset)
318 {
319 	struct wx *wx = gpiochip_get_data(chip);
320 	unsigned long flags;
321 
322 	raw_spin_lock_irqsave(&wx->gpio_lock, flags);
323 	wr32m(wx, WX_GPIO_DDR, BIT(offset), 0);
324 	raw_spin_unlock_irqrestore(&wx->gpio_lock, flags);
325 
326 	return 0;
327 }
328 
329 static int txgbe_gpio_direction_out(struct gpio_chip *chip, unsigned int offset,
330 				    int val)
331 {
332 	struct wx *wx = gpiochip_get_data(chip);
333 	unsigned long flags;
334 	u32 set;
335 
336 	set = val ? BIT(offset) : 0;
337 
338 	raw_spin_lock_irqsave(&wx->gpio_lock, flags);
339 	wr32m(wx, WX_GPIO_DR, BIT(offset), set);
340 	wr32m(wx, WX_GPIO_DDR, BIT(offset), BIT(offset));
341 	raw_spin_unlock_irqrestore(&wx->gpio_lock, flags);
342 
343 	return 0;
344 }
345 
346 static void txgbe_gpio_irq_ack(struct irq_data *d)
347 {
348 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
349 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
350 	struct wx *wx = gpiochip_get_data(gc);
351 	unsigned long flags;
352 
353 	raw_spin_lock_irqsave(&wx->gpio_lock, flags);
354 	wr32(wx, WX_GPIO_EOI, BIT(hwirq));
355 	raw_spin_unlock_irqrestore(&wx->gpio_lock, flags);
356 }
357 
358 static void txgbe_gpio_irq_mask(struct irq_data *d)
359 {
360 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
361 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
362 	struct wx *wx = gpiochip_get_data(gc);
363 	unsigned long flags;
364 
365 	gpiochip_disable_irq(gc, hwirq);
366 
367 	raw_spin_lock_irqsave(&wx->gpio_lock, flags);
368 	wr32m(wx, WX_GPIO_INTMASK, BIT(hwirq), BIT(hwirq));
369 	raw_spin_unlock_irqrestore(&wx->gpio_lock, flags);
370 }
371 
372 static void txgbe_gpio_irq_unmask(struct irq_data *d)
373 {
374 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
375 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
376 	struct wx *wx = gpiochip_get_data(gc);
377 	unsigned long flags;
378 
379 	gpiochip_enable_irq(gc, hwirq);
380 
381 	raw_spin_lock_irqsave(&wx->gpio_lock, flags);
382 	wr32m(wx, WX_GPIO_INTMASK, BIT(hwirq), 0);
383 	raw_spin_unlock_irqrestore(&wx->gpio_lock, flags);
384 }
385 
386 static void txgbe_toggle_trigger(struct gpio_chip *gc, unsigned int offset)
387 {
388 	struct wx *wx = gpiochip_get_data(gc);
389 	u32 pol, val;
390 
391 	pol = rd32(wx, WX_GPIO_POLARITY);
392 	val = rd32(wx, WX_GPIO_EXT);
393 
394 	if (val & BIT(offset))
395 		pol &= ~BIT(offset);
396 	else
397 		pol |= BIT(offset);
398 
399 	wr32(wx, WX_GPIO_POLARITY, pol);
400 }
401 
402 static int txgbe_gpio_set_type(struct irq_data *d, unsigned int type)
403 {
404 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
405 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
406 	struct wx *wx = gpiochip_get_data(gc);
407 	u32 level, polarity, mask;
408 	unsigned long flags;
409 
410 	mask = BIT(hwirq);
411 
412 	if (type & IRQ_TYPE_LEVEL_MASK) {
413 		level = 0;
414 		irq_set_handler_locked(d, handle_level_irq);
415 	} else {
416 		level = mask;
417 		irq_set_handler_locked(d, handle_edge_irq);
418 	}
419 
420 	if (type == IRQ_TYPE_EDGE_RISING || type == IRQ_TYPE_LEVEL_HIGH)
421 		polarity = mask;
422 	else
423 		polarity = 0;
424 
425 	raw_spin_lock_irqsave(&wx->gpio_lock, flags);
426 
427 	wr32m(wx, WX_GPIO_INTEN, mask, mask);
428 	wr32m(wx, WX_GPIO_INTTYPE_LEVEL, mask, level);
429 	if (type == IRQ_TYPE_EDGE_BOTH)
430 		txgbe_toggle_trigger(gc, hwirq);
431 	else
432 		wr32m(wx, WX_GPIO_POLARITY, mask, polarity);
433 
434 	raw_spin_unlock_irqrestore(&wx->gpio_lock, flags);
435 
436 	return 0;
437 }
438 
439 static const struct irq_chip txgbe_gpio_irq_chip = {
440 	.name = "txgbe_gpio_irq",
441 	.irq_ack = txgbe_gpio_irq_ack,
442 	.irq_mask = txgbe_gpio_irq_mask,
443 	.irq_unmask = txgbe_gpio_irq_unmask,
444 	.irq_set_type = txgbe_gpio_set_type,
445 	.flags = IRQCHIP_IMMUTABLE,
446 	GPIOCHIP_IRQ_RESOURCE_HELPERS,
447 };
448 
449 static void txgbe_irq_handler(struct irq_desc *desc)
450 {
451 	struct irq_chip *chip = irq_desc_get_chip(desc);
452 	struct wx *wx = irq_desc_get_handler_data(desc);
453 	struct txgbe *txgbe = wx->priv;
454 	irq_hw_number_t hwirq;
455 	unsigned long gpioirq;
456 	struct gpio_chip *gc;
457 	unsigned long flags;
458 	u32 eicr;
459 
460 	eicr = wx_misc_isb(wx, WX_ISB_MISC);
461 
462 	chained_irq_enter(chip, desc);
463 
464 	gpioirq = rd32(wx, WX_GPIO_INTSTATUS);
465 
466 	gc = txgbe->gpio;
467 	for_each_set_bit(hwirq, &gpioirq, gc->ngpio) {
468 		int gpio = irq_find_mapping(gc->irq.domain, hwirq);
469 		u32 irq_type = irq_get_trigger_type(gpio);
470 
471 		generic_handle_domain_irq(gc->irq.domain, hwirq);
472 
473 		if ((irq_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
474 			raw_spin_lock_irqsave(&wx->gpio_lock, flags);
475 			txgbe_toggle_trigger(gc, hwirq);
476 			raw_spin_unlock_irqrestore(&wx->gpio_lock, flags);
477 		}
478 	}
479 
480 	chained_irq_exit(chip, desc);
481 
482 	if (eicr & (TXGBE_PX_MISC_ETH_LK | TXGBE_PX_MISC_ETH_LKDN |
483 		    TXGBE_PX_MISC_ETH_AN)) {
484 		u32 reg = rd32(wx, TXGBE_CFG_PORT_ST);
485 
486 		phylink_mac_change(wx->phylink, !!(reg & TXGBE_CFG_PORT_ST_LINK_UP));
487 	}
488 
489 	/* unmask interrupt */
490 	wx_intr_enable(wx, TXGBE_INTR_MISC);
491 }
492 
493 static int txgbe_gpio_init(struct txgbe *txgbe)
494 {
495 	struct gpio_irq_chip *girq;
496 	struct gpio_chip *gc;
497 	struct device *dev;
498 	struct wx *wx;
499 	int ret;
500 
501 	wx = txgbe->wx;
502 	dev = &wx->pdev->dev;
503 
504 	raw_spin_lock_init(&wx->gpio_lock);
505 
506 	gc = devm_kzalloc(dev, sizeof(*gc), GFP_KERNEL);
507 	if (!gc)
508 		return -ENOMEM;
509 
510 	gc->label = devm_kasprintf(dev, GFP_KERNEL, "txgbe_gpio-%x",
511 				   pci_dev_id(wx->pdev));
512 	if (!gc->label)
513 		return -ENOMEM;
514 
515 	gc->base = -1;
516 	gc->ngpio = 6;
517 	gc->owner = THIS_MODULE;
518 	gc->parent = dev;
519 	gc->fwnode = software_node_fwnode(txgbe->nodes.group[SWNODE_GPIO]);
520 	gc->get = txgbe_gpio_get;
521 	gc->get_direction = txgbe_gpio_get_direction;
522 	gc->direction_input = txgbe_gpio_direction_in;
523 	gc->direction_output = txgbe_gpio_direction_out;
524 
525 	girq = &gc->irq;
526 	gpio_irq_chip_set_chip(girq, &txgbe_gpio_irq_chip);
527 	girq->parent_handler = txgbe_irq_handler;
528 	girq->parent_handler_data = wx;
529 	girq->num_parents = 1;
530 	girq->parents = devm_kcalloc(dev, girq->num_parents,
531 				     sizeof(*girq->parents), GFP_KERNEL);
532 	if (!girq->parents)
533 		return -ENOMEM;
534 
535 	/* now only suuported on MSI-X interrupt */
536 	if (!wx->msix_entry)
537 		return -EPERM;
538 
539 	girq->parents[0] = wx->msix_entry->vector;
540 	girq->default_type = IRQ_TYPE_NONE;
541 	girq->handler = handle_bad_irq;
542 
543 	ret = devm_gpiochip_add_data(dev, gc, wx);
544 	if (ret)
545 		return ret;
546 
547 	txgbe->gpio = gc;
548 
549 	return 0;
550 }
551 
552 static int txgbe_clock_register(struct txgbe *txgbe)
553 {
554 	struct pci_dev *pdev = txgbe->wx->pdev;
555 	struct clk_lookup *clock;
556 	char clk_name[32];
557 	struct clk *clk;
558 
559 	snprintf(clk_name, sizeof(clk_name), "i2c_designware.%d",
560 		 pci_dev_id(pdev));
561 
562 	clk = clk_register_fixed_rate(NULL, clk_name, NULL, 0, 156250000);
563 	if (IS_ERR(clk))
564 		return PTR_ERR(clk);
565 
566 	clock = clkdev_create(clk, NULL, clk_name);
567 	if (!clock) {
568 		clk_unregister(clk);
569 		return -ENOMEM;
570 	}
571 
572 	txgbe->clk = clk;
573 	txgbe->clock = clock;
574 
575 	return 0;
576 }
577 
578 static int txgbe_i2c_read(void *context, unsigned int reg, unsigned int *val)
579 {
580 	struct wx *wx = context;
581 
582 	*val = rd32(wx, reg + TXGBE_I2C_BASE);
583 
584 	return 0;
585 }
586 
587 static int txgbe_i2c_write(void *context, unsigned int reg, unsigned int val)
588 {
589 	struct wx *wx = context;
590 
591 	wr32(wx, reg + TXGBE_I2C_BASE, val);
592 
593 	return 0;
594 }
595 
596 static const struct regmap_config i2c_regmap_config = {
597 	.reg_bits = 32,
598 	.val_bits = 32,
599 	.reg_read = txgbe_i2c_read,
600 	.reg_write = txgbe_i2c_write,
601 	.fast_io = true,
602 };
603 
604 static int txgbe_i2c_register(struct txgbe *txgbe)
605 {
606 	struct platform_device_info info = {};
607 	struct platform_device *i2c_dev;
608 	struct regmap *i2c_regmap;
609 	struct pci_dev *pdev;
610 	struct wx *wx;
611 
612 	wx = txgbe->wx;
613 	pdev = wx->pdev;
614 	i2c_regmap = devm_regmap_init(&pdev->dev, NULL, wx, &i2c_regmap_config);
615 	if (IS_ERR(i2c_regmap)) {
616 		wx_err(wx, "failed to init I2C regmap\n");
617 		return PTR_ERR(i2c_regmap);
618 	}
619 
620 	info.parent = &pdev->dev;
621 	info.fwnode = software_node_fwnode(txgbe->nodes.group[SWNODE_I2C]);
622 	info.name = "i2c_designware";
623 	info.id = pci_dev_id(pdev);
624 
625 	info.res = &DEFINE_RES_IRQ(pdev->irq);
626 	info.num_res = 1;
627 	i2c_dev = platform_device_register_full(&info);
628 	if (IS_ERR(i2c_dev))
629 		return PTR_ERR(i2c_dev);
630 
631 	txgbe->i2c_dev = i2c_dev;
632 
633 	return 0;
634 }
635 
636 static int txgbe_sfp_register(struct txgbe *txgbe)
637 {
638 	struct pci_dev *pdev = txgbe->wx->pdev;
639 	struct platform_device_info info = {};
640 	struct platform_device *sfp_dev;
641 
642 	info.parent = &pdev->dev;
643 	info.fwnode = software_node_fwnode(txgbe->nodes.group[SWNODE_SFP]);
644 	info.name = "sfp";
645 	info.id = pci_dev_id(pdev);
646 	sfp_dev = platform_device_register_full(&info);
647 	if (IS_ERR(sfp_dev))
648 		return PTR_ERR(sfp_dev);
649 
650 	txgbe->sfp_dev = sfp_dev;
651 
652 	return 0;
653 }
654 
655 static int txgbe_ext_phy_init(struct txgbe *txgbe)
656 {
657 	struct phy_device *phydev;
658 	struct mii_bus *mii_bus;
659 	struct pci_dev *pdev;
660 	struct wx *wx;
661 	int ret = 0;
662 
663 	wx = txgbe->wx;
664 	pdev = wx->pdev;
665 
666 	mii_bus = devm_mdiobus_alloc(&pdev->dev);
667 	if (!mii_bus)
668 		return -ENOMEM;
669 
670 	mii_bus->name = "txgbe_mii_bus";
671 	mii_bus->read_c45 = &wx_phy_read_reg_mdi_c45;
672 	mii_bus->write_c45 = &wx_phy_write_reg_mdi_c45;
673 	mii_bus->parent = &pdev->dev;
674 	mii_bus->phy_mask = GENMASK(31, 1);
675 	mii_bus->priv = wx;
676 	snprintf(mii_bus->id, MII_BUS_ID_SIZE, "txgbe-%x",
677 		 (pdev->bus->number << 8) | pdev->devfn);
678 
679 	ret = devm_mdiobus_register(&pdev->dev, mii_bus);
680 	if (ret) {
681 		wx_err(wx, "failed to register MDIO bus: %d\n", ret);
682 		return ret;
683 	}
684 
685 	phydev = phy_find_first(mii_bus);
686 	if (!phydev) {
687 		wx_err(wx, "no PHY found\n");
688 		return -ENODEV;
689 	}
690 
691 	phy_attached_info(phydev);
692 
693 	wx->link = 0;
694 	wx->speed = 0;
695 	wx->duplex = 0;
696 	wx->phydev = phydev;
697 
698 	ret = txgbe_phylink_init(txgbe);
699 	if (ret) {
700 		wx_err(wx, "failed to init phylink: %d\n", ret);
701 		return ret;
702 	}
703 
704 	return 0;
705 }
706 
707 int txgbe_init_phy(struct txgbe *txgbe)
708 {
709 	struct wx *wx = txgbe->wx;
710 	int ret;
711 
712 	if (txgbe->wx->media_type == sp_media_copper)
713 		return txgbe_ext_phy_init(txgbe);
714 
715 	ret = txgbe_swnodes_register(txgbe);
716 	if (ret) {
717 		wx_err(wx, "failed to register software nodes\n");
718 		return ret;
719 	}
720 
721 	ret = txgbe_mdio_pcs_init(txgbe);
722 	if (ret) {
723 		wx_err(wx, "failed to init mdio pcs: %d\n", ret);
724 		goto err_unregister_swnode;
725 	}
726 
727 	ret = txgbe_phylink_init(txgbe);
728 	if (ret) {
729 		wx_err(wx, "failed to init phylink\n");
730 		goto err_destroy_xpcs;
731 	}
732 
733 	ret = txgbe_gpio_init(txgbe);
734 	if (ret) {
735 		wx_err(wx, "failed to init gpio\n");
736 		goto err_destroy_phylink;
737 	}
738 
739 	ret = txgbe_clock_register(txgbe);
740 	if (ret) {
741 		wx_err(wx, "failed to register clock: %d\n", ret);
742 		goto err_destroy_phylink;
743 	}
744 
745 	ret = txgbe_i2c_register(txgbe);
746 	if (ret) {
747 		wx_err(wx, "failed to init i2c interface: %d\n", ret);
748 		goto err_unregister_clk;
749 	}
750 
751 	ret = txgbe_sfp_register(txgbe);
752 	if (ret) {
753 		wx_err(wx, "failed to register sfp\n");
754 		goto err_unregister_i2c;
755 	}
756 
757 	wx->msix_in_use = true;
758 
759 	return 0;
760 
761 err_unregister_i2c:
762 	platform_device_unregister(txgbe->i2c_dev);
763 err_unregister_clk:
764 	clkdev_drop(txgbe->clock);
765 	clk_unregister(txgbe->clk);
766 err_destroy_phylink:
767 	phylink_destroy(wx->phylink);
768 err_destroy_xpcs:
769 	xpcs_destroy(txgbe->xpcs);
770 err_unregister_swnode:
771 	software_node_unregister_node_group(txgbe->nodes.group);
772 
773 	return ret;
774 }
775 
776 void txgbe_remove_phy(struct txgbe *txgbe)
777 {
778 	if (txgbe->wx->media_type == sp_media_copper) {
779 		phylink_disconnect_phy(txgbe->wx->phylink);
780 		phylink_destroy(txgbe->wx->phylink);
781 		return;
782 	}
783 
784 	platform_device_unregister(txgbe->sfp_dev);
785 	platform_device_unregister(txgbe->i2c_dev);
786 	clkdev_drop(txgbe->clock);
787 	clk_unregister(txgbe->clk);
788 	phylink_destroy(txgbe->wx->phylink);
789 	xpcs_destroy(txgbe->xpcs);
790 	software_node_unregister_node_group(txgbe->nodes.group);
791 	txgbe->wx->msix_in_use = false;
792 }
793